i915_drv.h 82.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56
enum pipe {
57
	INVALID_PIPE = -1,
58 59
	PIPE_A = 0,
	PIPE_B,
60
	PIPE_C,
61 62
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
63
};
64
#define pipe_name(p) ((p) + 'A')
65

P
Paulo Zanoni 已提交
66 67 68 69
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
70 71
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
72 73 74
};
#define transcoder_name(t) ((t) + 'A')

75 76 77
enum plane {
	PLANE_A = 0,
	PLANE_B,
78
	PLANE_C,
79
};
80
#define plane_name(p) ((p) + 'A')
81

82
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
83

84 85 86 87 88 89 90 91 92 93
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

94 95 96 97 98 99 100 101 102 103 104 105
#define I915_NUM_PHYS_VLV 1

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

106 107 108 109 110 111 112 113 114 115
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
116
	POWER_DOMAIN_TRANSCODER_EDP,
V
Ville Syrjälä 已提交
117
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
118
	POWER_DOMAIN_AUDIO,
119
	POWER_DOMAIN_INIT,
120 121

	POWER_DOMAIN_NUM,
122 123 124 125 126
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
127 128 129
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
130

131 132 133 134 135 136 137 138 139 140 141 142 143
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

144 145 146 147 148 149
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
150

151
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
152
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
153

154 155 156 157
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

158 159 160 161
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

162 163
struct drm_i915_private;

164 165 166 167 168 169 170 171
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

172
struct intel_dpll_hw_state {
173
	uint32_t dpll;
174
	uint32_t dpll_md;
175 176
	uint32_t fp0;
	uint32_t fp1;
177 178
};

D
Daniel Vetter 已提交
179
struct intel_shared_dpll {
180 181 182
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
183 184 185
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
186
	struct intel_dpll_hw_state hw_state;
187 188
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
189 190 191 192
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
193 194 195
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
196 197
};

198 199 200 201 202 203 204 205 206 207 208 209 210
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

211 212 213 214 215 216
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
217 218 219
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
220 221
 * 1.2: Add Power Management
 * 1.3: Add vblank support
222
 * 1.4: Fix cmdbuffer path, add heap destroy
223
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
224 225
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
226 227
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
228
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
229 230
#define DRIVER_PATCHLEVEL	0

231
#define WATCH_LISTS	0
232
#define WATCH_GTT	0
233

234 235 236 237 238 239 240 241 242
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
243
	struct drm_i915_gem_object *cur_obj;
244 245
};

246 247 248 249 250
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

251
struct intel_opregion {
252 253 254
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
255 256
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
257 258
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
259
	u32 __iomem *lid_state;
260
	struct work_struct asle_work;
261
};
262
#define OPREGION_SIZE            (8*1024)
263

264 265 266
struct intel_overlay;
struct intel_overlay_error_state;

267 268 269 270
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
271
#define I915_FENCE_REG_NONE -1
272 273 274
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
275 276

struct drm_i915_fence_reg {
277
	struct list_head lru_list;
278
	struct drm_i915_gem_object *obj;
279
	int pin_count;
280
};
281

282
struct sdvo_device_mapping {
C
Chris Wilson 已提交
283
	u8 initialized;
284 285 286
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
287
	u8 i2c_pin;
288
	u8 ddc_pin;
289 290
};

291 292
struct intel_display_error_state;

293
struct drm_i915_error_state {
294
	struct kref ref;
B
Ben Widawsky 已提交
295 296
	struct timeval time;

297
	char error_msg[128];
298
	u32 reset_count;
299
	u32 suspend_count;
300

B
Ben Widawsky 已提交
301
	/* Generic register state */
302 303
	u32 eir;
	u32 pgtbl_er;
304
	u32 ier;
B
Ben Widawsky 已提交
305
	u32 ccid;
306 307
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
308 309 310
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
311 312 313 314
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
315
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
316
	u32 pipestat[I915_MAX_PIPES];
B
Ben Widawsky 已提交
317 318 319 320
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;

321
	struct drm_i915_error_ring {
322
		bool valid;
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 acthd;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
		u32 fault_reg;
		u32 faddr;
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

354 355 356 357
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
358
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
359

360 361 362
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
363
			u32 tail;
364
		} *requests;
365 366 367 368 369 370 371 372

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
373 374 375

		pid_t pid;
		char comm[TASK_COMM_LEN];
376
	} ring[I915_NUM_RINGS];
377
	struct drm_i915_error_buffer {
378
		u32 size;
379
		u32 name;
380
		u32 rseqno, wseqno;
381 382 383
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
384
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
385 386 387 388
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
389
		s32 ring:4;
390
		u32 cache_level:3;
391
	} **active_bo, **pinned_bo;
392

393
	u32 *active_bo_count, *pinned_bo_count;
394 395
};

396
struct intel_connector;
397
struct intel_crtc_config;
398
struct intel_crtc;
399 400
struct intel_limit;
struct dpll;
401

402
struct drm_i915_display_funcs {
403
	bool (*fbc_enabled)(struct drm_device *dev);
404
	void (*enable_fbc)(struct drm_crtc *crtc);
405 406 407
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
426
	void (*update_wm)(struct drm_crtc *crtc);
427 428
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
429
				 uint32_t sprite_width, int pixel_size,
430
				 bool enable, bool scaled);
431
	void (*modeset_global_resources)(struct drm_device *dev);
432 433 434 435
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
436 437 438
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
439 440
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
441
	void (*off)(struct drm_crtc *crtc);
442
	void (*write_eld)(struct drm_connector *connector,
443 444
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode);
445
	void (*fdi_link_train)(struct drm_crtc *crtc);
446
	void (*init_clock_gating)(struct drm_device *dev);
447 448
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
449 450
			  struct drm_i915_gem_object *obj,
			  uint32_t flags);
451 452
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
453
	void (*hpd_irq_setup)(struct drm_device *dev);
454 455 456 457 458
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
459 460 461 462 463 464 465

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
466 467
};

468
struct intel_uncore_funcs {
469 470 471 472
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
473 474 475 476 477 478 479 480 481 482 483 484 485 486

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
487 488
};

489 490 491 492 493 494 495
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
496

497 498 499
	unsigned fw_rendercount;
	unsigned fw_mediacount;

500
	struct timer_list force_wake_timer;
501 502
};

503 504 505 506 507 508 509 510 511 512 513 514 515 516
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
517
	func(is_preliminary) sep \
518 519 520 521 522 523 524
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
525
	func(has_llc) sep \
526 527
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
528

529 530
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
531

532
struct intel_device_info {
533
	u32 display_mmio_offset;
534
	u8 num_pipes:3;
535
	u8 num_sprites[I915_MAX_PIPES];
536
	u8 gen;
537
	u8 ring_mask; /* Rings supported by the HW */
538
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
539 540 541 542 543 544
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int dpll_offsets[I915_MAX_PIPES];
	int dpll_md_offsets[I915_MAX_PIPES];
	int palette_offsets[I915_MAX_PIPES];
545 546
};

547 548 549
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

550 551
enum i915_cache_level {
	I915_CACHE_NONE = 0,
552 553 554 555 556
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
557
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
558 559
};

560 561
typedef uint32_t gen6_gtt_pte_t;

562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
/**
 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
 * VMA's presence cannot be guaranteed before binding, or after unbinding the
 * object into/from the address space.
 *
 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
 * will always be <= an objects lifetime. So object refcounting should cover us.
 */
struct i915_vma {
	struct drm_mm_node node;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;

	/** This object's place on the active/inactive lists */
	struct list_head mm_list;

	struct list_head vma_link; /* Link in the object's VMA list */

	/** This vma's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;

	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
	struct drm_i915_gem_exec_object2 *exec_entry;

	/**
	 * How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
	unsigned int pin_count:4;
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf

	/** Unmap an object from an address space. This usually consists of
	 * setting the valid PTE entries to a reserved scratch page. */
	void (*unbind_vma)(struct i915_vma *vma);
	/* Map an object into an address space with the given cache flags. */
#define GLOBAL_BIND (1<<0)
	void (*bind_vma)(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags);
};

613
struct i915_address_space {
614
	struct drm_mm mm;
615
	struct drm_device *dev;
616
	struct list_head global_link;
617 618 619 620 621 622 623 624
	unsigned long start;		/* Start offset always 0 for dri2 */
	size_t total;		/* size addr space maps (ex. 2GB for ggtt) */

	struct {
		dma_addr_t addr;
		struct page *page;
	} scratch;

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

648 649
	/* FIXME: Need a more generic return type */
	gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
650 651
				     enum i915_cache_level level,
				     bool valid); /* Create a valid PTE */
652
	void (*clear_range)(struct i915_address_space *vm,
653 654
			    uint64_t start,
			    uint64_t length,
655
			    bool use_scratch);
656 657
	void (*insert_entries)(struct i915_address_space *vm,
			       struct sg_table *st,
658
			       uint64_t start,
659 660 661 662
			       enum i915_cache_level cache_level);
	void (*cleanup)(struct i915_address_space *vm);
};

B
Ben Widawsky 已提交
663 664 665 666 667 668 669 670
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
671
	struct i915_address_space base;
672
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
673 674 675 676 677 678 679

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
680 681

	bool do_idle_maps;
682

683
	int mtrr;
684 685

	/* global gtt ops */
686
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
687 688
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
B
Ben Widawsky 已提交
689
};
690
#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
691

692
#define GEN8_LEGACY_PDPS 4
693
struct i915_hw_ppgtt {
694
	struct i915_address_space base;
B
Ben Widawsky 已提交
695
	struct kref ref;
B
Ben Widawsky 已提交
696
	struct drm_mm_node node;
697
	unsigned num_pd_entries;
698
	unsigned num_pd_pages; /* gen8+ */
B
Ben Widawsky 已提交
699 700
	union {
		struct page **pt_pages;
701
		struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
B
Ben Widawsky 已提交
702 703 704 705
	};
	struct page *pd_pages;
	union {
		uint32_t pd_offset;
706
		dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
B
Ben Widawsky 已提交
707 708 709 710 711
	};
	union {
		dma_addr_t *pt_dma_addr;
		dma_addr_t *gen8_pt_dma_addr[4];
	};
712

713
	int (*enable)(struct i915_hw_ppgtt *ppgtt);
714 715 716
	int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
			 struct intel_ring_buffer *ring,
			 bool synchronous);
B
Ben Widawsky 已提交
717
	void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
718 719
};

720 721 722 723 724 725
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
726 727 728 729 730 731

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
732
};
733 734 735 736

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
737
	struct kref ref;
738
	int id;
739
	bool is_initialized;
740
	uint8_t remap_slice;
741
	struct drm_i915_file_private *file_priv;
742
	struct intel_ring_buffer *last_ring;
743
	struct drm_i915_gem_object *obj;
744
	struct i915_ctx_hang_stats hang_stats;
B
Ben Widawsky 已提交
745
	struct i915_address_space *vm;
746 747

	struct list_head link;
748 749
};

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

765 766 767
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
768 769 770 771 772 773 774 775 776 777
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
778 779
};

R
Rodrigo Vivi 已提交
780 781 782
struct i915_psr {
	bool sink_support;
	bool source_ok;
783
};
784

785
enum intel_pch {
786
	PCH_NONE = 0,	/* No PCH present */
787 788
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
789
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
790
	PCH_NOP,
791 792
};

793 794 795 796 797
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

798
#define QUIRK_PIPEA_FORCE (1<<0)
799
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
800
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
801

802
struct intel_fbdev;
803
struct intel_fbc_work;
804

805 806
struct intel_gmbus {
	struct i2c_adapter adapter;
807
	u32 force_bit;
808
	u32 reg0;
809
	u32 gpio_reg;
810
	struct i2c_algo_bit_data bit_algo;
811 812 813
	struct drm_i915_private *dev_priv;
};

814
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
815 816 817
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
818
	u32 saveDSPARB;
J
Jesse Barnes 已提交
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
834
	u32 saveTRANSACONF;
835 836 837 838 839 840
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
841
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
842 843 844
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
845
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
846 847 848
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
849
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
850 851
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
852
	u32 saveBLC_HIST_CTL_B;
853 854
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
855 856 857 858 859 860 861 862 863 864 865
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
866
	u32 saveTRANSBCONF;
867 868 869 870 871 872
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
873
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
874 875 876
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
877
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
878 879
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
880 881 882
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
883 884 885
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
886 887
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
888 889 890 891 892 893
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
894
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
895 896 897 898
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
899 900 901
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
902 903 904 905 906 907
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
908 909
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
910 911 912 913 914
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
915
	u8 saveGR[25];
J
Jesse Barnes 已提交
916
	u8 saveAR_INDEX;
917
	u8 saveAR[21];
J
Jesse Barnes 已提交
918
	u8 saveDACMASK;
919
	u8 saveCR[37];
920
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
921 922 923 924 925 926 927
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
928 929 930 931 932 933 934 935 936 937 938
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
939 940 941 942 943 944 945 946 947 948
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
949 950 951 952 953 954 955 956 957 958
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
959
	u32 saveMCHBAR_RENDER_STANDBY;
960
	u32 savePCH_PORT_HOTPLUG;
961
};
962 963

struct intel_gen6_power_mgmt {
964
	/* work and pm_iir are protected by dev_priv->irq_lock */
965 966
	struct work_struct work;
	u32 pm_iir;
967

968 969 970
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
971
	u8 rpe_delay;
972 973
	u8 rp1_delay;
	u8 rp0_delay;
974
	u8 hw_max;
975

976 977 978
	bool rp_up_masked;
	bool rp_down_masked;

979 980 981
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

982
	bool enabled;
983
	struct delayed_work delayed_resume_work;
984 985 986 987 988 989

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
990 991
};

D
Daniel Vetter 已提交
992 993 994
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
1012 1013 1014

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
1015 1016
};

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1047 1048
/* Power well structure for haswell */
struct i915_power_well {
1049
	const char *name;
1050
	bool always_on;
1051 1052
	/* power well enable/disable usage count */
	int count;
1053 1054
	unsigned long domains;
	void *data;
1055
	const struct i915_power_well_ops *ops;
1056 1057
};

1058
struct i915_power_domains {
1059 1060 1061 1062 1063
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1064
	int power_well_count;
1065

1066
	struct mutex lock;
1067
	int domain_use_count[POWER_DOMAIN_NUM];
1068
	struct i915_power_well *power_wells;
1069 1070
};

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

1096
#define MAX_L3_SLICES 2
1097
struct intel_l3_parity {
1098
	u32 *remap_info[MAX_L3_SLICES];
1099
	struct work_struct error_work;
1100
	int which_slice;
1101 1102
};

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1137 1138 1139 1140 1141 1142 1143 1144 1145
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1146 1147 1148 1149 1150 1151
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1152 1153 1154 1155 1156 1157 1158 1159
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1160 1161 1162 1163 1164 1165 1166 1167 1168
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
1169
	spinlock_t object_stat_lock;
1170 1171 1172 1173
	size_t object_memory;
	u32 object_count;
};

1174 1175 1176 1177 1178 1179 1180 1181 1182
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1183 1184 1185 1186 1187
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1188 1189 1190 1191
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1192 1193 1194
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1195 1196 1197 1198 1199 1200 1201 1202
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1203 1204 1205

	unsigned long missed_irq_rings;

1206
	/**
M
Mika Kuoppala 已提交
1207
	 * State variable controlling the reset flow and count
1208
	 *
M
Mika Kuoppala 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1222 1223 1224 1225
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1226 1227 1228 1229
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1230
#define I915_WEDGED			(1 << 31)
1231 1232 1233 1234 1235 1236

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1237

1238 1239
	/* For gpu hang simulation. */
	unsigned int stop_rings;
1240 1241 1242

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1243 1244
};

1245 1246 1247 1248 1249 1250
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1251 1252
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1253 1254 1255 1256

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1257 1258
};

1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1284 1285 1286 1287 1288
	struct {
		u16 pwm_freq_hz;
		bool active_low_pwm;
	} backlight;

1289 1290 1291 1292 1293
	/* MIPI DSI */
	struct {
		u16 panel_id;
	} dsi;

1294 1295 1296
	int crt_ddc_pin;

	int child_dev_num;
1297
	union child_device_config *child_dev;
1298 1299

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1300 1301
};

1302 1303 1304 1305 1306
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1307 1308 1309 1310 1311 1312 1313 1314
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1315
struct ilk_wm_values {
1316 1317 1318 1319 1320 1321 1322 1323
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
/*
 * This struct tracks the state needed for the Package C8+ feature.
 *
 * Package states C8 and deeper are really deep PC states that can only be
 * reached when all the devices on the system allow it, so even if the graphics
 * device allows PC8+, it doesn't mean the system will actually get to these
 * states.
 *
 * Our driver only allows PC8+ when all the outputs are disabled, the power well
 * is disabled and the GPU is idle. When these conditions are met, we manually
 * do the other conditions: disable the interrupts, clocks and switch LCPLL
 * refclk to Fclk.
 *
 * When we really reach PC8 or deeper states (not just when we allow it) we lose
 * the state of some registers, so when we come back from PC8+ we need to
 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
 * need to take care of the registers kept by RC6.
 *
 * The interrupt disabling is part of the requirements. We can only leave the
 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
 * can lock the machine.
 *
 * Ideally every piece of our code that needs PC8+ disabled would call
 * hsw_disable_package_c8, which would increment disable_count and prevent the
 * system from reaching PC8+. But we don't have a symmetric way to do this for
1349 1350 1351 1352
 * everything, so we have the requirements_met variable. When we switch
 * requirements_met to true we decrease disable_count, and increase it in the
 * opposite case. The requirements_met variable is true when all the CRTCs,
 * encoders and the power well are disabled.
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
 *
 * In addition to everything, we only actually enable PC8+ if disable_count
 * stays at zero for at least some seconds. This is implemented with the
 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
 * consecutive times when all screens are disabled and some background app
 * queries the state of our connectors, or we have some application constantly
 * waking up to use the GPU. Only after the enable_work function actually
 * enables PC8+ the "enable" variable will become true, which means that it can
 * be false even if disable_count is 0.
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
 * case it happens, but if it actually happens we'll also update the variables
 * inside struct regsave so when we restore the IRQs they will contain the
 * latest expected values.
 *
 * For more, read "Display Sequences for Package C8" on our documentation.
 */
struct i915_package_c8 {
	bool requirements_met;
	bool irqs_disabled;
	/* Only true after the delayed work task actually enables it. */
	bool enabled;
	int disable_count;
	struct mutex lock;
	struct delayed_work enable_work;

	struct {
		uint32_t deimr;
		uint32_t sdeimr;
		uint32_t gtimr;
		uint32_t gtier;
		uint32_t gen6_pmimr;
	} regsave;
};

1391 1392 1393 1394
struct i915_runtime_pm {
	bool suspended;
};

1395 1396 1397 1398 1399
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1400
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1401 1402 1403 1404 1405
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1406
	INTEL_PIPE_CRC_SOURCE_AUTO,
1407 1408 1409
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1410
struct intel_pipe_crc_entry {
1411
	uint32_t frame;
1412 1413 1414
	uint32_t crc[5];
};

1415
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1416
struct intel_pipe_crc {
1417 1418
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1419
	struct intel_pipe_crc_entry *entries;
1420
	enum intel_pipe_crc_source source;
1421
	int head, tail;
1422
	wait_queue_head_t wq;
1423 1424
};

1425 1426
typedef struct drm_i915_private {
	struct drm_device *dev;
1427
	struct kmem_cache *slab;
1428

1429
	const struct intel_device_info info;
1430 1431 1432 1433 1434

	int relative_constants_mode;

	void __iomem *regs;

1435
	struct intel_uncore uncore;
1436 1437 1438

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1439

1440 1441 1442 1443 1444 1445 1446 1447 1448
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1449 1450
	wait_queue_head_t gmbus_wait_queue;

1451 1452
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1453
	uint32_t last_seqno, next_seqno;
1454 1455 1456 1457 1458 1459 1460

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1461 1462 1463
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1464
	/* DPIO indirect register protection */
1465
	struct mutex dpio_lock;
1466 1467

	/** Cached value of IMR to avoid reads in updating the bitfield */
1468 1469 1470 1471
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1472
	u32 gt_irq_mask;
1473
	u32 pm_irq_mask;
1474
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1475 1476

	struct work_struct hotplug_work;
1477
	bool enable_hotplug_processing;
1478 1479 1480 1481 1482 1483 1484 1485 1486
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1487
	u32 hpd_event_bits;
1488
	struct timer_list hotplug_reenable_timer;
1489

1490
	struct i915_fbc fbc;
1491
	struct intel_opregion opregion;
1492
	struct intel_vbt_data vbt;
1493 1494 1495 1496

	/* overlay */
	struct intel_overlay *overlay;

1497 1498
	/* backlight registers and fields in struct intel_panel */
	spinlock_t backlight_lock;
1499

1500 1501 1502 1503 1504 1505 1506 1507 1508
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

1509 1510 1511 1512 1513 1514 1515
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1516 1517 1518 1519 1520 1521 1522
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1523
	unsigned short pch_id;
1524 1525 1526

	unsigned long quirks;

1527 1528
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1529

1530
	struct list_head vm_list; /* Global list of all address spaces */
1531
	struct i915_gtt gtt; /* VMA representing the global address space */
B
Ben Widawsky 已提交
1532

1533
	struct i915_gem_mm mm;
1534 1535 1536

	/* Kernel Modesetting */

1537
	struct sdvo_device_mapping sdvo_mappings[2];
1538

1539 1540
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1541 1542
	wait_queue_head_t pending_flip_queue;

1543 1544 1545 1546
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1547 1548
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1549
	struct intel_ddi_plls ddi_plls;
1550
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1551

1552 1553 1554
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1555 1556
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1557
	u16 orig_clock;
1558

1559
	bool mchbar_need_disable;
1560

1561 1562
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1563 1564 1565
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1566
	/* gen6+ rps state */
1567
	struct intel_gen6_power_mgmt rps;
1568

1569 1570
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1571
	struct intel_ilk_power_mgmt ips;
1572

1573
	struct i915_power_domains power_domains;
1574

R
Rodrigo Vivi 已提交
1575
	struct i915_psr psr;
1576

1577
	struct i915_gpu_error gpu_error;
1578

1579 1580
	struct drm_i915_gem_object *vlv_pctx;

1581
#ifdef CONFIG_DRM_I915_FBDEV
1582 1583
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1584
#endif
1585

1586 1587 1588 1589 1590 1591
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1592
	struct drm_property *broadcast_rgb_property;
1593
	struct drm_property *force_audio_property;
1594

1595
	uint32_t hw_context_size;
1596
	struct list_head context_list;
1597

1598
	u32 fdi_rx_config;
1599

1600
	struct i915_suspend_saved_registers regfile;
1601

1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1614 1615

		/* current hardware state */
1616
		struct ilk_wm_values hw;
1617 1618
	} wm;

1619 1620
	struct i915_package_c8 pc8;

1621 1622
	struct i915_runtime_pm pm;

1623 1624 1625
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1626 1627
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
1628 1629

	u32 suspend_count;
L
Linus Torvalds 已提交
1630 1631
} drm_i915_private_t;

1632 1633 1634 1635 1636
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1637 1638 1639 1640 1641
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1642 1643 1644 1645 1646 1647 1648
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1649
#define I915_GTT_OFFSET_NONE ((u32)-1)
1650

1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1669
struct drm_i915_gem_object {
1670
	struct drm_gem_object base;
1671

1672 1673
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1674 1675 1676
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1677 1678
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1679
	struct list_head global_list;
1680

1681
	struct list_head ring_list;
1682 1683
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1684 1685

	/**
1686 1687 1688
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1689
	 */
1690
	unsigned int active:1;
1691 1692 1693 1694 1695

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1696
	unsigned int dirty:1;
1697 1698 1699 1700 1701 1702

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1703
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1704 1705 1706 1707

	/**
	 * Advice: are the backing pages purgeable?
	 */
1708
	unsigned int madv:2;
1709 1710 1711 1712

	/**
	 * Current tiling mode for the object.
	 */
1713
	unsigned int tiling_mode:2;
1714 1715 1716 1717 1718 1719 1720 1721
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1722

1723 1724 1725 1726
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1727
	unsigned int map_and_fenceable:1;
1728

1729 1730 1731 1732 1733
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1734 1735
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1736
	unsigned int pin_display:1;
1737

1738 1739 1740 1741 1742 1743
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1744
	unsigned int cache_level:3;
1745

1746
	unsigned int has_aliasing_ppgtt_mapping:1;
1747
	unsigned int has_global_gtt_mapping:1;
1748
	unsigned int has_dma_mapping:1;
1749

1750
	struct sg_table *pages;
1751
	int pages_pin_count;
1752

1753
	/* prime dma-buf support */
1754 1755 1756
	void *dma_buf_vmapping;
	int vmapping_count;

1757 1758
	struct intel_ring_buffer *ring;

1759
	/** Breadcrumb of last rendering to the buffer. */
1760 1761
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1762 1763
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1764

1765
	/** Current tiling stride for the object, if it's tiled. */
1766
	uint32_t stride;
1767

1768 1769 1770
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1771
	/** Record of address bit 17 of each page at last unbind. */
1772
	unsigned long *bit_17;
1773

J
Jesse Barnes 已提交
1774
	/** User space pin count and filp owning the pin */
1775
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1776
	struct drm_file *pin_filp;
1777 1778 1779

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1780 1781
};

1782
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1783

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1795 1796 1797
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1798 1799 1800
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1801 1802 1803 1804
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1805 1806
	u32 tail;

1807 1808 1809
	/** Context related to this request */
	struct i915_hw_context *ctx;

1810 1811 1812
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1813 1814 1815
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1816
	/** global list entry for this request */
1817
	struct list_head list;
1818

1819
	struct drm_i915_file_private *file_priv;
1820 1821
	/** file_priv list entry for this request */
	struct list_head client_list;
1822 1823 1824
};

struct drm_i915_file_private {
1825
	struct drm_i915_private *dev_priv;
1826
	struct drm_file *file;
1827

1828
	struct {
1829
		spinlock_t lock;
1830
		struct list_head request_list;
1831
		struct delayed_work idle_work;
1832
	} mm;
1833
	struct idr context_idr;
1834

1835
	struct i915_hw_context *private_default_ctx;
1836
	atomic_t rps_wait_boost;
1837 1838
};

1839
#define INTEL_INFO(dev)	(&to_i915(dev)->info)
1840

1841 1842
#define IS_I830(dev)		((dev)->pdev->device == 0x3577)
#define IS_845G(dev)		((dev)->pdev->device == 0x2562)
1843
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1844
#define IS_I865G(dev)		((dev)->pdev->device == 0x2572)
1845
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
1846 1847
#define IS_I915GM(dev)		((dev)->pdev->device == 0x2592)
#define IS_I945G(dev)		((dev)->pdev->device == 0x2772)
1848 1849 1850
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1851
#define IS_GM45(dev)		((dev)->pdev->device == 0x2A42)
1852
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
1853 1854
#define IS_PINEVIEW_G(dev)	((dev)->pdev->device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pdev->device == 0xa011)
1855 1856
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1857
#define IS_IRONLAKE_M(dev)	((dev)->pdev->device == 0x0046)
1858
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1859 1860 1861 1862 1863 1864
#define IS_IVB_GT1(dev)		((dev)->pdev->device == 0x0156 || \
				 (dev)->pdev->device == 0x0152 || \
				 (dev)->pdev->device == 0x015a)
#define IS_SNB_GT1(dev)		((dev)->pdev->device == 0x0102 || \
				 (dev)->pdev->device == 0x0106 || \
				 (dev)->pdev->device == 0x010A)
1865
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1866
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1867
#define IS_BROADWELL(dev)	(INTEL_INFO(dev)->gen == 8)
1868
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1869
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
1870
				 ((dev)->pdev->device & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
1871 1872 1873 1874 1875
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
				 (((dev)->pdev->device & 0xf) == 0x2  || \
				 ((dev)->pdev->device & 0xf) == 0x6 || \
				 ((dev)->pdev->device & 0xf) == 0xe))
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
1876
				 ((dev)->pdev->device & 0xFF00) == 0x0A00)
B
Ben Widawsky 已提交
1877
#define IS_ULT(dev)		(IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1878
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
1879
				 ((dev)->pdev->device & 0x00F0) == 0x0020)
1880
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1881

1882 1883 1884 1885 1886 1887
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1888 1889 1890 1891 1892
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1893
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
1894
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
1895

1896 1897 1898 1899 1900 1901 1902
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
#define HAS_BSD(dev)            (INTEL_INFO(dev)->ring_mask & BSD_RING)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)            (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1903
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1904
#define HAS_WT(dev)            (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1905 1906
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1907
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1908
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
1909 1910 1911
#define HAS_PPGTT(dev)		(INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
				 && !IS_BROADWELL(dev))
#define USES_PPGTT(dev)		intel_enable_ppgtt(dev, false)
1912
#define USES_FULL_PPGTT(dev)	intel_enable_ppgtt(dev, true)
1913

1914
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1915 1916
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1917 1918 1919
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1933
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1934

1935
#define HAS_IPS(dev)		(IS_ULT(dev) || IS_BROADWELL(dev))
1936

1937
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
1938
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
1939
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
1940
#define HAS_PC8(dev)		(IS_HASWELL(dev)) /* XXX HSW:ULX */
1941
#define HAS_RUNTIME_PM(dev)	(IS_HASWELL(dev))
P
Paulo Zanoni 已提交
1942

1943 1944 1945 1946 1947 1948 1949
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1950
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1951
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1952 1953
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1954
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1955
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1956

1957 1958 1959
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1960

1961 1962
#define GT_FREQUENCY_MULTIPLIER 50

1963 1964
#include "i915_trace.h"

R
Rob Clark 已提交
1965
extern const struct drm_ioctl_desc i915_ioctls[];
1966 1967
extern int i915_max_ioctl;

1968 1969
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1970 1971 1972
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
	int enable_pc8;
	int pc8_timeout;
1992 1993 1994 1995
	int invert_brightness;
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
1996 1997
	bool prefault_disable;
	bool reset;
1998
	bool disable_display;
1999 2000 2001
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
2002
				/* i915_dma.c */
2003
void i915_update_dri1_breadcrumb(struct drm_device *dev);
2004
extern void i915_kernel_lost_context(struct drm_device * dev);
2005
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2006
extern int i915_driver_unload(struct drm_device *);
2007
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
2008
extern void i915_driver_lastclose(struct drm_device * dev);
2009 2010
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
2011 2012
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
2013
extern int i915_driver_device_is_agp(struct drm_device * dev);
2014
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2015 2016
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2017
#endif
2018
extern int i915_emit_box(struct drm_device *dev,
2019 2020
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
2021
extern int intel_gpu_reset(struct drm_device *dev);
2022
extern int i915_reset(struct drm_device *dev);
2023 2024 2025 2026 2027
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

2028
extern void intel_console_resume(struct work_struct *work);
2029

L
Linus Torvalds 已提交
2030
/* i915_irq.c */
2031
void i915_queue_hangcheck(struct drm_device *dev);
2032 2033 2034
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2035

2036 2037
void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
							int new_delay);
2038
extern void intel_irq_init(struct drm_device *dev);
2039
extern void intel_hpd_init(struct drm_device *dev);
2040 2041 2042 2043 2044

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
2045
extern void intel_uncore_fini(struct drm_device *dev);
2046

2047
void
2048 2049
i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
		     u32 status_mask);
2050 2051

void
2052 2053
i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
		      u32 status_mask);
2054

2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2066 2067
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2068 2069 2070 2071 2072 2073
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2074 2075
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2076 2077 2078 2079 2080 2081
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2082 2083 2084 2085
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2086 2087
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2088 2089
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2090 2091 2092 2093 2094 2095 2096 2097
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2098 2099
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2100 2101
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2102
void i915_gem_load(struct drm_device *dev);
2103 2104
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2105 2106
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2107 2108
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2109 2110
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2111
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2112
void i915_gem_vma_destroy(struct i915_vma *vma);
2113

2114 2115
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2116
#define PIN_GLOBAL 0x4
2117
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2118
				     struct i915_address_space *vm,
2119
				     uint32_t alignment,
2120
				     unsigned flags);
2121
int __must_check i915_vma_unbind(struct i915_vma *vma);
2122
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2123
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2124
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2125
void i915_gem_lastclose(struct drm_device *dev);
2126

2127
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2128 2129
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2130 2131 2132
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2133
		return sg_page_iter_page(&sg_iter);
2134 2135

	return NULL;
2136
}
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2148
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2149 2150
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
B
Ben Widawsky 已提交
2151 2152
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring);
2153 2154 2155 2156 2157
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2158 2159 2160 2161 2162 2163 2164 2165 2166
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2167 2168
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2169
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2170
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2171

2172
static inline bool
2173 2174 2175 2176 2177
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
2178 2179 2180
		return true;
	} else
		return false;
2181 2182 2183 2184 2185 2186 2187
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2188
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2189 2190 2191 2192
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

2193 2194 2195
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring);

2196
bool i915_gem_retire_requests(struct drm_device *dev);
2197
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2198
				      bool interruptible);
2199 2200 2201
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2202
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2203 2204 2205 2206
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2207 2208 2209 2210 2211 2212
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2213
}
2214

2215
void i915_gem_reset(struct drm_device *dev);
2216
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2217
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2218
int __must_check i915_gem_init(struct drm_device *dev);
2219
int __must_check i915_gem_init_hw(struct drm_device *dev);
2220
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2221
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2222
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2223
int __must_check i915_gpu_idle(struct drm_device *dev);
2224
int __must_check i915_gem_suspend(struct drm_device *dev);
2225 2226
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2227
		       struct drm_i915_gem_object *batch_obj,
2228 2229
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2230
	__i915_add_request(ring, NULL, NULL, seqno)
2231 2232
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
2233
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2234 2235 2236 2237
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2238 2239
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2240 2241
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2242
				     struct intel_ring_buffer *pipelined);
2243
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2244
int i915_gem_attach_phys_object(struct drm_device *dev,
2245
				struct drm_i915_gem_object *obj,
2246 2247
				int id,
				int align);
2248
void i915_gem_detach_phys_object(struct drm_device *dev,
2249
				 struct drm_i915_gem_object *obj);
2250
void i915_gem_free_all_phys_object(struct drm_device *dev);
2251
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2252
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2253

2254 2255
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2256
uint32_t
2257 2258
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2259

2260 2261 2262
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2263 2264 2265 2266 2267 2268
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2269 2270
void i915_gem_restore_fences(struct drm_device *dev);

2271 2272 2273 2274 2275 2276 2277 2278 2279
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2280 2281 2282
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2283 2284

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2285 2286 2287 2288 2289 2290 2291
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2292

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2319 2320 2321 2322

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2323
		      unsigned flags)
B
Ben Widawsky 已提交
2324
{
2325
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2326
}
2327

2328 2329 2330 2331 2332 2333 2334 2335
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2336
/* i915_gem_context.c */
2337
#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
2338
int __must_check i915_gem_context_init(struct drm_device *dev);
2339
void i915_gem_context_fini(struct drm_device *dev);
2340
void i915_gem_context_reset(struct drm_device *dev);
2341
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2342
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2343
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2344
int i915_switch_context(struct intel_ring_buffer *ring,
2345 2346 2347
			struct drm_file *file, struct i915_hw_context *to);
struct i915_hw_context *
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2348 2349 2350
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
2351 2352
	if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
		kref_get(&ctx->ref);
2353 2354 2355 2356
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
2357 2358
	if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
		kref_put(&ctx->ref, i915_gem_context_free);
2359 2360
}

2361 2362 2363 2364 2365
static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
{
	return c->id == DEFAULT_CONTEXT_ID;
}

2366 2367 2368 2369
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2370

2371 2372 2373 2374 2375 2376
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2377
					  unsigned flags);
2378 2379
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2380

2381
/* i915_gem_gtt.c */
2382 2383
void i915_check_and_clear_faults(struct drm_device *dev);
void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2384
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2385 2386
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2387 2388 2389
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
2390
int i915_gem_gtt_init(struct drm_device *dev);
2391
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2392 2393 2394 2395
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2396
int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2397
bool intel_enable_ppgtt(struct drm_device *dev, bool full);
2398

2399 2400
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2401 2402
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2403
void i915_gem_cleanup_stolen(struct drm_device *dev);
2404 2405
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2406 2407 2408 2409 2410
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2411
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2412

2413
/* i915_gem_tiling.c */
2414
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2415 2416 2417 2418 2419 2420 2421
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2422
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2423 2424
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2425 2426

/* i915_gem_debug.c */
2427 2428
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2429
#else
2430
#define i915_verify_lists(dev) 0
2431
#endif
L
Linus Torvalds 已提交
2432

2433
/* i915_debugfs.c */
2434 2435
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2436
#ifdef CONFIG_DEBUG_FS
2437 2438
void intel_display_crc_init(struct drm_device *dev);
#else
2439
static inline void intel_display_crc_init(struct drm_device *dev) {}
2440
#endif
2441 2442

/* i915_gpu_error.c */
2443 2444
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2445 2446
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2447 2448 2449 2450 2451 2452 2453
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2454 2455
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2456 2457 2458 2459 2460 2461 2462
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2463

2464 2465 2466
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2467

2468 2469 2470
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2471

B
Ben Widawsky 已提交
2472 2473 2474 2475
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2476 2477 2478
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2479
static inline bool intel_gmbus_is_port_valid(unsigned port)
2480
{
2481
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2482 2483 2484 2485
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2486 2487
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2488
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2489 2490 2491
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2492 2493
extern void intel_i2c_reset(struct drm_device *dev);

2494
/* intel_opregion.c */
2495
struct intel_encoder;
2496 2497 2498 2499
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2500
extern void intel_opregion_asle_intr(struct drm_device *dev);
2501 2502
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2503 2504
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2505
#else
2506 2507
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2508
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2509 2510 2511 2512 2513
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2514 2515 2516 2517 2518
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2519
#endif
2520

J
Jesse Barnes 已提交
2521 2522 2523 2524 2525 2526 2527 2528 2529
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2530
/* modesetting */
2531
extern void intel_modeset_init_hw(struct drm_device *dev);
2532
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2533
extern void intel_modeset_init(struct drm_device *dev);
2534
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2535
extern void intel_modeset_cleanup(struct drm_device *dev);
2536
extern void intel_connector_unregister(struct intel_connector *);
2537
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2538 2539
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2540
extern void i915_redisable_vga(struct drm_device *dev);
2541
extern void i915_redisable_vga_power_on(struct drm_device *dev);
2542
extern bool intel_fbc_enabled(struct drm_device *dev);
2543
extern void intel_disable_fbc(struct drm_device *dev);
2544
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2545
extern void intel_init_pch_refclk(struct drm_device *dev);
2546
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2547 2548 2549
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2550 2551
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2552
extern int intel_enable_rc6(const struct drm_device *dev);
2553

2554
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2555 2556
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2557 2558
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2559

2560 2561
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2562 2563
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2564 2565

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2566
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2567 2568
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2569

B
Ben Widawsky 已提交
2570 2571 2572 2573
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2574 2575
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2576
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2577

B
Ben Widawsky 已提交
2578 2579
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2580 2581

/* intel_sideband.c */
2582 2583 2584
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2585 2586 2587 2588 2589 2590
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2591 2592
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2593 2594
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2595 2596
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2597 2598 2599 2600
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2601 2602
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2603

2604 2605
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2606

2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);

#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(((reg) >= 0x2000 && (reg) < 0x4000) ||\
	((reg) >= 0x5000 && (reg) < 0x8000) ||\
	((reg) >= 0xB000 && (reg) < 0x12000) ||\
	((reg) >= 0x2E000 && (reg) < 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
	(((reg) >= 0x12000 && (reg) < 0x14000) ||\
	((reg) >= 0x22000 && (reg) < 0x24000) ||\
	((reg) >= 0x30000 && (reg) < 0x40000))

2621 2622 2623 2624 2625
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA)


2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2641 2642 2643 2644

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2645 2646 2647 2648
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2649

2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2660 2661 2662 2663 2664
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

2680 2681 2682 2683 2684 2685 2686 2687 2688
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
2689
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
2700 2701 2702 2703
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
2704 2705 2706
	}
}

L
Linus Torvalds 已提交
2707
#endif