i915_irq.c 129.0 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
218 219 220
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

P
Paulo Zanoni 已提交
242 243 244 245 246 247 248 249 250 251 252 253
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

254 255
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

256
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257 258
		return;

P
Paulo Zanoni 已提交
259 260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267 268 269
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

270
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
271 272 273 274
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

275
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276 277 278 279
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

280
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281 282 283 284
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

285
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
290
/**
291 292 293 294 295
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
296 297 298 299
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
300
	uint32_t new_val;
P
Paulo Zanoni 已提交
301

302 303
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
304 305
	assert_spin_locked(&dev_priv->irq_lock);

306
	new_val = dev_priv->pm_irq_mask;
307 308 309
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

310 311
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
312 313
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
314
	}
P
Paulo Zanoni 已提交
315 316
}

317
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
318
{
319 320 321
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
322 323 324
	snb_update_pm_irq(dev_priv, mask, mask);
}

325 326
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331 332 333 334 335 336 337 338
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
339 340 341
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
342
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
343 344 345 346 347

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
348
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
349 350 351
	spin_unlock_irq(&dev_priv->irq_lock);
}

352 353 354 355 356
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
357

358
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
359
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
360
	dev_priv->rps.interrupts_enabled = true;
361 362
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
363
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
364

365 366 367
	spin_unlock_irq(&dev_priv->irq_lock);
}

368 369 370
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
371
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
372
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
373 374
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
375 376 377 378 379 380 381 382 383 384
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

385 386 387 388
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
389 390 391 392 393 394
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

395 396
	spin_lock_irq(&dev_priv->irq_lock);

397
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
398 399

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
400 401
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
402 403 404 405

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
406 407
}

408
/**
409 410 411 412 413
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

472 473 474 475 476 477
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
478 479 480
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
481 482 483 484 485
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

486 487
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

488 489
	assert_spin_locked(&dev_priv->irq_lock);

490
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
491 492
		return;

493 494 495
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
496

D
Daniel Vetter 已提交
497
static void
498 499
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
500
{
501
	i915_reg_t reg = PIPESTAT(pipe);
502
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
503

504
	assert_spin_locked(&dev_priv->irq_lock);
505
	WARN_ON(!intel_irqs_enabled(dev_priv));
506

507 508 509 510
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
511 512 513
		return;

	if ((pipestat & enable_mask) == enable_mask)
514 515
		return;

516 517
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

518
	/* Enable the interrupt, clear any pending status */
519
	pipestat |= enable_mask | status_mask;
520 521
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
522 523
}

D
Daniel Vetter 已提交
524
static void
525 526
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
527
{
528
	i915_reg_t reg = PIPESTAT(pipe);
529
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
530

531
	assert_spin_locked(&dev_priv->irq_lock);
532
	WARN_ON(!intel_irqs_enabled(dev_priv));
533

534 535 536 537
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
538 539
		return;

540 541 542
	if ((pipestat & enable_mask) == 0)
		return;

543 544
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

545
	pipestat &= ~enable_mask;
546 547
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
548 549
}

550 551 552 553 554
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
555 556
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
557 558 559
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
560 561 562 563 564 565
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
566 567 568 569 570 571 572 573 574 575 576 577

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

578 579 580 581 582 583
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

584
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
585 586 587 588
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
589 590 591 592 593 594 595 596 597
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

598
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
599 600 601 602
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
603 604 605
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

606
/**
607
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
608
 * @dev: drm device
609
 */
610
static void i915_enable_asle_pipestat(struct drm_device *dev)
611
{
612
	struct drm_i915_private *dev_priv = dev->dev_private;
613

614 615 616
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

617
	spin_lock_irq(&dev_priv->irq_lock);
618

619
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
620
	if (INTEL_INFO(dev)->gen >= 4)
621
		i915_enable_pipestat(dev_priv, PIPE_A,
622
				     PIPE_LEGACY_BLC_EVENT_STATUS);
623

624
	spin_unlock_irq(&dev_priv->irq_lock);
625 626
}

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

677
static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
678 679 680 681 682
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

683 684 685
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
686
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
687
{
688
	struct drm_i915_private *dev_priv = dev->dev_private;
689
	i915_reg_t high_frame, low_frame;
690
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
691 692
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
693
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
694

695 696 697 698 699
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
700

701 702 703 704 705 706
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

707 708
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
709

710 711 712 713 714 715
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
716
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
717
		low   = I915_READ(low_frame);
718
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
719 720
	} while (high1 != high2);

721
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
722
	pixel = low & PIPE_PIXEL_MASK;
723
	low >>= PIPE_FRAME_LOW_SHIFT;
724 725 726 727 728 729

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
730
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
731 732
}

733
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
734
{
735
	struct drm_i915_private *dev_priv = dev->dev_private;
736

737
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
738 739
}

740
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
741 742 743 744
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
745
	const struct drm_display_mode *mode = &crtc->base.hwmode;
746
	enum pipe pipe = crtc->pipe;
747
	int position, vtotal;
748

749
	vtotal = mode->crtc_vtotal;
750 751 752 753
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
754
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
755
	else
756
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
757

758 759 760 761 762 763 764 765 766 767 768 769
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
770
	if (HAS_DDI(dev) && !position) {
771 772 773 774 775 776 777 778 779 780 781 782 783
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

784
	/*
785 786
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
787
	 */
788
	return (position + crtc->scanline_offset) % vtotal;
789 790
}

791
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
792
				    unsigned int flags, int *vpos, int *hpos,
793 794
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
795
{
796 797 798
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
799
	int position;
800
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
801 802
	bool in_vbl = true;
	int ret = 0;
803
	unsigned long irqflags;
804

805
	if (WARN_ON(!mode->crtc_clock)) {
806
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
807
				 "pipe %c\n", pipe_name(pipe));
808 809 810
		return 0;
	}

811
	htotal = mode->crtc_htotal;
812
	hsync_start = mode->crtc_hsync_start;
813 814 815
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
816

817 818 819 820 821 822
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

823 824
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

825 826 827 828 829 830
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
831

832 833 834 835 836 837
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

838
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
839 840 841
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
842
		position = __intel_get_crtc_scanline(intel_crtc);
843 844 845 846 847
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
848
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
849

850 851 852 853
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
854

855 856 857 858 859 860 861 862 863 864 865 866
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

867 868 869 870 871 872 873 874 875 876
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
877 878
	}

879 880 881 882 883 884 885 886
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

887 888 889 890 891 892 893 894 895 896 897 898
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
899

900
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
901 902 903 904 905 906
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
907 908 909

	/* In vblank? */
	if (in_vbl)
910
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
911 912 913 914

	return ret;
}

915 916 917 918 919 920 921 922 923 924 925 926 927
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

928
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
929 930 931 932
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
933
	struct drm_crtc *crtc;
934

935 936
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
937 938 939 940
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
941 942
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
943
		DRM_ERROR("Invalid crtc %u\n", pipe);
944 945 946
		return -EINVAL;
	}

947
	if (!crtc->hwmode.crtc_clock) {
948
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
949 950
		return -EBUSY;
	}
951 952

	/* Helper routine in DRM core does all the work: */
953 954
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
955
						     &crtc->hwmode);
956 957
}

958
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
959
{
960
	struct drm_i915_private *dev_priv = dev->dev_private;
961
	u32 busy_up, busy_down, max_avg, min_avg;
962 963
	u8 new_delay;

964
	spin_lock(&mchdev_lock);
965

966 967
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

968
	new_delay = dev_priv->ips.cur_delay;
969

970
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
971 972
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
973 974 975 976
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
977
	if (busy_up > max_avg) {
978 979 980 981
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
982
	} else if (busy_down < min_avg) {
983 984 985 986
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
987 988
	}

989
	if (ironlake_set_drps(dev, new_delay))
990
		dev_priv->ips.cur_delay = new_delay;
991

992
	spin_unlock(&mchdev_lock);
993

994 995 996
	return;
}

C
Chris Wilson 已提交
997
static void notify_ring(struct intel_engine_cs *ring)
998
{
999
	if (!intel_ring_initialized(ring))
1000 1001
		return;

1002
	trace_i915_gem_request_notify(ring);
1003

1004 1005 1006
	wake_up_all(&ring->irq_queue);
}

1007 1008
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1009
{
1010 1011 1012 1013
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1014

1015 1016 1017 1018 1019 1020
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1021
	unsigned int mul = 100;
1022

1023 1024
	if (old->cz_clock == 0)
		return false;
1025

1026 1027 1028
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1029
	time = now->cz_clock - old->cz_clock;
1030
	time *= threshold * dev_priv->czclk_freq;
1031

1032 1033 1034
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1035
	 */
1036 1037
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1038
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1039

1040
	return c0 >= time;
1041 1042
}

1043
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1044
{
1045 1046 1047
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1048

1049 1050 1051 1052
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1053

1054
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1055
		return 0;
1056

1057 1058 1059
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1060

1061 1062 1063
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1064
				  dev_priv->rps.down_threshold))
1065 1066 1067
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1068

1069 1070 1071
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1072
				 dev_priv->rps.up_threshold))
1073 1074
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1075 1076
	}

1077
	return events;
1078 1079
}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

1092
static void gen6_pm_rps_work(struct work_struct *work)
1093
{
1094 1095
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1096 1097
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1098
	u32 pm_iir;
1099

1100
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1101 1102 1103 1104 1105
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1106 1107 1108 1109 1110 1111 1112 1113

	/*
	 * The RPS work is synced during runtime suspend, we don't require a
	 * wakeref. TODO: instead of disabling the asserts make sure that we
	 * always hold an RPM reference while the work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

1114 1115
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1116 1117
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1118 1119
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1120
	spin_unlock_irq(&dev_priv->irq_lock);
1121

1122
	/* Make sure we didn't queue anything we're not going to process. */
1123
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1124

1125
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1126
		goto out;
1127

1128
	mutex_lock(&dev_priv->rps.hw_lock);
1129

1130 1131
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1132
	adj = dev_priv->rps.last_adj;
1133
	new_delay = dev_priv->rps.cur_freq;
1134 1135 1136 1137 1138 1139 1140
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1141 1142
		if (adj > 0)
			adj *= 2;
1143 1144
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1145 1146 1147 1148
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1149
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1150
			new_delay = dev_priv->rps.efficient_freq;
1151 1152
			adj = 0;
		}
1153 1154
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1155
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1156 1157
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1158
		else
1159
			new_delay = dev_priv->rps.min_freq_softlimit;
1160 1161 1162 1163
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1164 1165
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1166
	} else { /* unknown event */
1167
		adj = 0;
1168
	}
1169

1170 1171
	dev_priv->rps.last_adj = adj;

1172 1173 1174
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1175
	new_delay += adj;
1176
	new_delay = clamp_t(int, new_delay, min, max);
1177

1178
	intel_set_rps(dev_priv->dev, new_delay);
1179

1180
	mutex_unlock(&dev_priv->rps.hw_lock);
1181 1182
out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1183 1184
}

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1197 1198
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1199
	u32 error_status, row, bank, subbank;
1200
	char *parity_event[6];
1201
	uint32_t misccpctl;
1202
	uint8_t slice = 0;
1203 1204 1205 1206 1207 1208 1209

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1210 1211 1212 1213
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1214 1215 1216 1217
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1218
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1219
		i915_reg_t reg;
1220

1221 1222 1223
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1224

1225
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1226

1227
		reg = GEN7_L3CDERRST1(slice);
1228

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1244
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1245
				   KOBJ_CHANGE, parity_event);
1246

1247 1248
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1249

1250 1251 1252 1253 1254
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1255

1256
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1257

1258 1259
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1260
	spin_lock_irq(&dev_priv->irq_lock);
1261
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1262
	spin_unlock_irq(&dev_priv->irq_lock);
1263 1264

	mutex_unlock(&dev_priv->dev->struct_mutex);
1265 1266
}

1267
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1268
{
1269
	struct drm_i915_private *dev_priv = dev->dev_private;
1270

1271
	if (!HAS_L3_DPF(dev))
1272 1273
		return;

1274
	spin_lock(&dev_priv->irq_lock);
1275
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1276
	spin_unlock(&dev_priv->irq_lock);
1277

1278 1279 1280 1281 1282 1283 1284
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1285
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1286 1287
}

1288 1289 1290 1291 1292 1293
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1294
		notify_ring(&dev_priv->ring[RCS]);
1295
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1296
		notify_ring(&dev_priv->ring[VCS]);
1297 1298
}

1299 1300 1301 1302 1303
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1304 1305
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1306
		notify_ring(&dev_priv->ring[RCS]);
1307
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1308
		notify_ring(&dev_priv->ring[VCS]);
1309
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1310
		notify_ring(&dev_priv->ring[BCS]);
1311

1312 1313
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1314 1315
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1316

1317 1318
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1319 1320
}

1321
static __always_inline void
1322
gen8_cs_irq_handler(struct intel_engine_cs *ring, u32 iir, int test_shift)
1323 1324 1325 1326 1327 1328 1329
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
		notify_ring(ring);
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
		intel_lrc_irq_handler(ring);
}

C
Chris Wilson 已提交
1330
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1331 1332 1333 1334 1335
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1336 1337 1338
		u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
		if (iir) {
			I915_WRITE_FW(GEN8_GT_IIR(0), iir);
1339
			ret = IRQ_HANDLED;
1340

1341 1342
			gen8_cs_irq_handler(&dev_priv->ring[RCS],
					iir, GEN8_RCS_IRQ_SHIFT);
C
Chris Wilson 已提交
1343

1344 1345
			gen8_cs_irq_handler(&dev_priv->ring[BCS],
					iir, GEN8_BCS_IRQ_SHIFT);
1346 1347 1348 1349
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1350
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1351 1352 1353
		u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
		if (iir) {
			I915_WRITE_FW(GEN8_GT_IIR(1), iir);
1354
			ret = IRQ_HANDLED;
1355

1356 1357
			gen8_cs_irq_handler(&dev_priv->ring[VCS],
					iir, GEN8_VCS1_IRQ_SHIFT);
1358

1359 1360
			gen8_cs_irq_handler(&dev_priv->ring[VCS2],
					iir, GEN8_VCS2_IRQ_SHIFT);
1361
		} else
1362
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1363 1364
	}

1365
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1366 1367 1368
		u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
		if (iir) {
			I915_WRITE_FW(GEN8_GT_IIR(3), iir);
1369
			ret = IRQ_HANDLED;
1370

1371 1372
			gen8_cs_irq_handler(&dev_priv->ring[VECS],
					iir, GEN8_VECS_IRQ_SHIFT);
1373 1374 1375 1376
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1377
	if (master_ctl & GEN8_GT_PM_IRQ) {
1378 1379
		u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
		if (iir & dev_priv->pm_rps_events) {
1380
			I915_WRITE_FW(GEN8_GT_IIR(2),
1381
				      iir & dev_priv->pm_rps_events);
1382
			ret = IRQ_HANDLED;
1383
			gen6_rps_irq_handler(dev_priv, iir);
1384 1385 1386 1387
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1388 1389 1390
	return ret;
}

1391 1392 1393 1394
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1395
		return val & PORTA_HOTPLUG_LONG_DETECT;
1396 1397 1398 1399 1400 1401 1402 1403 1404
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1441
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1442 1443 1444
{
	switch (port) {
	case PORT_B:
1445
		return val & PORTB_HOTPLUG_LONG_DETECT;
1446
	case PORT_C:
1447
		return val & PORTC_HOTPLUG_LONG_DETECT;
1448
	case PORT_D:
1449 1450 1451
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1452 1453 1454
	}
}

1455
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1456 1457 1458
{
	switch (port) {
	case PORT_B:
1459
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1460
	case PORT_C:
1461
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1462
	case PORT_D:
1463 1464 1465
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1466 1467 1468
	}
}

1469 1470 1471 1472 1473 1474 1475
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1476
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1477
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1478 1479
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1480
{
1481
	enum port port;
1482 1483 1484
	int i;

	for_each_hpd_pin(i) {
1485 1486
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1487

1488 1489
		*pin_mask |= BIT(i);

1490 1491 1492
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1493
		if (long_pulse_detect(port, dig_hotplug_reg))
1494
			*long_mask |= BIT(i);
1495 1496 1497 1498 1499 1500 1501
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1502 1503
static void gmbus_irq_handler(struct drm_device *dev)
{
1504
	struct drm_i915_private *dev_priv = dev->dev_private;
1505 1506

	wake_up_all(&dev_priv->gmbus_wait_queue);
1507 1508
}

1509 1510
static void dp_aux_irq_handler(struct drm_device *dev)
{
1511
	struct drm_i915_private *dev_priv = dev->dev_private;
1512 1513

	wake_up_all(&dev_priv->gmbus_wait_queue);
1514 1515
}

1516
#if defined(CONFIG_DEBUG_FS)
1517 1518 1519 1520
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1521 1522 1523 1524
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1525
	int head, tail;
1526

1527 1528
	spin_lock(&pipe_crc->lock);

1529
	if (!pipe_crc->entries) {
1530
		spin_unlock(&pipe_crc->lock);
1531
		DRM_DEBUG_KMS("spurious interrupt\n");
1532 1533 1534
		return;
	}

1535 1536
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1537 1538

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1539
		spin_unlock(&pipe_crc->lock);
1540 1541 1542 1543 1544
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1545

1546
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1547 1548 1549 1550 1551
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1552 1553

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1554 1555 1556
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1557 1558

	wake_up_interruptible(&pipe_crc->wq);
1559
}
1560 1561 1562 1563 1564 1565 1566 1567
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1568

1569
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1570 1571 1572
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1573 1574 1575
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1576 1577
}

1578
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1579 1580 1581
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1582 1583 1584 1585 1586 1587
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1588
}
1589

1590
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1591 1592
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1604

1605 1606 1607 1608 1609
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1610
}
1611

1612 1613 1614 1615
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1616
{
1617
	if (pm_iir & dev_priv->pm_rps_events) {
1618
		spin_lock(&dev_priv->irq_lock);
1619
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1620 1621 1622 1623
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1624
		spin_unlock(&dev_priv->irq_lock);
1625 1626
	}

1627 1628 1629
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1630 1631
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1632
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1633

1634 1635
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1636
	}
1637 1638
}

1639 1640 1641 1642 1643 1644 1645 1646
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1647 1648 1649
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1650
	u32 pipe_stats[I915_MAX_PIPES] = { };
1651 1652
	int pipe;

1653
	spin_lock(&dev_priv->irq_lock);
1654
	for_each_pipe(dev_priv, pipe) {
1655
		i915_reg_t reg;
1656
		u32 mask, iir_bit = 0;
1657

1658 1659 1660 1661 1662 1663 1664
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1665 1666 1667

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1668 1669 1670 1671 1672 1673 1674 1675

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1676 1677 1678
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1679 1680 1681 1682 1683
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1684 1685 1686
			continue;

		reg = PIPESTAT(pipe);
1687 1688
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1689 1690 1691 1692

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1693 1694
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1695 1696
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1697
	spin_unlock(&dev_priv->irq_lock);
1698

1699
	for_each_pipe(dev_priv, pipe) {
1700 1701 1702
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1703

1704
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1705 1706 1707 1708 1709 1710 1711
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1712 1713
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1714 1715 1716 1717 1718 1719
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1720 1721 1722 1723
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1724
	u32 pin_mask = 0, long_mask = 0;
1725

1726 1727
	if (!hotplug_status)
		return;
1728

1729 1730 1731 1732 1733 1734
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1735

1736
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1737
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1738

1739 1740 1741 1742 1743 1744 1745
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1746 1747 1748

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
1749 1750
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1751

1752 1753
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1754
					   hotplug_trigger, hpd_status_i915,
1755 1756 1757
					   i9xx_port_hotplug_long_detect);
			intel_hpd_irq_handler(dev, pin_mask, long_mask);
		}
1758
	}
1759 1760
}

1761
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1762
{
1763
	struct drm_device *dev = arg;
1764
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1765 1766 1767
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1768 1769 1770
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1771 1772 1773
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1774
	while (true) {
1775 1776
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1777
		gt_iir = I915_READ(GTIIR);
1778 1779 1780
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1781
		pm_iir = I915_READ(GEN6_PMIIR);
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1792 1793 1794 1795 1796 1797

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1798 1799
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1800
		if (pm_iir)
1801
			gen6_rps_irq_handler(dev_priv, pm_iir);
1802 1803 1804
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1805 1806 1807
	}

out:
1808 1809
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1810 1811 1812
	return ret;
}

1813 1814
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1815
	struct drm_device *dev = arg;
1816 1817 1818 1819
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1820 1821 1822
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1823 1824 1825
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1826 1827 1828
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1829

1830 1831
		if (master_ctl == 0 && iir == 0)
			break;
1832

1833 1834
		ret = IRQ_HANDLED;

1835
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1836

1837
		/* Find, clear, then process each source of interrupt */
1838

1839 1840 1841 1842 1843 1844
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1845

C
Chris Wilson 已提交
1846
		gen8_gt_irq_handler(dev_priv, master_ctl);
1847

1848 1849 1850
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1851

1852 1853 1854
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1855

1856 1857
	enable_rpm_wakeref_asserts(dev_priv);

1858 1859 1860
	return ret;
}

1861 1862 1863 1864 1865 1866
static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1867 1868 1869 1870 1871 1872
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1873
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1874 1875 1876 1877 1878 1879 1880 1881
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1882
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1883 1884
	if (!hotplug_trigger)
		return;
1885 1886 1887 1888 1889 1890 1891 1892

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

1893
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1894
{
1895
	struct drm_i915_private *dev_priv = dev->dev_private;
1896
	int pipe;
1897
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1898

1899
	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1900

1901 1902 1903
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1904
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1905 1906
				 port_name(port));
	}
1907

1908 1909 1910
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1911
	if (pch_iir & SDE_GMBUS)
1912
		gmbus_irq_handler(dev);
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1923
	if (pch_iir & SDE_FDI_MASK)
1924
		for_each_pipe(dev_priv, pipe)
1925 1926 1927
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1928 1929 1930 1931 1932 1933 1934 1935

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1936
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1937 1938

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1939
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1940 1941 1942 1943 1944 1945
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1946
	enum pipe pipe;
1947

1948 1949 1950
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1951
	for_each_pipe(dev_priv, pipe) {
1952 1953
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1954

D
Daniel Vetter 已提交
1955 1956
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1957
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1958
			else
1959
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1960 1961
		}
	}
1962

1963 1964 1965 1966 1967 1968 1969 1970
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1971 1972 1973
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1974
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1975
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1976 1977

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1978
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1979 1980

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1981
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1982 1983

	I915_WRITE(SERR_INT, serr_int);
1984 1985
}

1986 1987
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1988
	struct drm_i915_private *dev_priv = dev->dev_private;
1989
	int pipe;
1990
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1991

1992
	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1993

1994 1995 1996 1997 1998 1999
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2000 2001

	if (pch_iir & SDE_AUX_MASK_CPT)
2002
		dp_aux_irq_handler(dev);
2003 2004

	if (pch_iir & SDE_GMBUS_CPT)
2005
		gmbus_irq_handler(dev);
2006 2007 2008 2009 2010 2011 2012 2013

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2014
		for_each_pipe(dev_priv, pipe)
2015 2016 2017
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2018 2019 2020

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2021 2022
}

2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2039
				   spt_port_hotplug_long_detect);
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_CPT)
		gmbus_irq_handler(dev);
}

2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

	intel_hpd_irq_handler(dev, pin_mask, long_mask);
}

2076 2077 2078
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2079
	enum pipe pipe;
2080 2081
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2082 2083
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2094
	for_each_pipe(dev_priv, pipe) {
2095 2096 2097
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2098

2099
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2100
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2101

2102 2103
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2104

2105 2106 2107 2108 2109
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2129 2130 2131
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2132
	enum pipe pipe;
2133 2134
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2135 2136
	if (hotplug_trigger)
		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2147
	for_each_pipe(dev_priv, pipe) {
2148 2149 2150
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2151 2152

		/* plane/pipes map 1:1 on ilk+ */
2153 2154 2155
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2170 2171 2172 2173 2174 2175 2176 2177
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2178
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2179
{
2180
	struct drm_device *dev = arg;
2181
	struct drm_i915_private *dev_priv = dev->dev_private;
2182
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2183
	irqreturn_t ret = IRQ_NONE;
2184

2185 2186 2187
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2188 2189 2190
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2191 2192
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2193
	intel_uncore_check_errors(dev);
2194

2195 2196 2197
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2198
	POSTING_READ(DEIER);
2199

2200 2201 2202 2203 2204
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2205 2206 2207 2208 2209
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2210

2211 2212
	/* Find, clear, then process each source of interrupt */

2213
	gt_iir = I915_READ(GTIIR);
2214
	if (gt_iir) {
2215 2216
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2217
		if (INTEL_INFO(dev)->gen >= 6)
2218
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2219 2220
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2221 2222
	}

2223 2224
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2225 2226
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2227 2228 2229 2230
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2231 2232
	}

2233 2234 2235 2236 2237
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2238
			gen6_rps_irq_handler(dev_priv, pm_iir);
2239
		}
2240
	}
2241 2242 2243

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2244 2245 2246 2247
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2248

2249 2250 2251
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2252 2253 2254
	return ret;
}

2255 2256
static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
				const u32 hpd[HPD_NUM_PINS])
2257
{
2258 2259
	struct drm_i915_private *dev_priv = to_i915(dev);
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2260

2261 2262
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2263

2264
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2265
			   dig_hotplug_reg, hpd,
2266
			   bxt_port_hotplug_long_detect);
2267

2268
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2269 2270
}

2271 2272 2273 2274 2275 2276 2277
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2278
	enum pipe pipe;
J
Jesse Barnes 已提交
2279 2280
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2281 2282 2283
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2284 2285 2286
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2287
	if (INTEL_INFO(dev_priv)->gen >= 9)
J
Jesse Barnes 已提交
2288 2289
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2290

2291
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2292 2293
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
2294
		goto out;
2295

2296
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2297

2298 2299
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2300
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2301 2302 2303 2304 2305 2306

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2307 2308 2309 2310
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2311
		}
2312 2313
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2314 2315
	}

2316 2317 2318
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2319
			bool found = false;
2320 2321 2322 2323 2324 2325
			u32 hotplug_trigger = 0;

			if (IS_BROXTON(dev_priv))
				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
			else if (IS_BROADWELL(dev_priv))
				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2326

2327 2328
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2329

2330
			if (tmp & aux_mask) {
2331
				dp_aux_irq_handler(dev);
2332 2333 2334
				found = true;
			}

2335 2336 2337 2338 2339
			if (hotplug_trigger) {
				if (IS_BROXTON(dev))
					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
				else
					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2340 2341 2342
				found = true;
			}

S
Shashank Sharma 已提交
2343 2344 2345 2346 2347
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2348
			if (!found)
2349
				DRM_ERROR("Unexpected DE Port interrupt\n");
2350
		}
2351 2352
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2353 2354
	}

2355
	for_each_pipe(dev_priv, pipe) {
2356
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2357

2358 2359
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2360

2361 2362 2363 2364
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2365

2366 2367 2368
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2369

2370
			if (INTEL_INFO(dev_priv)->gen >= 9)
2371 2372 2373 2374 2375
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2376 2377 2378 2379 2380 2381 2382
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2383 2384 2385
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2386

2387

2388
			if (INTEL_INFO(dev_priv)->gen >= 9)
2389 2390 2391 2392 2393
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2394 2395 2396
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2397
		} else
2398 2399 2400
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2401 2402
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2403 2404 2405 2406 2407 2408 2409 2410 2411
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2412 2413 2414 2415 2416

			if (HAS_PCH_SPT(dev_priv))
				spt_irq_handler(dev, pch_iir);
			else
				cpt_irq_handler(dev, pch_iir);
2417 2418 2419 2420 2421 2422 2423
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2424 2425
	}

2426 2427
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2428

2429 2430 2431
out:
	enable_rpm_wakeref_asserts(dev_priv);

2432 2433 2434
	return ret;
}

2435 2436 2437
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2438
	struct intel_engine_cs *ring;
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2463
/**
2464
 * i915_reset_and_wakeup - do process context error handling work
2465
 * @dev: drm device
2466 2467 2468 2469
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2470
static void i915_reset_and_wakeup(struct drm_device *dev)
2471
{
2472 2473
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2474 2475 2476
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2477
	int ret;
2478

2479
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2480

2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2492
		DRM_DEBUG_DRIVER("resetting chip\n");
2493
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2494
				   reset_event);
2495

2496 2497 2498 2499 2500 2501 2502 2503
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2504 2505 2506

		intel_prepare_reset(dev);

2507 2508 2509 2510 2511 2512
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2513 2514
		ret = i915_reset(dev);

2515
		intel_finish_reset(dev);
2516

2517 2518
		intel_runtime_pm_put(dev_priv);

2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2530
			smp_mb__before_atomic();
2531 2532
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2533
			kobject_uevent_env(&dev->primary->kdev->kobj,
2534
					   KOBJ_CHANGE, reset_done_event);
2535
		} else {
2536
			atomic_or(I915_WEDGED, &error->reset_counter);
2537
		}
2538

2539 2540 2541 2542 2543
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2544
	}
2545 2546
}

2547
static void i915_report_and_clear_eir(struct drm_device *dev)
2548 2549
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2550
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2551
	u32 eir = I915_READ(EIR);
2552
	int pipe, i;
2553

2554 2555
	if (!eir)
		return;
2556

2557
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2558

2559 2560
	i915_get_extra_instdone(dev, instdone);

2561 2562 2563 2564
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2565 2566
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2567 2568
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2569 2570
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2571
			I915_WRITE(IPEIR_I965, ipeir);
2572
			POSTING_READ(IPEIR_I965);
2573 2574 2575
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2576 2577
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2578
			I915_WRITE(PGTBL_ER, pgtbl_err);
2579
			POSTING_READ(PGTBL_ER);
2580 2581 2582
		}
	}

2583
	if (!IS_GEN2(dev)) {
2584 2585
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2586 2587
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2588
			I915_WRITE(PGTBL_ER, pgtbl_err);
2589
			POSTING_READ(PGTBL_ER);
2590 2591 2592 2593
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2594
		pr_err("memory refresh error:\n");
2595
		for_each_pipe(dev_priv, pipe)
2596
			pr_err("pipe %c stat: 0x%08x\n",
2597
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2598 2599 2600
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2601 2602
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2603 2604
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2605
		if (INTEL_INFO(dev)->gen < 4) {
2606 2607
			u32 ipeir = I915_READ(IPEIR);

2608 2609 2610
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2611
			I915_WRITE(IPEIR, ipeir);
2612
			POSTING_READ(IPEIR);
2613 2614 2615
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2616 2617 2618 2619
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2620
			I915_WRITE(IPEIR_I965, ipeir);
2621
			POSTING_READ(IPEIR_I965);
2622 2623 2624 2625
		}
	}

	I915_WRITE(EIR, eir);
2626
	POSTING_READ(EIR);
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2637 2638 2639
}

/**
2640
 * i915_handle_error - handle a gpu error
2641 2642
 * @dev: drm device
 *
2643
 * Do some basic checking of register state at error time and
2644 2645 2646 2647 2648
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2649 2650
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2651 2652
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2653 2654
	va_list args;
	char error_msg[80];
2655

2656 2657 2658 2659 2660
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2661
	i915_report_and_clear_eir(dev);
2662

2663
	if (wedged) {
2664
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2665
				&dev_priv->gpu_error.reset_counter);
2666

2667
		/*
2668 2669 2670
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2671 2672 2673 2674 2675 2676 2677 2678
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2679
		 */
2680
		i915_error_wake_up(dev_priv, false);
2681 2682
	}

2683
	i915_reset_and_wakeup(dev);
2684 2685
}

2686 2687 2688
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2689
static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
2690
{
2691
	struct drm_i915_private *dev_priv = dev->dev_private;
2692
	unsigned long irqflags;
2693

2694
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2695
	if (INTEL_INFO(dev)->gen >= 4)
2696
		i915_enable_pipestat(dev_priv, pipe,
2697
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2698
	else
2699
		i915_enable_pipestat(dev_priv, pipe,
2700
				     PIPE_VBLANK_INTERRUPT_STATUS);
2701
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2702

2703 2704 2705
	return 0;
}

2706
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2707
{
2708
	struct drm_i915_private *dev_priv = dev->dev_private;
2709
	unsigned long irqflags;
2710
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2711
						     DE_PIPE_VBLANK(pipe);
2712 2713

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2714
	ilk_enable_display_irq(dev_priv, bit);
2715 2716 2717 2718 2719
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2720
static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2721
{
2722
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2723 2724 2725
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2726
	i915_enable_pipestat(dev_priv, pipe,
2727
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2728 2729 2730 2731 2732
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2733
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2734 2735 2736 2737 2738
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2739
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2740
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2741

2742 2743 2744
	return 0;
}

2745 2746 2747
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2748
static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
2749
{
2750
	struct drm_i915_private *dev_priv = dev->dev_private;
2751
	unsigned long irqflags;
2752

2753
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2754
	i915_disable_pipestat(dev_priv, pipe,
2755 2756
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2757 2758 2759
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2760
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2761
{
2762
	struct drm_i915_private *dev_priv = dev->dev_private;
2763
	unsigned long irqflags;
2764
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2765
						     DE_PIPE_VBLANK(pipe);
2766 2767

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2768
	ilk_disable_display_irq(dev_priv, bit);
2769 2770 2771
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2772
static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2773
{
2774
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2775 2776 2777
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2778
	i915_disable_pipestat(dev_priv, pipe,
2779
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2780 2781 2782
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2783
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2784 2785 2786 2787 2788
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2789
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2790 2791 2792
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2793
static bool
2794
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2795 2796
{
	return (list_empty(&ring->request_list) ||
2797
		i915_seqno_passed(seqno, ring->last_submitted_seqno));
B
Ben Gamari 已提交
2798 2799
}

2800 2801 2802 2803
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2804
		return (ipehr >> 23) == 0x1c;
2805 2806 2807 2808 2809 2810 2811
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2812
static struct intel_engine_cs *
2813
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2814 2815
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2816
	struct intel_engine_cs *signaller;
2817 2818 2819
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2820 2821 2822 2823 2824 2825 2826
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2827 2828 2829 2830 2831 2832 2833
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2834
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2835 2836 2837 2838
				return signaller;
		}
	}

2839 2840
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2841 2842 2843 2844

	return NULL;
}

2845 2846
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2847 2848
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2849
	u32 cmd, ipehr, head;
2850 2851
	u64 offset = 0;
	int i, backwards;
2852

2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
	if (ring->buffer == NULL)
		return NULL;

2873
	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2874
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2875
		return NULL;
2876

2877 2878 2879
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2880 2881
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2882 2883
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2884
	 */
2885
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2886
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2887

2888
	for (i = backwards; i; --i) {
2889 2890 2891 2892 2893
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2894
		head &= ring->buffer->size - 1;
2895 2896

		/* This here seems to blow up */
2897
		cmd = ioread32(ring->buffer->virtual_start + head);
2898 2899 2900
		if (cmd == ipehr)
			break;

2901 2902
		head -= 4;
	}
2903

2904 2905
	if (!i)
		return NULL;
2906

2907
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2908 2909 2910 2911 2912 2913
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2914 2915
}

2916
static int semaphore_passed(struct intel_engine_cs *ring)
2917 2918
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2919
	struct intel_engine_cs *signaller;
2920
	u32 seqno;
2921

2922
	ring->hangcheck.deadlock++;
2923 2924

	signaller = semaphore_waits_for(ring, &seqno);
2925 2926 2927 2928 2929
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2930 2931
		return -1;

2932 2933 2934
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2935 2936 2937
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2938 2939 2940
		return -1;

	return 0;
2941 2942 2943 2944
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2945
	struct intel_engine_cs *ring;
2946 2947 2948
	int i;

	for_each_ring(ring, dev_priv, i)
2949
		ring->hangcheck.deadlock = 0;
2950 2951
}

2952
static enum intel_ring_hangcheck_action
2953
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2954 2955 2956
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2957 2958
	u32 tmp;

2959 2960 2961 2962 2963 2964 2965 2966
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2967

2968
	if (IS_GEN2(dev))
2969
		return HANGCHECK_HUNG;
2970 2971 2972 2973 2974 2975 2976

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2977
	if (tmp & RING_WAIT) {
2978 2979 2980
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2981
		I915_WRITE_CTL(ring, tmp);
2982
		return HANGCHECK_KICK;
2983 2984 2985 2986 2987
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2988
			return HANGCHECK_HUNG;
2989
		case 1:
2990 2991 2992
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2993
			I915_WRITE_CTL(ring, tmp);
2994
			return HANGCHECK_KICK;
2995
		case 0:
2996
			return HANGCHECK_WAIT;
2997
		}
2998
	}
2999

3000
	return HANGCHECK_HUNG;
3001 3002
}

3003
/*
B
Ben Gamari 已提交
3004
 * This is called when the chip hasn't reported back with completed
3005 3006 3007 3008 3009
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3010
 */
3011
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3012
{
3013 3014 3015 3016
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
3017
	struct intel_engine_cs *ring;
3018
	int i;
3019
	int busy_count = 0, rings_hung = 0;
3020 3021 3022 3023
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
3024

3025
	if (!i915.enable_hangcheck)
3026 3027
		return;

3028 3029 3030 3031 3032 3033 3034
	/*
	 * The hangcheck work is synced during runtime suspend, we don't
	 * require a wakeref. TODO: instead of disabling the asserts make
	 * sure that we hold a reference when this work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

3035
	for_each_ring(ring, dev_priv, i) {
3036 3037
		u64 acthd;
		u32 seqno;
3038
		bool busy = true;
3039

3040 3041
		semaphore_clear_deadlocks(dev_priv);

3042 3043
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
3044

3045
		if (ring->hangcheck.seqno == seqno) {
3046
			if (ring_idle(ring, seqno)) {
3047 3048
				ring->hangcheck.action = HANGCHECK_IDLE;

3049 3050
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
3051
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3052 3053 3054 3055 3056 3057
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
3058 3059 3060 3061
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3062 3063
				} else
					busy = false;
3064
			} else {
3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3080 3081 3082 3083
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3084
				case HANGCHECK_IDLE:
3085 3086
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3087 3088
					break;
				case HANGCHECK_ACTIVE_LOOP:
3089
					ring->hangcheck.score += BUSY;
3090
					break;
3091
				case HANGCHECK_KICK:
3092
					ring->hangcheck.score += KICK;
3093
					break;
3094
				case HANGCHECK_HUNG:
3095
					ring->hangcheck.score += HUNG;
3096 3097 3098
					stuck[i] = true;
					break;
				}
3099
			}
3100
		} else {
3101 3102
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3103 3104 3105 3106 3107
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3108 3109

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3110 3111
		}

3112 3113
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3114
		busy_count += busy;
3115
	}
3116

3117
	for_each_ring(ring, dev_priv, i) {
3118
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3119 3120 3121
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3122
			rings_hung++;
3123 3124 3125
		}
	}

3126 3127 3128 3129
	if (rings_hung) {
		i915_handle_error(dev, true, "Ring hung");
		goto out;
	}
B
Ben Gamari 已提交
3130

3131 3132 3133
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3134
		i915_queue_hangcheck(dev);
3135 3136 3137

out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3138 3139 3140 3141
}

void i915_queue_hangcheck(struct drm_device *dev)
{
3142
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3143

3144
	if (!i915.enable_hangcheck)
3145 3146
		return;

3147 3148 3149 3150 3151 3152 3153
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3154 3155
}

3156
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3157 3158 3159 3160 3161 3162
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3163
	GEN5_IRQ_RESET(SDE);
3164 3165 3166

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3167
}
3168

P
Paulo Zanoni 已提交
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3185 3186 3187 3188
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3189
static void gen5_gt_irq_reset(struct drm_device *dev)
3190 3191 3192
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3193
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3194
	if (INTEL_INFO(dev)->gen >= 6)
3195
		GEN5_IRQ_RESET(GEN6_PM);
3196 3197
}

L
Linus Torvalds 已提交
3198 3199
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3200
static void ironlake_irq_reset(struct drm_device *dev)
3201
{
3202
	struct drm_i915_private *dev_priv = dev->dev_private;
3203

3204
	I915_WRITE(HWSTAM, 0xffffffff);
3205

3206
	GEN5_IRQ_RESET(DE);
3207 3208
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3209

3210
	gen5_gt_irq_reset(dev);
3211

3212
	ibx_irq_reset(dev);
3213
}
3214

3215 3216 3217 3218
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3219
	i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
3220 3221 3222 3223 3224 3225 3226 3227
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3228 3229
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3230
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3231 3232 3233 3234 3235 3236 3237

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3238
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3239

3240
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3241

3242
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3243 3244
}

3245 3246 3247 3248 3249 3250 3251 3252
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3253
static void gen8_irq_reset(struct drm_device *dev)
3254 3255 3256 3257 3258 3259 3260
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3261
	gen8_gt_irq_reset(dev_priv);
3262

3263
	for_each_pipe(dev_priv, pipe)
3264 3265
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3266
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3267

3268 3269 3270
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3271

3272 3273
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3274
}
3275

3276 3277
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3278
{
3279
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3280

3281
	spin_lock_irq(&dev_priv->irq_lock);
3282 3283 3284 3285
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
3286 3287 3288 3289 3290 3291 3292 3293
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3294
	spin_unlock_irq(&dev_priv->irq_lock);
3295 3296
}

3297 3298 3299 3300 3301 3302 3303
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3304
	gen8_gt_irq_reset(dev_priv);
3305 3306 3307 3308 3309

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3310
	vlv_display_irq_reset(dev_priv);
3311 3312
}

3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
				  const u32 hpd[HPD_NUM_PINS])
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

	for_each_intel_encoder(dev, encoder)
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3327
static void ibx_hpd_irq_setup(struct drm_device *dev)
3328
{
3329
	struct drm_i915_private *dev_priv = dev->dev_private;
3330
	u32 hotplug_irqs, hotplug, enabled_irqs;
3331 3332

	if (HAS_PCH_IBX(dev)) {
3333
		hotplug_irqs = SDE_HOTPLUG_MASK;
3334
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
3335
	} else {
3336
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3337
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
3338
	}
3339

3340
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3341 3342 3343

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3344 3345
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3346
	 */
3347 3348 3349 3350 3351
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3352 3353 3354 3355 3356 3357
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
	if (HAS_PCH_LPT_LP(dev))
		hotplug |= PORTA_HOTPLUG_ENABLE;
3358
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3359
}
X
Xiong Zhang 已提交
3360

3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
static void spt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3374
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3375 3376 3377 3378 3379
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3380 3381
}

3382 3383 3384 3385 3386
static void ilk_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_irqs, hotplug, enabled_irqs;

3387 3388 3389 3390 3391 3392
	if (INTEL_INFO(dev)->gen >= 8) {
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
	} else if (INTEL_INFO(dev)->gen >= 7) {
3393 3394
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
3395 3396

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3397 3398 3399
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3400

3401 3402
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3403 3404 3405 3406

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3407
	 * The pulse duration bits are reserved on HSW+.
3408 3409 3410 3411 3412 3413 3414 3415 3416
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

	ibx_hpd_irq_setup(dev);
}

3417 3418 3419
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3420
	u32 hotplug_irqs, hotplug, enabled_irqs;
3421

3422 3423
	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3424

3425
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3426

3427 3428 3429 3430
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3431 3432
}

P
Paulo Zanoni 已提交
3433 3434
static void ibx_irq_postinstall(struct drm_device *dev)
{
3435
	struct drm_i915_private *dev_priv = dev->dev_private;
3436
	u32 mask;
3437

D
Daniel Vetter 已提交
3438 3439 3440
	if (HAS_PCH_NOP(dev))
		return;

3441
	if (HAS_PCH_IBX(dev))
3442
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3443
	else
3444
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3445

3446
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3447 3448 3449
	I915_WRITE(SDEIMR, ~mask);
}

3450 3451 3452 3453 3454 3455 3456 3457
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3458
	if (HAS_L3_DPF(dev)) {
3459
		/* L3 parity interrupt is always unmasked. */
3460 3461
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3462 3463 3464 3465 3466 3467 3468 3469 3470 3471
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3472
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3473 3474

	if (INTEL_INFO(dev)->gen >= 6) {
3475 3476 3477 3478
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3479 3480 3481
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3482
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3483
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3484 3485 3486
	}
}

3487
static int ironlake_irq_postinstall(struct drm_device *dev)
3488
{
3489
	struct drm_i915_private *dev_priv = dev->dev_private;
3490 3491 3492 3493 3494 3495
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3496
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3497
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3498 3499
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3500 3501 3502
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3503 3504 3505
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3506 3507 3508
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3509
	}
3510

3511
	dev_priv->irq_mask = ~display_mask;
3512

3513 3514
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3515 3516
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3517
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3518

3519
	gen5_gt_irq_postinstall(dev);
3520

P
Paulo Zanoni 已提交
3521
	ibx_irq_postinstall(dev);
3522

3523
	if (IS_IRONLAKE_M(dev)) {
3524 3525 3526
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3527 3528
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3529
		spin_lock_irq(&dev_priv->irq_lock);
3530
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3531
		spin_unlock_irq(&dev_priv->irq_lock);
3532 3533
	}

3534 3535 3536
	return 0;
}

3537 3538 3539 3540
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3541
	enum pipe pipe;
3542 3543 3544 3545

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3546 3547
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3548 3549 3550 3551 3552
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3553 3554 3555
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3556 3557 3558 3559

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3560 3561
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3562 3563 3564 3565 3566
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3567 3568
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3569 3570 3571 3572 3573 3574
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3575
	enum pipe pipe;
3576 3577 3578

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3579
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3580 3581
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3582 3583 3584

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3585
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3586 3587 3588 3589 3590 3591 3592
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3593 3594 3595
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3596 3597 3598

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3599 3600 3601

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3614
	if (intel_irqs_enabled(dev_priv))
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3627
	if (intel_irqs_enabled(dev_priv))
3628 3629 3630
		valleyview_display_irqs_uninstall(dev_priv);
}

3631
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3632
{
3633
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3634

3635
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3636 3637
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3638
	I915_WRITE(VLV_IIR, 0xffffffff);
3639 3640 3641 3642
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3643

3644 3645
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3646
	spin_lock_irq(&dev_priv->irq_lock);
3647 3648
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3649
	spin_unlock_irq(&dev_priv->irq_lock);
3650 3651 3652 3653 3654 3655 3656
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3657

3658
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3659 3660 3661 3662 3663 3664 3665 3666

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3667 3668 3669 3670

	return 0;
}

3671 3672 3673 3674 3675
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3676
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3677
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3678 3679
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3680
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3681 3682 3683
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3684
		0,
3685 3686
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3687 3688
		};

3689
	dev_priv->pm_irq_mask = 0xffffffff;
3690 3691
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3692 3693 3694 3695 3696
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3697
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3698 3699 3700 3701
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3702 3703
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3704 3705 3706
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
	enum pipe pipe;
3707

3708
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3709 3710
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3711 3712
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3713
		if (IS_BROXTON(dev_priv))
3714 3715
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3716 3717
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3718
	}
3719 3720 3721 3722

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3723
	de_port_enables = de_port_masked;
3724 3725 3726
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3727 3728
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3729 3730 3731
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3732

3733
	for_each_pipe(dev_priv, pipe)
3734
		if (intel_display_power_is_enabled(dev_priv,
3735 3736 3737 3738
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3739

3740
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3741 3742 3743 3744 3745 3746
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3747 3748
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3749

3750 3751 3752
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3753 3754
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3755 3756 3757 3758 3759 3760 3761

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3762 3763 3764 3765
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3766
	vlv_display_irq_postinstall(dev_priv);
3767 3768 3769 3770 3771 3772 3773 3774 3775

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3776 3777 3778 3779 3780 3781 3782
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3783
	gen8_irq_reset(dev);
3784 3785
}

3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3797
	dev_priv->irq_mask = ~0;
3798 3799
}

J
Jesse Barnes 已提交
3800 3801
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3802
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3803 3804 3805 3806

	if (!dev_priv)
		return;

3807 3808
	I915_WRITE(VLV_MASTER_IER, 0);

3809 3810
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3811
	I915_WRITE(HWSTAM, 0xffffffff);
3812

3813
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3814 3815
}

3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3826
	gen8_gt_irq_reset(dev_priv);
3827

3828
	GEN5_IRQ_RESET(GEN8_PCU_);
3829

3830
	vlv_display_irq_uninstall(dev_priv);
3831 3832
}

3833
static void ironlake_irq_uninstall(struct drm_device *dev)
3834
{
3835
	struct drm_i915_private *dev_priv = dev->dev_private;
3836 3837 3838 3839

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3840
	ironlake_irq_reset(dev);
3841 3842
}

3843
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3844
{
3845
	struct drm_i915_private *dev_priv = dev->dev_private;
3846
	int pipe;
3847

3848
	for_each_pipe(dev_priv, pipe)
3849
		I915_WRITE(PIPESTAT(pipe), 0);
3850 3851 3852
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3853 3854 3855 3856
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3857
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3858 3859 3860 3861 3862 3863 3864 3865 3866

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3867
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3868 3869 3870 3871 3872 3873 3874 3875
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3876 3877
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3878
	spin_lock_irq(&dev_priv->irq_lock);
3879 3880
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3881
	spin_unlock_irq(&dev_priv->irq_lock);
3882

C
Chris Wilson 已提交
3883 3884 3885
	return 0;
}

3886 3887 3888 3889
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3890
			       int plane, int pipe, u32 iir)
3891
{
3892
	struct drm_i915_private *dev_priv = dev->dev_private;
3893
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3894

3895
	if (!intel_pipe_handle_vblank(dev, pipe))
3896 3897 3898
		return false;

	if ((iir & flip_pending) == 0)
3899
		goto check_page_flip;
3900 3901 3902 3903 3904 3905 3906 3907

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3908
		goto check_page_flip;
3909

3910
	intel_prepare_page_flip(dev, plane);
3911 3912
	intel_finish_page_flip(dev, pipe);
	return true;
3913 3914 3915 3916

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3917 3918
}

3919
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3920
{
3921
	struct drm_device *dev = arg;
3922
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3923 3924 3925 3926 3927 3928
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3929
	irqreturn_t ret;
C
Chris Wilson 已提交
3930

3931 3932 3933
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3934 3935 3936 3937
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
3938 3939
	iir = I915_READ16(IIR);
	if (iir == 0)
3940
		goto out;
C
Chris Wilson 已提交
3941 3942 3943 3944 3945 3946 3947

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3948
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3949
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3950
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3951

3952
		for_each_pipe(dev_priv, pipe) {
3953
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3954 3955 3956 3957 3958
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3959
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3960 3961
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3962
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3963 3964 3965 3966 3967

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3968
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3969

3970
		for_each_pipe(dev_priv, pipe) {
3971
			int plane = pipe;
3972
			if (HAS_FBC(dev))
3973 3974
				plane = !plane;

3975
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3976 3977
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3978

3979
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3980
				i9xx_pipe_crc_irq_handler(dev, pipe);
3981

3982 3983 3984
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3985
		}
C
Chris Wilson 已提交
3986 3987 3988

		iir = new_iir;
	}
3989 3990 3991 3992
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
3993

3994
	return ret;
C
Chris Wilson 已提交
3995 3996 3997 3998
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3999
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4000 4001
	int pipe;

4002
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4003 4004 4005 4006 4007 4008 4009 4010 4011
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4012 4013
static void i915_irq_preinstall(struct drm_device * dev)
{
4014
	struct drm_i915_private *dev_priv = dev->dev_private;
4015 4016 4017
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4018
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4019 4020 4021
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4022
	I915_WRITE16(HWSTAM, 0xeffe);
4023
	for_each_pipe(dev_priv, pipe)
4024 4025 4026 4027 4028 4029 4030 4031
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4032
	struct drm_i915_private *dev_priv = dev->dev_private;
4033
	u32 enable_mask;
4034

4035 4036 4037 4038 4039 4040 4041 4042
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4043
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4044 4045 4046 4047 4048 4049 4050

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4051
	if (I915_HAS_HOTPLUG(dev)) {
4052
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4053 4054
		POSTING_READ(PORT_HOTPLUG_EN);

4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4065
	i915_enable_asle_pipestat(dev);
4066

4067 4068
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4069
	spin_lock_irq(&dev_priv->irq_lock);
4070 4071
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4072
	spin_unlock_irq(&dev_priv->irq_lock);
4073

4074 4075 4076
	return 0;
}

4077 4078 4079 4080 4081 4082
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
4083
	struct drm_i915_private *dev_priv = dev->dev_private;
4084 4085
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4086
	if (!intel_pipe_handle_vblank(dev, pipe))
4087 4088 4089
		return false;

	if ((iir & flip_pending) == 0)
4090
		goto check_page_flip;
4091 4092 4093 4094 4095 4096 4097 4098

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4099
		goto check_page_flip;
4100

4101
	intel_prepare_page_flip(dev, plane);
4102 4103
	intel_finish_page_flip(dev, pipe);
	return true;
4104 4105 4106 4107

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4108 4109
}

4110
static irqreturn_t i915_irq_handler(int irq, void *arg)
4111
{
4112
	struct drm_device *dev = arg;
4113
	struct drm_i915_private *dev_priv = dev->dev_private;
4114
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4115 4116 4117 4118
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4119

4120 4121 4122
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4123 4124 4125
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4126
	iir = I915_READ(IIR);
4127 4128
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4129
		bool blc_event = false;
4130 4131 4132 4133 4134 4135

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4136
		spin_lock(&dev_priv->irq_lock);
4137
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4138
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4139

4140
		for_each_pipe(dev_priv, pipe) {
4141
			i915_reg_t reg = PIPESTAT(pipe);
4142 4143
			pipe_stats[pipe] = I915_READ(reg);

4144
			/* Clear the PIPE*STAT regs before the IIR */
4145 4146
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4147
				irq_received = true;
4148 4149
			}
		}
4150
		spin_unlock(&dev_priv->irq_lock);
4151 4152 4153 4154 4155

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4156 4157 4158
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4159

4160
		I915_WRITE(IIR, iir & ~flip_mask);
4161 4162 4163
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4164
			notify_ring(&dev_priv->ring[RCS]);
4165

4166
		for_each_pipe(dev_priv, pipe) {
4167
			int plane = pipe;
4168
			if (HAS_FBC(dev))
4169
				plane = !plane;
4170

4171
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4172 4173
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4174 4175 4176

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4177 4178

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4179
				i9xx_pipe_crc_irq_handler(dev, pipe);
4180

4181 4182 4183
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4204
		ret = IRQ_HANDLED;
4205
		iir = new_iir;
4206
	} while (iir & ~flip_mask);
4207

4208 4209
	enable_rpm_wakeref_asserts(dev_priv);

4210 4211 4212 4213 4214
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4215
	struct drm_i915_private *dev_priv = dev->dev_private;
4216 4217 4218
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4219
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4220 4221 4222
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4223
	I915_WRITE16(HWSTAM, 0xffff);
4224
	for_each_pipe(dev_priv, pipe) {
4225
		/* Clear enable bits; then clear status bits */
4226
		I915_WRITE(PIPESTAT(pipe), 0);
4227 4228
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4229 4230 4231 4232 4233 4234 4235 4236
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4237
	struct drm_i915_private *dev_priv = dev->dev_private;
4238 4239
	int pipe;

4240
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4241
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4242 4243

	I915_WRITE(HWSTAM, 0xeffe);
4244
	for_each_pipe(dev_priv, pipe)
4245 4246 4247 4248 4249 4250 4251 4252
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4253
	struct drm_i915_private *dev_priv = dev->dev_private;
4254
	u32 enable_mask;
4255 4256 4257
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4258
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4259
			       I915_DISPLAY_PORT_INTERRUPT |
4260 4261 4262 4263 4264 4265 4266
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4267 4268
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4269 4270 4271 4272
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4273

4274 4275
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4276
	spin_lock_irq(&dev_priv->irq_lock);
4277 4278 4279
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4280
	spin_unlock_irq(&dev_priv->irq_lock);
4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4301
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4302 4303
	POSTING_READ(PORT_HOTPLUG_EN);

4304
	i915_enable_asle_pipestat(dev);
4305 4306 4307 4308

	return 0;
}

4309
static void i915_hpd_irq_setup(struct drm_device *dev)
4310
{
4311
	struct drm_i915_private *dev_priv = dev->dev_private;
4312 4313
	u32 hotplug_en;

4314 4315
	assert_spin_locked(&dev_priv->irq_lock);

4316 4317
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4318
	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4319 4320 4321 4322 4323 4324 4325 4326 4327
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4328
	i915_hotplug_interrupt_update_locked(dev_priv,
4329 4330 4331 4332
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4333 4334
}

4335
static irqreturn_t i965_irq_handler(int irq, void *arg)
4336
{
4337
	struct drm_device *dev = arg;
4338
	struct drm_i915_private *dev_priv = dev->dev_private;
4339 4340 4341
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4342 4343 4344
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4345

4346 4347 4348
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4349 4350 4351
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4352 4353 4354
	iir = I915_READ(IIR);

	for (;;) {
4355
		bool irq_received = (iir & ~flip_mask) != 0;
4356 4357
		bool blc_event = false;

4358 4359 4360 4361 4362
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4363
		spin_lock(&dev_priv->irq_lock);
4364
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4365
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4366

4367
		for_each_pipe(dev_priv, pipe) {
4368
			i915_reg_t reg = PIPESTAT(pipe);
4369 4370 4371 4372 4373 4374 4375
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4376
				irq_received = true;
4377 4378
			}
		}
4379
		spin_unlock(&dev_priv->irq_lock);
4380 4381 4382 4383 4384 4385 4386

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4387 4388
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4389

4390
		I915_WRITE(IIR, iir & ~flip_mask);
4391 4392 4393
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4394
			notify_ring(&dev_priv->ring[RCS]);
4395
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4396
			notify_ring(&dev_priv->ring[VCS]);
4397

4398
		for_each_pipe(dev_priv, pipe) {
4399
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4400 4401
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4402 4403 4404

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4405 4406

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4407
				i9xx_pipe_crc_irq_handler(dev, pipe);
4408

4409 4410
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4411
		}
4412 4413 4414 4415

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4416 4417 4418
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4437 4438
	enable_rpm_wakeref_asserts(dev_priv);

4439 4440 4441 4442 4443
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4444
	struct drm_i915_private *dev_priv = dev->dev_private;
4445 4446 4447 4448 4449
	int pipe;

	if (!dev_priv)
		return;

4450
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4451
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4452 4453

	I915_WRITE(HWSTAM, 0xffffffff);
4454
	for_each_pipe(dev_priv, pipe)
4455 4456 4457 4458
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4459
	for_each_pipe(dev_priv, pipe)
4460 4461 4462 4463 4464
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4465 4466 4467 4468 4469 4470 4471
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4472
void intel_irq_init(struct drm_i915_private *dev_priv)
4473
{
4474
	struct drm_device *dev = dev_priv->dev;
4475

4476 4477
	intel_hpd_init_work(dev_priv);

4478
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4479
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4480

4481
	/* Let's track the enabled rps events */
4482
	if (IS_VALLEYVIEW(dev_priv))
4483
		/* WaGsvRC0ResidencyMethod:vlv */
4484
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4485 4486
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4487

4488 4489
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4490

4491
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4492

4493
	if (IS_GEN2(dev_priv)) {
4494 4495
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4496
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4497
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4498
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4499 4500 4501
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4502 4503
	}

4504 4505 4506 4507 4508
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4509
	if (!IS_GEN2(dev_priv))
4510 4511
		dev->vblank_disable_immediate = true;

4512 4513
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4514

4515
	if (IS_CHERRYVIEW(dev_priv)) {
4516 4517 4518 4519 4520 4521 4522
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4523
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4524 4525 4526 4527 4528 4529
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4530
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4531
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4532
		dev->driver->irq_handler = gen8_irq_handler;
4533
		dev->driver->irq_preinstall = gen8_irq_reset;
4534 4535 4536 4537
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4538
		if (IS_BROXTON(dev))
4539
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4540 4541 4542
		else if (HAS_PCH_SPT(dev))
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4543
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4544 4545
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4546
		dev->driver->irq_preinstall = ironlake_irq_reset;
4547 4548 4549 4550
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4551
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4552
	} else {
4553
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4554 4555 4556 4557
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4558
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4559 4560 4561 4562
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4563
		} else {
4564 4565 4566 4567
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4568
		}
4569 4570
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4571 4572 4573 4574
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4575

4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4599 4600 4601 4602 4603 4604 4605
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4606 4607 4608 4609 4610 4611 4612
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4613 4614 4615 4616 4617 4618 4619
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4620
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4621
{
4622
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4623
	dev_priv->pm.irqs_enabled = false;
4624
	synchronize_irq(dev_priv->dev->irq);
4625 4626
}

4627 4628 4629 4630 4631 4632 4633
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4634
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4635
{
4636
	dev_priv->pm.irqs_enabled = true;
4637 4638
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4639
}