i915_debugfs.c 105.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->user_pin_count > 0)
100
		return "P";
B
Ben Widawsky 已提交
101
	else if (i915_gem_obj_is_pinned(obj))
102 103 104 105 106
		return "p";
	else
		return " ";
}

107
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
108
{
109 110 111 112 113 114
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
115 116
}

B
Ben Widawsky 已提交
117 118 119 120 121
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
B
Ben Widawsky 已提交
126 127
	int pin_count = 0;

128
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
129 130 131
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
132
		   get_global_flag(obj),
133
		   obj->base.size / 1024,
134 135
		   obj->base.read_domains,
		   obj->base.write_domain,
136 137
		   obj->last_read_seqno,
		   obj->last_write_seqno,
138
		   obj->last_fenced_seqno,
139
		   i915_cache_level_str(obj->cache_level),
140 141 142 143
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
144 145 146 147
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
148 149
	if (obj->pin_display)
		seq_printf(m, " (display)");
150 151
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
152 153 154 155 156 157 158 159
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
160 161
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
162 163 164 165 166 167 168 169 170
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
171 172
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
173 174
	if (obj->frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
175 176
}

177
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
178 179 180 181 182 183
{
	seq_putc(m, ctx->is_initialized ? 'I' : 'i');
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

184
static int i915_gem_object_list_info(struct seq_file *m, void *data)
185
{
186
	struct drm_info_node *node = m->private;
187 188
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
189
	struct drm_device *dev = node->minor->dev;
190 191
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
192
	struct i915_vma *vma;
193 194
	size_t total_obj_size, total_gtt_size;
	int count, ret;
195 196 197 198

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
199

B
Ben Widawsky 已提交
200
	/* FIXME: the user of this interface might want more than just GGTT */
201 202
	switch (list) {
	case ACTIVE_LIST:
203
		seq_puts(m, "Active:\n");
204
		head = &vm->active_list;
205 206
		break;
	case INACTIVE_LIST:
207
		seq_puts(m, "Inactive:\n");
208
		head = &vm->inactive_list;
209 210
		break;
	default:
211 212
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
213 214
	}

215
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
216 217 218 219 220 221
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
222
		count++;
223
	}
224
	mutex_unlock(&dev->struct_mutex);
225

226 227
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
228 229 230
	return 0;
}

231 232 233 234
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
235
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
236
	struct drm_i915_gem_object *b =
237
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
238 239 240 241 242 243

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
244
	struct drm_info_node *node = m->private;
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

261
		list_add(&obj->obj_exec_link, &stolen);
262 263 264 265 266 267 268 269 270

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

271
		list_add(&obj->obj_exec_link, &stolen);
272 273 274 275 276 277 278

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
279
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
280 281 282
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
283
		list_del_init(&obj->obj_exec_link);
284 285 286 287 288 289 290 291
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

292 293
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
294
		size += i915_gem_obj_ggtt_size(obj); \
295 296
		++count; \
		if (obj->map_and_fenceable) { \
297
			mappable_size += i915_gem_obj_ggtt_size(obj); \
298 299 300
			++mappable_count; \
		} \
	} \
301
} while (0)
302

303
struct file_stats {
304
	struct drm_i915_file_private *file_priv;
305
	int count;
306 307 308
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
309 310 311 312 313 314
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
315
	struct i915_vma *vma;
316 317 318 319

	stats->count++;
	stats->total += obj->base.size;

320 321 322
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
			if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
				continue;

			if (obj->ring) /* XXX per-vma statistic */
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
346
	} else {
347 348 349 350 351 352 353 354
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
			if (obj->ring)
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
355 356
	}

357 358 359
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

360 361 362
	return 0;
}

B
Ben Widawsky 已提交
363 364 365 366 367 368 369 370 371 372 373 374
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
375
{
376
	struct drm_info_node *node = m->private;
377 378
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
379 380
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
381
	struct drm_i915_gem_object *obj;
382
	struct i915_address_space *vm = &dev_priv->gtt.base;
383
	struct drm_file *file;
B
Ben Widawsky 已提交
384
	struct i915_vma *vma;
385 386 387 388 389 390
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

391 392 393 394 395
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
396
	count_objects(&dev_priv->mm.bound_list, global_list);
397 398 399 400
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
401
	count_vmas(&vm->active_list, mm_list);
402 403 404 405
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
406
	count_vmas(&vm->inactive_list, mm_list);
407 408 409
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

410
	size = count = purgeable_size = purgeable_count = 0;
411
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
412
		size += obj->base.size, ++count;
413 414 415
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
416 417
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

418
	size = count = mappable_size = mappable_count = 0;
419
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
420
		if (obj->fault_mappable) {
421
			size += i915_gem_obj_ggtt_size(obj);
422 423 424
			++count;
		}
		if (obj->pin_mappable) {
425
			mappable_size += i915_gem_obj_ggtt_size(obj);
426 427
			++mappable_count;
		}
428 429 430 431
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
432
	}
433 434
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
435 436 437 438 439
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

440
	seq_printf(m, "%zu [%lu] gtt total\n",
441 442
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
443

444
	seq_putc(m, '\n');
445 446
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
447
		struct task_struct *task;
448 449

		memset(&stats, 0, sizeof(stats));
450
		stats.file_priv = file->driver_priv;
451
		spin_lock(&file->table_lock);
452
		idr_for_each(&file->object_idr, per_file_stats, &stats);
453
		spin_unlock(&file->table_lock);
454 455 456 457 458 459 460 461
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
462
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
463
			   task ? task->comm : "<unknown>",
464 465 466 467
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
468
			   stats.global,
469
			   stats.shared,
470
			   stats.unbound);
471
		rcu_read_unlock();
472 473
	}

474 475 476 477 478
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

479
static int i915_gem_gtt_info(struct seq_file *m, void *data)
480
{
481
	struct drm_info_node *node = m->private;
482
	struct drm_device *dev = node->minor->dev;
483
	uintptr_t list = (uintptr_t) node->info_ent->data;
484 485 486 487 488 489 490 491 492 493
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
494
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
495
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
496 497
			continue;

498
		seq_puts(m, "   ");
499
		describe_obj(m, obj);
500
		seq_putc(m, '\n');
501
		total_obj_size += obj->base.size;
502
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
503 504 505 506 507 508 509 510 511 512 513
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

514 515
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
516
	struct drm_info_node *node = m->private;
517 518 519
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;
520 521 522 523 524
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
525

526
	for_each_intel_crtc(dev, crtc) {
527 528
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
529 530 531 532 533
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
534
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
535 536
				   pipe, plane);
		} else {
537
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
538
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
539 540
					   pipe, plane);
			} else {
541
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
542 543 544
					   pipe, plane);
			}
			if (work->enable_stall_check)
545
				seq_puts(m, "Stall check enabled, ");
546
			else
547
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
548
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
549 550

			if (work->old_fb_obj) {
551 552
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
553 554
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
555 556
			}
			if (work->pending_flip_obj) {
557 558
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
559 560
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
561 562 563 564 565
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

566 567
	mutex_unlock(&dev->struct_mutex);

568 569 570
	return 0;
}

571 572
static int i915_gem_request_info(struct seq_file *m, void *data)
{
573
	struct drm_info_node *node = m->private;
574
	struct drm_device *dev = node->minor->dev;
575
	struct drm_i915_private *dev_priv = dev->dev_private;
576
	struct intel_engine_cs *ring;
577
	struct drm_i915_gem_request *gem_request;
578
	int ret, count, i;
579 580 581 582

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
583

584
	count = 0;
585 586 587 588 589
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
590
		list_for_each_entry(gem_request,
591
				    &ring->request_list,
592 593 594 595 596 597
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
598
	}
599 600
	mutex_unlock(&dev->struct_mutex);

601
	if (count == 0)
602
		seq_puts(m, "No requests\n");
603

604 605 606
	return 0;
}

607
static void i915_ring_seqno_info(struct seq_file *m,
608
				 struct intel_engine_cs *ring)
609 610
{
	if (ring->get_seqno) {
611
		seq_printf(m, "Current sequence (%s): %u\n",
612
			   ring->name, ring->get_seqno(ring, false));
613 614 615
	}
}

616 617
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
618
	struct drm_info_node *node = m->private;
619
	struct drm_device *dev = node->minor->dev;
620
	struct drm_i915_private *dev_priv = dev->dev_private;
621
	struct intel_engine_cs *ring;
622
	int ret, i;
623 624 625 626

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
627
	intel_runtime_pm_get(dev_priv);
628

629 630
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
631

632
	intel_runtime_pm_put(dev_priv);
633 634
	mutex_unlock(&dev->struct_mutex);

635 636 637 638 639 640
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
641
	struct drm_info_node *node = m->private;
642
	struct drm_device *dev = node->minor->dev;
643
	struct drm_i915_private *dev_priv = dev->dev_private;
644
	struct intel_engine_cs *ring;
645
	int ret, i, pipe;
646 647 648 649

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
650
	intel_runtime_pm_get(dev_priv);
651

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	if (IS_CHERRYVIEW(dev)) {
		int i;
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
693 694 695 696 697 698 699 700 701 702 703 704
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

705
		for_each_pipe(pipe) {
706
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
707 708
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
709
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
710 711
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
712
			seq_printf(m, "Pipe %c IER:\t%08x\n",
713 714
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
776 777 778 779 780 781
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
782 783 784 785
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
806
	for_each_ring(ring, dev_priv, i) {
807
		if (INTEL_INFO(dev)->gen >= 6) {
808 809 810
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
811
		}
812
		i915_ring_seqno_info(m, ring);
813
	}
814
	intel_runtime_pm_put(dev_priv);
815 816
	mutex_unlock(&dev->struct_mutex);

817 818 819
	return 0;
}

820 821
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
822
	struct drm_info_node *node = m->private;
823
	struct drm_device *dev = node->minor->dev;
824
	struct drm_i915_private *dev_priv = dev->dev_private;
825 826 827 828 829
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
830 831 832 833

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
834
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
835

C
Chris Wilson 已提交
836 837
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
838
		if (obj == NULL)
839
			seq_puts(m, "unused");
840
		else
841
			describe_obj(m, obj);
842
		seq_putc(m, '\n');
843 844
	}

845
	mutex_unlock(&dev->struct_mutex);
846 847 848
	return 0;
}

849 850
static int i915_hws_info(struct seq_file *m, void *data)
{
851
	struct drm_info_node *node = m->private;
852
	struct drm_device *dev = node->minor->dev;
853
	struct drm_i915_private *dev_priv = dev->dev_private;
854
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
855
	const u32 *hws;
856 857
	int i;

858
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
859
	hws = ring->status_page.page_addr;
860 861 862 863 864 865 866 867 868 869 870
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

871 872 873 874 875 876
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
877
	struct i915_error_state_file_priv *error_priv = filp->private_data;
878
	struct drm_device *dev = error_priv->dev;
879
	int ret;
880 881 882

	DRM_DEBUG_DRIVER("Resetting error state\n");

883 884 885 886
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

904
	i915_error_state_get(dev, error_priv);
905

906 907 908
	file->private_data = error_priv;

	return 0;
909 910 911 912
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
913
	struct i915_error_state_file_priv *error_priv = file->private_data;
914

915
	i915_error_state_put(error_priv);
916 917
	kfree(error_priv);

918 919 920
	return 0;
}

921 922 923 924 925 926 927 928 929 930 931 932
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
933

934
	ret = i915_error_state_to_str(&error_str, error_priv);
935 936 937 938 939 940 941 942 943 944 945 946
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
947
	i915_error_state_buf_release(&error_str);
948
	return ret ?: ret_count;
949 950 951 952 953
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
954
	.read = i915_error_state_read,
955 956 957 958 959
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

960 961
static int
i915_next_seqno_get(void *data, u64 *val)
962
{
963
	struct drm_device *dev = data;
964
	struct drm_i915_private *dev_priv = dev->dev_private;
965 966 967 968 969 970
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

971
	*val = dev_priv->next_seqno;
972 973
	mutex_unlock(&dev->struct_mutex);

974
	return 0;
975 976
}

977 978 979 980
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
981 982 983 984 985 986
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

987
	ret = i915_gem_set_seqno(dev, val);
988 989
	mutex_unlock(&dev->struct_mutex);

990
	return ret;
991 992
}

993 994
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
995
			"0x%llx\n");
996

997 998
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
999
	struct drm_info_node *node = m->private;
1000
	struct drm_device *dev = node->minor->dev;
1001
	struct drm_i915_private *dev_priv = dev->dev_private;
1002 1003 1004 1005 1006 1007
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1008
	intel_runtime_pm_get(dev_priv);
1009 1010 1011

	crstanddelay = I915_READ16(CRSTANDVID);

1012
	intel_runtime_pm_put(dev_priv);
1013
	mutex_unlock(&dev->struct_mutex);
1014 1015 1016 1017 1018 1019

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

1020
static int i915_frequency_info(struct seq_file *m, void *unused)
1021
{
1022
	struct drm_info_node *node = m->private;
1023
	struct drm_device *dev = node->minor->dev;
1024
	struct drm_i915_private *dev_priv = dev->dev_private;
1025 1026 1027
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1028

1029 1030
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1041 1042
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
		   IS_BROADWELL(dev)) {
1043 1044 1045
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1046
		u32 rpmodectl, rpinclimit, rpdeclimit;
1047
		u32 rpstat, cagf, reqf;
1048 1049
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1050 1051 1052
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1053 1054
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1055
			goto out;
1056

1057
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1058

1059 1060
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
1061
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1062 1063 1064 1065 1066
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

1067 1068 1069 1070
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1071 1072 1073 1074 1075 1076 1077
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1078
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1079 1080 1081 1082
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
1083

1084
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1085 1086
		mutex_unlock(&dev->struct_mutex);

1087 1088 1089 1090 1091 1092
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
			   I915_READ(GEN6_PMIER),
			   I915_READ(GEN6_PMIMR),
			   I915_READ(GEN6_PMISR),
			   I915_READ(GEN6_PMIIR),
			   I915_READ(GEN6_PMINTRMSK));
1093 1094 1095 1096 1097 1098 1099
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1100 1101 1102 1103
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1104
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1105
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1118 1119 1120

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1121
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1122 1123 1124

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1125
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1126 1127 1128

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1129
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1130 1131

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1132
			   dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1133 1134 1135
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

1136
		mutex_lock(&dev_priv->rps.hw_lock);
1137
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1138 1139 1140
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1141
		val = valleyview_rps_max_freq(dev_priv);
1142
		seq_printf(m, "max GPU freq: %d MHz\n",
1143
			   vlv_gpu_freq(dev_priv, val));
1144

1145
		val = valleyview_rps_min_freq(dev_priv);
1146
		seq_printf(m, "min GPU freq: %d MHz\n",
1147
			   vlv_gpu_freq(dev_priv, val));
1148 1149

		seq_printf(m, "current GPU freq: %d MHz\n",
1150
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1151
		mutex_unlock(&dev_priv->rps.hw_lock);
1152
	} else {
1153
		seq_puts(m, "no P-state info available\n");
1154
	}
1155

1156 1157 1158
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1159 1160 1161 1162
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
1163
	struct drm_info_node *node = m->private;
1164
	struct drm_device *dev = node->minor->dev;
1165
	struct drm_i915_private *dev_priv = dev->dev_private;
1166
	u32 delayfreq;
1167 1168 1169 1170 1171
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1172
	intel_runtime_pm_get(dev_priv);
1173 1174 1175

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
1176 1177
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
1178 1179
	}

1180 1181
	intel_runtime_pm_put(dev_priv);

1182 1183
	mutex_unlock(&dev->struct_mutex);

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
1194
	struct drm_info_node *node = m->private;
1195
	struct drm_device *dev = node->minor->dev;
1196
	struct drm_i915_private *dev_priv = dev->dev_private;
1197
	u32 inttoext;
1198 1199 1200 1201 1202
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1203
	intel_runtime_pm_get(dev_priv);
1204 1205 1206 1207 1208 1209

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1210
	intel_runtime_pm_put(dev_priv);
1211 1212
	mutex_unlock(&dev->struct_mutex);

1213 1214 1215
	return 0;
}

1216
static int ironlake_drpc_info(struct seq_file *m)
1217
{
1218
	struct drm_info_node *node = m->private;
1219
	struct drm_device *dev = node->minor->dev;
1220
	struct drm_i915_private *dev_priv = dev->dev_private;
1221 1222 1223 1224 1225 1226 1227
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1228
	intel_runtime_pm_get(dev_priv);
1229 1230 1231 1232 1233

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1234
	intel_runtime_pm_put(dev_priv);
1235
	mutex_unlock(&dev->struct_mutex);
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1250
	seq_printf(m, "Max P-state: P%d\n",
1251
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1252 1253 1254 1255 1256
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1257
	seq_puts(m, "Current RS state: ");
1258 1259
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1260
		seq_puts(m, "on\n");
1261 1262
		break;
	case RSX_STATUS_RC1:
1263
		seq_puts(m, "RC1\n");
1264 1265
		break;
	case RSX_STATUS_RC1E:
1266
		seq_puts(m, "RC1E\n");
1267 1268
		break;
	case RSX_STATUS_RS1:
1269
		seq_puts(m, "RS1\n");
1270 1271
		break;
	case RSX_STATUS_RS2:
1272
		seq_puts(m, "RS2 (RC6)\n");
1273 1274
		break;
	case RSX_STATUS_RS3:
1275
		seq_puts(m, "RC3 (RC6+)\n");
1276 1277
		break;
	default:
1278
		seq_puts(m, "unknown\n");
1279 1280
		break;
	}
1281 1282 1283 1284

	return 0;
}

1285 1286 1287
static int vlv_drpc_info(struct seq_file *m)
{

1288
	struct drm_info_node *node = m->private;
1289 1290 1291 1292 1293
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 rpmodectl1, rcctl1;
	unsigned fw_rendercount = 0, fw_mediacount = 0;

1294 1295
	intel_runtime_pm_get(dev_priv);

1296 1297 1298
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1299 1300
	intel_runtime_pm_put(dev_priv);

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
	seq_printf(m, "Media Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");

1320 1321 1322 1323 1324
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1338 1339 1340
static int gen6_drpc_info(struct seq_file *m)
{

1341
	struct drm_info_node *node = m->private;
1342 1343
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1344
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1345
	unsigned forcewake_count;
1346
	int count = 0, ret;
1347 1348 1349 1350

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1351
	intel_runtime_pm_get(dev_priv);
1352

1353 1354 1355
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1356 1357

	if (forcewake_count) {
1358 1359
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1360 1361 1362 1363 1364 1365 1366 1367
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1368
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1369 1370 1371 1372

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1373 1374 1375
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1376

1377 1378
	intel_runtime_pm_put(dev_priv);

1379 1380 1381 1382 1383 1384 1385
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1386
	seq_printf(m, "RC1e Enabled: %s\n",
1387 1388 1389 1390 1391 1392 1393
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1394
	seq_puts(m, "Current RC state: ");
1395 1396 1397
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1398
			seq_puts(m, "Core Power Down\n");
1399
		else
1400
			seq_puts(m, "on\n");
1401 1402
		break;
	case GEN6_RC3:
1403
		seq_puts(m, "RC3\n");
1404 1405
		break;
	case GEN6_RC6:
1406
		seq_puts(m, "RC6\n");
1407 1408
		break;
	case GEN6_RC7:
1409
		seq_puts(m, "RC7\n");
1410 1411
		break;
	default:
1412
		seq_puts(m, "Unknown\n");
1413 1414 1415 1416 1417
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1429 1430 1431 1432 1433 1434
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1435 1436 1437 1438 1439
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1440
	struct drm_info_node *node = m->private;
1441 1442
	struct drm_device *dev = node->minor->dev;

1443 1444 1445
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
	else if (IS_GEN6(dev) || IS_GEN7(dev))
1446 1447 1448 1449 1450
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1451 1452
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1453
	struct drm_info_node *node = m->private;
1454
	struct drm_device *dev = node->minor->dev;
1455
	struct drm_i915_private *dev_priv = dev->dev_private;
1456

1457
	if (!HAS_FBC(dev)) {
1458
		seq_puts(m, "FBC unsupported on this chipset\n");
1459 1460 1461
		return 0;
	}

1462 1463
	intel_runtime_pm_get(dev_priv);

1464
	if (intel_fbc_enabled(dev)) {
1465
		seq_puts(m, "FBC enabled\n");
1466
	} else {
1467
		seq_puts(m, "FBC disabled: ");
1468
		switch (dev_priv->fbc.no_fbc_reason) {
1469 1470 1471 1472 1473 1474
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1475
		case FBC_NO_OUTPUT:
1476
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1477
			break;
1478
		case FBC_STOLEN_TOO_SMALL:
1479
			seq_puts(m, "not enough stolen memory");
1480 1481
			break;
		case FBC_UNSUPPORTED_MODE:
1482
			seq_puts(m, "mode not supported");
1483 1484
			break;
		case FBC_MODE_TOO_LARGE:
1485
			seq_puts(m, "mode too large");
1486 1487
			break;
		case FBC_BAD_PLANE:
1488
			seq_puts(m, "FBC unsupported on plane");
1489 1490
			break;
		case FBC_NOT_TILED:
1491
			seq_puts(m, "scanout buffer not tiled");
1492
			break;
1493
		case FBC_MULTIPLE_PIPES:
1494
			seq_puts(m, "multiple pipes are enabled");
1495
			break;
1496
		case FBC_MODULE_PARAM:
1497
			seq_puts(m, "disabled per module param (default off)");
1498
			break;
1499
		case FBC_CHIP_DEFAULT:
1500
			seq_puts(m, "disabled per chip default");
1501
			break;
1502
		default:
1503
			seq_puts(m, "unknown reason");
1504
		}
1505
		seq_putc(m, '\n');
1506
	}
1507 1508 1509

	intel_runtime_pm_put(dev_priv);

1510 1511 1512
	return 0;
}

1513 1514
static int i915_ips_status(struct seq_file *m, void *unused)
{
1515
	struct drm_info_node *node = m->private;
1516 1517 1518
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1519
	if (!HAS_IPS(dev)) {
1520 1521 1522 1523
		seq_puts(m, "not supported\n");
		return 0;
	}

1524 1525
	intel_runtime_pm_get(dev_priv);

1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

	if (INTEL_INFO(dev)->gen >= 8) {
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1537

1538 1539
	intel_runtime_pm_put(dev_priv);

1540 1541 1542
	return 0;
}

1543 1544
static int i915_sr_status(struct seq_file *m, void *unused)
{
1545
	struct drm_info_node *node = m->private;
1546
	struct drm_device *dev = node->minor->dev;
1547
	struct drm_i915_private *dev_priv = dev->dev_private;
1548 1549
	bool sr_enabled = false;

1550 1551
	intel_runtime_pm_get(dev_priv);

1552
	if (HAS_PCH_SPLIT(dev))
1553
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1554
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1555 1556 1557 1558 1559 1560
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1561 1562
	intel_runtime_pm_put(dev_priv);

1563 1564
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1565 1566 1567 1568

	return 0;
}

1569 1570
static int i915_emon_status(struct seq_file *m, void *unused)
{
1571
	struct drm_info_node *node = m->private;
1572
	struct drm_device *dev = node->minor->dev;
1573
	struct drm_i915_private *dev_priv = dev->dev_private;
1574
	unsigned long temp, chipset, gfx;
1575 1576
	int ret;

1577 1578 1579
	if (!IS_GEN5(dev))
		return -ENODEV;

1580 1581 1582
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1583 1584 1585 1586

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1587
	mutex_unlock(&dev->struct_mutex);
1588 1589 1590 1591 1592 1593 1594 1595 1596

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1597 1598
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1599
	struct drm_info_node *node = m->private;
1600
	struct drm_device *dev = node->minor->dev;
1601
	struct drm_i915_private *dev_priv = dev->dev_private;
1602
	int ret = 0;
1603 1604
	int gpu_freq, ia_freq;

1605
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1606
		seq_puts(m, "unsupported on this chipset\n");
1607 1608 1609
		return 0;
	}

1610 1611
	intel_runtime_pm_get(dev_priv);

1612 1613
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1614
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1615
	if (ret)
1616
		goto out;
1617

1618
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1619

1620 1621
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1622
	     gpu_freq++) {
B
Ben Widawsky 已提交
1623 1624 1625 1626
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1627 1628 1629 1630
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1631 1632
	}

1633
	mutex_unlock(&dev_priv->rps.hw_lock);
1634

1635 1636 1637
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1638 1639
}

1640 1641
static int i915_gfxec(struct seq_file *m, void *unused)
{
1642
	struct drm_info_node *node = m->private;
1643
	struct drm_device *dev = node->minor->dev;
1644
	struct drm_i915_private *dev_priv = dev->dev_private;
1645 1646 1647 1648 1649
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1650
	intel_runtime_pm_get(dev_priv);
1651 1652

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1653
	intel_runtime_pm_put(dev_priv);
1654

1655 1656
	mutex_unlock(&dev->struct_mutex);

1657 1658 1659
	return 0;
}

1660 1661
static int i915_opregion(struct seq_file *m, void *unused)
{
1662
	struct drm_info_node *node = m->private;
1663
	struct drm_device *dev = node->minor->dev;
1664
	struct drm_i915_private *dev_priv = dev->dev_private;
1665
	struct intel_opregion *opregion = &dev_priv->opregion;
1666
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1667 1668
	int ret;

1669 1670 1671
	if (data == NULL)
		return -ENOMEM;

1672 1673
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1674
		goto out;
1675

1676 1677 1678 1679
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1680 1681 1682

	mutex_unlock(&dev->struct_mutex);

1683 1684
out:
	kfree(data);
1685 1686 1687
	return 0;
}

1688 1689
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1690
	struct drm_info_node *node = m->private;
1691
	struct drm_device *dev = node->minor->dev;
1692
	struct intel_fbdev *ifbdev = NULL;
1693 1694
	struct intel_framebuffer *fb;

1695 1696
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1697 1698 1699 1700

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1701
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1702 1703 1704
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1705 1706
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1707
	describe_obj(m, fb->obj);
1708
	seq_putc(m, '\n');
1709
#endif
1710

1711
	mutex_lock(&dev->mode_config.fb_lock);
1712
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1713
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1714 1715
			continue;

1716
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1717 1718 1719
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1720 1721
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1722
		describe_obj(m, fb->obj);
1723
		seq_putc(m, '\n');
1724
	}
1725
	mutex_unlock(&dev->mode_config.fb_lock);
1726 1727 1728 1729

	return 0;
}

1730 1731
static int i915_context_status(struct seq_file *m, void *unused)
{
1732
	struct drm_info_node *node = m->private;
1733
	struct drm_device *dev = node->minor->dev;
1734
	struct drm_i915_private *dev_priv = dev->dev_private;
1735
	struct intel_engine_cs *ring;
1736
	struct intel_context *ctx;
1737
	int ret, i;
1738

1739
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1740 1741 1742
	if (ret)
		return ret;

1743
	if (dev_priv->ips.pwrctx) {
1744
		seq_puts(m, "power context ");
1745
		describe_obj(m, dev_priv->ips.pwrctx);
1746
		seq_putc(m, '\n');
1747
	}
1748

1749
	if (dev_priv->ips.renderctx) {
1750
		seq_puts(m, "render context ");
1751
		describe_obj(m, dev_priv->ips.renderctx);
1752
		seq_putc(m, '\n');
1753
	}
1754

1755
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1756 1757 1758
		if (ctx->obj == NULL)
			continue;

1759
		seq_puts(m, "HW context ");
1760
		describe_ctx(m, ctx);
1761 1762 1763 1764 1765 1766
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

		describe_obj(m, ctx->obj);
		seq_putc(m, '\n');
1767 1768
	}

1769
	mutex_unlock(&dev->struct_mutex);
1770 1771 1772 1773

	return 0;
}

1774 1775
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
1776
	struct drm_info_node *node = m->private;
1777 1778
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1779
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1780

1781
	spin_lock_irq(&dev_priv->uncore.lock);
1782 1783 1784 1785 1786
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1787
	spin_unlock_irq(&dev_priv->uncore.lock);
1788

1789 1790 1791 1792 1793
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1794 1795 1796 1797

	return 0;
}

1798 1799
static const char *swizzle_string(unsigned swizzle)
{
1800
	switch (swizzle) {
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1816
		return "unknown";
1817 1818 1819 1820 1821 1822 1823
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1824
	struct drm_info_node *node = m->private;
1825 1826
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1827 1828 1829 1830 1831
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1832
	intel_runtime_pm_get(dev_priv);
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
1846
	} else if (INTEL_INFO(dev)->gen >= 6) {
1847 1848 1849 1850 1851 1852 1853 1854
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
B
Ben Widawsky 已提交
1855 1856 1857 1858 1859 1860
		if (IS_GEN8(dev))
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1861 1862
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1863
	}
1864
	intel_runtime_pm_put(dev_priv);
1865 1866 1867 1868 1869
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
1870 1871
static int per_file_ctx(int id, void *ptr, void *data)
{
1872
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
1873 1874 1875
	struct seq_file *m = data;
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);

1876 1877 1878 1879
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
		seq_printf(m, "  context %d:\n", ctx->id);
B
Ben Widawsky 已提交
1880 1881 1882 1883 1884
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
1885
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
1886 1887
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1888
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1889 1890
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
1891

B
Ben Widawsky 已提交
1892 1893 1894 1895
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1896
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
1897 1898 1899 1900 1901 1902 1903
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
1904
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
1905 1906 1907 1908 1909 1910 1911
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1912
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1913
	struct drm_file *file;
B
Ben Widawsky 已提交
1914
	int i;
D
Daniel Vetter 已提交
1915 1916 1917 1918

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1919
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1930
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1931
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
1932

B
Ben Widawsky 已提交
1933
		ppgtt->debug_dump(ppgtt, m);
B
Ben Widawsky 已提交
1934 1935 1936 1937 1938 1939 1940 1941 1942
	} else
		return;

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
1943 1944
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
1945 1946 1947 1948
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
1949
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
1950
	struct drm_device *dev = node->minor->dev;
1951
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1952 1953 1954 1955

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1956
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
1957 1958 1959 1960 1961 1962

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

1963
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
1964 1965 1966 1967 1968
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1969 1970
static int i915_llc(struct seq_file *m, void *data)
{
1971
	struct drm_info_node *node = m->private;
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1982 1983 1984 1985 1986
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1987 1988
	u32 psrperf = 0;
	bool enabled = false;
1989

1990 1991
	intel_runtime_pm_get(dev_priv);

R
Rodrigo Vivi 已提交
1992 1993
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1994 1995
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
1996

R
Rodrigo Vivi 已提交
1997 1998
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1999
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2000

R
Rodrigo Vivi 已提交
2001 2002 2003 2004
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
2005

2006
	intel_runtime_pm_put(dev_priv);
2007 2008 2009
	return 0;
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2027 2028 2029
		if (!connector->base.encoder)
			continue;

2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2062 2063
	intel_runtime_pm_get(dev_priv);

2064 2065 2066 2067 2068 2069
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2070 2071
	intel_runtime_pm_put(dev_priv);

2072
	seq_printf(m, "%llu", (long long unsigned)power);
2073 2074 2075 2076 2077 2078

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2079
	struct drm_info_node *node = m->private;
2080 2081 2082
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2083
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2084 2085 2086 2087
		seq_puts(m, "not supported\n");
		return 0;
	}

2088
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2089
	seq_printf(m, "IRQs disabled: %s\n",
2090
		   yesno(dev_priv->pm.irqs_disabled));
2091

2092 2093 2094
	return 0;
}

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
		WARN_ON(1);
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2154
	struct drm_info_node *node = m->private;
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2209
	struct drm_info_node *node = m->private;
2210 2211 2212 2213 2214 2215 2216
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2217
		   encoder->base.id, encoder->name);
2218 2219 2220 2221
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2222
			   connector->name,
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2236
	struct drm_info_node *node = m->private;
2237 2238 2239 2240
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2241 2242 2243 2244 2245 2246
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2293
	struct drm_display_mode *mode;
2294 2295

	seq_printf(m, "connector %d: type %s, status: %s\n",
2296
		   connector->base.id, connector->name,
2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
	if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
	    intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_dp_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
		intel_hdmi_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
		intel_lvds_info(m, intel_connector);

2316 2317 2318
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2319 2320
}

2321 2322 2323 2324 2325 2326 2327 2328
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2329
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2330 2331 2332 2333 2334 2335 2336 2337 2338

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2339
	pos = I915_READ(CURPOS(pipe));
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2352 2353
static int i915_display_info(struct seq_file *m, void *unused)
{
2354
	struct drm_info_node *node = m->private;
2355
	struct drm_device *dev = node->minor->dev;
2356
	struct drm_i915_private *dev_priv = dev->dev_private;
2357
	struct intel_crtc *crtc;
2358 2359
	struct drm_connector *connector;

2360
	intel_runtime_pm_get(dev_priv);
2361 2362 2363
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2364
	for_each_intel_crtc(dev, crtc) {
2365 2366
		bool active;
		int x, y;
2367

2368
		seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
2369
			   crtc->base.base.id, pipe_name(crtc->pipe),
2370
			   yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
2371
		if (crtc->active) {
2372 2373
			intel_crtc_info(m, crtc);

2374
			active = cursor_position(dev, crtc->pipe, &x, &y);
2375
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
2376
				   yesno(crtc->cursor_base),
2377 2378
				   x, y, crtc->cursor_width, crtc->cursor_height,
				   crtc->cursor_addr, yesno(active));
2379
		}
2380 2381 2382 2383

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2384 2385 2386 2387 2388 2389 2390 2391 2392
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2393
	intel_runtime_pm_put(dev_priv);
2394 2395 2396 2397

	return 0;
}

B
Ben Widawsky 已提交
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	int i, j, ret;

	if (!i915_semaphore_is_enabled(dev)) {
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (IS_BROADWELL(dev)) {
		struct page *page;
		uint64_t *seqno;

		page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);

		seqno = (uint64_t *)kmap_atomic(page);
		for_each_ring(ring, dev_priv, i) {
			uint64_t offset;

			seq_printf(m, "%s\n", ring->name);

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
				offset = i * I915_NUM_RINGS + j;
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
				offset = i + (j * I915_NUM_RINGS);
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
		for_each_ring(ring, dev_priv, i)
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
					   I915_READ(ring->semaphore.mbox.signal[j]));
		seq_putc(m, '\n');
	}

	seq_puts(m, "\nSync seqno:\n");
	for_each_ring(ring, dev_priv, i) {
		for (j = 0; j < num_rings; j++) {
			seq_printf(m, "  0x%08x ", ring->semaphore.sync_seqno[j]);
		}
		seq_putc(m, '\n');
	}
	seq_putc(m, '\n');

	mutex_unlock(&dev->struct_mutex);
	return 0;
}

2468 2469 2470 2471 2472 2473 2474 2475
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2476 2477 2478 2479
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2480 2481 2482
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2483 2484 2485 2486
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2487 2488 2489
		return -EBUSY; /* already open */
	}

2490
	pipe_crc->opened = true;
2491 2492
	filep->private_data = inode->i_private;

2493 2494
	spin_unlock_irq(&pipe_crc->lock);

2495 2496 2497 2498 2499
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2500 2501 2502 2503
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2504 2505 2506
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2507

2508 2509 2510 2511 2512 2513 2514 2515 2516
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2517
{
2518 2519 2520
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
	int head, tail, n_entries, n;
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2543
		return 0;
2544 2545

	/* nothing to read */
2546
	spin_lock_irq(&pipe_crc->lock);
2547
	while (pipe_crc_data_count(pipe_crc) == 0) {
2548 2549 2550 2551
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2552
			return -EAGAIN;
2553
		}
2554

2555 2556 2557 2558 2559 2560
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2561 2562
	}

2563
	/* We now have one or more entries to read */
2564 2565
	head = pipe_crc->head;
	tail = pipe_crc->tail;
2566 2567
	n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
			count / PIPE_CRC_LINE_LEN);
2568 2569
	spin_unlock_irq(&pipe_crc->lock);

2570 2571 2572
	bytes_read = 0;
	n = 0;
	do {
2573
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2574
		int ret;
2575

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

		ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
				   buf, PIPE_CRC_LINE_LEN);
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2586 2587 2588

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2589 2590
		n++;
	} while (--n_entries);
2591

2592 2593 2594 2595
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->tail = tail;
	spin_unlock_irq(&pipe_crc->lock);

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2631 2632
	if (!ent)
		return -ENOMEM;
2633 2634

	return drm_add_fake_info_node(minor, ent, info);
2635 2636
}

D
Daniel Vetter 已提交
2637
static const char * const pipe_crc_sources[] = {
2638 2639 2640 2641
	"none",
	"plane1",
	"plane2",
	"pf",
2642
	"pipe",
D
Daniel Vetter 已提交
2643 2644 2645 2646
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2647
	"auto",
2648 2649 2650 2651 2652 2653 2654 2655
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2656
static int display_crc_ctl_show(struct seq_file *m, void *data)
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

2669
static int display_crc_ctl_open(struct inode *inode, struct file *file)
2670 2671 2672
{
	struct drm_device *dev = inode->i_private;

2673
	return single_open(file, display_crc_ctl_show, dev);
2674 2675
}

2676
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2677 2678
				 uint32_t *val)
{
2679 2680 2681 2682
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

2696 2697 2698 2699 2700
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
2701
	struct intel_digital_port *dig_port;
2702 2703 2704 2705
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

2706
	drm_modeset_lock_all(dev);
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
2739 2740 2741
			break;
		}
	}
2742
	drm_modeset_unlock_all(dev);
2743 2744 2745 2746 2747 2748 2749

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2750 2751
				uint32_t *val)
{
2752 2753 2754
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2755 2756 2757 2758 2759 2760 2761
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
2762 2763 2764 2765 2766
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
2767
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2768 2769 2770
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
2771
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2772 2773 2774 2775 2776 2777 2778 2779
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
2801 2802 2803
	return 0;
}

2804
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
2805 2806
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
2807 2808
				 uint32_t *val)
{
2809 2810 2811
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2812 2813 2814 2815 2816 2817 2818
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
2831
		need_stable_symbols = true;
2832 2833 2834 2835 2836
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
2837
		need_stable_symbols = true;
2838 2839 2840 2841 2842
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
2843
		need_stable_symbols = true;
2844 2845 2846 2847 2848 2849 2850 2851
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

2877 2878 2879
	return 0;
}

2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

2914
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2915 2916
				uint32_t *val)
{
2917 2918 2919 2920
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
2921 2922 2923 2924 2925 2926 2927 2928 2929
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
2930
	case INTEL_PIPE_CRC_SOURCE_NONE:
2931 2932
		*val = 0;
		break;
D
Daniel Vetter 已提交
2933 2934
	default:
		return -EINVAL;
2935 2936 2937 2938 2939
	}

	return 0;
}

2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
	    !crtc->config.pch_pfit.enabled) {
		crtc->config.pch_pfit.force_thru = true;

		intel_display_power_get(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);
	}
	drm_modeset_unlock_all(dev);
}

static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);

	drm_modeset_lock_all(dev);
	/*
	 * If we use the eDP transcoder we need to make sure that we don't
	 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
	 * relevant on hsw with pipe A when using the always-on power well
	 * routing.
	 */
	if (crtc->config.pch_pfit.force_thru) {
		crtc->config.pch_pfit.force_thru = false;

		dev_priv->display.crtc_disable(&crtc->base);
		dev_priv->display.crtc_enable(&crtc->base);

		intel_display_power_put(dev_priv,
					POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
	}
	drm_modeset_unlock_all(dev);
}

static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
2994 2995
				uint32_t *val)
{
2996 2997 2998 2999
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
3000 3001 3002 3003 3004 3005 3006
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
3007 3008 3009
		if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev);

3010 3011
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
3012
	case INTEL_PIPE_CRC_SOURCE_NONE:
3013 3014
		*val = 0;
		break;
D
Daniel Vetter 已提交
3015 3016
	default:
		return -EINVAL;
3017 3018 3019 3020 3021
	}

	return 0;
}

3022 3023 3024 3025
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3026
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3027
	u32 val = 0; /* shut up gcc */
3028
	int ret;
3029

3030 3031 3032
	if (pipe_crc->source == source)
		return 0;

3033 3034 3035 3036
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

D
Daniel Vetter 已提交
3037
	if (IS_GEN2(dev))
3038
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
3039
	else if (INTEL_INFO(dev)->gen < 5)
3040
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
3041
	else if (IS_VALLEYVIEW(dev))
3042
		ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3043
	else if (IS_GEN5(dev) || IS_GEN6(dev))
3044
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
3045
	else
3046
		ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
3047 3048 3049 3050

	if (ret != 0)
		return ret;

3051 3052
	/* none -> real source transition */
	if (source) {
3053 3054 3055
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

3056 3057 3058 3059 3060 3061
		pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
					    INTEL_PIPE_CRC_ENTRIES_NR,
					    GFP_KERNEL);
		if (!pipe_crc->entries)
			return -ENOMEM;

3062 3063 3064 3065
		spin_lock_irq(&pipe_crc->lock);
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
3066 3067
	}

3068
	pipe_crc->source = source;
3069 3070 3071 3072

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

3073 3074
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
3075
		struct intel_pipe_crc_entry *entries;
3076 3077
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3078

3079 3080 3081
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

3082 3083 3084 3085
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
3086

3087 3088
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
3089
		pipe_crc->entries = NULL;
3090 3091 3092
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
3093 3094 3095

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
3096 3097
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
3098 3099
		else if (IS_HASWELL(dev) && pipe == PIPE_A)
			hsw_undo_trans_edp_pipe_A_crc_wa(dev);
3100 3101
	}

3102 3103 3104 3105 3106
	return 0;
}

/*
 * Parse pipe CRC command strings:
3107 3108 3109
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
3110 3111 3112 3113
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
3114 3115
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
3116
 */
3117
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3148 3149 3150 3151
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3152
static const char * const pipe_crc_objects[] = {
3153 3154 3155 3156
	"pipe",
};

static int
3157
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3158 3159 3160 3161 3162
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3163
			*o = i;
3164 3165 3166 3167 3168 3169
			return 0;
		    }

	return -EINVAL;
}

3170
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3183
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3184 3185 3186 3187 3188
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3189
			*s = i;
3190 3191 3192 3193 3194 3195
			return 0;
		    }

	return -EINVAL;
}

3196
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3197
{
3198
#define N_WORDS 3
3199
	int n_words;
3200
	char *words[N_WORDS];
3201
	enum pipe pipe;
3202
	enum intel_pipe_crc_object object;
3203 3204
	enum intel_pipe_crc_source source;

3205
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3206 3207 3208 3209 3210 3211
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3212
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3213
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3214 3215 3216
		return -EINVAL;
	}

3217
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3218
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3219 3220 3221
		return -EINVAL;
	}

3222
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3223
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3224 3225 3226 3227 3228 3229
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3230 3231
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3257
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3258 3259 3260 3261 3262 3263 3264 3265 3266 3267

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3268
static const struct file_operations i915_display_crc_ctl_fops = {
3269
	.owner = THIS_MODULE,
3270
	.open = display_crc_ctl_open,
3271 3272 3273
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3274
	.write = display_crc_ctl_write
3275 3276
};

3277 3278 3279
static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
{
	struct drm_device *dev = m->private;
3280
	int num_levels = ilk_wm_max_level(dev) + 1;
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

		/* WM1+ latency values in 0.5us units */
		if (level > 0)
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
			   level, wm[level],
			   latency / 10, latency % 10);
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.pri_latency);

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.spr_latency);

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.cur_latency);

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
				size_t len, loff_t *offp, uint16_t wm[5])
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	uint16_t new[5] = { 0 };
3363
	int num_levels = ilk_wm_max_level(dev) + 1;
3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3445 3446
static int
i915_wedged_get(void *data, u64 *val)
3447
{
3448
	struct drm_device *dev = data;
3449
	struct drm_i915_private *dev_priv = dev->dev_private;
3450

3451
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3452

3453
	return 0;
3454 3455
}

3456 3457
static int
i915_wedged_set(void *data, u64 val)
3458
{
3459
	struct drm_device *dev = data;
3460 3461 3462
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_runtime_pm_get(dev_priv);
3463

3464 3465
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
3466 3467 3468

	intel_runtime_pm_put(dev_priv);

3469
	return 0;
3470 3471
}

3472 3473
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3474
			"%llu\n");
3475

3476 3477
static int
i915_ring_stop_get(void *data, u64 *val)
3478
{
3479
	struct drm_device *dev = data;
3480
	struct drm_i915_private *dev_priv = dev->dev_private;
3481

3482
	*val = dev_priv->gpu_error.stop_rings;
3483

3484
	return 0;
3485 3486
}

3487 3488
static int
i915_ring_stop_set(void *data, u64 val)
3489
{
3490
	struct drm_device *dev = data;
3491
	struct drm_i915_private *dev_priv = dev->dev_private;
3492
	int ret;
3493

3494
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3495

3496 3497 3498 3499
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3500
	dev_priv->gpu_error.stop_rings = val;
3501 3502
	mutex_unlock(&dev->struct_mutex);

3503
	return 0;
3504 3505
}

3506 3507 3508
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3509

3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

3576 3577 3578 3579 3580 3581 3582 3583
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
3584 3585
static int
i915_drop_caches_get(void *data, u64 *val)
3586
{
3587
	*val = DROP_ALL;
3588

3589
	return 0;
3590 3591
}

3592 3593
static int
i915_drop_caches_set(void *data, u64 val)
3594
{
3595
	struct drm_device *dev = data;
3596 3597
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
3598 3599
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
3600
	int ret;
3601

3602
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
3620 3621 3622
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
B
Ben Widawsky 已提交
3623
				if (vma->pin_count)
B
Ben Widawsky 已提交
3624 3625 3626 3627 3628 3629
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
3630
		}
3631 3632 3633
	}

	if (val & DROP_UNBOUND) {
3634 3635
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
3636 3637 3638 3639 3640 3641 3642 3643 3644 3645
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

3646
	return ret;
3647 3648
}

3649 3650 3651
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3652

3653 3654
static int
i915_max_freq_get(void *data, u64 *val)
3655
{
3656
	struct drm_device *dev = data;
3657
	struct drm_i915_private *dev_priv = dev->dev_private;
3658
	int ret;
3659

3660
	if (INTEL_INFO(dev)->gen < 6)
3661 3662
		return -ENODEV;

3663 3664
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3665
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3666 3667
	if (ret)
		return ret;
3668

3669
	if (IS_VALLEYVIEW(dev))
3670
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
3671
	else
3672
		*val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3673
	mutex_unlock(&dev_priv->rps.hw_lock);
3674

3675
	return 0;
3676 3677
}

3678 3679
static int
i915_max_freq_set(void *data, u64 val)
3680
{
3681
	struct drm_device *dev = data;
3682
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3683
	u32 rp_state_cap, hw_max, hw_min;
3684
	int ret;
3685

3686
	if (INTEL_INFO(dev)->gen < 6)
3687
		return -ENODEV;
3688

3689 3690
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3691
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
3692

3693
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3694 3695 3696
	if (ret)
		return ret;

3697 3698 3699
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
3700
	if (IS_VALLEYVIEW(dev)) {
3701
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3702 3703 3704

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3705 3706
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3707 3708

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3709
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3710 3711 3712
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3713
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
3714 3715
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3716 3717
	}

3718
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
3719 3720 3721 3722 3723 3724

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3725
	mutex_unlock(&dev_priv->rps.hw_lock);
3726

3727
	return 0;
3728 3729
}

3730 3731
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
3732
			"%llu\n");
3733

3734 3735
static int
i915_min_freq_get(void *data, u64 *val)
3736
{
3737
	struct drm_device *dev = data;
3738
	struct drm_i915_private *dev_priv = dev->dev_private;
3739
	int ret;
3740

3741
	if (INTEL_INFO(dev)->gen < 6)
3742 3743
		return -ENODEV;

3744 3745
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3746
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3747 3748
	if (ret)
		return ret;
3749

3750
	if (IS_VALLEYVIEW(dev))
3751
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
3752
	else
3753
		*val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3754
	mutex_unlock(&dev_priv->rps.hw_lock);
3755

3756
	return 0;
3757 3758
}

3759 3760
static int
i915_min_freq_set(void *data, u64 val)
3761
{
3762
	struct drm_device *dev = data;
3763
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3764
	u32 rp_state_cap, hw_max, hw_min;
3765
	int ret;
3766

3767
	if (INTEL_INFO(dev)->gen < 6)
3768
		return -ENODEV;
3769

3770 3771
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3772
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
3773

3774
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3775 3776 3777
	if (ret)
		return ret;

3778 3779 3780
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
3781
	if (IS_VALLEYVIEW(dev)) {
3782
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3783 3784 3785

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3786 3787
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3788 3789

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3790
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3791 3792 3793
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3794
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
3795 3796
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3797
	}
J
Jeff McGee 已提交
3798

3799
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
3800 3801 3802 3803 3804 3805

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3806
	mutex_unlock(&dev_priv->rps.hw_lock);
3807

3808
	return 0;
3809 3810
}

3811 3812
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
3813
			"%llu\n");
3814

3815 3816
static int
i915_cache_sharing_get(void *data, u64 *val)
3817
{
3818
	struct drm_device *dev = data;
3819
	struct drm_i915_private *dev_priv = dev->dev_private;
3820
	u32 snpcr;
3821
	int ret;
3822

3823 3824 3825
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3826 3827 3828
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3829
	intel_runtime_pm_get(dev_priv);
3830

3831
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3832 3833

	intel_runtime_pm_put(dev_priv);
3834 3835
	mutex_unlock(&dev_priv->dev->struct_mutex);

3836
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3837

3838
	return 0;
3839 3840
}

3841 3842
static int
i915_cache_sharing_set(void *data, u64 val)
3843
{
3844
	struct drm_device *dev = data;
3845 3846 3847
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

3848 3849 3850
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3851
	if (val > 3)
3852 3853
		return -EINVAL;

3854
	intel_runtime_pm_get(dev_priv);
3855
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3856 3857 3858 3859 3860 3861 3862

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

3863
	intel_runtime_pm_put(dev_priv);
3864
	return 0;
3865 3866
}

3867 3868 3869
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3870

3871 3872 3873 3874 3875
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3876
	if (INTEL_INFO(dev)->gen < 6)
3877 3878
		return 0;

3879
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3880 3881 3882 3883

	return 0;
}

3884
static int i915_forcewake_release(struct inode *inode, struct file *file)
3885 3886 3887 3888
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3889
	if (INTEL_INFO(dev)->gen < 6)
3890 3891
		return 0;

3892
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
3909
				  S_IRUSR,
3910 3911
				  root, dev,
				  &i915_forcewake_fops);
3912 3913
	if (!ent)
		return -ENOMEM;
3914

B
Ben Widawsky 已提交
3915
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
3916 3917
}

3918 3919 3920 3921
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
3922 3923 3924 3925
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

3926
	ent = debugfs_create_file(name,
3927 3928
				  S_IRUGO | S_IWUSR,
				  root, dev,
3929
				  fops);
3930 3931
	if (!ent)
		return -ENOMEM;
3932

3933
	return drm_add_fake_info_node(minor, ent, fops);
3934 3935
}

3936
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
3937
	{"i915_capabilities", i915_capabilities, 0},
3938
	{"i915_gem_objects", i915_gem_object_info, 0},
3939
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
3940
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
3941 3942
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
3943
	{"i915_gem_stolen", i915_gem_stolen_list_info },
3944
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
3945 3946
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
3947
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
3948
	{"i915_gem_interrupt", i915_interrupt_info, 0},
3949 3950 3951
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
3952
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
3953
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
3954
	{"i915_frequency_info", i915_frequency_info, 0},
3955 3956 3957
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
3958
	{"i915_emon_status", i915_emon_status, 0},
3959
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
3960
	{"i915_gfxec", i915_gfxec, 0},
3961
	{"i915_fbc_status", i915_fbc_status, 0},
3962
	{"i915_ips_status", i915_ips_status, 0},
3963
	{"i915_sr_status", i915_sr_status, 0},
3964
	{"i915_opregion", i915_opregion, 0},
3965
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
3966
	{"i915_context_status", i915_context_status, 0},
3967
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
3968
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
3969
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
3970
	{"i915_llc", i915_llc, 0},
3971
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
3972
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
3973
	{"i915_energy_uJ", i915_energy_uJ, 0},
3974
	{"i915_pc8_status", i915_pc8_status, 0},
3975
	{"i915_power_domain_info", i915_power_domain_info, 0},
3976
	{"i915_display_info", i915_display_info, 0},
B
Ben Widawsky 已提交
3977
	{"i915_semaphore_status", i915_semaphore_status, 0},
3978
};
3979
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
3980

3981
static const struct i915_debugfs_files {
3982 3983 3984 3985 3986 3987 3988 3989
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
3990 3991
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
3992 3993 3994
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
3995
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
3996 3997 3998
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
3999 4000
};

4001 4002 4003
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4004
	enum pipe pipe;
4005

4006 4007
	for_each_pipe(pipe) {
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4008

4009 4010
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
4011 4012 4013 4014
		init_waitqueue_head(&pipe_crc->wq);
	}
}

4015
int i915_debugfs_init(struct drm_minor *minor)
4016
{
4017
	int ret, i;
4018

4019
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4020 4021
	if (ret)
		return ret;
4022

4023 4024 4025 4026 4027 4028
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

4029 4030 4031 4032 4033 4034 4035
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4036

4037 4038
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4039 4040 4041
					minor->debugfs_root, minor);
}

4042
void i915_debugfs_cleanup(struct drm_minor *minor)
4043
{
4044 4045
	int i;

4046 4047
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4048

4049 4050
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
4051

D
Daniel Vetter 已提交
4052
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4053 4054 4055 4056 4057 4058
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

4059 4060 4061 4062 4063 4064
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4065
}