intel_dp.c 147.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33 34 35 36
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40 41 42
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

62 63
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
64
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65 66 67 68
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

87 88 89 90 91 92 93 94 95
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
96 97 98
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
99 100
}

101
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
102
{
103 104 105
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
106 107
}

108 109
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
110
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
111 112
}

C
Chris Wilson 已提交
113
static void intel_dp_link_down(struct intel_dp *intel_dp);
114
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
115
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
116

117
int
C
Chris Wilson 已提交
118
intel_dp_max_link_bw(struct intel_dp *intel_dp)
119
{
120
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
121
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
122 123 124 125 126

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
127
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
128 129
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
130 131 132 133
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
134
		break;
135
	default:
136 137
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
138 139 140 141 142 143
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

177
static int
178
intel_dp_link_required(int pixel_clock, int bpp)
179
{
180
	return (pixel_clock * bpp + 9) / 10;
181 182
}

183 184 185 186 187 188
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

189
static enum drm_mode_status
190 191 192
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
193
	struct intel_dp *intel_dp = intel_attached_dp(connector);
194 195
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
196 197
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
198

199 200
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
201 202
			return MODE_PANEL;

203
		if (mode->vdisplay > fixed_mode->vdisplay)
204
			return MODE_PANEL;
205 206

		target_clock = fixed_mode->clock;
207 208
	}

209
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
210
	max_lanes = intel_dp_max_lane_count(intel_dp);
211 212 213 214 215

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
216
		return MODE_CLOCK_HIGH;
217 218 219 220

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

221 222 223
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

250 251 252 253 254 255 256
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

257 258 259 260
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

284 285 286 287 288 289 290 291 292
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

325 326 327 328 329 330
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
331 332 333
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
	struct edp_power_seq power_seq;
334

V
Ville Syrjälä 已提交
335 336
	lockdep_assert_held(&dev_priv->pps_mutex);

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
		return PIPE_A;

	intel_dp->pps_pipe = ffs(pipes) - 1;

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);

	return intel_dp->pps_pipe;
}

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
398

399
static enum pipe
400 401 402
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
403 404
{
	enum pipe pipe;
405 406 407 408

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
409 410 411 412

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

413 414 415
		if (!pipe_check(dev_priv, pipe))
			continue;

416
		return pipe;
417 418
	}

419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
434 435 436 437 438 439 440 441 442 443 444
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
445 446 447 448 449 450

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
451 452
	}

453 454 455 456 457 458
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);
459 460
}

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

525
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
526

527
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
528 529
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

530 531 532 533 534 535 536 537 538 539 540
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

541
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
542

543 544 545
	return 0;
}

546
static bool edp_have_panel_power(struct intel_dp *intel_dp)
547
{
548
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
549 550
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
551 552
	lockdep_assert_held(&dev_priv->pps_mutex);

553
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
554 555
}

556
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
557
{
558
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
559 560
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
561 562
	lockdep_assert_held(&dev_priv->pps_mutex);

563
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
564 565
}

566 567 568
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
569
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
570
	struct drm_i915_private *dev_priv = dev->dev_private;
571

572 573
	if (!is_edp(intel_dp))
		return;
574

575
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
576 577
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
578 579
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
580 581 582
	}
}

583 584 585 586 587 588
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
589
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
590 591 592
	uint32_t status;
	bool done;

593
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
594
	if (has_aux_irq)
595
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
596
					  msecs_to_jiffies_timeout(10));
597 598 599 600 601 602 603 604 605 606
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

607
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
608
{
609 610
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
611

612 613 614
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
615
	 */
616 617 618 619 620 621 622 623 624 625 626 627 628
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
629
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
630
		else
631
			return 225; /* eDP input clock at 450Mhz */
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
647 648
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
649 650 651 652 653
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
654
	} else  {
655
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
656
	}
657 658
}

659 660 661 662 663
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
684
	       DP_AUX_CH_CTL_DONE |
685
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
686
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
687
	       timeout |
688
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
689 690
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
691
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
692 693
}

694 695 696 697 698 699 700 701 702 703
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
704
	uint32_t aux_clock_divider;
705 706
	int i, ret, recv_bytes;
	uint32_t status;
707
	int try, clock = 0;
708
	bool has_aux_irq = HAS_AUX_IRQ(dev);
709 710
	bool vdd;

711
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
712

713 714 715 716 717 718
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
719
	vdd = edp_panel_vdd_on(intel_dp);
720 721 722 723 724 725 726 727

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
728

729 730
	intel_aux_display_runtime_get(dev_priv);

731 732
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
733
		status = I915_READ_NOTRACE(ch_ctl);
734 735 736 737 738 739 740 741
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
742 743
		ret = -EBUSY;
		goto out;
744 745
	}

746 747 748 749 750 751
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

752
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
753 754 755 756
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
757

758 759 760 761 762 763 764 765
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
766
			I915_WRITE(ch_ctl, send_ctl);
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
783
		if (status & DP_AUX_CH_CTL_DONE)
784 785 786 787
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
788
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
789 790
		ret = -EBUSY;
		goto out;
791 792 793 794 795
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
796
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
797
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
798 799
		ret = -EIO;
		goto out;
800
	}
801 802 803

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
804
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
805
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
806 807
		ret = -ETIMEDOUT;
		goto out;
808 809 810 811 812 813 814
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
815

816 817 818
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
819

820 821 822
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
823
	intel_aux_display_runtime_put(dev_priv);
824

825 826 827
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

828
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
829

830
	return ret;
831 832
}

833 834
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
835 836
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
837
{
838 839 840
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
841 842
	int ret;

843 844 845 846
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
847

848 849 850
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
851
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
852
		rxsize = 1;
853

854 855
		if (WARN_ON(txsize > 20))
			return -E2BIG;
856

857
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
858

859 860 861
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
862

863 864 865 866
			/* Return payload size. */
			ret = msg->size;
		}
		break;
867

868 869
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
870
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
871
		rxsize = msg->size + 1;
872

873 874
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
875

876 877 878 879 880 881 882 883 884 885 886
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
887
		}
888 889 890 891 892
		break;

	default:
		ret = -EINVAL;
		break;
893
	}
894

895
	return ret;
896 897
}

898 899 900 901
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
902 903
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
904
	const char *name = NULL;
905 906
	int ret;

907 908 909
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
910
		name = "DPDDC-A";
911
		break;
912 913
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
914
		name = "DPDDC-B";
915
		break;
916 917
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
918
		name = "DPDDC-C";
919
		break;
920 921
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
922
		name = "DPDDC-D";
923 924 925
		break;
	default:
		BUG();
926 927
	}

928 929
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
930

931
	intel_dp->aux.name = name;
932 933
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
934

935 936
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
937

938
	ret = drm_dp_aux_register(&intel_dp->aux);
939
	if (ret < 0) {
940
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
941 942
			  name, ret);
		return;
943
	}
944

945 946 947 948 949
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
950
		drm_dp_aux_unregister(&intel_dp->aux);
951
	}
952 953
}

954 955 956 957 958
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

959 960 961
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
962 963 964
	intel_connector_unregister(intel_connector);
}

965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
static void
hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

981 982 983 984 985
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
986 987
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
988 989

	if (IS_G4X(dev)) {
990 991
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
992
	} else if (HAS_PCH_SPLIT(dev)) {
993 994
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
995 996 997
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
998
	} else if (IS_VALLEYVIEW(dev)) {
999 1000
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1001
	}
1002 1003 1004 1005 1006 1007 1008 1009 1010

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1011 1012 1013
	}
}

P
Paulo Zanoni 已提交
1014
bool
1015 1016
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
1017
{
1018
	struct drm_device *dev = encoder->base.dev;
1019
	struct drm_i915_private *dev_priv = dev->dev_private;
1020 1021
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1022
	enum port port = dp_to_dig_port(intel_dp)->port;
1023
	struct intel_crtc *intel_crtc = encoder->new_crtc;
1024
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1025
	int lane_count, clock;
1026
	int min_lane_count = 1;
1027
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1028
	/* Conveniently, the link BW constants become indices with a shift...*/
1029
	int min_clock = 0;
1030
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
1031
	int bpp, mode_rate;
1032
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
1033
	int link_avail, link_clock;
1034

1035
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1036 1037
		pipe_config->has_pch_encoder = true;

1038
	pipe_config->has_dp_encoder = true;
1039
	pipe_config->has_drrs = false;
1040
	pipe_config->has_audio = intel_dp->has_audio;
1041

1042 1043 1044
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1045 1046 1047 1048
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1049 1050
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1051 1052
	}

1053
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1054 1055
		return false;

1056 1057
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
1058 1059
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
1060

1061 1062
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1063
	bpp = pipe_config->pipe_bpp;
1064 1065 1066 1067 1068 1069 1070
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1071 1072 1073 1074 1075 1076 1077 1078 1079
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1080
	}
1081

1082
	for (; bpp >= 6*3; bpp -= 2*3) {
1083 1084
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1085

1086 1087
		for (clock = min_clock; clock <= max_clock; clock++) {
			for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1098

1099
	return false;
1100

1101
found:
1102 1103 1104 1105 1106 1107
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1108
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1109 1110 1111 1112 1113
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1114
	if (intel_dp->color_range)
1115
		pipe_config->limited_color_range = true;
1116

1117 1118
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
1119
	pipe_config->pipe_bpp = bpp;
1120
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
1121

1122 1123
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1124
		      pipe_config->port_clock, bpp);
1125 1126
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1127

1128
	intel_link_compute_m_n(bpp, lane_count,
1129 1130
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1131
			       &pipe_config->dp_m_n);
1132

1133 1134
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
1135
			pipe_config->has_drrs = true;
1136 1137 1138 1139 1140 1141
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1142
	if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1143 1144 1145
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1146

1147
	return true;
1148 1149
}

1150
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1151
{
1152 1153 1154
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1155 1156 1157
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1158
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
1159 1160 1161
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1162
	if (crtc->config.port_clock == 162000) {
1163 1164 1165 1166
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1167
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1168
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1169 1170
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1171
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1172
	}
1173

1174 1175 1176 1177 1178 1179
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1180
static void intel_dp_prepare(struct intel_encoder *encoder)
1181
{
1182
	struct drm_device *dev = encoder->base.dev;
1183
	struct drm_i915_private *dev_priv = dev->dev_private;
1184
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1185
	enum port port = dp_to_dig_port(intel_dp)->port;
1186 1187
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
1188

1189
	/*
K
Keith Packard 已提交
1190
	 * There are four kinds of DP registers:
1191 1192
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1193 1194
	 * 	SNB CPU
	 *	IVB CPU
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1205

1206 1207 1208 1209
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1210

1211 1212
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1213
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1214

1215
	if (crtc->config.has_audio) {
1216
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1217
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1218
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1219
		intel_write_eld(&encoder->base, adjusted_mode);
1220
	}
1221

1222
	/* Split out the IBX/CPU vs CPT settings */
1223

1224
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1225 1226 1227 1228 1229 1230
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1231
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1232 1233
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1234
		intel_dp->DP |= crtc->pipe << 29;
1235
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1236
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1237
			intel_dp->DP |= intel_dp->color_range;
1238 1239 1240 1241 1242 1243 1244

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1245
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1246 1247
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1248 1249 1250 1251 1252 1253
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1254 1255
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1256
	}
1257 1258
}

1259 1260
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1261

1262 1263
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1264

1265 1266
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1267

1268
static void wait_panel_status(struct intel_dp *intel_dp,
1269 1270
				       u32 mask,
				       u32 value)
1271
{
1272
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1273
	struct drm_i915_private *dev_priv = dev->dev_private;
1274 1275
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1276 1277
	lockdep_assert_held(&dev_priv->pps_mutex);

1278 1279
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1280

1281
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1282 1283 1284
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1285

1286
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1287
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1288 1289
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1290
	}
1291 1292

	DRM_DEBUG_KMS("Wait complete\n");
1293
}
1294

1295
static void wait_panel_on(struct intel_dp *intel_dp)
1296 1297
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1298
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1299 1300
}

1301
static void wait_panel_off(struct intel_dp *intel_dp)
1302 1303
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1304
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1305 1306
}

1307
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1308 1309
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1310 1311 1312 1313 1314 1315

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1316
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1317 1318
}

1319
static void wait_backlight_on(struct intel_dp *intel_dp)
1320 1321 1322 1323 1324
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1325
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1326 1327 1328 1329
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1330

1331 1332 1333 1334
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1335
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1336
{
1337 1338 1339
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1340

V
Ville Syrjälä 已提交
1341 1342
	lockdep_assert_held(&dev_priv->pps_mutex);

1343
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1344 1345 1346
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1347 1348
}

1349 1350 1351 1352 1353
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1354
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1355
{
1356
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1357 1358
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1359
	struct drm_i915_private *dev_priv = dev->dev_private;
1360
	enum intel_display_power_domain power_domain;
1361
	u32 pp;
1362
	u32 pp_stat_reg, pp_ctrl_reg;
1363
	bool need_to_disable = !intel_dp->want_panel_vdd;
1364

V
Ville Syrjälä 已提交
1365 1366
	lockdep_assert_held(&dev_priv->pps_mutex);

1367
	if (!is_edp(intel_dp))
1368
		return false;
1369 1370

	intel_dp->want_panel_vdd = true;
1371

1372
	if (edp_have_panel_vdd(intel_dp))
1373
		return need_to_disable;
1374

1375 1376
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1377

1378
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1379

1380 1381
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1382

1383
	pp = ironlake_get_pp_control(intel_dp);
1384
	pp |= EDP_FORCE_VDD;
1385

1386 1387
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1388 1389 1390 1391 1392

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1393 1394 1395
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1396
	if (!edp_have_panel_power(intel_dp)) {
1397
		DRM_DEBUG_KMS("eDP was not running\n");
1398 1399
		msleep(intel_dp->panel_power_up_delay);
	}
1400 1401 1402 1403

	return need_to_disable;
}

1404 1405 1406 1407 1408 1409 1410
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1411
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1412
{
1413
	bool vdd;
1414

1415 1416 1417
	if (!is_edp(intel_dp))
		return;

1418
	pps_lock(intel_dp);
1419
	vdd = edp_panel_vdd_on(intel_dp);
1420
	pps_unlock(intel_dp);
1421 1422

	WARN(!vdd, "eDP VDD already requested on\n");
1423 1424
}

1425
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1426
{
1427
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1428
	struct drm_i915_private *dev_priv = dev->dev_private;
1429 1430 1431 1432
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1433
	u32 pp;
1434
	u32 pp_stat_reg, pp_ctrl_reg;
1435

V
Ville Syrjälä 已提交
1436
	lockdep_assert_held(&dev_priv->pps_mutex);
1437

1438
	WARN_ON(intel_dp->want_panel_vdd);
1439

1440
	if (!edp_have_panel_vdd(intel_dp))
1441
		return;
1442

1443
	DRM_DEBUG_KMS("Turning eDP VDD off\n");
1444

1445 1446
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1447

1448 1449
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1450

1451 1452
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1453

1454 1455 1456
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1457

1458 1459
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1460

1461 1462
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1463
}
1464

1465
static void edp_panel_vdd_work(struct work_struct *__work)
1466 1467 1468 1469
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1470
	pps_lock(intel_dp);
1471 1472
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1473
	pps_unlock(intel_dp);
1474 1475
}

1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1489 1490 1491 1492 1493
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1494
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1495
{
V
Ville Syrjälä 已提交
1496 1497 1498 1499 1500
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1501 1502
	if (!is_edp(intel_dp))
		return;
1503

1504
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1505

1506 1507
	intel_dp->want_panel_vdd = false;

1508
	if (sync)
1509
		edp_panel_vdd_off_sync(intel_dp);
1510 1511
	else
		edp_panel_vdd_schedule_off(intel_dp);
1512 1513
}

1514 1515 1516 1517 1518 1519
/*
 * Must be paired with intel_edp_panel_vdd_on().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1520 1521
static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
{
V
Ville Syrjälä 已提交
1522 1523 1524
	if (!is_edp(intel_dp))
		return;

1525
	pps_lock(intel_dp);
1526
	edp_panel_vdd_off(intel_dp, sync);
1527
	pps_unlock(intel_dp);
1528 1529
}

1530
void intel_edp_panel_on(struct intel_dp *intel_dp)
1531
{
1532
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1533
	struct drm_i915_private *dev_priv = dev->dev_private;
1534
	u32 pp;
1535
	u32 pp_ctrl_reg;
1536

1537
	if (!is_edp(intel_dp))
1538
		return;
1539 1540 1541

	DRM_DEBUG_KMS("Turn eDP power on\n");

1542
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1543

1544
	if (edp_have_panel_power(intel_dp)) {
1545
		DRM_DEBUG_KMS("eDP power already on\n");
V
Ville Syrjälä 已提交
1546
		goto out;
1547
	}
1548

1549
	wait_panel_power_cycle(intel_dp);
1550

1551
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1552
	pp = ironlake_get_pp_control(intel_dp);
1553 1554 1555
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1556 1557
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1558
	}
1559

1560
	pp |= POWER_TARGET_ON;
1561 1562 1563
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1564 1565
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1566

1567
	wait_panel_on(intel_dp);
1568
	intel_dp->last_power_on = jiffies;
1569

1570 1571
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1572 1573
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1574
	}
V
Ville Syrjälä 已提交
1575 1576

 out:
1577
	pps_unlock(intel_dp);
1578 1579
}

1580
void intel_edp_panel_off(struct intel_dp *intel_dp)
1581
{
1582 1583
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1584
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1585
	struct drm_i915_private *dev_priv = dev->dev_private;
1586
	enum intel_display_power_domain power_domain;
1587
	u32 pp;
1588
	u32 pp_ctrl_reg;
1589

1590 1591
	if (!is_edp(intel_dp))
		return;
1592

1593
	DRM_DEBUG_KMS("Turn eDP power off\n");
1594

1595
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1596

1597 1598
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1599
	pp = ironlake_get_pp_control(intel_dp);
1600 1601
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1602 1603
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1604

1605
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1606

1607 1608
	intel_dp->want_panel_vdd = false;

1609 1610
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1611

1612
	intel_dp->last_power_cycle = jiffies;
1613
	wait_panel_off(intel_dp);
1614 1615

	/* We got a reference when we enabled the VDD. */
1616 1617
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
V
Ville Syrjälä 已提交
1618

1619
	pps_unlock(intel_dp);
1620 1621
}

1622 1623
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1624
{
1625 1626
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1627 1628
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1629
	u32 pp_ctrl_reg;
1630

1631 1632 1633 1634 1635 1636
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1637
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
1638

1639
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1640

1641
	pp = ironlake_get_pp_control(intel_dp);
1642
	pp |= EDP_BLC_ENABLE;
1643

1644
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1645 1646 1647

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
1648

1649
	pps_unlock(intel_dp);
1650 1651
}

1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
1666
{
1667
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1668 1669
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1670
	u32 pp_ctrl_reg;
1671

1672 1673 1674
	if (!is_edp(intel_dp))
		return;

1675
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1676

1677
	pp = ironlake_get_pp_control(intel_dp);
1678
	pp &= ~EDP_BLC_ENABLE;
1679

1680
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1681 1682 1683

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1684

1685
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1686 1687

	intel_dp->last_backlight_off = jiffies;
1688
	edp_wait_backlight_off(intel_dp);
1689
}
1690

1691 1692 1693 1694 1695 1696 1697
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
1698

1699
	_intel_edp_backlight_off(intel_dp);
1700
	intel_panel_disable_backlight(intel_dp->attached_connector);
1701
}
1702

1703 1704 1705 1706 1707 1708 1709 1710
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
1711 1712
	bool is_enabled;

1713
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1714
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1715
	pps_unlock(intel_dp);
1716 1717 1718 1719

	if (is_enabled == enable)
		return;

1720 1721
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
1722 1723 1724 1725 1726 1727 1728

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

1729
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1730
{
1731 1732 1733
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1734 1735 1736
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1737 1738 1739
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1740 1741
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1742 1743 1744 1745 1746 1747 1748 1749 1750
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1751 1752
	POSTING_READ(DP_A);
	udelay(200);
1753 1754
}

1755
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1756
{
1757 1758 1759
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1760 1761 1762
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1763 1764 1765
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1766
	dpa_ctl = I915_READ(DP_A);
1767 1768 1769 1770 1771 1772 1773
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1774
	dpa_ctl &= ~DP_PLL_ENABLE;
1775
	I915_WRITE(DP_A, dpa_ctl);
1776
	POSTING_READ(DP_A);
1777 1778 1779
	udelay(200);
}

1780
/* If the sink supports it, try to set the power state appropriately */
1781
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1782 1783 1784 1785 1786 1787 1788 1789
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1790 1791
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1792 1793 1794 1795 1796 1797
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1798 1799
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1800 1801 1802 1803 1804
			if (ret == 1)
				break;
			msleep(1);
		}
	}
1805 1806 1807 1808

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
1809 1810
}

1811 1812
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1813
{
1814
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1815
	enum port port = dp_to_dig_port(intel_dp)->port;
1816 1817
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1818 1819 1820 1821 1822 1823 1824 1825
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1826 1827 1828 1829

	if (!(tmp & DP_PORT_EN))
		return false;

1830
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1831
		*pipe = PORT_TO_PIPE_CPT(tmp);
1832 1833
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1834
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

1855
		for_each_pipe(dev_priv, i) {
1856 1857 1858 1859 1860 1861 1862
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1863 1864 1865
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1866

1867 1868
	return true;
}
1869

1870 1871 1872 1873 1874
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1875 1876 1877 1878
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1879
	int dotclock;
1880

1881 1882 1883 1884
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1885 1886 1887 1888 1889
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1890

1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1901

1902 1903 1904 1905 1906
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1907 1908

	pipe_config->adjusted_mode.flags |= flags;
1909

1910 1911 1912 1913
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1914
	if (port == PORT_A) {
1915 1916 1917 1918 1919
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1920 1921 1922 1923 1924 1925 1926

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1927
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1928

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1948 1949
}

1950
static bool is_edp_psr(struct intel_dp *intel_dp)
1951
{
1952
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1953 1954
}

R
Rodrigo Vivi 已提交
1955 1956 1957 1958
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1959
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1960 1961
		return false;

1962
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

1994
static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
{
	struct edp_vsc_psr psr_vsc;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
2009 2010
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
2011
	struct drm_i915_private *dev_priv = dev->dev_private;
2012
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
2013 2014
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */
2015
	bool only_standby = false;
R
Rodrigo Vivi 已提交
2016

2017 2018
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

2019 2020 2021
	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;

R
Rodrigo Vivi 已提交
2022
	/* Enable PSR in sink */
2023
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
2024 2025
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
2026
	else
2027 2028
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
2029 2030

	/* Setup AUX registers */
2031 2032 2033
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
2034 2035 2036 2037 2038 2039 2040 2041
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
2042 2043
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
R
Rodrigo Vivi 已提交
2044 2045 2046 2047
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
2048
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
2049 2050 2051 2052
	bool only_standby = false;

	if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
		only_standby = true;
R
Rodrigo Vivi 已提交
2053

2054
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
R
Rodrigo Vivi 已提交
2055 2056 2057 2058
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
2059
		val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
R
Rodrigo Vivi 已提交
2060 2061 2062
	} else
		val |= EDP_PSR_LINK_DISABLE;

2063
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
2064
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
2065 2066 2067 2068 2069
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

2070 2071 2072 2073 2074 2075 2076 2077
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

2078 2079 2080 2081
	lockdep_assert_held(&dev_priv->psr.lock);
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));

R
Rodrigo Vivi 已提交
2082 2083
	dev_priv->psr.source_ok = false;

2084
	if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
2085 2086 2087 2088
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

2089
	if (!i915.enable_psr) {
2090 2091 2092 2093
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

2094 2095 2096 2097
	/* Below limitations aren't valid for Broadwell */
	if (IS_BROADWELL(dev))
		goto out;

2098 2099 2100 2101 2102 2103
	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

2104
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
2105 2106 2107 2108
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

2109
 out:
R
Rodrigo Vivi 已提交
2110
	dev_priv->psr.source_ok = true;
2111 2112 2113
	return true;
}

2114
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2115
{
2116 2117 2118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
2119

2120 2121
	WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	WARN_ON(dev_priv->psr.active);
2122
	lockdep_assert_held(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2123

2124
	/* Enable/Re-enable PSR on the host */
R
Rodrigo Vivi 已提交
2125
	intel_edp_psr_enable_source(intel_dp);
2126 2127

	dev_priv->psr.active = true;
R
Rodrigo Vivi 已提交
2128 2129
}

2130 2131 2132
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2133
	struct drm_i915_private *dev_priv = dev->dev_private;
2134

2135 2136 2137 2138 2139
	if (!HAS_PSR(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

2140 2141 2142 2143 2144
	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

2145
	mutex_lock(&dev_priv->psr.lock);
2146 2147
	if (dev_priv->psr.enabled) {
		DRM_DEBUG_KMS("PSR already in use\n");
2148
		goto unlock;
2149 2150
	}

2151 2152 2153
	if (!intel_edp_psr_match_conditions(intel_dp))
		goto unlock;

2154 2155
	dev_priv->psr.busy_frontbuffer_bits = 0;

2156 2157 2158 2159 2160
	intel_edp_psr_setup_vsc(intel_dp);

	/* Avoid continuous PSR exit by masking memup and hpd */
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
2161

2162 2163 2164
	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

2165 2166
	dev_priv->psr.enabled = intel_dp;
unlock:
2167
	mutex_unlock(&dev_priv->psr.lock);
2168 2169
}

R
Rodrigo Vivi 已提交
2170 2171 2172 2173 2174
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

2175 2176 2177 2178 2179 2180
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

2181 2182 2183 2184 2185 2186 2187 2188
	if (dev_priv->psr.active) {
		I915_WRITE(EDP_PSR_CTL(dev),
			   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);

		/* Wait till PSR is idle */
		if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
			       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
			DRM_ERROR("Timed out waiting for PSR Idle State\n");
R
Rodrigo Vivi 已提交
2189

2190 2191 2192 2193
		dev_priv->psr.active = false;
	} else {
		WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
	}
2194

2195
	dev_priv->psr.enabled = NULL;
2196
	mutex_unlock(&dev_priv->psr.lock);
2197 2198

	cancel_delayed_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
2199 2200
}

2201
static void intel_edp_psr_work(struct work_struct *work)
2202 2203 2204
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.work.work);
2205 2206
	struct intel_dp *intel_dp = dev_priv->psr.enabled;

2207 2208 2209
	mutex_lock(&dev_priv->psr.lock);
	intel_dp = dev_priv->psr.enabled;

2210
	if (!intel_dp)
2211
		goto unlock;
2212

2213 2214 2215 2216 2217 2218 2219 2220 2221
	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
	if (dev_priv->psr.busy_frontbuffer_bits)
		goto unlock;

	intel_edp_psr_do_enable(intel_dp);
2222 2223
unlock:
	mutex_unlock(&dev_priv->psr.lock);
2224 2225
}

2226
static void intel_edp_psr_do_exit(struct drm_device *dev)
2227 2228 2229
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2230 2231 2232 2233 2234 2235 2236 2237 2238
	if (dev_priv->psr.active) {
		u32 val = I915_READ(EDP_PSR_CTL(dev));

		WARN_ON(!(val & EDP_PSR_ENABLE));

		I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);

		dev_priv->psr.active = false;
	}
2239

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
}

void intel_edp_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	intel_edp_psr_do_exit(dev);

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->psr.lock);
}

void intel_edp_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

	crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

	/*
	 * On Haswell sprite plane updates don't result in a psr invalidating
	 * signal in the hardware. Which means we need to manually fake this in
	 * software for all flushes, not just when we've seen a preceding
	 * invalidation through frontbuffer rendering.
	 */
	if (IS_HASWELL(dev) &&
	    (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
		intel_edp_psr_do_exit(dev);

	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->psr.work,
				      msecs_to_jiffies(100));
2296
	mutex_unlock(&dev_priv->psr.lock);
2297 2298 2299 2300 2301 2302 2303
}

void intel_edp_psr_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
2304
	mutex_init(&dev_priv->psr.lock);
2305 2306
}

2307
static void intel_disable_dp(struct intel_encoder *encoder)
2308
{
2309
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2310
	struct drm_device *dev = encoder->base.dev;
2311 2312 2313

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2314
	intel_edp_panel_vdd_on(intel_dp);
2315
	intel_edp_backlight_off(intel_dp);
2316
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2317
	intel_edp_panel_off(intel_dp);
2318

2319 2320
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2321
		intel_dp_link_down(intel_dp);
2322 2323
}

2324
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2325
{
2326
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2327
	enum port port = dp_to_dig_port(intel_dp)->port;
2328

2329
	intel_dp_link_down(intel_dp);
2330 2331
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2332 2333 2334 2335 2336 2337 2338
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2339 2340
}

2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
2358
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2359
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2360
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2361

2362 2363 2364 2365 2366 2367 2368 2369 2370
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2371
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2372
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2373 2374 2375 2376

	mutex_unlock(&dev_priv->dpio_lock);
}

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_dp->DP |= DP_PORT_EN;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
}

2475
static void intel_enable_dp(struct intel_encoder *encoder)
2476
{
2477 2478 2479 2480
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2481

2482 2483
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2484

2485
	intel_dp_enable_port(intel_dp);
2486
	intel_edp_panel_vdd_on(intel_dp);
2487
	intel_edp_panel_on(intel_dp);
2488
	intel_edp_panel_vdd_off(intel_dp, true);
2489
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2490 2491
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2492
	intel_dp_stop_link_train(intel_dp);
2493
}
2494

2495 2496
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2497 2498
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2499
	intel_enable_dp(encoder);
2500
	intel_edp_backlight_on(intel_dp);
2501
}
2502

2503 2504
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2505 2506
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2507
	intel_edp_backlight_on(intel_dp);
2508 2509
}

2510
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2511 2512 2513 2514
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2515 2516
	intel_dp_prepare(encoder);

2517 2518 2519
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2520
		ironlake_edp_pll_on(intel_dp);
2521
	}
2522 2523
}

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2535
		enum port port;
2536 2537 2538 2539 2540

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2541
		port = dp_to_dig_port(intel_dp)->port;
2542 2543 2544 2545 2546

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2547
			      pipe_name(pipe), port_name(port));
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595

		/* make sure vdd is off before we steal it */
		edp_panel_vdd_off_sync(intel_dp);

		intel_dp->pps_pipe = INVALID_PIPE;
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct edp_power_seq power_seq;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
		edp_panel_vdd_off_sync(intel_dp);

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
	intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
						      &power_seq);
}

2596
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2597
{
2598
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2599
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2600
	struct drm_device *dev = encoder->base.dev;
2601
	struct drm_i915_private *dev_priv = dev->dev_private;
2602
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2603
	enum dpio_channel port = vlv_dport_to_channel(dport);
2604 2605
	int pipe = intel_crtc->pipe;
	u32 val;
2606

2607
	mutex_lock(&dev_priv->dpio_lock);
2608

2609
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2610 2611 2612 2613 2614 2615
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2616 2617 2618
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2619

2620 2621
	mutex_unlock(&dev_priv->dpio_lock);

2622
	if (is_edp(intel_dp)) {
2623
		pps_lock(intel_dp);
2624
		vlv_init_panel_power_sequencer(intel_dp);
2625
		pps_unlock(intel_dp);
2626
	}
2627

2628 2629
	intel_enable_dp(encoder);

2630
	vlv_wait_port_ready(dev_priv, dport);
2631 2632
}

2633
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2634 2635 2636 2637
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2638 2639
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2640
	enum dpio_channel port = vlv_dport_to_channel(dport);
2641
	int pipe = intel_crtc->pipe;
2642

2643 2644
	intel_dp_prepare(encoder);

2645
	/* Program Tx lane resets to default */
2646
	mutex_lock(&dev_priv->dpio_lock);
2647
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2648 2649
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2650
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2651 2652 2653 2654 2655 2656
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2657 2658 2659
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2660
	mutex_unlock(&dev_priv->dpio_lock);
2661 2662
}

2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2674
	u32 val;
2675 2676

	mutex_lock(&dev_priv->dpio_lock);
2677 2678

	/* Deassert soft data lane reset*/
2679
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2680
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2681 2682 2683 2684 2685 2686 2687 2688 2689
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2690

2691
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2692
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2693
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2694 2695

	/* Program Tx lane latency optimal setting*/
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
2714
		pps_lock(intel_dp);
2715
		vlv_init_panel_power_sequencer(intel_dp);
2716
		pps_unlock(intel_dp);
2717 2718 2719 2720 2721 2722 2723
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2735 2736
	intel_dp_prepare(encoder);

2737 2738
	mutex_lock(&dev_priv->dpio_lock);

2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2790
/*
2791 2792
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2793 2794 2795
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2796
 */
2797 2798 2799
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2800
{
2801 2802
	ssize_t ret;
	int i;
2803 2804

	for (i = 0; i < 3; i++) {
2805 2806 2807
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2808 2809
		msleep(1);
	}
2810

2811
	return ret;
2812 2813 2814 2815 2816 2817 2818
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2819
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2820
{
2821 2822 2823 2824
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2825 2826
}

2827
/* These are source-specific values. */
2828
static uint8_t
K
Keith Packard 已提交
2829
intel_dp_voltage_max(struct intel_dp *intel_dp)
2830
{
2831
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2832
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2833

2834
	if (IS_VALLEYVIEW(dev))
2835
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2836
	else if (IS_GEN7(dev) && port == PORT_A)
2837
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2838
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2839
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2840
	else
2841
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2842 2843 2844 2845 2846
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2847
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2848
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2849

2850
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2851
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2852 2853 2854 2855 2856 2857 2858
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2859
		default:
2860
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2861
		}
2862 2863
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2864 2865 2866 2867 2868 2869 2870
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2871
		default:
2872
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2873
		}
2874
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2875
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2876 2877 2878 2879 2880
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2881
		default:
2882
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2883 2884 2885
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2886 2887 2888 2889 2890 2891 2892
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
2893
		default:
2894
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
2895
		}
2896 2897 2898
	}
}

2899 2900 2901 2902 2903
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2904 2905
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2906 2907 2908
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2909
	enum dpio_channel port = vlv_dport_to_channel(dport);
2910
	int pipe = intel_crtc->pipe;
2911 2912

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2913
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
2914 2915
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2916
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2917 2918 2919
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
2920
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2921 2922 2923
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
2924
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2925 2926 2927
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
2928
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2929 2930 2931 2932 2933 2934 2935
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
2936
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
2937 2938
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2939
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2940 2941 2942
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
2943
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2944 2945 2946
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
2947
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2948 2949 2950 2951 2952 2953 2954
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2955
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
2956 2957
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2958
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2959 2960 2961
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
2962
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2963 2964 2965 2966 2967 2968 2969
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
2970
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
2971 2972
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2973
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2985
	mutex_lock(&dev_priv->dpio_lock);
2986 2987 2988
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2989
			 uniqtranscale_reg_value);
2990 2991 2992 2993
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2994
	mutex_unlock(&dev_priv->dpio_lock);
2995 2996 2997 2998

	return 0;
}

2999 3000 3001 3002 3003 3004
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3005
	u32 deemph_reg_value, margin_reg_value, val;
3006 3007
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3008 3009
	enum pipe pipe = intel_crtc->pipe;
	int i;
3010 3011

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3012
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3013
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3014
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3015 3016 3017
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3018
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3019 3020 3021
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3022
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3023 3024 3025
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3026
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3027 3028 3029 3030 3031 3032 3033 3034
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3035
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3036
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3037
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3038 3039 3040
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3041
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3042 3043 3044
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3045
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3046 3047 3048 3049 3050 3051 3052
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3053
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3054
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3055
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3056 3057 3058
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3059
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3060 3061 3062 3063 3064 3065 3066
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3067
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3068
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3069
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
3084 3085 3086 3087 3088 3089 3090
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3091 3092

	/* Program swing deemph */
3093 3094 3095 3096 3097 3098
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3099 3100

	/* Program swing margin */
3101 3102
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3103 3104
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3105 3106
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3107 3108

	/* Disable unique transition scale */
3109 3110 3111 3112 3113
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3114 3115

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3116
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3117
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3118
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3119 3120 3121 3122 3123 3124 3125

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3126 3127 3128 3129 3130
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3131

3132 3133 3134 3135 3136 3137
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3138 3139 3140
	}

	/* Start swing calculation */
3141 3142 3143 3144 3145 3146 3147
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

3159
static void
J
Jani Nikula 已提交
3160 3161
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3162 3163 3164 3165
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3166 3167
	uint8_t voltage_max;
	uint8_t preemph_max;
3168

3169
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3170 3171
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3172 3173 3174 3175 3176 3177 3178

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3179
	voltage_max = intel_dp_voltage_max(intel_dp);
3180 3181
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3182

K
Keith Packard 已提交
3183 3184 3185
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3186 3187

	for (lane = 0; lane < 4; lane++)
3188
		intel_dp->train_set[lane] = v | p;
3189 3190 3191
}

static uint32_t
3192
intel_gen4_signal_levels(uint8_t train_set)
3193
{
3194
	uint32_t	signal_levels = 0;
3195

3196
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3197
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3198 3199 3200
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3201
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3202 3203
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3204
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3205 3206
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3207
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3208 3209 3210
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3211
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3212
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3213 3214 3215
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3216
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3217 3218
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3219
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3220 3221
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3222
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3223 3224 3225 3226 3227 3228
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3229 3230 3231 3232
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
3233 3234 3235
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3236 3237
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3238
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3239
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3240
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3241 3242
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3243
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3244 3245
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3246
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3247 3248
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3249
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3250
	default:
3251 3252 3253
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3254 3255 3256
	}
}

K
Keith Packard 已提交
3257 3258 3259 3260 3261 3262 3263
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3264
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3265
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3266
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3267
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3268
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3269 3270
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3271
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3272
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3273
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3274 3275
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3276
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3277
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3278
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3279 3280 3281 3282 3283 3284 3285 3286 3287
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3288 3289
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3290
intel_hsw_signal_levels(uint8_t train_set)
3291
{
3292 3293 3294
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3295
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3296
		return DDI_BUF_TRANS_SELECT(0);
3297
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3298
		return DDI_BUF_TRANS_SELECT(1);
3299
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3300
		return DDI_BUF_TRANS_SELECT(2);
3301
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3302
		return DDI_BUF_TRANS_SELECT(3);
3303

3304
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3305
		return DDI_BUF_TRANS_SELECT(4);
3306
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3307
		return DDI_BUF_TRANS_SELECT(5);
3308
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3309
		return DDI_BUF_TRANS_SELECT(6);
3310

3311
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3312
		return DDI_BUF_TRANS_SELECT(7);
3313
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3314
		return DDI_BUF_TRANS_SELECT(8);
3315 3316 3317
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3318
		return DDI_BUF_TRANS_SELECT(0);
3319 3320 3321
	}
}

3322 3323 3324 3325 3326
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3327
	enum port port = intel_dig_port->port;
3328 3329 3330 3331
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3332
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3333 3334
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
3335 3336 3337
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
3338 3339 3340
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
3341
	} else if (IS_GEN7(dev) && port == PORT_A) {
3342 3343
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3344
	} else if (IS_GEN6(dev) && port == PORT_A) {
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

3357
static bool
C
Chris Wilson 已提交
3358
intel_dp_set_link_train(struct intel_dp *intel_dp,
3359
			uint32_t *DP,
3360
			uint8_t dp_train_pat)
3361
{
3362 3363
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3364
	struct drm_i915_private *dev_priv = dev->dev_private;
3365 3366
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3367

3368
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3369

3370
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3371
	POSTING_READ(intel_dp->output_reg);
3372

3373 3374
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3375
	    DP_TRAINING_PATTERN_DISABLE) {
3376 3377 3378 3379 3380 3381
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3382
	}
3383

3384 3385
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3386 3387

	return ret == len;
3388 3389
}

3390 3391 3392 3393
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3394
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3395 3396 3397 3398 3399 3400
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3401
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3414 3415
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3416 3417 3418 3419

	return ret == intel_dp->lane_count;
}

3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3451
/* Enable corresponding port and start training pattern 1 */
3452
void
3453
intel_dp_start_link_train(struct intel_dp *intel_dp)
3454
{
3455
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3456
	struct drm_device *dev = encoder->dev;
3457 3458
	int i;
	uint8_t voltage;
3459
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3460
	uint32_t DP = intel_dp->DP;
3461
	uint8_t link_config[2];
3462

P
Paulo Zanoni 已提交
3463
	if (HAS_DDI(dev))
3464 3465
		intel_ddi_prepare_link_retrain(encoder);

3466
	/* Write the link configuration data */
3467 3468 3469 3470
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3471
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3472 3473 3474

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3475
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3476 3477

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3478

3479 3480 3481 3482 3483 3484 3485 3486
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3487
	voltage = 0xff;
3488 3489
	voltage_tries = 0;
	loop_tries = 0;
3490
	for (;;) {
3491
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3492

3493
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3494 3495
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3496
			break;
3497
		}
3498

3499
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3500
			DRM_DEBUG_KMS("clock recovery OK\n");
3501 3502 3503 3504 3505 3506
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3507
				break;
3508
		if (i == intel_dp->lane_count) {
3509 3510
			++loop_tries;
			if (loop_tries == 5) {
3511
				DRM_ERROR("too many full retries, give up\n");
3512 3513
				break;
			}
3514 3515 3516
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3517 3518 3519
			voltage_tries = 0;
			continue;
		}
3520

3521
		/* Check to see if we've tried the same voltage 5 times */
3522
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3523
			++voltage_tries;
3524
			if (voltage_tries == 5) {
3525
				DRM_ERROR("too many voltage retries, give up\n");
3526 3527 3528 3529 3530
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3531

3532 3533 3534 3535 3536
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3537 3538
	}

3539 3540 3541
	intel_dp->DP = DP;
}

3542
void
3543 3544 3545
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3546
	int tries, cr_tries;
3547
	uint32_t DP = intel_dp->DP;
3548 3549 3550 3551 3552
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3553

3554
	/* channel equalization */
3555
	if (!intel_dp_set_link_train(intel_dp, &DP,
3556
				     training_pattern |
3557 3558 3559 3560 3561
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3562
	tries = 0;
3563
	cr_tries = 0;
3564 3565
	channel_eq = false;
	for (;;) {
3566
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3567

3568 3569 3570 3571 3572
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3573
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3574 3575
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3576
			break;
3577
		}
3578

3579
		/* Make sure clock is still ok */
3580
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3581
			intel_dp_start_link_train(intel_dp);
3582
			intel_dp_set_link_train(intel_dp, &DP,
3583
						training_pattern |
3584
						DP_LINK_SCRAMBLING_DISABLE);
3585 3586 3587 3588
			cr_tries++;
			continue;
		}

3589
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3590 3591 3592
			channel_eq = true;
			break;
		}
3593

3594 3595 3596 3597
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3598
			intel_dp_set_link_train(intel_dp, &DP,
3599
						training_pattern |
3600
						DP_LINK_SCRAMBLING_DISABLE);
3601 3602 3603 3604
			tries = 0;
			cr_tries++;
			continue;
		}
3605

3606 3607 3608 3609 3610
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3611
		++tries;
3612
	}
3613

3614 3615 3616 3617
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3618
	if (channel_eq)
M
Masanari Iida 已提交
3619
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3620

3621 3622 3623 3624
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3625
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3626
				DP_TRAINING_PATTERN_DISABLE);
3627 3628 3629
}

static void
C
Chris Wilson 已提交
3630
intel_dp_link_down(struct intel_dp *intel_dp)
3631
{
3632
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3633
	enum port port = intel_dig_port->port;
3634
	struct drm_device *dev = intel_dig_port->base.base.dev;
3635
	struct drm_i915_private *dev_priv = dev->dev_private;
3636 3637
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3638
	uint32_t DP = intel_dp->DP;
3639

3640
	if (WARN_ON(HAS_DDI(dev)))
3641 3642
		return;

3643
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3644 3645
		return;

3646
	DRM_DEBUG_KMS("\n");
3647

3648
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3649
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3650
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3651
	} else {
3652 3653 3654 3655
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3656
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3657
	}
3658
	POSTING_READ(intel_dp->output_reg);
3659

3660
	if (HAS_PCH_IBX(dev) &&
3661
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3662
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3663

3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3678 3679 3680 3681
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3682 3683 3684
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3685
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3686 3687
	}

3688
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3689 3690
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3691
	msleep(intel_dp->panel_power_down_delay);
3692 3693
}

3694 3695
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3696
{
R
Rodrigo Vivi 已提交
3697 3698 3699 3700
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3701 3702
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3703
		return false; /* aux transfer failed */
3704

3705
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3706

3707 3708 3709
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3710 3711
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3712
	if (is_edp(intel_dp)) {
3713 3714 3715
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3716 3717
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3718
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3719
		}
3720 3721
	}

3722 3723 3724 3725
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
3726
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3727 3728 3729
	} else
		intel_dp->use_tps3 = false;

3730 3731 3732 3733 3734 3735 3736
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3737 3738 3739
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3740 3741 3742
		return false; /* downstream port status fetch failed */

	return true;
3743 3744
}

3745 3746 3747 3748 3749 3750 3751 3752
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3753
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3754

3755
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3756 3757 3758
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3759
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3760 3761
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3762

3763
	intel_edp_panel_vdd_off(intel_dp, false);
3764 3765
}

3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3777
	intel_edp_panel_vdd_on(intel_dp);
3778 3779 3780 3781 3782 3783 3784 3785 3786
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}
3787
	intel_edp_panel_vdd_off(intel_dp, false);
3788 3789 3790 3791 3792

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

3793 3794 3795 3796 3797 3798 3799 3800
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3801
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3802
		return -EIO;
3803 3804 3805 3806

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3807 3808
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3809
		return -EIO;
3810 3811 3812 3813 3814

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3815
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3816
		return -EIO;
3817

3818
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3819 3820 3821
	return 0;
}

3822 3823 3824
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3825 3826 3827
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3828 3829
}

3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3844 3845 3846 3847
static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3848
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3849 3850
}

3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

			DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
					DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

3908 3909 3910 3911 3912 3913 3914 3915
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
P
Paulo Zanoni 已提交
3916
void
C
Chris Wilson 已提交
3917
intel_dp_check_link_status(struct intel_dp *intel_dp)
3918
{
3919
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3920
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3921
	u8 sink_irq_vector;
3922
	u8 link_status[DP_LINK_STATUS_SIZE];
3923

3924 3925
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

3926
	if (!intel_encoder->connectors_active)
3927
		return;
3928

3929
	if (WARN_ON(!intel_encoder->base.crtc))
3930 3931
		return;

3932 3933 3934
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

3935
	/* Try to read receiver status if the link appears to be up */
3936
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3937 3938 3939
		return;
	}

3940
	/* Now read the DPCD to see if it's actually running */
3941
	if (!intel_dp_get_dpcd(intel_dp)) {
3942 3943 3944
		return;
	}

3945 3946 3947 3948
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3949 3950 3951
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3952 3953 3954 3955 3956 3957 3958

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3959
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3960
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3961
			      intel_encoder->base.name);
3962 3963
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3964
		intel_dp_stop_link_train(intel_dp);
3965
	}
3966 3967
}

3968
/* XXX this is probably wrong for multiple downstream ports */
3969
static enum drm_connector_status
3970
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3971
{
3972 3973 3974 3975 3976 3977 3978 3979
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3980
		return connector_status_connected;
3981 3982

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3983 3984
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3985
		uint8_t reg;
3986 3987 3988

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3989
			return connector_status_unknown;
3990

3991 3992
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3993 3994 3995
	}

	/* If no HPD, poke DDC gently */
3996
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3997
		return connector_status_connected;
3998 3999

	/* Well we tried, say unknown for unreliable port types */
4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4012 4013 4014

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4015
	return connector_status_disconnected;
4016 4017
}

4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4031
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4032
ironlake_dp_detect(struct intel_dp *intel_dp)
4033
{
4034
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4035 4036
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4037

4038 4039 4040
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4041
	return intel_dp_detect_dpcd(intel_dp);
4042 4043
}

4044 4045
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4046 4047
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4048
	uint32_t bit;
4049

4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4062
			return -EINVAL;
4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4076
			return -EINVAL;
4077
		}
4078 4079
	}

4080
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4106 4107
		return connector_status_disconnected;

4108
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4109 4110
}

4111
static struct edid *
4112
intel_dp_get_edid(struct intel_dp *intel_dp)
4113
{
4114
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4115

4116 4117 4118 4119
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4120 4121
			return NULL;

J
Jani Nikula 已提交
4122
		return drm_edid_duplicate(intel_connector->edid);
4123 4124 4125 4126
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4127

4128 4129 4130 4131 4132
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4133

4134 4135 4136 4137 4138 4139 4140
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4141 4142
}

4143 4144
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4145
{
4146
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4147

4148 4149
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4150

4151 4152
	intel_dp->has_audio = false;
}
4153

4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4165

4166 4167 4168 4169 4170 4171
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4172 4173
}

Z
Zhenyu Wang 已提交
4174 4175 4176 4177
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4178 4179
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4180
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4181
	enum drm_connector_status status;
4182
	enum intel_display_power_domain power_domain;
4183
	bool ret;
Z
Zhenyu Wang 已提交
4184

4185
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4186
		      connector->base.id, connector->name);
4187
	intel_dp_unset_edid(intel_dp);
4188

4189 4190 4191 4192
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4193
		return connector_status_disconnected;
4194 4195
	}

4196
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4197

4198 4199 4200 4201
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4202 4203 4204 4205
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4206
		goto out;
Z
Zhenyu Wang 已提交
4207

4208 4209
	intel_dp_probe_oui(intel_dp);

4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4220
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4221

4222 4223
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4224 4225 4226
	status = connector_status_connected;

out:
4227
	intel_dp_power_put(intel_dp, power_domain);
4228
	return status;
4229 4230
}

4231 4232
static void
intel_dp_force(struct drm_connector *connector)
4233
{
4234
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4235
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4236
	enum intel_display_power_domain power_domain;
4237

4238 4239 4240
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4241

4242 4243
	if (connector->status != connector_status_connected)
		return;
4244

4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4266

4267
	/* if eDP has no EDID, fall back to fixed mode */
4268 4269
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4270
		struct drm_display_mode *mode;
4271 4272

		mode = drm_mode_duplicate(connector->dev,
4273
					  intel_connector->panel.fixed_mode);
4274
		if (mode) {
4275 4276 4277 4278
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4279

4280
	return 0;
4281 4282
}

4283 4284 4285 4286
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4287
	struct edid *edid;
4288

4289 4290
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4291
		has_audio = drm_detect_monitor_audio(edid);
4292

4293 4294 4295
	return has_audio;
}

4296 4297 4298 4299 4300
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4301
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4302
	struct intel_connector *intel_connector = to_intel_connector(connector);
4303 4304
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4305 4306
	int ret;

4307
	ret = drm_object_property_set_value(&connector->base, property, val);
4308 4309 4310
	if (ret)
		return ret;

4311
	if (property == dev_priv->force_audio_property) {
4312 4313 4314 4315
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4316 4317
			return 0;

4318
		intel_dp->force_audio = i;
4319

4320
		if (i == HDMI_AUDIO_AUTO)
4321 4322
			has_audio = intel_dp_detect_audio(connector);
		else
4323
			has_audio = (i == HDMI_AUDIO_ON);
4324 4325

		if (has_audio == intel_dp->has_audio)
4326 4327
			return 0;

4328
		intel_dp->has_audio = has_audio;
4329 4330 4331
		goto done;
	}

4332
	if (property == dev_priv->broadcast_rgb_property) {
4333 4334 4335
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4351 4352 4353 4354 4355

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4356 4357 4358
		goto done;
	}

4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4375 4376 4377
	return -EINVAL;

done:
4378 4379
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4380 4381 4382 4383

	return 0;
}

4384
static void
4385
intel_dp_connector_destroy(struct drm_connector *connector)
4386
{
4387
	struct intel_connector *intel_connector = to_intel_connector(connector);
4388

4389
	kfree(intel_connector->detect_edid);
4390

4391 4392 4393
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4394 4395 4396
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4397
		intel_panel_fini(&intel_connector->panel);
4398

4399
	drm_connector_cleanup(connector);
4400
	kfree(connector);
4401 4402
}

P
Paulo Zanoni 已提交
4403
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4404
{
4405 4406
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4407

4408
	drm_dp_aux_unregister(&intel_dp->aux);
4409
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4410
	drm_encoder_cleanup(encoder);
4411 4412
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4413 4414 4415 4416
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4417
		pps_lock(intel_dp);
4418
		edp_panel_vdd_off_sync(intel_dp);
4419 4420
		pps_unlock(intel_dp);

4421 4422 4423 4424
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4425
	}
4426
	kfree(intel_dig_port);
4427 4428
}

4429 4430 4431 4432 4433 4434 4435
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4436 4437 4438 4439
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4440
	pps_lock(intel_dp);
4441
	edp_panel_vdd_off_sync(intel_dp);
4442
	pps_unlock(intel_dp);
4443 4444
}

4445 4446 4447 4448 4449
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
	intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
}

4450
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4451
	.dpms = intel_connector_dpms,
4452
	.detect = intel_dp_detect,
4453
	.force = intel_dp_force,
4454
	.fill_modes = drm_helper_probe_single_connector_modes,
4455
	.set_property = intel_dp_set_property,
4456
	.destroy = intel_dp_connector_destroy,
4457 4458 4459 4460 4461
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4462
	.best_encoder = intel_best_encoder,
4463 4464 4465
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4466
	.reset = intel_dp_encoder_reset,
4467
	.destroy = intel_dp_encoder_destroy,
4468 4469
};

4470
void
4471
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
4472
{
4473
	return;
4474
}
4475

4476 4477 4478 4479
bool
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4480
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4481 4482
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4483 4484 4485
	enum intel_display_power_domain power_domain;
	bool ret = true;

4486 4487
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4488

4489 4490
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4491
		      long_hpd ? "long" : "short");
4492

4493 4494 4495
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4496
	if (long_hpd) {
4497 4498 4499 4500 4501 4502 4503 4504

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4517
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4518 4519 4520 4521 4522 4523 4524 4525
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4526
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4527
			intel_dp_check_link_status(intel_dp);
4528
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4529 4530
		}
	}
4531 4532
	ret = false;
	goto put_power;
4533 4534 4535 4536 4537 4538 4539
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
4540 4541 4542 4543
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4544 4545
}

4546 4547
/* Return which DP Port should be selected for Transcoder DP control */
int
4548
intel_trans_dp_port_sel(struct drm_crtc *crtc)
4549 4550
{
	struct drm_device *dev = crtc->dev;
4551 4552
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
4553

4554 4555
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
4556

4557 4558
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
4559
			return intel_dp->output_reg;
4560
	}
C
Chris Wilson 已提交
4561

4562 4563 4564
	return -1;
}

4565
/* check the VBT to see whether the eDP is on DP-D port */
4566
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
4567 4568
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4569
	union child_device_config *p_child;
4570
	int i;
4571 4572 4573 4574 4575
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
4576

4577 4578 4579
	if (port == PORT_A)
		return true;

4580
	if (!dev_priv->vbt.child_dev_num)
4581 4582
		return false;

4583 4584
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
4585

4586
		if (p_child->common.dvo_port == port_mapping[port] &&
4587 4588
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
4589 4590 4591 4592 4593
			return true;
	}
	return false;
}

4594
void
4595 4596
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4597 4598
	struct intel_connector *intel_connector = to_intel_connector(connector);

4599
	intel_attach_force_audio_property(connector);
4600
	intel_attach_broadcast_rgb_property(connector);
4601
	intel_dp->color_range_auto = true;
4602 4603 4604

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4605 4606
		drm_object_attach_property(
			&connector->base,
4607
			connector->dev->mode_config.scaling_mode_property,
4608 4609
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
4610
	}
4611 4612
}

4613 4614 4615 4616 4617 4618 4619
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

4620 4621
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4622 4623
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
4624 4625 4626 4627
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
4628
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
4629

V
Ville Syrjälä 已提交
4630 4631
	lockdep_assert_held(&dev_priv->pps_mutex);

4632
	if (HAS_PCH_SPLIT(dev)) {
4633
		pp_ctrl_reg = PCH_PP_CONTROL;
4634 4635 4636 4637
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4638 4639 4640 4641 4642 4643
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4644
	}
4645 4646 4647

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
4648
	pp = ironlake_get_pp_control(intel_dp);
4649
	I915_WRITE(pp_ctrl_reg, pp);
4650

4651 4652 4653
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

4674
	vbt = dev_priv->vbt.edp_pps;
4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4728 4729 4730
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
4731
	enum port port = dp_to_dig_port(intel_dp)->port;
4732

V
Ville Syrjälä 已提交
4733
	lockdep_assert_held(&dev_priv->pps_mutex);
4734 4735 4736 4737 4738 4739

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4740 4741 4742 4743 4744
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4745 4746
	}

4747 4748 4749 4750 4751 4752 4753 4754
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4755
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4756 4757
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4758
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4759 4760
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4761
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4762
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4763 4764 4765 4766
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4767
	if (IS_VALLEYVIEW(dev)) {
4768
		port_sel = PANEL_PORT_SELECT_VLV(port);
4769
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4770
		if (port == PORT_A)
4771
			port_sel = PANEL_PORT_SELECT_DPA;
4772
		else
4773
			port_sel = PANEL_PORT_SELECT_DPD;
4774 4775
	}

4776 4777 4778 4779 4780
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4781 4782

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4783 4784 4785
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4786 4787
}

4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

4809 4810 4811 4812 4813
	/*
	 * FIXME: This needs proper synchronization with psr state. But really
	 * hard to tell without seeing the user of this function of this code.
	 * Check locking and ordering once that lands.
	 */
4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853
	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
4854
			intel_dp_set_m_n(intel_crtc);
4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4894
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4895 4896 4897 4898 4899 4900 4901
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
4902
		DRM_DEBUG_KMS("DRRS not supported\n");
4903 4904 4905
		return NULL;
	}

4906 4907 4908 4909
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4910 4911 4912
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4913
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4914 4915 4916
	return downclock_mode;
}

4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927
void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_dp *intel_dp;
	enum intel_display_power_domain power_domain;

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(&intel_encoder->base);
4928 4929 4930

	pps_lock(intel_dp);

4931
	if (!edp_have_panel_vdd(intel_dp))
V
Ville Syrjälä 已提交
4932
		goto out;
4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943
	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
V
Ville Syrjälä 已提交
4944
 out:
4945
	pps_unlock(intel_dp);
4946 4947
}

4948
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4949 4950
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
4951 4952 4953
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4954 4955
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4956 4957
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4958
	struct drm_display_mode *downclock_mode = NULL;
4959 4960 4961 4962
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4963 4964
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4965 4966 4967
	if (!is_edp(intel_dp))
		return true;

4968
	intel_edp_panel_vdd_sanitize(intel_encoder);
4969

4970
	/* Cache DPCD and EDID for edp. */
4971
	intel_edp_panel_vdd_on(intel_dp);
4972
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4973
	intel_edp_panel_vdd_off(intel_dp, false);
4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4987
	pps_lock(intel_dp);
4988
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
4989
	pps_unlock(intel_dp);
4990

4991
	mutex_lock(&dev->mode_config.mutex);
4992
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5011 5012 5013
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5025
	mutex_unlock(&dev->mode_config.mutex);
5026

5027 5028 5029 5030 5031
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
	}

5032
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5033
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5034 5035 5036 5037 5038
	intel_panel_setup_backlight(connector);

	return true;
}

5039
bool
5040 5041
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5042
{
5043 5044 5045 5046
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5047
	struct drm_i915_private *dev_priv = dev->dev_private;
5048
	enum port port = intel_dig_port->port;
5049
	struct edp_power_seq power_seq = { 0 };
5050
	int type;
5051

5052 5053
	intel_dp->pps_pipe = INVALID_PIPE;

5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5064 5065
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

5066 5067
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5068
	intel_dp->attached_connector = intel_connector;
5069

5070
	if (intel_dp_is_edp(dev, port))
5071
		type = DRM_MODE_CONNECTOR_eDP;
5072 5073
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5074

5075 5076 5077 5078 5079 5080 5081 5082
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5083 5084 5085 5086
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5087
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5088 5089 5090 5091 5092
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5093
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5094
			  edp_panel_vdd_work);
5095

5096
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5097
	drm_connector_register(connector);
5098

P
Paulo Zanoni 已提交
5099
	if (HAS_DDI(dev))
5100 5101 5102
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5103
	intel_connector->unregister = intel_dp_connector_unregister;
5104

5105
	/* Set up the hotplug pin. */
5106 5107
	switch (port) {
	case PORT_A:
5108
		intel_encoder->hpd_pin = HPD_PORT_A;
5109 5110
		break;
	case PORT_B:
5111
		intel_encoder->hpd_pin = HPD_PORT_B;
5112 5113
		break;
	case PORT_C:
5114
		intel_encoder->hpd_pin = HPD_PORT_C;
5115 5116
		break;
	case PORT_D:
5117
		intel_encoder->hpd_pin = HPD_PORT_D;
5118 5119
		break;
	default:
5120
		BUG();
5121 5122
	}

5123
	if (is_edp(intel_dp)) {
5124
		pps_lock(intel_dp);
5125 5126 5127 5128 5129 5130 5131
		if (IS_VALLEYVIEW(dev)) {
			vlv_initial_power_sequencer_setup(intel_dp);
		} else {
			intel_dp_init_panel_power_timestamps(intel_dp);
			intel_dp_init_panel_power_sequencer(dev, intel_dp,
							    &power_seq);
		}
5132
		pps_unlock(intel_dp);
5133
	}
5134

5135
	intel_dp_aux_init(intel_dp, intel_connector);
5136

5137 5138 5139
	/* init MST on ports that can support it */
	if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
		if (port == PORT_B || port == PORT_C || port == PORT_D) {
5140 5141
			intel_dp_mst_encoder_init(intel_dig_port,
						  intel_connector->base.base.id);
5142 5143 5144
		}
	}

5145
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
5146
		drm_dp_aux_unregister(&intel_dp->aux);
5147 5148
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5149 5150 5151 5152
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5153
			pps_lock(intel_dp);
5154
			edp_panel_vdd_off_sync(intel_dp);
5155
			pps_unlock(intel_dp);
5156
		}
5157
		drm_connector_unregister(connector);
5158
		drm_connector_cleanup(connector);
5159
		return false;
5160
	}
5161

5162 5163
	intel_dp_add_properties(intel_dp, connector);

5164 5165 5166 5167 5168 5169 5170 5171
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5172 5173

	return true;
5174
}
5175 5176 5177 5178

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5179
	struct drm_i915_private *dev_priv = dev->dev_private;
5180 5181 5182 5183 5184
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5185
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5186 5187 5188
	if (!intel_dig_port)
		return;

5189
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5201
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5202 5203
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5204
	intel_encoder->get_config = intel_dp_get_config;
5205
	intel_encoder->suspend = intel_dp_encoder_suspend;
5206
	if (IS_CHERRYVIEW(dev)) {
5207
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5208 5209
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5210
		intel_encoder->post_disable = chv_post_disable_dp;
5211
	} else if (IS_VALLEYVIEW(dev)) {
5212
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5213 5214
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5215
		intel_encoder->post_disable = vlv_post_disable_dp;
5216
	} else {
5217 5218
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5219 5220
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5221
	}
5222

5223
	intel_dig_port->port = port;
5224 5225
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5226
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5227 5228 5229 5230 5231 5232 5233 5234
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5235
	intel_encoder->cloneable = 0;
5236 5237
	intel_encoder->hot_plug = intel_dp_hot_plug;

5238 5239 5240
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
	dev_priv->hpd_irq_port[port] = intel_dig_port;

5241 5242 5243
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5244
		kfree(intel_connector);
5245
	}
5246
}
5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
		struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}