chip.c 114.1 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

V
Vivien Didelot 已提交
813 814
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
815
{
816 817
	/* Nothing to do on the port's MAC */
	return 0;
818 819
}

V
Vivien Didelot 已提交
820 821
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
822
{
823 824
	/* Nothing to do on the port's MAC */
	return 0;
825 826
}

827
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
828
{
829 830 831
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
832 833
	int i;

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

860
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
861 862
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
863 864 865

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
866

867
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
868 869
}

870 871
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
872
{
V
Vivien Didelot 已提交
873
	struct mv88e6xxx_chip *chip = ds->priv;
874
	int err;
875

876
	mutex_lock(&chip->reg_lock);
877
	err = mv88e6xxx_port_set_state(chip, port, state);
878
	mutex_unlock(&chip->reg_lock);
879 880

	if (err)
881
		dev_err(ds->dev, "p%d: failed to update state\n", port);
882 883
}

884 885 886 887 888 889 890 891
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

892 893 894 895 896 897 898 899
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

900 901
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
902 903
	int err;

904 905 906 907
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

908 909 910 911
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

912 913 914
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

935 936 937 938 939 940 941 942 943
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
944
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
945 946 947 948

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

949 950
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
951 952 953
	int dev, port;
	int err;

954 955 956 957 958 959
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
960 961 962 963 964 965 966 967 968 969 970 971 972
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
973 974
}

975 976 977 978 979 980
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
981
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
982 983 984
	mutex_unlock(&chip->reg_lock);

	if (err)
985
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
986 987
}

988 989 990 991 992 993 994 995
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

996 997 998 999 1000 1001 1002 1003 1004
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1005 1006 1007 1008 1009 1010 1011 1012 1013
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1014 1015
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1016
				    switchdev_obj_dump_cb_t *cb)
1017
{
V
Vivien Didelot 已提交
1018
	struct mv88e6xxx_chip *chip = ds->priv;
1019 1020 1021
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1022 1023 1024
	u16 pvid;
	int err;

1025
	if (!chip->info->max_vid)
1026 1027
		return -EOPNOTSUPP;

1028
	mutex_lock(&chip->reg_lock);
1029

1030
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1031 1032 1033 1034
	if (err)
		goto unlock;

	do {
1035
		err = mv88e6xxx_vtu_getnext(chip, &next);
1036 1037 1038 1039 1040 1041
		if (err)
			break;

		if (!next.valid)
			break;

1042 1043
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1044 1045 1046
			continue;

		/* reinit and dump this VLAN obj */
1047 1048
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1049 1050
		vlan->flags = 0;

1051 1052
		if (next.member[port] ==
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
1053 1054 1055 1056 1057 1058 1059 1060
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1061
	} while (next.vid < chip->info->max_vid);
1062 1063

unlock:
1064
	mutex_unlock(&chip->reg_lock);
1065 1066 1067 1068

	return err;
}

1069
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1070 1071
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1072 1073 1074
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1075
	int i, err;
1076 1077 1078

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1079
	/* Set every FID bit used by the (un)bridged ports */
1080
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1081
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1082 1083 1084 1085 1086 1087
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1088 1089
	/* Set every FID bit used by the VLAN entries */
	do {
1090
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1091 1092 1093 1094 1095 1096 1097
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1098
	} while (vlan.vid < chip->info->max_vid);
1099 1100 1101 1102 1103

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1104
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1105 1106 1107
		return -ENOSPC;

	/* Clear the database */
1108
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1109 1110
}

1111 1112
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1113 1114 1115 1116 1117 1118
{
	int err;

	if (!vid)
		return -EINVAL;

1119 1120
	entry->vid = vid - 1;
	entry->valid = false;
1121

1122
	err = mv88e6xxx_vtu_getnext(chip, entry);
1123 1124 1125
	if (err)
		return err;

1126 1127
	if (entry->vid == vid && entry->valid)
		return 0;
1128

1129 1130 1131 1132 1133 1134 1135 1136
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1137
		/* Exclude all ports */
1138
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1139
			entry->member[i] =
1140
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1141 1142

		return mv88e6xxx_atu_new(chip, &entry->fid);
1143 1144
	}

1145 1146
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1147 1148
}

1149 1150 1151
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1152
	struct mv88e6xxx_chip *chip = ds->priv;
1153 1154 1155
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1156 1157 1158 1159 1160
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1161
	mutex_lock(&chip->reg_lock);
1162 1163

	do {
1164
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1165 1166 1167 1168 1169 1170 1171 1172 1173
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1174
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1175 1176 1177
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1178 1179 1180
			if (!ds->ports[port].netdev)
				continue;

1181
			if (vlan.member[i] ==
1182
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1183 1184
				continue;

1185 1186
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1187 1188
				break; /* same bridge, check next VLAN */

1189
			if (!ds->ports[i].bridge_dev)
1190 1191
				continue;

1192 1193 1194
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1195 1196 1197 1198 1199 1200
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1201
	mutex_unlock(&chip->reg_lock);
1202 1203 1204 1205

	return err;
}

1206 1207
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1208
{
V
Vivien Didelot 已提交
1209
	struct mv88e6xxx_chip *chip = ds->priv;
1210 1211
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1212
	int err;
1213

1214
	if (!chip->info->max_vid)
1215 1216
		return -EOPNOTSUPP;

1217
	mutex_lock(&chip->reg_lock);
1218
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1219
	mutex_unlock(&chip->reg_lock);
1220

1221
	return err;
1222 1223
}

1224 1225 1226 1227
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1228
{
V
Vivien Didelot 已提交
1229
	struct mv88e6xxx_chip *chip = ds->priv;
1230 1231
	int err;

1232
	if (!chip->info->max_vid)
1233 1234
		return -EOPNOTSUPP;

1235 1236 1237 1238 1239 1240 1241 1242
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1243 1244 1245 1246 1247 1248
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1249
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1250
				    u16 vid, u8 member)
1251
{
1252
	struct mv88e6xxx_vtu_entry vlan;
1253 1254
	int err;

1255
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1256
	if (err)
1257
		return err;
1258

1259
	vlan.member[port] = member;
1260

1261
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1262 1263
}

1264 1265 1266
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1267
{
V
Vivien Didelot 已提交
1268
	struct mv88e6xxx_chip *chip = ds->priv;
1269 1270
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1271
	u8 member;
1272 1273
	u16 vid;

1274
	if (!chip->info->max_vid)
1275 1276
		return;

1277
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1278
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1279
	else if (untagged)
1280
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1281
	else
1282
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1283

1284
	mutex_lock(&chip->reg_lock);
1285

1286
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1287
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1288 1289
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1290

1291
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1292 1293
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1294

1295
	mutex_unlock(&chip->reg_lock);
1296 1297
}

1298
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1299
				    int port, u16 vid)
1300
{
1301
	struct mv88e6xxx_vtu_entry vlan;
1302 1303
	int i, err;

1304
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1305
	if (err)
1306
		return err;
1307

1308
	/* Tell switchdev if this VLAN is handled in software */
1309
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1310
		return -EOPNOTSUPP;
1311

1312
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1313 1314

	/* keep the VLAN unless all ports are excluded */
1315
	vlan.valid = false;
1316
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1317 1318
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1319
			vlan.valid = true;
1320 1321 1322 1323
			break;
		}
	}

1324
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1325 1326 1327
	if (err)
		return err;

1328
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1329 1330
}

1331 1332
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1333
{
V
Vivien Didelot 已提交
1334
	struct mv88e6xxx_chip *chip = ds->priv;
1335 1336 1337
	u16 pvid, vid;
	int err = 0;

1338
	if (!chip->info->max_vid)
1339 1340
		return -EOPNOTSUPP;

1341
	mutex_lock(&chip->reg_lock);
1342

1343
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1344 1345 1346
	if (err)
		goto unlock;

1347
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1348
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1349 1350 1351 1352
		if (err)
			goto unlock;

		if (vid == pvid) {
1353
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1354 1355 1356 1357 1358
			if (err)
				goto unlock;
		}
	}

1359
unlock:
1360
	mutex_unlock(&chip->reg_lock);
1361 1362 1363 1364

	return err;
}

1365 1366 1367
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1368
{
1369
	struct mv88e6xxx_vtu_entry vlan;
1370
	struct mv88e6xxx_atu_entry entry;
1371 1372
	int err;

1373 1374
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1375
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1376
	else
1377
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1378 1379
	if (err)
		return err;
1380

1381
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1382 1383 1384 1385
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1386 1387 1388
	if (err)
		return err;

1389
	/* Initialize a fresh ATU entry if it isn't found */
1390
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1391 1392 1393 1394 1395
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1396
	/* Purge the ATU entry only if no port is using it anymore */
1397
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1398 1399
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1400
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1401
	} else {
1402
		entry.portvec |= BIT(port);
1403
		entry.state = state;
1404 1405
	}

1406
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1407 1408
}

1409 1410
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1411
{
V
Vivien Didelot 已提交
1412
	struct mv88e6xxx_chip *chip = ds->priv;
1413
	int err;
1414

1415
	mutex_lock(&chip->reg_lock);
1416 1417
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1418
	mutex_unlock(&chip->reg_lock);
1419 1420

	return err;
1421 1422
}

1423
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1424
				  const unsigned char *addr, u16 vid)
1425
{
V
Vivien Didelot 已提交
1426
	struct mv88e6xxx_chip *chip = ds->priv;
1427
	int err;
1428

1429
	mutex_lock(&chip->reg_lock);
1430
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1431
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1432
	mutex_unlock(&chip->reg_lock);
1433

1434
	return err;
1435 1436
}

1437 1438 1439
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1440
				      switchdev_obj_dump_cb_t *cb)
1441
{
1442
	struct mv88e6xxx_atu_entry addr;
1443 1444
	int err;

1445
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1446
	eth_broadcast_addr(addr.mac);
1447 1448

	do {
1449
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1450
		if (err)
1451
			return err;
1452

1453
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1454 1455
			break;

1456
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1457 1458 1459 1460
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1461

1462 1463 1464 1465
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1466 1467
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1468
			if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
1469 1470 1471
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1472 1473 1474 1475 1476 1477 1478 1479 1480
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1481 1482
		} else {
			return -EOPNOTSUPP;
1483
		}
1484 1485 1486 1487

		err = cb(obj);
		if (err)
			return err;
1488 1489 1490 1491 1492
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1493 1494
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1495
				  switchdev_obj_dump_cb_t *cb)
1496
{
1497
	struct mv88e6xxx_vtu_entry vlan = {
1498
		.vid = chip->info->max_vid,
1499
	};
1500
	u16 fid;
1501 1502
	int err;

1503
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1504
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1505
	if (err)
1506
		return err;
1507

1508
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1509
	if (err)
1510
		return err;
1511

1512
	/* Dump VLANs' Filtering Information Databases */
1513
	do {
1514
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1515
		if (err)
1516
			return err;
1517 1518 1519 1520

		if (!vlan.valid)
			break;

1521 1522
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1523
		if (err)
1524
			return err;
1525
	} while (vlan.vid < chip->info->max_vid);
1526

1527 1528 1529 1530 1531
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1532
				   switchdev_obj_dump_cb_t *cb)
1533
{
V
Vivien Didelot 已提交
1534
	struct mv88e6xxx_chip *chip = ds->priv;
1535 1536 1537 1538
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1539
	mutex_unlock(&chip->reg_lock);
1540 1541 1542 1543

	return err;
}

1544 1545
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1546
{
1547
	struct dsa_switch *ds;
1548
	int port;
1549
	int dev;
1550
	int err;
1551

1552 1553 1554 1555
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1556
			if (err)
1557
				return err;
1558 1559 1560
		}
	}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1590
	mutex_unlock(&chip->reg_lock);
1591

1592
	return err;
1593 1594
}

1595 1596
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1597
{
V
Vivien Didelot 已提交
1598
	struct mv88e6xxx_chip *chip = ds->priv;
1599

1600
	mutex_lock(&chip->reg_lock);
1601 1602 1603
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1604
	mutex_unlock(&chip->reg_lock);
1605 1606
}

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1637 1638 1639 1640 1641 1642 1643 1644
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1658
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1659
{
1660
	int i, err;
1661

1662
	/* Set all ports to the Disabled state */
1663
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1664
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1665 1666
		if (err)
			return err;
1667 1668
	}

1669 1670 1671
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1672 1673
	usleep_range(2000, 4000);

1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1685
	mv88e6xxx_hardware_reset(chip);
1686

1687
	return mv88e6xxx_software_reset(chip);
1688 1689
}

1690
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1691 1692
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1693 1694 1695
{
	int err;

1696 1697 1698 1699
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1700 1701 1702
	if (err)
		return err;

1703 1704 1705 1706 1707 1708 1709 1710
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1711 1712
}

1713
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1714
{
1715
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1716
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1717
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1718
}
1719

1720 1721 1722
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1723
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1724
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1725
}
1726

1727 1728 1729 1730
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1731 1732
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1733
}
1734

1735 1736 1737 1738
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1739

1740 1741
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1742

1743 1744 1745
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1746

1747 1748
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1749

1750
	return -EINVAL;
1751 1752
}

1753
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1754
{
1755
	bool message = dsa_is_dsa_port(chip->ds, port);
1756

1757
	return mv88e6xxx_port_set_message_port(chip, port, message);
1758
}
1759

1760
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1761
{
1762
	bool flood = port == dsa_upstream_port(chip->ds);
1763

1764 1765 1766 1767
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1768

1769
	return 0;
1770 1771
}

1772 1773 1774
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1775 1776
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1777

1778
	return 0;
1779 1780
}

1781
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1782
{
1783
	struct dsa_switch *ds = chip->ds;
1784
	int err;
1785
	u16 reg;
1786

1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1816 1817 1818 1819
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1820 1821
	if (err)
		return err;
1822

1823
	err = mv88e6xxx_setup_port_mode(chip, port);
1824 1825
	if (err)
		return err;
1826

1827
	err = mv88e6xxx_setup_egress_floods(chip, port);
1828 1829 1830
	if (err)
		return err;

1831 1832 1833
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1834
	 */
1835 1836 1837 1838 1839
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1840

1841
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1842
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1843 1844 1845
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1846
	 */
1847 1848 1849
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1850

1851 1852 1853 1854
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1855 1856
		if (err)
			return err;
1857 1858
	}

1859
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1860
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1861 1862 1863
	if (err)
		return err;

1864 1865
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1866 1867 1868 1869
		if (err)
			return err;
	}

1870 1871 1872 1873 1874
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1875
	reg = 1 << port;
1876 1877
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1878
		reg = 0;
1879

1880 1881
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1882 1883
	if (err)
		return err;
1884 1885

	/* Egress rate control 2: disable egress rate control. */
1886 1887
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1888 1889
	if (err)
		return err;
1890

1891 1892
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1893 1894
		if (err)
			return err;
1895
	}
1896

1897 1898 1899 1900 1901 1902
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1903 1904
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1905 1906
		if (err)
			return err;
1907
	}
1908

1909 1910
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1911 1912
		if (err)
			return err;
1913 1914
	}

1915 1916
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1917 1918
		if (err)
			return err;
1919 1920
	}

1921
	err = mv88e6xxx_setup_message_port(chip, port);
1922 1923
	if (err)
		return err;
1924

1925
	/* Port based VLAN map: give each port the same default address
1926 1927
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1928
	 */
1929
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1930 1931
	if (err)
		return err;
1932

1933
	err = mv88e6xxx_port_vlan_map(chip, port);
1934 1935
	if (err)
		return err;
1936 1937 1938 1939

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1940
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1941 1942
}

1943 1944 1945 1946
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1947
	int err;
1948 1949

	mutex_lock(&chip->reg_lock);
1950
	err = mv88e6xxx_serdes_power(chip, port, true);
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1962 1963
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1964 1965 1966
	mutex_unlock(&chip->reg_lock);
}

1967 1968 1969
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
1970
	struct mv88e6xxx_chip *chip = ds->priv;
1971 1972 1973
	int err;

	mutex_lock(&chip->reg_lock);
1974
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
1975 1976 1977 1978 1979
	mutex_unlock(&chip->reg_lock);

	return err;
}

1980
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
1981
{
1982
	struct dsa_switch *ds = chip->ds;
1983
	u32 upstream_port = dsa_upstream_port(ds);
1984
	int err;
1985

1986 1987
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
1988 1989 1990 1991
		if (err)
			return err;
	}

1992 1993
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
1994 1995 1996
		if (err)
			return err;
	}
1997

1998
	/* Disable remote management, and set the switch's DSA device number. */
1999 2000
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
2001
				 (ds->index & 0x1f));
2002 2003 2004
	if (err)
		return err;

2005
	/* Configure the IP ToS mapping registers. */
2006
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
2007
	if (err)
2008
		return err;
2009
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
2010
	if (err)
2011
		return err;
2012
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
2013
	if (err)
2014
		return err;
2015
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
2016
	if (err)
2017
		return err;
2018
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
2019
	if (err)
2020
		return err;
2021
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
2022
	if (err)
2023
		return err;
2024
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
2025
	if (err)
2026
		return err;
2027
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
2028
	if (err)
2029
		return err;
2030 2031

	/* Configure the IEEE 802.1p priority mapping register. */
2032
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
2033
	if (err)
2034
		return err;
2035

2036 2037 2038 2039 2040
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2041
	/* Clear the statistics counters for all ports */
2042 2043 2044
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
2045 2046 2047 2048
	if (err)
		return err;

	/* Wait for the flush to complete. */
2049
	err = mv88e6xxx_g1_stats_wait(chip);
2050 2051 2052 2053 2054 2055
	if (err)
		return err;

	return 0;
}

2056
static int mv88e6xxx_setup(struct dsa_switch *ds)
2057
{
V
Vivien Didelot 已提交
2058
	struct mv88e6xxx_chip *chip = ds->priv;
2059
	int err;
2060 2061
	int i;

2062
	chip->ds = ds;
2063
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2064

2065
	mutex_lock(&chip->reg_lock);
2066

2067
	/* Setup Switch Port Registers */
2068
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2069 2070 2071 2072 2073 2074 2075
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2076 2077 2078
	if (err)
		goto unlock;

2079
	/* Setup Switch Global 2 Registers */
2080
	if (chip->info->global2_addr) {
2081
		err = mv88e6xxx_g2_setup(chip);
2082 2083 2084
		if (err)
			goto unlock;
	}
2085

2086 2087 2088 2089
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2090 2091 2092 2093
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2094 2095 2096 2097
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2098 2099 2100 2101
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2102 2103 2104 2105
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2106 2107 2108 2109
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2110 2111 2112
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2113

2114
unlock:
2115
	mutex_unlock(&chip->reg_lock);
2116

2117
	return err;
2118 2119
}

2120 2121
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2122
	struct mv88e6xxx_chip *chip = ds->priv;
2123 2124
	int err;

2125 2126
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2127

2128 2129
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2130 2131 2132 2133 2134
	mutex_unlock(&chip->reg_lock);

	return err;
}

2135
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2136
{
2137 2138
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2139 2140
	u16 val;
	int err;
2141

2142 2143 2144
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2145
	mutex_lock(&chip->reg_lock);
2146
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2147
	mutex_unlock(&chip->reg_lock);
2148

2149 2150 2151 2152 2153
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2154
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2155 2156
	}

2157
	return err ? err : val;
2158 2159
}

2160
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2161
{
2162 2163
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2164
	int err;
2165

2166 2167 2168
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2169
	mutex_lock(&chip->reg_lock);
2170
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2171
	mutex_unlock(&chip->reg_lock);
2172 2173

	return err;
2174 2175
}

2176
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2177 2178
				   struct device_node *np,
				   bool external)
2179 2180
{
	static int index;
2181
	struct mv88e6xxx_mdio_bus *mdio_bus;
2182 2183 2184
	struct mii_bus *bus;
	int err;

2185
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2186 2187 2188
	if (!bus)
		return -ENOMEM;

2189
	mdio_bus = bus->priv;
2190
	mdio_bus->bus = bus;
2191
	mdio_bus->chip = chip;
2192 2193
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2194

2195 2196
	if (np) {
		bus->name = np->full_name;
2197
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2198 2199 2200 2201 2202 2203 2204
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2205
	bus->parent = chip->dev;
2206

2207 2208
	if (np)
		err = of_mdiobus_register(bus, np);
2209 2210 2211
	else
		err = mdiobus_register(bus);
	if (err) {
2212
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2213
		return err;
2214
	}
2215 2216 2217 2218 2219

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2220 2221

	return 0;
2222
}
2223

2224 2225 2226 2227 2228
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2229

2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2260 2261
}

2262
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2263 2264

{
2265 2266
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2267

2268 2269
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2270

2271 2272
		mdiobus_unregister(bus);
	}
2273 2274
}

2275 2276
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2277
	struct mv88e6xxx_chip *chip = ds->priv;
2278 2279 2280 2281 2282 2283 2284

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2285
	struct mv88e6xxx_chip *chip = ds->priv;
2286 2287
	int err;

2288 2289
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2290

2291 2292
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2306
	struct mv88e6xxx_chip *chip = ds->priv;
2307 2308
	int err;

2309 2310 2311
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2312 2313 2314 2315
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2316
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2317 2318 2319 2320 2321
	mutex_unlock(&chip->reg_lock);

	return err;
}

2322
static const struct mv88e6xxx_ops mv88e6085_ops = {
2323
	/* MV88E6XXX_FAMILY_6097 */
2324
	.irl_init_all = mv88e6352_g2_irl_init_all,
2325
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2326 2327
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2328
	.port_set_link = mv88e6xxx_port_set_link,
2329
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2330
	.port_set_speed = mv88e6185_port_set_speed,
2331
	.port_tag_remap = mv88e6095_port_tag_remap,
2332
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2333
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2334
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2335
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2336
	.port_pause_limit = mv88e6097_port_pause_limit,
2337
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2338
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2339
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2340 2341
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2342
	.stats_get_stats = mv88e6095_stats_get_stats,
2343 2344
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2345
	.watchdog_ops = &mv88e6097_watchdog_ops,
2346
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2347
	.pot_clear = mv88e6xxx_g2_pot_clear,
2348 2349
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2350
	.reset = mv88e6185_g1_reset,
2351
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2352
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2353 2354 2355
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2356
	/* MV88E6XXX_FAMILY_6095 */
2357
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2358 2359
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2360
	.port_set_link = mv88e6xxx_port_set_link,
2361
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2362
	.port_set_speed = mv88e6185_port_set_speed,
2363
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2364
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2365
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2366
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2367 2368
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2369
	.stats_get_stats = mv88e6095_stats_get_stats,
2370
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2371 2372
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2373
	.reset = mv88e6185_g1_reset,
2374
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2375
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2376 2377
};

2378
static const struct mv88e6xxx_ops mv88e6097_ops = {
2379
	/* MV88E6XXX_FAMILY_6097 */
2380
	.irl_init_all = mv88e6352_g2_irl_init_all,
2381 2382 2383 2384 2385 2386
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2387
	.port_tag_remap = mv88e6095_port_tag_remap,
2388
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2389
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2390
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2391
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2392
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2393
	.port_pause_limit = mv88e6097_port_pause_limit,
2394
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2395
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2396 2397 2398 2399
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2400 2401
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2402
	.watchdog_ops = &mv88e6097_watchdog_ops,
2403
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2404
	.pot_clear = mv88e6xxx_g2_pot_clear,
2405
	.reset = mv88e6352_g1_reset,
2406
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2407
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2408 2409
};

2410
static const struct mv88e6xxx_ops mv88e6123_ops = {
2411
	/* MV88E6XXX_FAMILY_6165 */
2412
	.irl_init_all = mv88e6352_g2_irl_init_all,
2413
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2414 2415
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2416
	.port_set_link = mv88e6xxx_port_set_link,
2417
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2418
	.port_set_speed = mv88e6185_port_set_speed,
2419
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2420
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2421
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2422
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2423
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2424 2425
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2426
	.stats_get_stats = mv88e6095_stats_get_stats,
2427 2428
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2429
	.watchdog_ops = &mv88e6097_watchdog_ops,
2430
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2431
	.pot_clear = mv88e6xxx_g2_pot_clear,
2432
	.reset = mv88e6352_g1_reset,
2433
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2434
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2435 2436 2437
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2438
	/* MV88E6XXX_FAMILY_6185 */
2439
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2440 2441
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2442
	.port_set_link = mv88e6xxx_port_set_link,
2443
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2444
	.port_set_speed = mv88e6185_port_set_speed,
2445
	.port_tag_remap = mv88e6095_port_tag_remap,
2446
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2447
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2448
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2449
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2450
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2451
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2452
	.port_pause_limit = mv88e6097_port_pause_limit,
2453
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2454 2455
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2456
	.stats_get_stats = mv88e6095_stats_get_stats,
2457 2458
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2459
	.watchdog_ops = &mv88e6097_watchdog_ops,
2460
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2461 2462
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2463
	.reset = mv88e6185_g1_reset,
2464
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2465
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2466 2467
};

2468 2469
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2470
	.irl_init_all = mv88e6352_g2_irl_init_all,
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2484
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2485
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2486
	.port_pause_limit = mv88e6097_port_pause_limit,
2487 2488 2489 2490 2491 2492
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2493 2494
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2495 2496
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2497
	.pot_clear = mv88e6xxx_g2_pot_clear,
2498
	.reset = mv88e6352_g1_reset,
2499
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2500
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2501 2502
};

2503
static const struct mv88e6xxx_ops mv88e6161_ops = {
2504
	/* MV88E6XXX_FAMILY_6165 */
2505
	.irl_init_all = mv88e6352_g2_irl_init_all,
2506
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2507 2508
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2509
	.port_set_link = mv88e6xxx_port_set_link,
2510
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2511
	.port_set_speed = mv88e6185_port_set_speed,
2512
	.port_tag_remap = mv88e6095_port_tag_remap,
2513
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2514
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2515
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2516
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2517
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2518
	.port_pause_limit = mv88e6097_port_pause_limit,
2519
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2520
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2521
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2522 2523
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2524
	.stats_get_stats = mv88e6095_stats_get_stats,
2525 2526
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2527
	.watchdog_ops = &mv88e6097_watchdog_ops,
2528
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2529
	.pot_clear = mv88e6xxx_g2_pot_clear,
2530
	.reset = mv88e6352_g1_reset,
2531
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2532
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2533 2534 2535
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2536
	/* MV88E6XXX_FAMILY_6165 */
2537
	.irl_init_all = mv88e6352_g2_irl_init_all,
2538
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2539 2540
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2541
	.port_set_link = mv88e6xxx_port_set_link,
2542
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2543
	.port_set_speed = mv88e6185_port_set_speed,
2544
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2545
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2546
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2547 2548
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2549
	.stats_get_stats = mv88e6095_stats_get_stats,
2550 2551
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2552
	.watchdog_ops = &mv88e6097_watchdog_ops,
2553
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2554
	.pot_clear = mv88e6xxx_g2_pot_clear,
2555
	.reset = mv88e6352_g1_reset,
2556
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2557
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2558 2559 2560
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2561
	/* MV88E6XXX_FAMILY_6351 */
2562
	.irl_init_all = mv88e6352_g2_irl_init_all,
2563
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2564 2565
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2566
	.port_set_link = mv88e6xxx_port_set_link,
2567
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2568
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2569
	.port_set_speed = mv88e6185_port_set_speed,
2570
	.port_tag_remap = mv88e6095_port_tag_remap,
2571
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2572
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2573
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2574
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2575
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2576
	.port_pause_limit = mv88e6097_port_pause_limit,
2577
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2578
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2579
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2580 2581
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2582
	.stats_get_stats = mv88e6095_stats_get_stats,
2583 2584
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2585
	.watchdog_ops = &mv88e6097_watchdog_ops,
2586
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2587
	.pot_clear = mv88e6xxx_g2_pot_clear,
2588
	.reset = mv88e6352_g1_reset,
2589
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2590
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2591 2592 2593
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2594
	/* MV88E6XXX_FAMILY_6352 */
2595
	.irl_init_all = mv88e6352_g2_irl_init_all,
2596 2597
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2598
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2599 2600
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2601
	.port_set_link = mv88e6xxx_port_set_link,
2602
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2603
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2604
	.port_set_speed = mv88e6352_port_set_speed,
2605
	.port_tag_remap = mv88e6095_port_tag_remap,
2606
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2607
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2608
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2609
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2610
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2611
	.port_pause_limit = mv88e6097_port_pause_limit,
2612
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2613
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2614
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2615 2616
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2617
	.stats_get_stats = mv88e6095_stats_get_stats,
2618 2619
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2620
	.watchdog_ops = &mv88e6097_watchdog_ops,
2621
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2622
	.pot_clear = mv88e6xxx_g2_pot_clear,
2623
	.reset = mv88e6352_g1_reset,
2624
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2625
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2626
	.serdes_power = mv88e6352_serdes_power,
2627 2628 2629
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2630
	/* MV88E6XXX_FAMILY_6351 */
2631
	.irl_init_all = mv88e6352_g2_irl_init_all,
2632
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2633 2634
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2635
	.port_set_link = mv88e6xxx_port_set_link,
2636
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2637
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2638
	.port_set_speed = mv88e6185_port_set_speed,
2639
	.port_tag_remap = mv88e6095_port_tag_remap,
2640
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2641
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2642
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2643
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2644
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2645
	.port_pause_limit = mv88e6097_port_pause_limit,
2646
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2647
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2648
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2649 2650
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2651
	.stats_get_stats = mv88e6095_stats_get_stats,
2652 2653
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2654
	.watchdog_ops = &mv88e6097_watchdog_ops,
2655
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2656
	.pot_clear = mv88e6xxx_g2_pot_clear,
2657
	.reset = mv88e6352_g1_reset,
2658
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2659
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2660 2661 2662
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2663
	/* MV88E6XXX_FAMILY_6352 */
2664
	.irl_init_all = mv88e6352_g2_irl_init_all,
2665 2666
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2667
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2668 2669
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2670
	.port_set_link = mv88e6xxx_port_set_link,
2671
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2672
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2673
	.port_set_speed = mv88e6352_port_set_speed,
2674
	.port_tag_remap = mv88e6095_port_tag_remap,
2675
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2676
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2677
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2678
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2679
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2680
	.port_pause_limit = mv88e6097_port_pause_limit,
2681
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2682
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2683
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2684 2685
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2686
	.stats_get_stats = mv88e6095_stats_get_stats,
2687 2688
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2689
	.watchdog_ops = &mv88e6097_watchdog_ops,
2690
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2691
	.pot_clear = mv88e6xxx_g2_pot_clear,
2692
	.reset = mv88e6352_g1_reset,
2693
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2694
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2695
	.serdes_power = mv88e6352_serdes_power,
2696 2697 2698
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2699
	/* MV88E6XXX_FAMILY_6185 */
2700
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2701 2702
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2703
	.port_set_link = mv88e6xxx_port_set_link,
2704
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2705
	.port_set_speed = mv88e6185_port_set_speed,
2706
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2707
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2708
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2709
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2710
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2711 2712
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2713
	.stats_get_stats = mv88e6095_stats_get_stats,
2714 2715
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2716
	.watchdog_ops = &mv88e6097_watchdog_ops,
2717
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2718 2719
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2720
	.reset = mv88e6185_g1_reset,
2721
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2722
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2723 2724
};

2725
static const struct mv88e6xxx_ops mv88e6190_ops = {
2726
	/* MV88E6XXX_FAMILY_6390 */
2727
	.irl_init_all = mv88e6390_g2_irl_init_all,
2728 2729
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2730 2731 2732 2733 2734 2735 2736
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2737
	.port_tag_remap = mv88e6390_port_tag_remap,
2738
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2739
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2740
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2741
	.port_pause_limit = mv88e6390_port_pause_limit,
2742
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2743
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2744
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2745
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2746 2747
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2748
	.stats_get_stats = mv88e6390_stats_get_stats,
2749 2750
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2751
	.watchdog_ops = &mv88e6390_watchdog_ops,
2752
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2753
	.pot_clear = mv88e6xxx_g2_pot_clear,
2754
	.reset = mv88e6352_g1_reset,
2755 2756
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2757
	.serdes_power = mv88e6390_serdes_power,
2758 2759 2760
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2761
	/* MV88E6XXX_FAMILY_6390 */
2762
	.irl_init_all = mv88e6390_g2_irl_init_all,
2763 2764
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2765 2766 2767 2768 2769 2770 2771
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2772
	.port_tag_remap = mv88e6390_port_tag_remap,
2773
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2774
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2775
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2776
	.port_pause_limit = mv88e6390_port_pause_limit,
2777
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2778
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2779
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2780
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2781 2782
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2783
	.stats_get_stats = mv88e6390_stats_get_stats,
2784 2785
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2786
	.watchdog_ops = &mv88e6390_watchdog_ops,
2787
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2788
	.pot_clear = mv88e6xxx_g2_pot_clear,
2789
	.reset = mv88e6352_g1_reset,
2790 2791
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2792
	.serdes_power = mv88e6390_serdes_power,
2793 2794 2795
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2796
	/* MV88E6XXX_FAMILY_6390 */
2797
	.irl_init_all = mv88e6390_g2_irl_init_all,
2798 2799
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2800 2801 2802 2803 2804 2805 2806
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2807
	.port_tag_remap = mv88e6390_port_tag_remap,
2808
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2809
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2810
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2811
	.port_pause_limit = mv88e6390_port_pause_limit,
2812
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2813
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2814
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2815
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2816 2817
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2818
	.stats_get_stats = mv88e6390_stats_get_stats,
2819 2820
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2821
	.watchdog_ops = &mv88e6390_watchdog_ops,
2822
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2823
	.pot_clear = mv88e6xxx_g2_pot_clear,
2824
	.reset = mv88e6352_g1_reset,
2825 2826
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2827
	.serdes_power = mv88e6390_serdes_power,
2828 2829
};

2830
static const struct mv88e6xxx_ops mv88e6240_ops = {
2831
	/* MV88E6XXX_FAMILY_6352 */
2832
	.irl_init_all = mv88e6352_g2_irl_init_all,
2833 2834
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2835
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2836 2837
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2838
	.port_set_link = mv88e6xxx_port_set_link,
2839
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2840
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2841
	.port_set_speed = mv88e6352_port_set_speed,
2842
	.port_tag_remap = mv88e6095_port_tag_remap,
2843
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2844
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2845
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2846
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2847
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2848
	.port_pause_limit = mv88e6097_port_pause_limit,
2849
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2850
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2851
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2852 2853
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2854
	.stats_get_stats = mv88e6095_stats_get_stats,
2855 2856
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2857
	.watchdog_ops = &mv88e6097_watchdog_ops,
2858
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2859
	.pot_clear = mv88e6xxx_g2_pot_clear,
2860
	.reset = mv88e6352_g1_reset,
2861
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2862
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2863
	.serdes_power = mv88e6352_serdes_power,
2864 2865
};

2866
static const struct mv88e6xxx_ops mv88e6290_ops = {
2867
	/* MV88E6XXX_FAMILY_6390 */
2868
	.irl_init_all = mv88e6390_g2_irl_init_all,
2869 2870
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2871 2872 2873 2874 2875 2876 2877
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2878
	.port_tag_remap = mv88e6390_port_tag_remap,
2879
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2880
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2881
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2882
	.port_pause_limit = mv88e6390_port_pause_limit,
2883
	.port_set_cmode = mv88e6390x_port_set_cmode,
2884
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2885
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2886
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2887
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2888 2889
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2890
	.stats_get_stats = mv88e6390_stats_get_stats,
2891 2892
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2893
	.watchdog_ops = &mv88e6390_watchdog_ops,
2894
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2895
	.pot_clear = mv88e6xxx_g2_pot_clear,
2896
	.reset = mv88e6352_g1_reset,
2897 2898
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2899
	.serdes_power = mv88e6390_serdes_power,
2900 2901
};

2902
static const struct mv88e6xxx_ops mv88e6320_ops = {
2903
	/* MV88E6XXX_FAMILY_6320 */
2904
	.irl_init_all = mv88e6352_g2_irl_init_all,
2905 2906
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2907
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2908 2909
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2910
	.port_set_link = mv88e6xxx_port_set_link,
2911
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2912
	.port_set_speed = mv88e6185_port_set_speed,
2913
	.port_tag_remap = mv88e6095_port_tag_remap,
2914
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2915
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2916
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2917
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2918
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2919
	.port_pause_limit = mv88e6097_port_pause_limit,
2920
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2921
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2922
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2923 2924
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2925
	.stats_get_stats = mv88e6320_stats_get_stats,
2926 2927
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2928
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2929
	.pot_clear = mv88e6xxx_g2_pot_clear,
2930
	.reset = mv88e6352_g1_reset,
2931
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2932
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2933 2934 2935
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2936
	/* MV88E6XXX_FAMILY_6320 */
2937
	.irl_init_all = mv88e6352_g2_irl_init_all,
2938 2939
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2940
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2941 2942
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2943
	.port_set_link = mv88e6xxx_port_set_link,
2944
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2945
	.port_set_speed = mv88e6185_port_set_speed,
2946
	.port_tag_remap = mv88e6095_port_tag_remap,
2947
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2948
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2949
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2950
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2951
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2952
	.port_pause_limit = mv88e6097_port_pause_limit,
2953
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2954
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2955
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2956 2957
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2958
	.stats_get_stats = mv88e6320_stats_get_stats,
2959 2960
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2961
	.reset = mv88e6352_g1_reset,
2962
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2963
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2964 2965
};

2966 2967
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2968
	.irl_init_all = mv88e6352_g2_irl_init_all,
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2982
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2983
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2984
	.port_pause_limit = mv88e6097_port_pause_limit,
2985 2986 2987 2988 2989 2990
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2991 2992
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2993 2994
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2995
	.pot_clear = mv88e6xxx_g2_pot_clear,
2996
	.reset = mv88e6352_g1_reset,
2997
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2998
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2999 3000
};

3001
static const struct mv88e6xxx_ops mv88e6350_ops = {
3002
	/* MV88E6XXX_FAMILY_6351 */
3003
	.irl_init_all = mv88e6352_g2_irl_init_all,
3004
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3005 3006
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3007
	.port_set_link = mv88e6xxx_port_set_link,
3008
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3009
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3010
	.port_set_speed = mv88e6185_port_set_speed,
3011
	.port_tag_remap = mv88e6095_port_tag_remap,
3012
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3013
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3014
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3015
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3016
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3017
	.port_pause_limit = mv88e6097_port_pause_limit,
3018
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3019
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3020
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3021 3022
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3023
	.stats_get_stats = mv88e6095_stats_get_stats,
3024 3025
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3026
	.watchdog_ops = &mv88e6097_watchdog_ops,
3027
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3028
	.pot_clear = mv88e6xxx_g2_pot_clear,
3029
	.reset = mv88e6352_g1_reset,
3030
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3031
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3032 3033 3034
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3035
	/* MV88E6XXX_FAMILY_6351 */
3036
	.irl_init_all = mv88e6352_g2_irl_init_all,
3037
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3038 3039
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3040
	.port_set_link = mv88e6xxx_port_set_link,
3041
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3042
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3043
	.port_set_speed = mv88e6185_port_set_speed,
3044
	.port_tag_remap = mv88e6095_port_tag_remap,
3045
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3046
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3047
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3048
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3049
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3050
	.port_pause_limit = mv88e6097_port_pause_limit,
3051
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3052
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3053
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3054 3055
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3056
	.stats_get_stats = mv88e6095_stats_get_stats,
3057 3058
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3059
	.watchdog_ops = &mv88e6097_watchdog_ops,
3060
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3061
	.pot_clear = mv88e6xxx_g2_pot_clear,
3062
	.reset = mv88e6352_g1_reset,
3063
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3064
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3065 3066 3067
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3068
	/* MV88E6XXX_FAMILY_6352 */
3069
	.irl_init_all = mv88e6352_g2_irl_init_all,
3070 3071
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3072
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3073 3074
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3075
	.port_set_link = mv88e6xxx_port_set_link,
3076
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3077
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3078
	.port_set_speed = mv88e6352_port_set_speed,
3079
	.port_tag_remap = mv88e6095_port_tag_remap,
3080
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3081
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3082
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3083
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3084
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3085
	.port_pause_limit = mv88e6097_port_pause_limit,
3086
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3087
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3088
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3089 3090
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3091
	.stats_get_stats = mv88e6095_stats_get_stats,
3092 3093
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3094
	.watchdog_ops = &mv88e6097_watchdog_ops,
3095
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3096
	.pot_clear = mv88e6xxx_g2_pot_clear,
3097
	.reset = mv88e6352_g1_reset,
3098
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3099
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3100
	.serdes_power = mv88e6352_serdes_power,
3101 3102
};

3103
static const struct mv88e6xxx_ops mv88e6390_ops = {
3104
	/* MV88E6XXX_FAMILY_6390 */
3105
	.irl_init_all = mv88e6390_g2_irl_init_all,
3106 3107
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3108 3109 3110 3111 3112 3113 3114
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3115
	.port_tag_remap = mv88e6390_port_tag_remap,
3116
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3117
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3118
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3119
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3120
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3121
	.port_pause_limit = mv88e6390_port_pause_limit,
3122
	.port_set_cmode = mv88e6390x_port_set_cmode,
3123
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3124
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3125
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3126
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3127 3128
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3129
	.stats_get_stats = mv88e6390_stats_get_stats,
3130 3131
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3132
	.watchdog_ops = &mv88e6390_watchdog_ops,
3133
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3134
	.pot_clear = mv88e6xxx_g2_pot_clear,
3135
	.reset = mv88e6352_g1_reset,
3136 3137
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3138
	.serdes_power = mv88e6390_serdes_power,
3139 3140 3141
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3142
	/* MV88E6XXX_FAMILY_6390 */
3143
	.irl_init_all = mv88e6390_g2_irl_init_all,
3144 3145
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3146 3147 3148 3149 3150 3151 3152
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3153
	.port_tag_remap = mv88e6390_port_tag_remap,
3154
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3155
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3156
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3157
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3158
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3159
	.port_pause_limit = mv88e6390_port_pause_limit,
3160
	.port_set_cmode = mv88e6390x_port_set_cmode,
3161
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3162
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3163
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3164
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3165 3166
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3167
	.stats_get_stats = mv88e6390_stats_get_stats,
3168 3169
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3170
	.watchdog_ops = &mv88e6390_watchdog_ops,
3171
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3172
	.pot_clear = mv88e6xxx_g2_pot_clear,
3173
	.reset = mv88e6352_g1_reset,
3174 3175
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3176
	.serdes_power = mv88e6390_serdes_power,
3177 3178
};

3179 3180
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3181
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3182 3183 3184 3185
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3186
		.max_vid = 4095,
3187
		.port_base_addr = 0x10,
3188
		.global1_addr = 0x1b,
3189
		.global2_addr = 0x1c,
3190
		.age_time_coeff = 15000,
3191
		.g1_irqs = 8,
3192
		.g2_irqs = 10,
3193
		.atu_move_port_mask = 0xf,
3194
		.pvt = true,
3195
		.multi_chip = true,
3196
		.tag_protocol = DSA_TAG_PROTO_DSA,
3197
		.ops = &mv88e6085_ops,
3198 3199 3200
	},

	[MV88E6095] = {
3201
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3202 3203 3204 3205
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3206
		.max_vid = 4095,
3207
		.port_base_addr = 0x10,
3208
		.global1_addr = 0x1b,
3209
		.global2_addr = 0x1c,
3210
		.age_time_coeff = 15000,
3211
		.g1_irqs = 8,
3212
		.atu_move_port_mask = 0xf,
3213
		.multi_chip = true,
3214
		.tag_protocol = DSA_TAG_PROTO_DSA,
3215
		.ops = &mv88e6095_ops,
3216 3217
	},

3218
	[MV88E6097] = {
3219
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3220 3221 3222 3223
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3224
		.max_vid = 4095,
3225 3226
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3227
		.global2_addr = 0x1c,
3228
		.age_time_coeff = 15000,
3229
		.g1_irqs = 8,
3230
		.g2_irqs = 10,
3231
		.atu_move_port_mask = 0xf,
3232
		.pvt = true,
3233
		.multi_chip = true,
3234
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3235 3236 3237
		.ops = &mv88e6097_ops,
	},

3238
	[MV88E6123] = {
3239
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3240 3241 3242 3243
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3244
		.max_vid = 4095,
3245
		.port_base_addr = 0x10,
3246
		.global1_addr = 0x1b,
3247
		.global2_addr = 0x1c,
3248
		.age_time_coeff = 15000,
3249
		.g1_irqs = 9,
3250
		.g2_irqs = 10,
3251
		.atu_move_port_mask = 0xf,
3252
		.pvt = true,
3253
		.multi_chip = true,
3254
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3255
		.ops = &mv88e6123_ops,
3256 3257 3258
	},

	[MV88E6131] = {
3259
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3260 3261 3262 3263
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3264
		.max_vid = 4095,
3265
		.port_base_addr = 0x10,
3266
		.global1_addr = 0x1b,
3267
		.global2_addr = 0x1c,
3268
		.age_time_coeff = 15000,
3269
		.g1_irqs = 9,
3270
		.atu_move_port_mask = 0xf,
3271
		.multi_chip = true,
3272
		.tag_protocol = DSA_TAG_PROTO_DSA,
3273
		.ops = &mv88e6131_ops,
3274 3275
	},

3276
	[MV88E6141] = {
3277
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3278 3279 3280 3281
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3282
		.max_vid = 4095,
3283 3284
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3285
		.global2_addr = 0x1c,
3286 3287
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3288
		.g2_irqs = 10,
3289
		.pvt = true,
3290
		.multi_chip = true,
3291 3292 3293 3294
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

3295
	[MV88E6161] = {
3296
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3297 3298 3299 3300
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3301
		.max_vid = 4095,
3302
		.port_base_addr = 0x10,
3303
		.global1_addr = 0x1b,
3304
		.global2_addr = 0x1c,
3305
		.age_time_coeff = 15000,
3306
		.g1_irqs = 9,
3307
		.g2_irqs = 10,
3308
		.atu_move_port_mask = 0xf,
3309
		.pvt = true,
3310
		.multi_chip = true,
3311
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3312
		.ops = &mv88e6161_ops,
3313 3314 3315
	},

	[MV88E6165] = {
3316
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3317 3318 3319 3320
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3321
		.max_vid = 4095,
3322
		.port_base_addr = 0x10,
3323
		.global1_addr = 0x1b,
3324
		.global2_addr = 0x1c,
3325
		.age_time_coeff = 15000,
3326
		.g1_irqs = 9,
3327
		.g2_irqs = 10,
3328
		.atu_move_port_mask = 0xf,
3329
		.pvt = true,
3330
		.multi_chip = true,
3331
		.tag_protocol = DSA_TAG_PROTO_DSA,
3332
		.ops = &mv88e6165_ops,
3333 3334 3335
	},

	[MV88E6171] = {
3336
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3337 3338 3339 3340
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3341
		.max_vid = 4095,
3342
		.port_base_addr = 0x10,
3343
		.global1_addr = 0x1b,
3344
		.global2_addr = 0x1c,
3345
		.age_time_coeff = 15000,
3346
		.g1_irqs = 9,
3347
		.g2_irqs = 10,
3348
		.atu_move_port_mask = 0xf,
3349
		.pvt = true,
3350
		.multi_chip = true,
3351
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3352
		.ops = &mv88e6171_ops,
3353 3354 3355
	},

	[MV88E6172] = {
3356
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3357 3358 3359 3360
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3361
		.max_vid = 4095,
3362
		.port_base_addr = 0x10,
3363
		.global1_addr = 0x1b,
3364
		.global2_addr = 0x1c,
3365
		.age_time_coeff = 15000,
3366
		.g1_irqs = 9,
3367
		.g2_irqs = 10,
3368
		.atu_move_port_mask = 0xf,
3369
		.pvt = true,
3370
		.multi_chip = true,
3371
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3372
		.ops = &mv88e6172_ops,
3373 3374 3375
	},

	[MV88E6175] = {
3376
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3377 3378 3379 3380
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3381
		.max_vid = 4095,
3382
		.port_base_addr = 0x10,
3383
		.global1_addr = 0x1b,
3384
		.global2_addr = 0x1c,
3385
		.age_time_coeff = 15000,
3386
		.g1_irqs = 9,
3387
		.g2_irqs = 10,
3388
		.atu_move_port_mask = 0xf,
3389
		.pvt = true,
3390
		.multi_chip = true,
3391
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3392
		.ops = &mv88e6175_ops,
3393 3394 3395
	},

	[MV88E6176] = {
3396
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3397 3398 3399 3400
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3401
		.max_vid = 4095,
3402
		.port_base_addr = 0x10,
3403
		.global1_addr = 0x1b,
3404
		.global2_addr = 0x1c,
3405
		.age_time_coeff = 15000,
3406
		.g1_irqs = 9,
3407
		.g2_irqs = 10,
3408
		.atu_move_port_mask = 0xf,
3409
		.pvt = true,
3410
		.multi_chip = true,
3411
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3412
		.ops = &mv88e6176_ops,
3413 3414 3415
	},

	[MV88E6185] = {
3416
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3417 3418 3419 3420
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3421
		.max_vid = 4095,
3422
		.port_base_addr = 0x10,
3423
		.global1_addr = 0x1b,
3424
		.global2_addr = 0x1c,
3425
		.age_time_coeff = 15000,
3426
		.g1_irqs = 8,
3427
		.atu_move_port_mask = 0xf,
3428
		.multi_chip = true,
3429
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3430
		.ops = &mv88e6185_ops,
3431 3432
	},

3433
	[MV88E6190] = {
3434
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3435 3436 3437 3438
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3439
		.max_vid = 8191,
3440 3441
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3442
		.global2_addr = 0x1c,
3443
		.tag_protocol = DSA_TAG_PROTO_DSA,
3444
		.age_time_coeff = 3750,
3445
		.g1_irqs = 9,
3446
		.g2_irqs = 14,
3447
		.pvt = true,
3448
		.multi_chip = true,
3449
		.atu_move_port_mask = 0x1f,
3450 3451 3452 3453
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3454
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3455 3456 3457 3458
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3459
		.max_vid = 8191,
3460 3461
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3462
		.global2_addr = 0x1c,
3463
		.age_time_coeff = 3750,
3464
		.g1_irqs = 9,
3465
		.g2_irqs = 14,
3466
		.atu_move_port_mask = 0x1f,
3467
		.pvt = true,
3468
		.multi_chip = true,
3469
		.tag_protocol = DSA_TAG_PROTO_DSA,
3470 3471 3472 3473
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3474
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3475 3476 3477 3478
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3479
		.max_vid = 8191,
3480 3481
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3482
		.global2_addr = 0x1c,
3483
		.age_time_coeff = 3750,
3484
		.g1_irqs = 9,
3485
		.g2_irqs = 14,
3486
		.atu_move_port_mask = 0x1f,
3487
		.pvt = true,
3488
		.multi_chip = true,
3489
		.tag_protocol = DSA_TAG_PROTO_DSA,
3490
		.ops = &mv88e6191_ops,
3491 3492
	},

3493
	[MV88E6240] = {
3494
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3495 3496 3497 3498
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3499
		.max_vid = 4095,
3500
		.port_base_addr = 0x10,
3501
		.global1_addr = 0x1b,
3502
		.global2_addr = 0x1c,
3503
		.age_time_coeff = 15000,
3504
		.g1_irqs = 9,
3505
		.g2_irqs = 10,
3506
		.atu_move_port_mask = 0xf,
3507
		.pvt = true,
3508
		.multi_chip = true,
3509
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3510
		.ops = &mv88e6240_ops,
3511 3512
	},

3513
	[MV88E6290] = {
3514
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3515 3516 3517 3518
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3519
		.max_vid = 8191,
3520 3521
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3522
		.global2_addr = 0x1c,
3523
		.age_time_coeff = 3750,
3524
		.g1_irqs = 9,
3525
		.g2_irqs = 14,
3526
		.atu_move_port_mask = 0x1f,
3527
		.pvt = true,
3528
		.multi_chip = true,
3529
		.tag_protocol = DSA_TAG_PROTO_DSA,
3530 3531 3532
		.ops = &mv88e6290_ops,
	},

3533
	[MV88E6320] = {
3534
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3535 3536 3537 3538
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3539
		.max_vid = 4095,
3540
		.port_base_addr = 0x10,
3541
		.global1_addr = 0x1b,
3542
		.global2_addr = 0x1c,
3543
		.age_time_coeff = 15000,
3544
		.g1_irqs = 8,
3545
		.atu_move_port_mask = 0xf,
3546
		.pvt = true,
3547
		.multi_chip = true,
3548
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3549
		.ops = &mv88e6320_ops,
3550 3551 3552
	},

	[MV88E6321] = {
3553
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3554 3555 3556 3557
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3558
		.max_vid = 4095,
3559
		.port_base_addr = 0x10,
3560
		.global1_addr = 0x1b,
3561
		.global2_addr = 0x1c,
3562
		.age_time_coeff = 15000,
3563
		.g1_irqs = 8,
3564
		.atu_move_port_mask = 0xf,
3565
		.multi_chip = true,
3566
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3567
		.ops = &mv88e6321_ops,
3568 3569
	},

3570
	[MV88E6341] = {
3571
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3572 3573 3574 3575
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3576
		.max_vid = 4095,
3577 3578
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3579
		.global2_addr = 0x1c,
3580
		.age_time_coeff = 3750,
3581
		.atu_move_port_mask = 0x1f,
3582
		.g2_irqs = 10,
3583
		.pvt = true,
3584
		.multi_chip = true,
3585 3586 3587 3588
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6341_ops,
	},

3589
	[MV88E6350] = {
3590
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3591 3592 3593 3594
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3595
		.max_vid = 4095,
3596
		.port_base_addr = 0x10,
3597
		.global1_addr = 0x1b,
3598
		.global2_addr = 0x1c,
3599
		.age_time_coeff = 15000,
3600
		.g1_irqs = 9,
3601
		.g2_irqs = 10,
3602
		.atu_move_port_mask = 0xf,
3603
		.pvt = true,
3604
		.multi_chip = true,
3605
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3606
		.ops = &mv88e6350_ops,
3607 3608 3609
	},

	[MV88E6351] = {
3610
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3611 3612 3613 3614
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3615
		.max_vid = 4095,
3616
		.port_base_addr = 0x10,
3617
		.global1_addr = 0x1b,
3618
		.global2_addr = 0x1c,
3619
		.age_time_coeff = 15000,
3620
		.g1_irqs = 9,
3621
		.g2_irqs = 10,
3622
		.atu_move_port_mask = 0xf,
3623
		.pvt = true,
3624
		.multi_chip = true,
3625
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3626
		.ops = &mv88e6351_ops,
3627 3628 3629
	},

	[MV88E6352] = {
3630
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3631 3632 3633 3634
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3635
		.max_vid = 4095,
3636
		.port_base_addr = 0x10,
3637
		.global1_addr = 0x1b,
3638
		.global2_addr = 0x1c,
3639
		.age_time_coeff = 15000,
3640
		.g1_irqs = 9,
3641
		.g2_irqs = 10,
3642
		.atu_move_port_mask = 0xf,
3643
		.pvt = true,
3644
		.multi_chip = true,
3645
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3646
		.ops = &mv88e6352_ops,
3647
	},
3648
	[MV88E6390] = {
3649
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3650 3651 3652 3653
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3654
		.max_vid = 8191,
3655 3656
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3657
		.global2_addr = 0x1c,
3658
		.age_time_coeff = 3750,
3659
		.g1_irqs = 9,
3660
		.g2_irqs = 14,
3661
		.atu_move_port_mask = 0x1f,
3662
		.pvt = true,
3663
		.multi_chip = true,
3664
		.tag_protocol = DSA_TAG_PROTO_DSA,
3665 3666 3667
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3668
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3669 3670 3671 3672
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3673
		.max_vid = 8191,
3674 3675
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3676
		.global2_addr = 0x1c,
3677
		.age_time_coeff = 3750,
3678
		.g1_irqs = 9,
3679
		.g2_irqs = 14,
3680
		.atu_move_port_mask = 0x1f,
3681
		.pvt = true,
3682
		.multi_chip = true,
3683
		.tag_protocol = DSA_TAG_PROTO_DSA,
3684 3685
		.ops = &mv88e6390x_ops,
	},
3686 3687
};

3688
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3689
{
3690
	int i;
3691

3692 3693 3694
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3695 3696 3697 3698

	return NULL;
}

3699
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3700 3701
{
	const struct mv88e6xxx_info *info;
3702 3703 3704
	unsigned int prod_num, rev;
	u16 id;
	int err;
3705

3706
	mutex_lock(&chip->reg_lock);
3707
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3708 3709 3710
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3711

3712 3713
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3714 3715 3716 3717 3718

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3719
	/* Update the compatible info with the probed one */
3720
	chip->info = info;
3721

3722 3723 3724 3725
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3726 3727
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3728 3729 3730 3731

	return 0;
}

3732
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3733
{
3734
	struct mv88e6xxx_chip *chip;
3735

3736 3737
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3738 3739
		return NULL;

3740
	chip->dev = dev;
3741

3742
	mutex_init(&chip->reg_lock);
3743
	INIT_LIST_HEAD(&chip->mdios);
3744

3745
	return chip;
3746 3747
}

3748
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3749 3750
			      struct mii_bus *bus, int sw_addr)
{
3751
	if (sw_addr == 0)
3752
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3753
	else if (chip->info->multi_chip)
3754
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3755 3756 3757
	else
		return -EINVAL;

3758 3759
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3760 3761 3762 3763

	return 0;
}

3764 3765
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3766
	struct mv88e6xxx_chip *chip = ds->priv;
3767

3768
	return chip->info->tag_protocol;
3769 3770
}

3771 3772 3773
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3774
{
3775
	struct mv88e6xxx_chip *chip;
3776
	struct mii_bus *bus;
3777
	int err;
3778

3779
	bus = dsa_host_dev_to_mii_bus(host_dev);
3780 3781 3782
	if (!bus)
		return NULL;

3783 3784
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3785 3786
		return NULL;

3787
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3788
	chip->info = &mv88e6xxx_table[MV88E6085];
3789

3790
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3791 3792 3793
	if (err)
		goto free;

3794
	err = mv88e6xxx_detect(chip);
3795
	if (err)
3796
		goto free;
3797

3798 3799 3800 3801 3802 3803
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3804 3805
	mv88e6xxx_phy_init(chip);

3806
	err = mv88e6xxx_mdios_register(chip, NULL);
3807
	if (err)
3808
		goto free;
3809

3810
	*priv = chip;
3811

3812
	return chip->info->name;
3813
free:
3814
	devm_kfree(dsa_dev, chip);
3815 3816

	return NULL;
3817 3818
}

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3834
	struct mv88e6xxx_chip *chip = ds->priv;
3835 3836 3837

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3838
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3839 3840
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3841 3842 3843 3844 3845 3846
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3847
	struct mv88e6xxx_chip *chip = ds->priv;
3848 3849 3850 3851
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3852
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3853 3854 3855 3856 3857 3858 3859
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3860
				   switchdev_obj_dump_cb_t *cb)
3861
{
V
Vivien Didelot 已提交
3862
	struct mv88e6xxx_chip *chip = ds->priv;
3863 3864 3865 3866 3867 3868 3869 3870 3871
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3872
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3873
	.probe			= mv88e6xxx_drv_probe,
3874
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3875 3876 3877 3878 3879 3880
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3881 3882
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
3883 3884
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
3885
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3886 3887 3888 3889
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3890
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3891 3892 3893
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3894
	.port_fast_age		= mv88e6xxx_port_fast_age,
3895 3896 3897 3898 3899 3900 3901 3902
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3903 3904 3905 3906
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3907 3908
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3909 3910
};

3911 3912 3913 3914
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3915
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3916
{
3917
	struct device *dev = chip->dev;
3918 3919
	struct dsa_switch *ds;

3920
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3921 3922 3923
	if (!ds)
		return -ENOMEM;

3924
	ds->priv = chip;
3925
	ds->ops = &mv88e6xxx_switch_ops;
3926 3927
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3928 3929 3930

	dev_set_drvdata(dev, ds);

3931
	return dsa_register_switch(ds);
3932 3933
}

3934
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3935
{
3936
	dsa_unregister_switch(chip->ds);
3937 3938
}

3939
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3940
{
3941
	struct device *dev = &mdiodev->dev;
3942
	struct device_node *np = dev->of_node;
3943
	const struct mv88e6xxx_info *compat_info;
3944
	struct mv88e6xxx_chip *chip;
3945
	u32 eeprom_len;
3946
	int err;
3947

3948 3949 3950 3951
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3952 3953
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3954 3955
		return -ENOMEM;

3956
	chip->info = compat_info;
3957

3958
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3959 3960
	if (err)
		return err;
3961

3962 3963 3964 3965
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3966
	err = mv88e6xxx_detect(chip);
3967 3968
	if (err)
		return err;
3969

3970 3971
	mv88e6xxx_phy_init(chip);

3972
	if (chip->info->ops->get_eeprom &&
3973
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3974
		chip->eeprom_len = eeprom_len;
3975

3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

4000
		if (chip->info->g2_irqs > 0) {
4001 4002 4003 4004 4005 4006
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4007
	err = mv88e6xxx_mdios_register(chip, np);
4008
	if (err)
4009
		goto out_g2_irq;
4010

4011
	err = mv88e6xxx_register_switch(chip);
4012 4013
	if (err)
		goto out_mdio;
4014

4015
	return 0;
4016 4017

out_mdio:
4018
	mv88e6xxx_mdios_unregister(chip);
4019
out_g2_irq:
4020
	if (chip->info->g2_irqs > 0 && chip->irq > 0)
4021 4022
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4023 4024
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4025
		mv88e6xxx_g1_irq_free(chip);
4026 4027
		mutex_unlock(&chip->reg_lock);
	}
4028 4029
out:
	return err;
4030
}
4031 4032 4033 4034

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4035
	struct mv88e6xxx_chip *chip = ds->priv;
4036

4037
	mv88e6xxx_phy_destroy(chip);
4038
	mv88e6xxx_unregister_switch(chip);
4039
	mv88e6xxx_mdios_unregister(chip);
4040

4041
	if (chip->irq > 0) {
4042
		if (chip->info->g2_irqs > 0)
4043 4044 4045
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4046 4047 4048
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4049 4050 4051 4052
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4053 4054 4055 4056
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4073
	register_switch_driver(&mv88e6xxx_switch_drv);
4074 4075
	return mdio_driver_register(&mv88e6xxx_driver);
}
4076 4077 4078 4079
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4080
	mdio_driver_unregister(&mv88e6xxx_driver);
4081
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4082 4083
}
module_exit(mv88e6xxx_cleanup);
4084 4085 4086 4087

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");