stmmac_main.c 127.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

6
	Copyright(C) 2007-2011 STMicroelectronics Ltd
7 8 9 10 11 12 13 14 15 16


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

17
#include <linux/clk.h>
18 19 20 21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
27
#include <linux/if.h>
28 29
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
30
#include <linux/slab.h>
31
#include <linux/prefetch.h>
32
#include <linux/pinctrl/consumer.h>
33
#ifdef CONFIG_DEBUG_FS
34 35
#include <linux/debugfs.h>
#include <linux/seq_file.h>
36
#endif /* CONFIG_DEBUG_FS */
37
#include <linux/net_tstamp.h>
38
#include <linux/phylink.h>
39
#include <net/pkt_cls.h>
40
#include "stmmac_ptp.h"
41
#include "stmmac.h"
42
#include <linux/reset.h>
43
#include <linux/of_mdio.h>
44
#include "dwmac1000.h"
45
#include "dwxgmac2.h"
46
#include "hwif.h"
47

48
#define	STMMAC_ALIGN(x)		__ALIGN_KERNEL(x, SMP_CACHE_BYTES)
A
Alexandre TORGUE 已提交
49
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
50 51

/* Module parameters */
52
#define TX_TIMEO	5000
53
static int watchdog = TX_TIMEO;
54
module_param(watchdog, int, 0644);
55
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
56

57
static int debug = -1;
58
module_param(debug, int, 0644);
59
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
60

61
static int phyaddr = -1;
62
module_param(phyaddr, int, 0444);
63 64
MODULE_PARM_DESC(phyaddr, "Physical device address");

65
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
66
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
67

68
static int flow_ctrl = FLOW_AUTO;
69
module_param(flow_ctrl, int, 0644);
70 71 72
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
73
module_param(pause, int, 0644);
74 75 76 77
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
78
module_param(tc, int, 0644);
79 80
MODULE_PARM_DESC(tc, "DMA threshold control value");

81 82
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
83
module_param(buf_sz, int, 0644);
84 85
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

86 87
#define	STMMAC_RX_COPYBREAK	256

88 89 90 91
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

92 93
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
94
module_param(eee_timer, int, 0644);
95
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
96
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
97

98 99
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
100 101
 */
static unsigned int chain_mode;
102
module_param(chain_mode, int, 0444);
103 104
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

105 106
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

107
#ifdef CONFIG_DEBUG_FS
108
static int stmmac_init_fs(struct net_device *dev);
109
static void stmmac_exit_fs(struct net_device *dev);
110 111
#endif

112 113
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

114 115
/**
 * stmmac_verify_args - verify the driver parameters.
116 117
 * Description: it checks the driver parameters and set a default in case of
 * errors.
118 119 120 121 122
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
123 124
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
125 126 127 128 129 130
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
131 132
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
133 134
}

135 136 137 138 139 140 141
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
142 143
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
144 145
	u32 queue;

146 147
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
148

149 150 151 152
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
153 154 155 156 157 158 159 160 161 162
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
163 164
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
165 166
	u32 queue;

167 168
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
169

170 171 172 173
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

203 204 205 206 207 208 209 210 211 212 213 214 215 216
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

217 218 219 220 221 222 223 224 225 226 227 228
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
229 230 231 232
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

233
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
234 235

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
236 237 238 239 240 241
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
242 243 244 245 246 247 248 249 250 251 252
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
253
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
254
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
255
	}
256 257 258 259 260 261 262 263 264 265 266

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
282 283
}

284 285
static void print_pkt(unsigned char *buf, int len)
{
286 287
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
288 289
}

290
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
291
{
292
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
293
	u32 avail;
294

295 296
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
297
	else
298
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
299 300 301 302

	return avail;
}

303 304 305 306 307 308
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
309
{
310
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
311
	u32 dirty;
312

313 314
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
315
	else
316
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
317 318

	return dirty;
319 320
}

321
/**
322
 * stmmac_enable_eee_mode - check and enter in LPI mode
323
 * @priv: driver private structure
324 325
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
326
 */
327 328
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
329 330 331 332 333 334 335 336 337 338 339
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

340
	/* Check and enter in LPI mode */
341
	if (!priv->tx_path_in_lpi_mode)
342 343
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
344 345
}

346
/**
347
 * stmmac_disable_eee_mode - disable and exit from LPI mode
348 349 350 351
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
352 353
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
354
	stmmac_reset_eee_mode(priv, priv->hw);
355 356 357 358 359
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
360
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
361 362
 * @arg : data hook
 * Description:
363
 *  if there is no data transfer and if we are not in LPI state,
364 365
 *  then MAC Transmitter can be moved to LPI state.
 */
366
static void stmmac_eee_ctrl_timer(struct timer_list *t)
367
{
368
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
369 370

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
371
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
372 373 374
}

/**
375
 * stmmac_eee_init - init EEE
376
 * @priv: driver private structure
377
 * Description:
378 379 380
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
381 382 383
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
384
	int tx_lpi_timer = priv->tx_lpi_timer;
385

G
Giuseppe CAVALLARO 已提交
386 387 388
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
389 390 391
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
392
		return false;
393

394 395 396 397 398
	/* Check if MAC core supports the EEE feature. */
	if (!priv->dma_cap.eee)
		return false;

	mutex_lock(&priv->lock);
399

400
	/* Check if it needs to be deactivated */
401 402 403 404 405 406
	if (!priv->eee_active) {
		if (priv->eee_enabled) {
			netdev_dbg(priv->dev, "disable EEE\n");
			del_timer_sync(&priv->eee_ctrl_timer);
			stmmac_set_eee_timer(priv, priv->hw, 0, tx_lpi_timer);
		}
407
		mutex_unlock(&priv->lock);
408
		return false;
409
	}
410 411 412 413 414 415 416 417 418 419 420

	if (priv->eee_active && !priv->eee_enabled) {
		timer_setup(&priv->eee_ctrl_timer, stmmac_eee_ctrl_timer, 0);
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
		stmmac_set_eee_timer(priv, priv->hw, STMMAC_DEFAULT_LIT_LS,
				     tx_lpi_timer);
	}

	mutex_unlock(&priv->lock);
	netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
	return true;
421 422
}

423
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
424
 * @priv: driver private structure
425
 * @p : descriptor pointer
426 427 428 429 430 431
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
432
				   struct dma_desc *p, struct sk_buff *skb)
433 434
{
	struct skb_shared_hwtstamps shhwtstamp;
435
	u64 ns = 0;
436 437 438 439

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
440
	/* exit if skb doesn't support hw tstamp */
441
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
442 443 444
		return;

	/* check tx tstamp status */
445
	if (stmmac_get_tx_timestamp_status(priv, p)) {
446
		/* get the valid tstamp */
447
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
448

449 450
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
451

452
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
453 454 455
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
456 457 458 459

	return;
}

460
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
461
 * @priv: driver private structure
462 463
 * @p : descriptor pointer
 * @np : next descriptor pointer
464 465 466 467 468
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
469 470
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
471 472
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
473
	struct dma_desc *desc = p;
474
	u64 ns = 0;
475 476 477

	if (!priv->hwts_rx_en)
		return;
478
	/* For GMAC4, the valid timestamp is from CTX next desc. */
479
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
480
		desc = np;
481

482
	/* Check if timestamp is available */
483 484
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
485
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
486 487 488 489
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
490
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
491
	}
492 493 494
}

/**
495
 *  stmmac_hwtstamp_set - control hardware timestamping.
496
 *  @dev: device pointer.
497
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
498 499 500 501 502 503 504
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
505
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
506 507 508
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
509
	struct timespec64 now;
510 511 512 513 514 515 516 517 518
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
519
	u32 sec_inc = 0;
520
	u32 value = 0;
521 522 523
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
524 525 526 527 528 529 530 531 532 533

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
534
			   sizeof(config)))
535 536
		return -EFAULT;

537 538
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
539 540 541 542 543

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

544 545
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
546 547 548 549 550
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
551
			/* time stamp no incoming packet at all */
552 553 554 555
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
556
			/* PTP v1, UDP, any kind of event packet */
557
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
558 559 560 561 562 563 564
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
565 566 567 568 569
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
570
			/* PTP v1, UDP, Sync packet */
571 572 573 574 575 576 577 578 579
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
580
			/* PTP v1, UDP, Delay_req packet */
581 582 583 584 585 586 587 588 589 590
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
591
			/* PTP v2, UDP, any kind of event packet */
592 593 594
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
595
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
596 597 598 599 600 601

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
602
			/* PTP v2, UDP, Sync packet */
603 604 605 606 607 608 609 610 611 612
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
613
			/* PTP v2, UDP, Delay_req packet */
614 615 616 617 618 619 620 621 622 623 624
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
625
			/* PTP v2/802.AS1 any layer, any kind of event packet */
626 627
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
628
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
629 630 631 632 633 634
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
635
			/* PTP v2/802.AS1, any layer, Sync packet */
636 637 638 639 640 641 642 643 644 645 646
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
647
			/* PTP v2/802.AS1, any layer, Delay_req packet */
648 649 650 651 652 653 654 655 656 657 658
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

659
		case HWTSTAMP_FILTER_NTP_ALL:
660
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
661
			/* time stamp any incoming packet */
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
681
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
682 683

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
684
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
685 686
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
687 688 689
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
690
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
691 692

		/* program Sub Second Increment reg */
693 694
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
695
				xmac, &sec_inc);
696
		temp = div_u64(1000000000ULL, sec_inc);
697

698 699 700 701
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

702 703 704
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
705
		 * where, freq_div_ratio = 1e9ns/sec_inc
706
		 */
707
		temp = (u64)(temp << 32);
708
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
709
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
710 711

		/* initialize system time */
A
Arnd Bergmann 已提交
712 713 714
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
715 716
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
717 718
	}

719 720
	memcpy(&priv->tstamp_config, &config, sizeof(config));

721
	return copy_to_user(ifr->ifr_data, &config,
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
    as requested.
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
744 745
}

746
/**
747
 * stmmac_init_ptp - init PTP
748
 * @priv: driver private structure
749
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
750
 * This is done by looking at the HW cap. register.
751
 * This function also registers the ptp driver.
752
 */
753
static int stmmac_init_ptp(struct stmmac_priv *priv)
754
{
755 756
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

757 758 759
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

760
	priv->adv_ts = 0;
761 762
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
763 764 765
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
766 767
		priv->adv_ts = 1;

768 769
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
770

771 772 773
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
774 775 776

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
777

778 779 780
	stmmac_ptp_register(priv);

	return 0;
781 782 783 784
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
785 786
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
787
	stmmac_ptp_unregister(priv);
788 789
}

790 791 792 793 794 795 796 797 798
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

799 800
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
801 802
}

803 804 805 806 807
static void stmmac_validate(struct phylink_config *config,
			    unsigned long *supported,
			    struct phylink_link_state *state)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
808
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mac_supported) = { 0, };
809 810 811 812
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	int tx_cnt = priv->plat->tx_queues_to_use;
	int max_speed = priv->plat->max_speed;

813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
	phylink_set(mac_supported, 10baseT_Half);
	phylink_set(mac_supported, 10baseT_Full);
	phylink_set(mac_supported, 100baseT_Half);
	phylink_set(mac_supported, 100baseT_Full);

	phylink_set(mac_supported, Autoneg);
	phylink_set(mac_supported, Pause);
	phylink_set(mac_supported, Asym_Pause);
	phylink_set_port_modes(mac_supported);

	if (priv->plat->has_gmac ||
	    priv->plat->has_gmac4 ||
	    priv->plat->has_xgmac) {
		phylink_set(mac_supported, 1000baseT_Half);
		phylink_set(mac_supported, 1000baseT_Full);
		phylink_set(mac_supported, 1000baseKX_Full);
	}

831 832 833 834
	/* Cut down 1G if asked to */
	if ((max_speed > 0) && (max_speed < 1000)) {
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);
835 836 837 838 839 840 841 842 843 844
	} else if (priv->plat->has_xgmac) {
		phylink_set(mac_supported, 2500baseT_Full);
		phylink_set(mac_supported, 5000baseT_Full);
		phylink_set(mac_supported, 10000baseSR_Full);
		phylink_set(mac_supported, 10000baseLR_Full);
		phylink_set(mac_supported, 10000baseER_Full);
		phylink_set(mac_supported, 10000baseLRM_Full);
		phylink_set(mac_supported, 10000baseT_Full);
		phylink_set(mac_supported, 10000baseKX4_Full);
		phylink_set(mac_supported, 10000baseKR_Full);
845 846 847 848 849 850 851 852 853
	}

	/* Half-Duplex can only work with single queue */
	if (tx_cnt > 1) {
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 1000baseT_Half);
	}

854 855 856 857 858 859
	bitmap_and(supported, supported, mac_supported,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_andnot(supported, supported, mask,
		      __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mac_supported,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
860 861 862 863 864 865 866 867 868 869
	bitmap_andnot(state->advertising, state->advertising, mask,
		      __ETHTOOL_LINK_MODE_MASK_NBITS);
}

static int stmmac_mac_link_state(struct phylink_config *config,
				 struct phylink_link_state *state)
{
	return -EOPNOTSUPP;
}

870 871
static void stmmac_mac_config(struct phylink_config *config, unsigned int mode,
			      const struct phylink_link_state *state)
872
{
873
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
874 875 876
	u32 ctrl;

	ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
877
	ctrl &= ~priv->hw->link.speed_mask;
878

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
	if (state->interface == PHY_INTERFACE_MODE_USXGMII) {
		switch (state->speed) {
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_5000:
			ctrl |= priv->hw->link.xgmii.speed5000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.xgmii.speed2500;
			break;
		default:
			return;
		}
	} else {
		switch (state->speed) {
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		case SPEED_100:
			ctrl |= priv->hw->link.speed100;
			break;
		case SPEED_10:
			ctrl |= priv->hw->link.speed10;
			break;
		default:
			return;
		}
910 911
	}

912
	priv->speed = state->speed;
913

914 915 916 917 918 919 920
	if (priv->plat->fix_mac_speed)
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, state->speed);

	if (!state->duplex)
		ctrl &= ~priv->hw->link.duplex;
	else
		ctrl |= priv->hw->link.duplex;
921 922

	/* Flow Control operation */
923 924
	if (state->pause)
		stmmac_mac_flow_ctrl(priv, state->duplex);
925 926 927 928

	writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
}

929 930 931 932 933
static void stmmac_mac_an_restart(struct phylink_config *config)
{
	/* Not Supported */
}

934 935
static void stmmac_mac_link_down(struct phylink_config *config,
				 unsigned int mode, phy_interface_t interface)
936
{
937
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
938 939

	stmmac_mac_set(priv, priv->ioaddr, false);
940 941 942
	priv->eee_active = false;
	stmmac_eee_init(priv);
	stmmac_set_eee_pls(priv, priv->hw, false);
943 944
}

945 946 947
static void stmmac_mac_link_up(struct phylink_config *config,
			       unsigned int mode, phy_interface_t interface,
			       struct phy_device *phy)
948
{
949
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
950 951

	stmmac_mac_set(priv, priv->ioaddr, true);
952
	if (phy && priv->dma_cap.eee) {
953 954 955 956
		priv->eee_active = phy_init_eee(phy, 1) >= 0;
		priv->eee_enabled = stmmac_eee_init(priv);
		stmmac_set_eee_pls(priv, priv->hw, true);
	}
957 958
}

959
static const struct phylink_mac_ops stmmac_phylink_mac_ops = {
960 961
	.validate = stmmac_validate,
	.mac_link_state = stmmac_mac_link_state,
962
	.mac_config = stmmac_mac_config,
963
	.mac_an_restart = stmmac_mac_an_restart,
964 965
	.mac_link_down = stmmac_mac_link_down,
	.mac_link_up = stmmac_mac_link_up,
966 967
};

968
/**
969
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
970 971 972 973 974
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
975 976 977 978 979
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
980 981 982 983
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
984
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
985
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
986
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
987
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
988
			priv->hw->pcs = STMMAC_PCS_SGMII;
989 990 991 992
		}
	}
}

993 994 995 996 997 998 999 1000 1001 1002 1003
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1004 1005
	struct device_node *node;
	int ret;
1006

1007
	node = priv->plat->phylink_node;
1008

1009
	if (node)
1010
		ret = phylink_of_phy_connect(priv->phylink, node, 0);
1011 1012 1013 1014 1015

	/* Some DT bindings do not set-up the PHY handle. Let's try to
	 * manually parse it
	 */
	if (!node || ret) {
1016 1017
		int addr = priv->plat->phy_addr;
		struct phy_device *phydev;
1018

1019 1020 1021
		phydev = mdiobus_get_phy(priv->mii, addr);
		if (!phydev) {
			netdev_err(priv->dev, "no phy at addr %d\n", addr);
1022
			return -ENODEV;
1023
		}
1024

1025
		ret = phylink_connect_phy(priv->phylink, phydev);
1026 1027
	}

1028 1029
	return ret;
}
1030

1031 1032
static int stmmac_phy_setup(struct stmmac_priv *priv)
{
1033
	struct fwnode_handle *fwnode = of_fwnode_handle(priv->plat->phylink_node);
1034 1035
	int mode = priv->plat->interface;
	struct phylink *phylink;
1036

1037 1038
	priv->phylink_config.dev = &priv->dev->dev;
	priv->phylink_config.type = PHYLINK_NETDEV;
1039

1040
	phylink = phylink_create(&priv->phylink_config, fwnode,
1041 1042 1043
				 mode, &stmmac_phylink_mac_ops);
	if (IS_ERR(phylink))
		return PTR_ERR(phylink);
1044

1045
	priv->phylink = phylink;
1046 1047 1048
	return 0;
}

1049
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1050
{
1051
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1052
	void *head_rx;
1053
	u32 queue;
1054

1055 1056 1057
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1058

1059 1060 1061 1062 1063 1064 1065 1066
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1067
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1068
	}
1069 1070 1071 1072
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1073
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1074
	void *head_tx;
1075
	u32 queue;
1076

1077 1078 1079
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1080

1081 1082 1083 1084 1085 1086 1087
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1088
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1089
	}
1090 1091
}

1092 1093 1094 1095 1096 1097 1098 1099 1100
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1101 1102 1103 1104 1105 1106 1107 1108
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1109
	else if (mtu > DEFAULT_BUFSIZE)
1110 1111
		ret = BUF_SIZE_2KiB;
	else
1112
		ret = DEFAULT_BUFSIZE;
1113 1114 1115 1116

	return ret;
}

1117
/**
1118
 * stmmac_clear_rx_descriptors - clear RX descriptors
1119
 * @priv: driver private structure
1120
 * @queue: RX queue index
1121
 * Description: this function is called to clear the RX descriptors
1122 1123
 * in case of both basic and extended descriptors are used.
 */
1124
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1125
{
1126
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1127
	int i;
1128

1129
	/* Clear the RX descriptors */
1130
	for (i = 0; i < DMA_RX_SIZE; i++)
1131
		if (priv->extend_desc)
1132 1133
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
1134 1135
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1136
		else
1137 1138
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
1139 1140
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1141 1142 1143 1144 1145
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1146
 * @queue: TX queue index.
1147 1148 1149
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1150
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1151
{
1152
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1153 1154 1155
	int i;

	/* Clear the TX descriptors */
1156
	for (i = 0; i < DMA_TX_SIZE; i++)
1157
		if (priv->extend_desc)
1158 1159
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1160
		else
1161 1162
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1163 1164
}

1165 1166 1167 1168 1169 1170 1171 1172
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1173
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1174
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1175 1176
	u32 queue;

1177
	/* Clear the RX descriptors */
1178 1179
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1180 1181

	/* Clear the TX descriptors */
1182 1183
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1184 1185
}

1186 1187 1188 1189 1190
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1191 1192
 * @flags: gfp flag
 * @queue: RX queue index
1193 1194 1195
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1196
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1197
				  int i, gfp_t flags, u32 queue)
1198
{
1199
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1200 1201
	struct sk_buff *skb;

1202
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1203
	if (!skb) {
1204 1205
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
1206
		return -ENOMEM;
1207
	}
1208 1209
	rx_q->rx_skbuff[i] = skb;
	rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1210 1211
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1212
	if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1213
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1214 1215 1216
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1217

1218
	stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
1219

1220 1221
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1222 1223 1224 1225

	return 0;
}

1226 1227 1228
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1229
 * @queue: RX queue index
1230 1231
 * @i: buffer index.
 */
1232
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1233
{
1234 1235 1236 1237
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

	if (rx_q->rx_skbuff[i]) {
		dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1238
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
1239
		dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1240
	}
1241
	rx_q->rx_skbuff[i] = NULL;
1242 1243 1244
}

/**
1245 1246
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1247
 * @queue: RX queue index
1248 1249
 * @i: buffer index.
 */
1250
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1251
{
1252 1253 1254 1255
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1256
			dma_unmap_page(priv->device,
1257 1258
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1259 1260 1261
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1262 1263
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1264 1265 1266
					 DMA_TO_DEVICE);
	}

1267 1268 1269 1270 1271
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1272 1273 1274 1275 1276
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1277
 * @dev: net device structure
1278
 * @flags: gfp flag.
1279
 * Description: this function initializes the DMA RX descriptors
1280
 * and allocates the socket buffers. It supports the chained and ring
1281
 * modes.
1282
 */
1283
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1284 1285
{
	struct stmmac_priv *priv = netdev_priv(dev);
1286
	u32 rx_count = priv->plat->rx_queues_to_use;
1287
	int ret = -ENOMEM;
1288
	int bfsize = 0;
1289
	int queue;
1290
	int i;
1291

1292 1293 1294
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;
1295

1296
	if (bfsize < BUF_SIZE_16KiB)
1297
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1298

1299 1300
	priv->dma_buf_sz = bfsize;

1301
	/* RX INITIALIZATION */
1302 1303
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1304

1305 1306
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1307

1308 1309 1310
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1311

1312 1313
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1314

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;

			netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
				  rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
				  (unsigned int)rx_q->rx_skbuff_dma[i]);
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		stmmac_clear_rx_descriptors(priv, queue);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1338 1339
				stmmac_mode_init(priv, rx_q->dma_erx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1340
			else
1341 1342
				stmmac_mode_init(priv, rx_q->dma_rx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1343
		}
1344 1345
	}

1346 1347
	buf_sz = bfsize;

1348
	return 0;
1349

1350
err_init_rx_buffers:
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1375 1376
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1377 1378
	int i;

1379 1380
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1381

1382 1383 1384
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1385

1386 1387 1388
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1389 1390
				stmmac_mode_init(priv, tx_q->dma_etx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1391
			else
1392 1393
				stmmac_mode_init(priv, tx_q->dma_tx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1394
		}
1395

1396 1397 1398 1399 1400 1401 1402
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

1403
			stmmac_clear_desc(priv, p);
1404 1405 1406 1407 1408 1409

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1410
		}
1411

1412 1413
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1414
		tx_q->mss = 0;
1415

1416 1417
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1418

1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1441
	stmmac_clear_descriptors(priv);
1442

1443 1444
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1445 1446

	return ret;
1447 1448
}

1449 1450 1451
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1452
 * @queue: RX queue index
1453
 */
1454
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1455 1456 1457
{
	int i;

1458
	for (i = 0; i < DMA_RX_SIZE; i++)
1459
		stmmac_free_rx_buffer(priv, queue, i);
1460 1461
}

1462 1463 1464
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1465
 * @queue: TX queue index
1466
 */
1467
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1468 1469 1470
{
	int i;

1471
	for (i = 0; i < DMA_TX_SIZE; i++)
1472
		stmmac_free_tx_buffer(priv, queue, i);
1473 1474
}

1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

		kfree(rx_q->rx_skbuff_dma);
		kfree(rx_q->rx_skbuff);
	}
}

1506 1507 1508 1509 1510 1511 1512
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1513
	u32 queue;
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1537
/**
1538
 * alloc_dma_rx_desc_resources - alloc RX resources.
1539 1540
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1541 1542 1543
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1544
 */
1545
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1546
{
1547
	u32 rx_count = priv->plat->rx_queues_to_use;
1548
	int ret = -ENOMEM;
1549
	u32 queue;
1550

1551 1552 1553
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1554

1555 1556
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1557

1558 1559
		rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
						    sizeof(dma_addr_t),
1560
						    GFP_KERNEL);
1561
		if (!rx_q->rx_skbuff_dma)
1562
			goto err_dma;
1563

1564 1565 1566 1567
		rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!rx_q->rx_skbuff)
1568
			goto err_dma;
1569 1570

		if (priv->extend_desc) {
1571 1572 1573 1574
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
							   DMA_RX_SIZE * sizeof(struct dma_extended_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1575 1576 1577 1578
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1579 1580 1581 1582
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
							  DMA_RX_SIZE * sizeof(struct dma_desc),
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1583 1584 1585
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1586 1587 1588 1589 1590
	}

	return 0;

err_dma:
1591 1592
	free_dma_rx_desc_resources(priv);

1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1606
	u32 tx_count = priv->plat->tx_queues_to_use;
1607
	int ret = -ENOMEM;
1608
	u32 queue;
1609

1610 1611 1612
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1613

1614 1615
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1616

1617 1618
		tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
						    sizeof(*tx_q->tx_skbuff_dma),
1619
						    GFP_KERNEL);
1620
		if (!tx_q->tx_skbuff_dma)
1621
			goto err_dma;
1622 1623 1624 1625 1626

		tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
						sizeof(struct sk_buff *),
						GFP_KERNEL);
		if (!tx_q->tx_skbuff)
1627
			goto err_dma;
1628 1629

		if (priv->extend_desc) {
1630 1631 1632 1633
			tx_q->dma_etx = dma_alloc_coherent(priv->device,
							   DMA_TX_SIZE * sizeof(struct dma_extended_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
1634
			if (!tx_q->dma_etx)
1635
				goto err_dma;
1636
		} else {
1637 1638 1639 1640
			tx_q->dma_tx = dma_alloc_coherent(priv->device,
							  DMA_TX_SIZE * sizeof(struct dma_desc),
							  &tx_q->dma_tx_phy,
							  GFP_KERNEL);
1641
			if (!tx_q->dma_tx)
1642
				goto err_dma;
1643
		}
1644 1645 1646 1647
	}

	return 0;

1648
err_dma:
1649 1650
	free_dma_tx_desc_resources(priv);

1651 1652 1653
	return ret;
}

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1664
	/* RX Allocation */
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1688 1689 1690 1691 1692 1693 1694
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1695 1696 1697
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1698

1699 1700
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1701
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1702
	}
J
jpinto 已提交
1703 1704
}

1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1715
	stmmac_start_rx(priv, priv->ioaddr, chan);
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1728
	stmmac_start_tx(priv, priv->ioaddr, chan);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1741
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1754
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1795 1796
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1797
 *  @priv: driver private structure
1798 1799
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1800 1801 1802
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1803 1804
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1805
	int rxfifosz = priv->plat->rx_fifo_size;
1806
	int txfifosz = priv->plat->tx_fifo_size;
1807 1808 1809
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1810
	u8 qmode = 0;
1811

1812 1813
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1814 1815 1816 1817 1818 1819
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1820

1821 1822 1823 1824
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1825 1826 1827
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1828 1829 1830 1831
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1832 1833
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1834
		priv->xstats.threshold = SF_DMA_MODE;
1835 1836 1837 1838 1839 1840
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1841 1842
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1843

1844 1845
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1846 1847
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1848
	}
1849

1850 1851
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1852

1853 1854
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1855
	}
1856 1857 1858
}

/**
1859
 * stmmac_tx_clean - to manage the transmission completion
1860
 * @priv: driver private structure
1861
 * @queue: TX queue index
1862
 * Description: it reclaims the transmit resources after transmission completes.
1863
 */
1864
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
1865
{
1866
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1867
	unsigned int bytes_compl = 0, pkts_compl = 0;
1868
	unsigned int entry, count = 0;
1869

1870
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
1871

1872 1873
	priv->xstats.tx_clean++;

1874
	entry = tx_q->dirty_tx;
1875
	while ((entry != tx_q->cur_tx) && (count < budget)) {
1876
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1877
		struct dma_desc *p;
1878
		int status;
1879 1880

		if (priv->extend_desc)
1881
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1882
		else
1883
			p = tx_q->dma_tx + entry;
1884

1885 1886
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1887 1888 1889 1890
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1891 1892
		count++;

1893 1894 1895 1896 1897
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1898 1899 1900 1901 1902 1903
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1904 1905
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1906
			}
1907
			stmmac_get_tx_hwtstamp(priv, p, skb);
1908 1909
		}

1910 1911
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1912
				dma_unmap_page(priv->device,
1913 1914
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1915 1916 1917
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1918 1919
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1920
						 DMA_TO_DEVICE);
1921 1922 1923
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1924
		}
A
Alexandre TORGUE 已提交
1925

1926
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
1927

1928 1929
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1930 1931

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1932 1933
			pkts_compl++;
			bytes_compl += skb->len;
1934
			dev_consume_skb_any(skb);
1935
			tx_q->tx_skbuff[entry] = NULL;
1936 1937
		}

1938
		stmmac_release_tx_desc(priv, p, priv->mode);
1939

1940
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1941
	}
1942
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1943

1944 1945 1946 1947 1948 1949
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1950

1951 1952
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1953
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1954
	}
1955 1956 1957

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1958
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1959
	}
1960

1961 1962 1963 1964
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));

1965 1966 1967
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
1968 1969 1970
}

/**
1971
 * stmmac_tx_err - to manage the tx error
1972
 * @priv: driver private structure
1973
 * @chan: channel index
1974
 * Description: it cleans the descriptors and restarts the transmission
1975
 * in case of transmission errors.
1976
 */
1977
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1978
{
1979
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1980
	int i;
1981

1982
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1983

1984
	stmmac_stop_tx_dma(priv, chan);
1985
	dma_free_tx_skbufs(priv, chan);
1986
	for (i = 0; i < DMA_TX_SIZE; i++)
1987
		if (priv->extend_desc)
1988 1989
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1990
		else
1991 1992
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1993 1994
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1995
	tx_q->mss = 0;
1996
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1997
	stmmac_start_tx_dma(priv, chan);
1998 1999

	priv->dev->stats.tx_errors++;
2000
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
2001 2002
}

2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2016 2017
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2018 2019
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2020
	int rxfifosz = priv->plat->rx_fifo_size;
2021
	int txfifosz = priv->plat->tx_fifo_size;
2022 2023 2024

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2025 2026 2027 2028 2029 2030
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2031

2032 2033
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2034 2035
}

2036 2037
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2038
	int ret;
2039

2040 2041 2042
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2043
		stmmac_global_err(priv);
2044 2045 2046 2047
		return true;
	}

	return false;
2048 2049
}

2050 2051 2052 2053 2054 2055
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan)
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						 &priv->xstats, chan);
	struct stmmac_channel *ch = &priv->channel[chan];

2056 2057 2058
	if (status)
		status |= handle_rx | handle_tx;

2059 2060 2061
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
		stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
		napi_schedule_irqoff(&ch->rx_napi);
2062 2063
	}

2064
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use)) {
2065
		stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
2066
		napi_schedule_irqoff(&ch->tx_napi);
2067 2068 2069 2070 2071
	}

	return status;
}

2072
/**
2073
 * stmmac_dma_interrupt - DMA ISR
2074 2075
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2076 2077
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2078
 */
2079 2080
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2081
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2082 2083 2084
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2085
	u32 chan;
K
Kees Cook 已提交
2086 2087 2088 2089 2090
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2091 2092

	for (chan = 0; chan < channels_to_check; chan++)
2093
		status[chan] = stmmac_napi_check(priv, chan);
2094

2095 2096
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2113
		} else if (unlikely(status[chan] == tx_hard_error)) {
2114
			stmmac_tx_err(priv, chan);
2115
		}
2116
	}
2117 2118
}

2119 2120 2121 2122 2123
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2124 2125 2126
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2127
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2128

2129
	stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2130 2131

	if (priv->dma_cap.rmon) {
2132
		stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2133 2134
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2135
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2136 2137
}

2138
/**
2139
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2140
 * @priv: driver private structure
2141 2142 2143 2144 2145
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2146 2147 2148
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2149
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2150 2151
}

2152
/**
2153
 * stmmac_check_ether_addr - check if the MAC addr is valid
2154 2155 2156 2157 2158
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2159 2160 2161
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2162
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2163
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2164
			eth_hw_addr_random(priv->dev);
2165 2166
		dev_info(priv->device, "device MAC address %pM\n",
			 priv->dev->dev_addr);
2167 2168 2169
	}
}

2170
/**
2171
 * stmmac_init_dma_engine - DMA init.
2172 2173 2174 2175 2176 2177
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2178 2179
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2180 2181
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2182
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2183
	struct stmmac_rx_queue *rx_q;
2184
	struct stmmac_tx_queue *tx_q;
2185
	u32 chan = 0;
2186
	int atds = 0;
2187
	int ret = 0;
2188

2189 2190
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2191
		return -EINVAL;
2192 2193
	}

2194 2195 2196
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2197
	ret = stmmac_reset(priv, priv->ioaddr);
2198 2199 2200 2201 2202
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2203 2204 2205 2206 2207 2208
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2209 2210 2211 2212
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);

2213 2214 2215
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2216

2217 2218
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2219

2220 2221 2222 2223 2224
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2225

2226 2227 2228
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2229

2230 2231
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2232

2233
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2234 2235 2236
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2237

2238
	return ret;
2239 2240
}

2241 2242 2243 2244 2245 2246 2247
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer));
}

2248
/**
2249
 * stmmac_tx_timer - mitigation sw timer for tx.
2250 2251 2252 2253
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2254
static void stmmac_tx_timer(struct timer_list *t)
2255
{
2256 2257 2258 2259 2260
	struct stmmac_tx_queue *tx_q = from_timer(tx_q, t, txtimer);
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2261

2262 2263 2264 2265 2266 2267 2268 2269
	/*
	 * If NAPI is already running we can miss some events. Let's rearm
	 * the timer and try again.
	 */
	if (likely(napi_schedule_prep(&ch->tx_napi)))
		__napi_schedule(&ch->tx_napi);
	else
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));
2270 2271 2272
}

/**
2273
 * stmmac_init_tx_coalesce - init tx mitigation options.
2274
 * @priv: driver private structure
2275 2276 2277 2278 2279 2280 2281
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
2282 2283 2284
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
	u32 chan;

2285 2286
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2287 2288 2289 2290 2291 2292

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

		timer_setup(&tx_q->txtimer, stmmac_tx_timer, 0);
	}
2293 2294
}

2295 2296 2297 2298 2299 2300 2301
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2302 2303 2304
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2305 2306

	/* set RX ring length */
2307 2308 2309
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2310 2311
}

2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2325
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2326 2327 2328
	}
}

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2340 2341
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2342 2343 2344 2345
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2346
		stmmac_config_cbs(priv, priv->hw,
2347 2348 2349 2350 2351 2352 2353 2354
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2368
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2369 2370 2371
	}
}

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2388
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2408
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2409 2410 2411
	}
}

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2429
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2430 2431 2432
	}
}

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2443
	if (tx_queues_count > 1)
2444 2445
		stmmac_set_tx_queue_weight(priv);

2446
	/* Configure MTL RX algorithms */
2447 2448 2449
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2450 2451

	/* Configure MTL TX algorithms */
2452 2453 2454
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2455

2456
	/* Configure CBS in AVB TX queues */
2457
	if (tx_queues_count > 1)
2458 2459
		stmmac_configure_cbs(priv);

2460
	/* Map RX MTL to DMA channels */
2461
	stmmac_rx_queue_dma_chan_map(priv);
2462

2463
	/* Enable MAC RX Queues */
2464
	stmmac_mac_enable_rx_queues(priv);
2465

2466
	/* Set RX priorities */
2467
	if (rx_queues_count > 1)
2468 2469 2470
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2471
	if (tx_queues_count > 1)
2472
		stmmac_mac_config_tx_queues_prio(priv);
2473 2474

	/* Set RX routing */
2475
	if (rx_queues_count > 1)
2476
		stmmac_mac_config_rx_queues_routing(priv);
2477 2478
}

2479 2480
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2481
	if (priv->dma_cap.asp) {
2482
		netdev_info(priv->dev, "Enabling Safety Features\n");
2483
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2484 2485 2486 2487 2488
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2489
/**
2490
 * stmmac_hw_setup - setup mac in a usable state.
2491 2492
 *  @dev : pointer to the device structure.
 *  Description:
2493 2494 2495 2496
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2497 2498 2499 2500
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2501
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2502 2503
{
	struct stmmac_priv *priv = netdev_priv(dev);
2504
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2505 2506
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2507 2508 2509 2510 2511
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2512 2513
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2514 2515 2516 2517
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2518
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2519

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2533
	/* Initialize the MAC Core */
2534
	stmmac_core_init(priv, priv->hw, dev);
2535

2536
	/* Initialize MTL*/
2537
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2538

2539
	/* Initialize Safety Features */
2540
	stmmac_safety_feat_configuration(priv);
2541

2542
	ret = stmmac_rx_ipc(priv, priv->hw);
2543
	if (!ret) {
2544
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2545
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2546
		priv->hw->rx_csum = 0;
2547 2548
	}

2549
	/* Enable the MAC Rx/Tx */
2550
	stmmac_mac_set(priv, priv->ioaddr, true);
2551

2552 2553 2554
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2555 2556
	stmmac_mmc_setup(priv);

2557
	if (init_ptp) {
2558 2559 2560 2561
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2562
		ret = stmmac_init_ptp(priv);
2563 2564 2565 2566
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2567
	}
2568 2569 2570

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2571
	if (priv->use_riwt) {
2572
		ret = stmmac_rx_watchdog(priv, priv->ioaddr, MIN_DMA_RIWT, rx_cnt);
2573
		if (!ret)
2574
			priv->rx_riwt = MIN_DMA_RIWT;
2575 2576
	}

2577 2578
	if (priv->hw->pcs)
		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2579

2580 2581 2582
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2583
	/* Enable TSO */
2584 2585
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2586
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2587
	}
A
Alexandre TORGUE 已提交
2588

2589 2590 2591
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2592 2593 2594
	return 0;
}

2595 2596 2597 2598 2599 2600 2601
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2614
	u32 chan;
2615 2616
	int ret;

2617 2618 2619
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2620 2621
		ret = stmmac_init_phy(dev);
		if (ret) {
2622 2623 2624
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2625
			return ret;
2626
		}
2627
	}
2628

2629 2630 2631 2632
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2633
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2634
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2635

2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2650
	ret = stmmac_hw_setup(dev, true);
2651
	if (ret < 0) {
2652
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2653
		goto init_error;
2654 2655
	}

2656 2657
	stmmac_init_tx_coalesce(priv);

2658
	phylink_start(priv->phylink);
2659

2660 2661
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2662
			  IRQF_SHARED, dev->name, dev);
2663
	if (unlikely(ret < 0)) {
2664 2665 2666
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2667
		goto irq_error;
2668 2669
	}

2670 2671 2672 2673 2674
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2675 2676 2677
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2678
			goto wolirq_error;
2679 2680 2681
		}
	}

2682
	/* Request the IRQ lines */
2683
	if (priv->lpi_irq > 0) {
2684 2685 2686
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2687 2688 2689
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2690
			goto lpiirq_error;
2691 2692 2693
		}
	}

2694 2695
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2696

2697
	return 0;
2698

2699
lpiirq_error:
2700 2701
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2702
wolirq_error:
2703
	free_irq(dev->irq, dev);
2704
irq_error:
2705
	phylink_stop(priv->phylink);
2706

2707 2708 2709
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);

2710
	stmmac_hw_teardown(dev);
2711 2712
init_error:
	free_dma_desc_resources(priv);
2713
dma_desc_error:
2714
	phylink_disconnect_phy(priv->phylink);
2715
	return ret;
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2727
	u32 chan;
2728

2729 2730 2731
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2732
	/* Stop and disconnect the PHY */
2733 2734
	phylink_stop(priv->phylink);
	phylink_disconnect_phy(priv->phylink);
2735

2736
	stmmac_stop_all_queues(priv);
2737

2738
	stmmac_disable_all_queues(priv);
2739

2740 2741
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);
2742

2743 2744
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2745 2746
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2747
	if (priv->lpi_irq > 0)
2748
		free_irq(priv->lpi_irq, dev);
2749 2750

	/* Stop TX/RX DMA and clear the descriptors */
2751
	stmmac_stop_all_dma(priv);
2752 2753 2754 2755

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2756
	/* Disable the MAC Rx/Tx */
2757
	stmmac_mac_set(priv, priv->ioaddr, false);
2758 2759 2760

	netif_carrier_off(dev);

2761 2762
	stmmac_release_ptp(priv);

2763 2764 2765
	return 0;
}

A
Alexandre TORGUE 已提交
2766 2767 2768 2769 2770 2771
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2772
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2773 2774 2775 2776 2777
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
2778
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2779
{
2780
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2781
	struct dma_desc *desc;
2782
	u32 buff_size;
2783
	int tmp_len;
A
Alexandre TORGUE 已提交
2784 2785 2786 2787

	tmp_len = total_len;

	while (tmp_len > 0) {
2788
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2789
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2790
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2791

2792
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2793 2794 2795
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2796 2797 2798 2799
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2834
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2835 2836
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2837
	u32 queue = skb_get_queue_mapping(skb);
A
Alexandre TORGUE 已提交
2838
	unsigned int first_entry, des;
2839 2840 2841
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2842 2843 2844
	u8 proto_hdr_len;
	int i;

2845 2846
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2847 2848 2849 2850
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2851
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2852
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2853 2854 2855
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2856
			/* This is a hard error, log it. */
2857 2858 2859
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2860 2861 2862 2863 2864 2865 2866 2867 2868
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2869
	if (mss != tx_q->mss) {
2870
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2871
		stmmac_set_mss(priv, mss_desc, mss);
2872
		tx_q->mss = mss;
2873
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2874
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2875 2876 2877 2878 2879 2880 2881 2882 2883
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2884
	first_entry = tx_q->cur_tx;
2885
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2886

2887
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2888 2889 2890 2891 2892 2893 2894 2895
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2896 2897
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2898

2899
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2900 2901 2902

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2903
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2904 2905 2906 2907

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

2908
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2909 2910 2911 2912 2913 2914 2915 2916

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2917 2918
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2919 2920

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2921
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2922

2923 2924 2925
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2926 2927
	}

2928
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2929

2930 2931 2932 2933 2934 2935 2936 2937
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2938
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2939

2940
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2941 2942
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2943
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2944 2945 2946 2947 2948 2949 2950
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
2951
	tx_q->tx_count_frames += nfrags + 1;
2952 2953 2954 2955 2956 2957 2958
	if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
	    !(priv->synopsys_id >= DWMAC_CORE_4_00 &&
	    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    priv->hwts_tx_en)) {
		stmmac_tx_timer_arm(priv, queue);
	} else {
		tx_q->tx_count_frames = 0;
2959
		stmmac_set_tx_ic(priv, desc);
A
Alexandre TORGUE 已提交
2960 2961 2962
		priv->xstats.tx_set_ic_bit++;
	}

2963
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2964 2965 2966 2967 2968

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2969
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
2970 2971 2972
	}

	/* Complete the first descriptor before granting the DMA */
2973
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
2974 2975
			proto_hdr_len,
			pay_len,
2976
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2977 2978 2979
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
2980 2981 2982 2983 2984 2985 2986
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
2987
		stmmac_set_tx_owner(priv, mss_desc);
2988
	}
A
Alexandre TORGUE 已提交
2989 2990 2991 2992 2993

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
2994
	wmb();
A
Alexandre TORGUE 已提交
2995 2996 2997

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2998 2999
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3000

3001
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
3002 3003 3004 3005 3006

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3007
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3008

3009
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3010
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3021
/**
3022
 *  stmmac_xmit - Tx entry point of the driver
3023 3024
 *  @skb : the socket buffer
 *  @dev : device pointer
3025 3026 3027
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3028 3029 3030 3031
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3032
	unsigned int nopaged_len = skb_headlen(skb);
3033
	int i, csum_insertion = 0, is_jumbo = 0;
3034
	u32 queue = skb_get_queue_mapping(skb);
3035
	int nfrags = skb_shinfo(skb)->nr_frags;
3036 3037
	int entry;
	unsigned int first_entry;
3038
	struct dma_desc *desc, *first;
3039
	struct stmmac_tx_queue *tx_q;
3040
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
3041 3042
	unsigned int des;

3043 3044
	tx_q = &priv->tx_queue[queue];

3045 3046 3047
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3048 3049
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3050 3051 3052 3053 3054 3055 3056 3057 3058
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
			/*
			 * There is no way to determine the number of TSO
			 * capable Queues. Let's use always the Queue 0
			 * because if TSO is supported then at least this
			 * one will be capable.
			 */
			skb_set_queue_mapping(skb, 0);

A
Alexandre TORGUE 已提交
3059
			return stmmac_tso_xmit(skb, dev);
3060
		}
A
Alexandre TORGUE 已提交
3061
	}
3062

3063
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3064 3065 3066
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3067
			/* This is a hard error, log it. */
3068 3069 3070
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3071 3072 3073 3074
		}
		return NETDEV_TX_BUSY;
	}

3075
	entry = tx_q->cur_tx;
3076
	first_entry = entry;
3077
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3078

3079
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3080

3081
	if (likely(priv->extend_desc))
3082
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3083
	else
3084
		desc = tx_q->dma_tx + entry;
3085

3086 3087
	first = desc;

3088
	enh_desc = priv->plat->enh_desc;
3089
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3090
	if (enh_desc)
3091
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3092

3093
	if (unlikely(is_jumbo)) {
3094
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3095
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3096
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3097
	}
3098 3099

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3100 3101
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3102
		bool last_segment = (i == (nfrags - 1));
3103

3104
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3105
		WARN_ON(tx_q->tx_skbuff[entry]);
3106

3107
		if (likely(priv->extend_desc))
3108
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3109
		else
3110
			desc = tx_q->dma_tx + entry;
3111

A
Alexandre TORGUE 已提交
3112 3113 3114
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3115 3116
			goto dma_map_err; /* should reuse desc w/o issues */

3117
		tx_q->tx_skbuff_dma[entry].buf = des;
3118 3119

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3120

3121 3122 3123
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3124 3125

		/* Prepare the descriptor and set the own bit too */
3126 3127
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3128 3129
	}

3130 3131
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3132

3133 3134 3135 3136 3137 3138
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3139
	tx_q->cur_tx = entry;
3140 3141

	if (netif_msg_pktdata(priv)) {
3142 3143
		void *tx_head;

3144 3145
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3146
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3147
			   entry, first, nfrags);
3148

3149
		if (priv->extend_desc)
3150
			tx_head = (void *)tx_q->dma_etx;
3151
		else
3152
			tx_head = (void *)tx_q->dma_tx;
3153

3154
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3155

3156
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3157 3158
		print_pkt(skb->data, skb->len);
	}
3159

3160
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3161 3162
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3163
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3164 3165 3166 3167
	}

	dev->stats.tx_bytes += skb->len;

3168 3169 3170 3171 3172
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
3173
	tx_q->tx_count_frames += nfrags + 1;
3174 3175 3176 3177 3178 3179 3180
	if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
	    !(priv->synopsys_id >= DWMAC_CORE_4_00 &&
	    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    priv->hwts_tx_en)) {
		stmmac_tx_timer_arm(priv, queue);
	} else {
		tx_q->tx_count_frames = 0;
3181
		stmmac_set_tx_ic(priv, desc);
3182
		priv->xstats.tx_set_ic_bit++;
3183 3184
	}

3185
	skb_tx_timestamp(skb);
3186

3187 3188 3189 3190 3191 3192 3193
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3194 3195 3196
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3197 3198
			goto dma_map_err;

3199
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3200 3201

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3202

3203 3204
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3205 3206 3207 3208 3209

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3210
			stmmac_enable_tx_timestamp(priv, first);
3211 3212 3213
		}

		/* Prepare the first descriptor setting the OWN bit too */
3214 3215 3216
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3217 3218
	} else {
		stmmac_set_tx_owner(priv, first);
3219 3220
	}

3221 3222 3223 3224 3225 3226
	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
	wmb();

3227
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3228

3229
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
3230

3231
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3232
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3233

G
Giuseppe CAVALLARO 已提交
3234
	return NETDEV_TX_OK;
3235

G
Giuseppe CAVALLARO 已提交
3236
dma_map_err:
3237
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3238 3239
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3240 3241 3242
	return NETDEV_TX_OK;
}

3243 3244
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3245 3246
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3247 3248
	u16 vlanid;

3249 3250 3251 3252 3253 3254 3255
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3256
		/* pop the vlan tag */
3257 3258
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3259
		skb_pull(skb, VLAN_HLEN);
3260
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3261 3262 3263 3264
	}
}


3265
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3266
{
3267
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3268 3269 3270 3271 3272
		return 0;

	return 1;
}

3273
/**
3274
 * stmmac_rx_refill - refill used skb preallocated buffers
3275
 * @priv: driver private structure
3276
 * @queue: RX queue index
3277 3278 3279
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3280
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3281
{
3282 3283 3284 3285
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
	int dirty = stmmac_rx_dirty(priv, queue);
	unsigned int entry = rx_q->dirty_rx;

3286 3287
	int bfsize = priv->dma_buf_sz;

3288
	while (dirty-- > 0) {
3289 3290 3291
		struct dma_desc *p;

		if (priv->extend_desc)
3292
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3293
		else
3294
			p = rx_q->dma_rx + entry;
3295

3296
		if (likely(!rx_q->rx_skbuff[entry])) {
3297 3298
			struct sk_buff *skb;

E
Eric Dumazet 已提交
3299
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3300 3301
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
3302
				rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3303 3304 3305 3306
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
3307
				break;
3308
			}
3309

3310 3311
			rx_q->rx_skbuff[entry] = skb;
			rx_q->rx_skbuff_dma[entry] =
3312 3313
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
3314
			if (dma_mapping_error(priv->device,
3315
					      rx_q->rx_skbuff_dma[entry])) {
3316
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3317 3318 3319
				dev_kfree_skb(skb);
				break;
			}
3320

3321
			stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
3322
			stmmac_refill_desc3(priv, rx_q, p);
3323

3324 3325
			if (rx_q->rx_zeroc_thresh > 0)
				rx_q->rx_zeroc_thresh--;
3326

3327 3328
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
3329
		}
P
Pavel Machek 已提交
3330
		dma_wmb();
A
Alexandre TORGUE 已提交
3331

3332
		stmmac_set_rx_owner(priv, p, priv->use_riwt);
A
Alexandre TORGUE 已提交
3333

P
Pavel Machek 已提交
3334
		dma_wmb();
3335 3336

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3337
	}
3338
	rx_q->dirty_rx = entry;
3339
	stmmac_set_rx_tail_ptr(priv, priv->ioaddr, rx_q->rx_tail_addr, queue);
3340 3341
}

3342
/**
3343
 * stmmac_rx - manage the receive process
3344
 * @priv: driver private structure
3345 3346
 * @limit: napi bugget
 * @queue: RX queue index.
3347 3348 3349
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3350
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3351
{
3352
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3353
	struct stmmac_channel *ch = &priv->channel[queue];
3354
	unsigned int next_entry = rx_q->cur_rx;
3355
	int coe = priv->hw->rx_csum;
3356
	unsigned int count = 0;
3357 3358 3359
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3360

3361
	if (netif_msg_rx_status(priv)) {
3362 3363
		void *rx_head;

3364
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3365
		if (priv->extend_desc)
3366
			rx_head = (void *)rx_q->dma_erx;
3367
		else
3368
			rx_head = (void *)rx_q->dma_rx;
3369

3370
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3371
	}
3372
	while (count < limit) {
3373
		int entry, status;
3374
		struct dma_desc *p;
3375
		struct dma_desc *np;
3376

3377 3378
		entry = next_entry;

3379
		if (priv->extend_desc)
3380
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3381
		else
3382
			p = rx_q->dma_rx + entry;
3383

3384
		/* read the status of the incoming frame */
3385 3386
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3387 3388
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3389 3390 3391 3392
			break;

		count++;

3393 3394
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3395

3396
		if (priv->extend_desc)
3397
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3398
		else
3399
			np = rx_q->dma_rx + next_entry;
3400 3401

		prefetch(np);
3402

3403 3404 3405
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3406
		if (unlikely(status == discard_frame)) {
3407
			priv->dev->stats.rx_errors++;
3408
			if (priv->hwts_rx_en && !priv->extend_desc) {
3409
				/* DESC2 & DESC3 will be overwritten by device
3410 3411 3412 3413
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
3414
				dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3415
				rx_q->rx_skbuff[entry] = NULL;
3416
				dma_unmap_single(priv->device,
3417
						 rx_q->rx_skbuff_dma[entry],
G
Giuseppe CAVALLARO 已提交
3418 3419
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3420 3421
			}
		} else {
3422
			struct sk_buff *skb;
3423
			int frame_len;
A
Alexandre TORGUE 已提交
3424 3425
			unsigned int des;

3426
			stmmac_get_desc_addr(priv, p, &des);
3427
			frame_len = stmmac_get_rx_frame_len(priv, p, coe);
G
Giuseppe CAVALLARO 已提交
3428

3429
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3430 3431 3432
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3433
			if (frame_len > priv->dma_buf_sz) {
3434 3435 3436 3437
				if (net_ratelimit())
					netdev_err(priv->dev,
						   "len %d larger than size (%d)\n",
						   frame_len, priv->dma_buf_sz);
3438
				priv->dev->stats.rx_length_errors++;
3439
				continue;
3440 3441
			}

3442
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3443
			 * Type frames (LLC/LLC-SNAP)
3444 3445 3446 3447
			 *
			 * llc_snap is never checked in GMAC >= 4, so this ACS
			 * feature is always disabled and packets need to be
			 * stripped manually.
G
Giuseppe CAVALLARO 已提交
3448
			 */
3449 3450
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
			    unlikely(status != llc_snap))
3451
				frame_len -= ETH_FCS_LEN;
3452

3453
			if (netif_msg_rx_status(priv)) {
3454 3455
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3456 3457
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3458
			}
3459

A
Alexandre TORGUE 已提交
3460 3461 3462 3463
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
3464
			if (unlikely(!xmac &&
A
Alexandre TORGUE 已提交
3465
				     ((frame_len < priv->rx_copybreak) ||
3466
				     stmmac_rx_threshold_count(rx_q)))) {
3467 3468 3469 3470 3471 3472 3473
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
3474
					continue;
3475 3476 3477
				}

				dma_sync_single_for_cpu(priv->device,
3478
							rx_q->rx_skbuff_dma
3479 3480 3481
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
3482
							rx_q->
3483 3484 3485 3486 3487
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
3488
							   rx_q->rx_skbuff_dma
3489 3490 3491
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
3492
				skb = rx_q->rx_skbuff[entry];
3493
				if (unlikely(!skb)) {
3494 3495 3496 3497
					if (net_ratelimit())
						netdev_err(priv->dev,
							   "%s: Inconsistent Rx chain\n",
							   priv->dev->name);
3498
					priv->dev->stats.rx_dropped++;
3499
					continue;
3500 3501
				}
				prefetch(skb->data - NET_IP_ALIGN);
3502 3503
				rx_q->rx_skbuff[entry] = NULL;
				rx_q->rx_zeroc_thresh++;
3504 3505 3506

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
3507
						 rx_q->rx_skbuff_dma[entry],
3508 3509
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
3510 3511 3512
			}

			if (netif_msg_pktdata(priv)) {
3513 3514
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3515 3516
				print_pkt(skb->data, frame_len);
			}
3517

3518 3519
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3520 3521
			stmmac_rx_vlan(priv->dev, skb);

3522 3523
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3524
			if (unlikely(!coe))
3525
				skb_checksum_none_assert(skb);
3526
			else
3527
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3528

3529
			napi_gro_receive(&ch->rx_napi, skb);
3530 3531 3532 3533 3534 3535

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
	}

3536
	stmmac_rx_refill(priv, queue);
3537 3538 3539 3540 3541 3542

	priv->xstats.rx_pkt_n += count;

	return count;
}

3543
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
3544
{
3545
	struct stmmac_channel *ch =
3546
		container_of(napi, struct stmmac_channel, rx_napi);
3547 3548
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
3549
	int work_done;
3550

3551
	priv->xstats.napi_poll++;
3552

3553 3554 3555 3556 3557
	work_done = stmmac_rx(priv, budget, chan);
	if (work_done < budget && napi_complete_done(napi, work_done))
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
	return work_done;
}
3558

3559 3560 3561 3562 3563 3564 3565 3566
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	struct stmmac_tx_queue *tx_q;
	u32 chan = ch->index;
	int work_done;
3567

3568 3569 3570 3571
	priv->xstats.napi_poll++;

	work_done = stmmac_tx_clean(priv, DMA_TX_SIZE, chan);
	work_done = min(work_done, budget);
3572

3573
	if (work_done < budget && napi_complete_done(napi, work_done))
3574
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
3575 3576 3577 3578 3579 3580 3581

	/* Force transmission restart */
	tx_q = &priv->tx_queue[chan];
	if (tx_q->cur_tx != tx_q->dirty_tx) {
		stmmac_enable_dma_transmission(priv, priv->ioaddr);
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
				       chan);
3582
	}
3583

3584 3585 3586 3587 3588 3589 3590
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3591
 *   complete within a reasonable time. The driver will mark the error in the
3592 3593 3594 3595 3596 3597 3598
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3599
	stmmac_global_err(priv);
3600 3601 3602
}

/**
3603
 *  stmmac_set_rx_mode - entry point for multicast addressing
3604 3605 3606 3607 3608 3609 3610
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3611
static void stmmac_set_rx_mode(struct net_device *dev)
3612 3613 3614
{
	struct stmmac_priv *priv = netdev_priv(dev);

3615
	stmmac_set_filter(priv, priv->hw, dev);
3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3631 3632
	struct stmmac_priv *priv = netdev_priv(dev);

3633
	if (netif_running(dev)) {
3634
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3635 3636 3637
		return -EBUSY;
	}

3638
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3639

3640 3641 3642 3643 3644
	netdev_update_features(dev);

	return 0;
}

3645
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3646
					     netdev_features_t features)
3647 3648 3649
{
	struct stmmac_priv *priv = netdev_priv(dev);

3650
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3651
		features &= ~NETIF_F_RXCSUM;
3652

3653
	if (!priv->plat->tx_coe)
3654
		features &= ~NETIF_F_CSUM_MASK;
3655

3656 3657 3658
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3659
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3660
	 */
3661
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3662
		features &= ~NETIF_F_CSUM_MASK;
3663

A
Alexandre TORGUE 已提交
3664 3665 3666 3667 3668 3669 3670 3671
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3672
	return features;
3673 3674
}

3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3688
	stmmac_rx_ipc(priv, priv->hw);
3689 3690 3691 3692

	return 0;
}

3693 3694 3695 3696 3697
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3698 3699 3700 3701 3702
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3703
 */
3704 3705 3706 3707
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3708 3709 3710 3711
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
3712
	bool xmac;
3713

3714
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3715
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3716

3717 3718 3719
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3720
	if (unlikely(!dev)) {
3721
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3722 3723 3724
		return IRQ_NONE;
	}

3725 3726 3727
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3728 3729 3730
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3731

3732
	/* To handle GMAC own interrupts */
3733
	if ((priv->plat->has_gmac) || xmac) {
3734
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3735
		int mtl_status;
3736

3737 3738
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3739
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3740
				priv->tx_path_in_lpi_mode = true;
3741
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3742
				priv->tx_path_in_lpi_mode = false;
3743 3744
		}

3745 3746
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3747

3748 3749 3750 3751
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
3752

3753 3754 3755 3756
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
3757
		}
3758 3759

		/* PCS link status */
3760
		if (priv->hw->pcs) {
3761 3762 3763 3764 3765
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3766
	}
3767

3768
	/* To handle DMA interrupts */
3769
	stmmac_dma_interrupt(priv);
3770 3771 3772 3773 3774 3775

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3776 3777
 * to allow network I/O with interrupts disabled.
 */
3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3793
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3794 3795 3796
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3797
	struct stmmac_priv *priv = netdev_priv (dev);
3798
	int ret = -EOPNOTSUPP;
3799 3800 3801 3802

	if (!netif_running(dev))
		return -EINVAL;

3803 3804 3805 3806
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3807
		ret = phylink_mii_ioctl(priv->phylink, rq, cmd);
3808 3809
		break;
	case SIOCSHWTSTAMP:
3810 3811 3812 3813
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
3814 3815 3816 3817
		break;
	default:
		break;
	}
3818

3819 3820 3821
	return ret;
}

3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
		if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
			ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

static int stmmac_setup_tc_block(struct stmmac_priv *priv,
				 struct tc_block_offload *f)
{
	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3852
				priv, priv, f->extack);
3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}

static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
		return stmmac_setup_tc_block(priv, type_data);
3869 3870
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
3871 3872 3873 3874 3875
	default:
		return -EOPNOTSUPP;
	}
}

3876 3877 3878 3879 3880 3881 3882 3883 3884
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

3885
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
3886 3887 3888 3889

	return ret;
}

3890
#ifdef CONFIG_DEBUG_FS
3891 3892
static struct dentry *stmmac_fs_dir;

3893
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3894
			       struct seq_file *seq)
3895 3896
{
	int i;
G
Giuseppe CAVALLARO 已提交
3897 3898
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3899

3900 3901 3902
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3903
				   i, (unsigned int)virt_to_phys(ep),
3904 3905 3906 3907
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3908 3909 3910
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3911
				   i, (unsigned int)virt_to_phys(p),
3912 3913
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3914 3915
			p++;
		}
3916 3917
		seq_printf(seq, "\n");
	}
3918
}
3919

3920
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
3921 3922 3923
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3924
	u32 rx_count = priv->plat->rx_queues_to_use;
3925
	u32 tx_count = priv->plat->tx_queues_to_use;
3926 3927
	u32 queue;

3928 3929 3930
	if ((dev->flags & IFF_UP) == 0)
		return 0;

3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3946

3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3961 3962 3963 3964
	}

	return 0;
}
3965
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
3966

3967
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
3968 3969 3970 3971
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3972
	if (!priv->hw_cap_support) {
3973 3974 3975 3976 3977 3978 3979 3980
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3981
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3982
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3983
	seq_printf(seq, "\t1000 Mbps: %s\n",
3984
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3985
	seq_printf(seq, "\tHalf duplex: %s\n",
3986 3987 3988 3989 3990
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3991
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
4003
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
4004
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
4005
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
4006 4007 4008 4009
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
4010 4011 4012 4013 4014 4015 4016 4017 4018
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}
4030
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
4031

4032 4033
static int stmmac_init_fs(struct net_device *dev)
{
4034 4035 4036 4037
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4038

4039
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
4040
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
4041 4042 4043 4044 4045

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
4046
	priv->dbgfs_rings_status =
4047
		debugfs_create_file("descriptors_status", 0444,
4048 4049
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
4050

4051
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4052
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4053
		debugfs_remove_recursive(priv->dbgfs_dir);
4054 4055 4056 4057

		return -ENOMEM;
	}

4058
	/* Entry to report the DMA HW features */
4059 4060 4061
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
4062

4063
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4064
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4065
		debugfs_remove_recursive(priv->dbgfs_dir);
4066 4067 4068 4069

		return -ENOMEM;
	}

4070 4071 4072
	return 0;
}

4073
static void stmmac_exit_fs(struct net_device *dev)
4074
{
4075 4076 4077
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4078
}
4079
#endif /* CONFIG_DEBUG_FS */
4080

4081 4082 4083 4084 4085
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4086
	.ndo_fix_features = stmmac_fix_features,
4087
	.ndo_set_features = stmmac_set_features,
4088
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4089 4090
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4091
	.ndo_setup_tc = stmmac_setup_tc,
4092 4093 4094
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4095
	.ndo_set_mac_address = stmmac_set_mac_address,
4096 4097
};

4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
4114
	dev_open(priv->dev, NULL);
4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4129 4130
/**
 *  stmmac_hw_init - Init the MAC device
4131
 *  @priv: driver private structure
4132 4133 4134 4135
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4136 4137 4138
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4139
	int ret;
4140

4141 4142 4143
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4144
	priv->chain_mode = chain_mode;
4145

4146 4147 4148 4149
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4150

4151 4152 4153
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4154
		dev_info(priv->device, "DMA HW capability register supported\n");
4155 4156 4157 4158 4159 4160 4161 4162

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4163
		priv->hw->pmt = priv->plat->pmt;
4164

4165 4166 4167 4168 4169 4170
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4171 4172
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4173 4174 4175 4176 4177 4178

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4179 4180 4181
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4182

4183 4184
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4185
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4186
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4187
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4188
	}
4189
	if (priv->plat->tx_coe)
4190
		dev_info(priv->device, "TX Checksum insertion supported\n");
4191 4192

	if (priv->plat->pmt) {
4193
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4194 4195 4196
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4197
	if (priv->dma_cap.tsoen)
4198
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4199

4200 4201 4202 4203 4204 4205 4206
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

4219
	return 0;
4220 4221
}

4222
/**
4223 4224
 * stmmac_dvr_probe
 * @device: device pointer
4225
 * @plat_dat: platform data pointer
4226
 * @res: stmmac resource pointer
4227 4228
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4229
 * Return:
4230
 * returns 0 on success, otherwise errno.
4231
 */
4232 4233 4234
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4235
{
4236 4237
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4238
	u32 queue, maxq;
4239
	int ret = 0;
4240

4241 4242
	ndev = devm_alloc_etherdev_mqs(device, sizeof(struct stmmac_priv),
				       MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES);
4243
	if (!ndev)
4244
		return -ENOMEM;
4245 4246 4247 4248 4249 4250

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4251

4252
	stmmac_set_ethtool_ops(ndev);
4253 4254
	priv->pause = pause;
	priv->plat = plat_dat;
4255 4256 4257 4258 4259 4260 4261
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

4262
	if (!IS_ERR_OR_NULL(res->mac))
4263
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4264

4265
	dev_set_drvdata(device, priv->dev);
4266

4267 4268
	/* Verify driver arguments */
	stmmac_verify_args();
4269

4270 4271 4272 4273
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
4274
		return -ENOMEM;
4275 4276 4277 4278
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4279
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4280 4281
	 * this needs to have multiple instances
	 */
4282 4283 4284
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4285 4286
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4287
		reset_control_deassert(priv->plat->stmmac_rst);
4288 4289 4290 4291 4292 4293
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4294

4295
	/* Init MAC and get the capabilities */
4296 4297
	ret = stmmac_hw_init(priv);
	if (ret)
4298
		goto error_hw_init;
4299

4300 4301
	stmmac_check_ether_addr(priv);

4302
	/* Configure real RX and TX queues */
4303 4304
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4305

4306
	ndev->netdev_ops = &stmmac_netdev_ops;
4307

4308 4309
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4310

4311 4312 4313 4314 4315
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4316
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4317
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4318
		priv->tso = true;
4319
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4320
	}
4321 4322
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4323 4324
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4325
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
4326 4327 4328
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4329 4330 4331 4332
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
4333 4334
	else if (priv->plat->has_xgmac)
		ndev->max_mtu = XGMAC_JUMBO_LEN;
4335 4336
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4337 4338 4339 4340 4341
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4342
		ndev->max_mtu = priv->plat->maxmtu;
4343
	else if (priv->plat->maxmtu < ndev->min_mtu)
4344 4345 4346
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4347

4348 4349 4350
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4351 4352
	/* Setup channels NAPI */
	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4353

4354 4355 4356 4357 4358 4359
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;

4360 4361 4362 4363 4364 4365 4366 4367
		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(ndev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
			netif_napi_add(ndev, &ch->tx_napi, stmmac_napi_poll_tx,
				       NAPI_POLL_WEIGHT);
		}
4368
	}
4369

4370
	mutex_init(&priv->lock);
4371

4372 4373 4374 4375 4376 4377
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
4378
	if (priv->plat->clk_csr >= 0)
4379
		priv->clk_csr = priv->plat->clk_csr;
4380 4381
	else
		stmmac_clk_csr_set(priv);
4382

4383 4384
	stmmac_check_pcs_mode(priv);

4385 4386 4387
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4388 4389 4390
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4391 4392 4393
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4394 4395
			goto error_mdio_register;
		}
4396 4397
	}

4398 4399 4400 4401 4402 4403
	ret = stmmac_phy_setup(priv);
	if (ret) {
		netdev_err(ndev, "failed to setup phy (%d)\n", ret);
		goto error_phy_setup;
	}

4404
	ret = register_netdev(ndev);
4405
	if (ret) {
4406 4407
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4408 4409
		goto error_netdev_register;
	}
4410

4411 4412 4413 4414 4415 4416 4417
#ifdef CONFIG_DEBUG_FS
	ret = stmmac_init_fs(ndev);
	if (ret < 0)
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
#endif

4418
	return ret;
4419

4420
error_netdev_register:
4421 4422
	phylink_destroy(priv->phylink);
error_phy_setup:
4423 4424 4425 4426
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4427
error_mdio_register:
4428 4429
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
4430

4431 4432 4433 4434
		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
4435
	}
4436
error_hw_init:
4437
	destroy_workqueue(priv->wq);
4438

4439
	return ret;
4440
}
4441
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4442 4443 4444

/**
 * stmmac_dvr_remove
4445
 * @dev: device pointer
4446
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4447
 * changes the link status, releases the DMA descriptor rings.
4448
 */
4449
int stmmac_dvr_remove(struct device *dev)
4450
{
4451
	struct net_device *ndev = dev_get_drvdata(dev);
4452
	struct stmmac_priv *priv = netdev_priv(ndev);
4453

4454
	netdev_info(priv->dev, "%s: removing driver", __func__);
4455

4456 4457 4458
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
4459
	stmmac_stop_all_dma(priv);
4460

4461
	stmmac_mac_set(priv, priv->ioaddr, false);
4462 4463
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4464
	phylink_destroy(priv->phylink);
4465 4466 4467 4468
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4469 4470 4471
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4472
		stmmac_mdio_unregister(ndev);
4473
	destroy_workqueue(priv->wq);
4474
	mutex_destroy(&priv->lock);
4475 4476 4477

	return 0;
}
4478
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4479

4480 4481
/**
 * stmmac_suspend - suspend callback
4482
 * @dev: device pointer
4483 4484 4485 4486
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4487
int stmmac_suspend(struct device *dev)
4488
{
4489
	struct net_device *ndev = dev_get_drvdata(dev);
4490
	struct stmmac_priv *priv = netdev_priv(ndev);
4491

4492
	if (!ndev || !netif_running(ndev))
4493 4494
		return 0;

4495
	phylink_stop(priv->phylink);
4496

4497
	mutex_lock(&priv->lock);
4498

4499
	netif_device_detach(ndev);
4500
	stmmac_stop_all_queues(priv);
4501

4502
	stmmac_disable_all_queues(priv);
4503 4504

	/* Stop TX/RX DMA */
4505
	stmmac_stop_all_dma(priv);
4506

4507
	/* Enable Power down mode by programming the PMT regs */
4508
	if (device_may_wakeup(priv->device)) {
4509
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4510 4511
		priv->irq_wake = 1;
	} else {
4512
		stmmac_mac_set(priv, priv->ioaddr, false);
4513
		pinctrl_pm_select_sleep_state(priv->device);
4514
		/* Disable clock in case of PWM is off */
4515 4516
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4517
	}
4518
	mutex_unlock(&priv->lock);
4519

4520
	priv->speed = SPEED_UNKNOWN;
4521 4522
	return 0;
}
4523
EXPORT_SYMBOL_GPL(stmmac_suspend);
4524

4525 4526 4527 4528 4529 4530 4531
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4532
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4533 4534 4535 4536 4537 4538 4539 4540 4541
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4542 4543 4544 4545 4546
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4547
		tx_q->mss = 0;
4548
	}
4549 4550
}

4551 4552
/**
 * stmmac_resume - resume callback
4553
 * @dev: device pointer
4554 4555 4556
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4557
int stmmac_resume(struct device *dev)
4558
{
4559
	struct net_device *ndev = dev_get_drvdata(dev);
4560
	struct stmmac_priv *priv = netdev_priv(ndev);
4561

4562
	if (!netif_running(ndev))
4563 4564 4565 4566 4567 4568
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4569 4570
	 * from another devices (e.g. serial console).
	 */
4571
	if (device_may_wakeup(priv->device)) {
4572
		mutex_lock(&priv->lock);
4573
		stmmac_pmt(priv, priv->hw, 0);
4574
		mutex_unlock(&priv->lock);
4575
		priv->irq_wake = 0;
4576
	} else {
4577
		pinctrl_pm_select_default_state(priv->device);
4578
		/* enable the clk previously disabled */
4579 4580
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4581 4582 4583 4584
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4585

4586
	netif_device_attach(ndev);
4587

4588
	mutex_lock(&priv->lock);
4589

4590 4591
	stmmac_reset_queues_param(priv);

4592 4593
	stmmac_clear_descriptors(priv);

4594
	stmmac_hw_setup(ndev, false);
4595
	stmmac_init_tx_coalesce(priv);
4596
	stmmac_set_rx_mode(ndev);
4597

4598
	stmmac_enable_all_queues(priv);
4599

4600
	stmmac_start_all_queues(priv);
4601

4602
	mutex_unlock(&priv->lock);
4603

4604
	phylink_start(priv->phylink);
4605

4606 4607
	return 0;
}
4608
EXPORT_SYMBOL_GPL(stmmac_resume);
4609

4610 4611 4612 4613 4614 4615 4616 4617
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4618
		if (!strncmp(opt, "debug:", 6)) {
4619
			if (kstrtoint(opt + 6, 0, &debug))
4620 4621
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4622
			if (kstrtoint(opt + 8, 0, &phyaddr))
4623 4624
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4625
			if (kstrtoint(opt + 7, 0, &buf_sz))
4626 4627
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4628
			if (kstrtoint(opt + 3, 0, &tc))
4629 4630
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4631
			if (kstrtoint(opt + 9, 0, &watchdog))
4632 4633
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4634
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4635 4636
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4637
			if (kstrtoint(opt + 6, 0, &pause))
4638
				goto err;
4639
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4640 4641
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4642 4643 4644
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4645
		}
4646 4647
	}
	return 0;
4648 4649 4650 4651

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4652 4653 4654
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4655
#endif /* MODULE */
4656

4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4686 4687 4688
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");