stmmac_main.c 126.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2 3 4 5
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

6
	Copyright(C) 2007-2011 STMicroelectronics Ltd
7 8 9 10 11 12 13 14 15 16


  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

17
#include <linux/clk.h>
18 19 20 21 22 23 24 25 26
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
27
#include <linux/if.h>
28 29
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
30
#include <linux/slab.h>
31
#include <linux/prefetch.h>
32
#include <linux/pinctrl/consumer.h>
33
#ifdef CONFIG_DEBUG_FS
34 35
#include <linux/debugfs.h>
#include <linux/seq_file.h>
36
#endif /* CONFIG_DEBUG_FS */
37
#include <linux/net_tstamp.h>
38
#include <linux/phylink.h>
39
#include <net/pkt_cls.h>
40
#include "stmmac_ptp.h"
41
#include "stmmac.h"
42
#include <linux/reset.h>
43
#include <linux/of_mdio.h>
44
#include "dwmac1000.h"
45
#include "dwxgmac2.h"
46
#include "hwif.h"
47

48
#define	STMMAC_ALIGN(x)		__ALIGN_KERNEL(x, SMP_CACHE_BYTES)
A
Alexandre TORGUE 已提交
49
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
50 51

/* Module parameters */
52
#define TX_TIMEO	5000
53
static int watchdog = TX_TIMEO;
54
module_param(watchdog, int, 0644);
55
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
56

57
static int debug = -1;
58
module_param(debug, int, 0644);
59
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
60

61
static int phyaddr = -1;
62
module_param(phyaddr, int, 0444);
63 64
MODULE_PARM_DESC(phyaddr, "Physical device address");

65
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
66
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
67

68
static int flow_ctrl = FLOW_AUTO;
69
module_param(flow_ctrl, int, 0644);
70 71 72
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
73
module_param(pause, int, 0644);
74 75 76 77
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
78
module_param(tc, int, 0644);
79 80
MODULE_PARM_DESC(tc, "DMA threshold control value");

81 82
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
83
module_param(buf_sz, int, 0644);
84 85
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

86 87
#define	STMMAC_RX_COPYBREAK	256

88 89 90 91
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

92 93
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
94
module_param(eee_timer, int, 0644);
95
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
96
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
97

98 99
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
100 101
 */
static unsigned int chain_mode;
102
module_param(chain_mode, int, 0444);
103 104
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

105 106
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

107
#ifdef CONFIG_DEBUG_FS
108
static int stmmac_init_fs(struct net_device *dev);
109
static void stmmac_exit_fs(struct net_device *dev);
110 111
#endif

112 113
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

114 115
/**
 * stmmac_verify_args - verify the driver parameters.
116 117
 * Description: it checks the driver parameters and set a default in case of
 * errors.
118 119 120 121 122
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
123 124
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
125 126 127 128 129 130
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
131 132
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
133 134
}

135 136 137 138 139 140 141
/**
 * stmmac_disable_all_queues - Disable all queues
 * @priv: driver private structure
 */
static void stmmac_disable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
142 143
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
144 145
	u32 queue;

146 147
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
148

149 150 151 152
		if (queue < rx_queues_cnt)
			napi_disable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_disable(&ch->tx_napi);
153 154 155 156 157 158 159 160 161 162
	}
}

/**
 * stmmac_enable_all_queues - Enable all queues
 * @priv: driver private structure
 */
static void stmmac_enable_all_queues(struct stmmac_priv *priv)
{
	u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
163 164
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 maxq = max(rx_queues_cnt, tx_queues_cnt);
165 166
	u32 queue;

167 168
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
169

170 171 172 173
		if (queue < rx_queues_cnt)
			napi_enable(&ch->rx_napi);
		if (queue < tx_queues_cnt)
			napi_enable(&ch->tx_napi);
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
	}
}

/**
 * stmmac_stop_all_queues - Stop all queues
 * @priv: driver private structure
 */
static void stmmac_stop_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
}

/**
 * stmmac_start_all_queues - Start all queues
 * @priv: driver private structure
 */
static void stmmac_start_all_queues(struct stmmac_priv *priv)
{
	u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_cnt; queue++)
		netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
}

203 204 205 206 207 208 209 210 211 212 213 214 215 216
static void stmmac_service_event_schedule(struct stmmac_priv *priv)
{
	if (!test_bit(STMMAC_DOWN, &priv->state) &&
	    !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
		queue_work(priv->wq, &priv->service_task);
}

static void stmmac_global_err(struct stmmac_priv *priv)
{
	netif_carrier_off(priv->dev);
	set_bit(STMMAC_RESET_REQUESTED, &priv->state);
	stmmac_service_event_schedule(priv);
}

217 218 219 220 221 222 223 224 225 226 227 228
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
229 230 231 232
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

233
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
234 235

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
236 237 238 239 240 241
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
242 243 244 245 246 247 248 249 250 251 252
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
253
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
254
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
255
	}
256 257 258 259 260 261 262 263 264 265 266

	if (priv->plat->has_sun8i) {
		if (clk_rate > 160000000)
			priv->clk_csr = 0x03;
		else if (clk_rate > 80000000)
			priv->clk_csr = 0x02;
		else if (clk_rate > 40000000)
			priv->clk_csr = 0x01;
		else
			priv->clk_csr = 0;
	}
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281

	if (priv->plat->has_xgmac) {
		if (clk_rate > 400000000)
			priv->clk_csr = 0x5;
		else if (clk_rate > 350000000)
			priv->clk_csr = 0x4;
		else if (clk_rate > 300000000)
			priv->clk_csr = 0x3;
		else if (clk_rate > 250000000)
			priv->clk_csr = 0x2;
		else if (clk_rate > 150000000)
			priv->clk_csr = 0x1;
		else
			priv->clk_csr = 0x0;
	}
282 283
}

284 285
static void print_pkt(unsigned char *buf, int len)
{
286 287
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
288 289
}

290
static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
291
{
292
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
293
	u32 avail;
294

295 296
	if (tx_q->dirty_tx > tx_q->cur_tx)
		avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
297
	else
298
		avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
299 300 301 302

	return avail;
}

303 304 305 306 307 308
/**
 * stmmac_rx_dirty - Get RX queue dirty
 * @priv: driver private structure
 * @queue: RX queue index
 */
static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
309
{
310
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
311
	u32 dirty;
312

313 314
	if (rx_q->dirty_rx <= rx_q->cur_rx)
		dirty = rx_q->cur_rx - rx_q->dirty_rx;
315
	else
316
		dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
317 318

	return dirty;
319 320
}

321
/**
322
 * stmmac_enable_eee_mode - check and enter in LPI mode
323
 * @priv: driver private structure
324 325
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
326
 */
327 328
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
329 330 331 332 333 334 335 336 337 338 339
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queue;

	/* check if all TX queues have the work finished */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		if (tx_q->dirty_tx != tx_q->cur_tx)
			return; /* still unfinished work */
	}

340
	/* Check and enter in LPI mode */
341
	if (!priv->tx_path_in_lpi_mode)
342 343
		stmmac_set_eee_mode(priv, priv->hw,
				priv->plat->en_tx_lpi_clockgating);
344 345
}

346
/**
347
 * stmmac_disable_eee_mode - disable and exit from LPI mode
348 349 350 351
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
352 353
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
354
	stmmac_reset_eee_mode(priv, priv->hw);
355 356 357 358 359
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
360
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
361 362
 * @arg : data hook
 * Description:
363
 *  if there is no data transfer and if we are not in LPI state,
364 365
 *  then MAC Transmitter can be moved to LPI state.
 */
366
static void stmmac_eee_ctrl_timer(struct timer_list *t)
367
{
368
	struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
369 370

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
371
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
372 373 374
}

/**
375
 * stmmac_eee_init - init EEE
376
 * @priv: driver private structure
377
 * Description:
378 379 380
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
381 382 383
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
384
	int tx_lpi_timer = priv->tx_lpi_timer;
385

G
Giuseppe CAVALLARO 已提交
386 387 388
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
389 390 391
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
392
		return false;
393

394 395 396 397 398
	/* Check if MAC core supports the EEE feature. */
	if (!priv->dma_cap.eee)
		return false;

	mutex_lock(&priv->lock);
399

400
	/* Check if it needs to be deactivated */
401 402 403 404 405 406
	if (!priv->eee_active) {
		if (priv->eee_enabled) {
			netdev_dbg(priv->dev, "disable EEE\n");
			del_timer_sync(&priv->eee_ctrl_timer);
			stmmac_set_eee_timer(priv, priv->hw, 0, tx_lpi_timer);
		}
407
		mutex_unlock(&priv->lock);
408
		return false;
409
	}
410 411 412 413 414 415 416 417 418 419 420

	if (priv->eee_active && !priv->eee_enabled) {
		timer_setup(&priv->eee_ctrl_timer, stmmac_eee_ctrl_timer, 0);
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
		stmmac_set_eee_timer(priv, priv->hw, STMMAC_DEFAULT_LIT_LS,
				     tx_lpi_timer);
	}

	mutex_unlock(&priv->lock);
	netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
	return true;
421 422
}

423
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
424
 * @priv: driver private structure
425
 * @p : descriptor pointer
426 427 428 429 430 431
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
432
				   struct dma_desc *p, struct sk_buff *skb)
433 434
{
	struct skb_shared_hwtstamps shhwtstamp;
435
	u64 ns = 0;
436 437 438 439

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
440
	/* exit if skb doesn't support hw tstamp */
441
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
442 443 444
		return;

	/* check tx tstamp status */
445
	if (stmmac_get_tx_timestamp_status(priv, p)) {
446
		/* get the valid tstamp */
447
		stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
448

449 450
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
451

452
		netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
453 454 455
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
456 457 458 459

	return;
}

460
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
461
 * @priv: driver private structure
462 463
 * @p : descriptor pointer
 * @np : next descriptor pointer
464 465 466 467 468
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
469 470
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
471 472
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
473
	struct dma_desc *desc = p;
474
	u64 ns = 0;
475 476 477

	if (!priv->hwts_rx_en)
		return;
478
	/* For GMAC4, the valid timestamp is from CTX next desc. */
479
	if (priv->plat->has_gmac4 || priv->plat->has_xgmac)
480
		desc = np;
481

482
	/* Check if timestamp is available */
483 484
	if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
		stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
485
		netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
486 487 488 489
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
490
		netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
491
	}
492 493 494
}

/**
495
 *  stmmac_hwtstamp_set - control hardware timestamping.
496
 *  @dev: device pointer.
497
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
498 499 500 501 502 503 504
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
505
static int stmmac_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
506 507 508
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
509
	struct timespec64 now;
510 511 512 513 514 515 516 517 518
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
519
	u32 sec_inc = 0;
520
	u32 value = 0;
521 522 523
	bool xmac;

	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
524 525 526 527 528 529 530 531 532 533

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
534
			   sizeof(config)))
535 536
		return -EFAULT;

537 538
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
539 540 541 542 543

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

544 545
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
546 547 548 549 550
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
551
			/* time stamp no incoming packet at all */
552 553 554 555
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
556
			/* PTP v1, UDP, any kind of event packet */
557
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
558 559 560 561 562 563 564
			/* 'xmac' hardware can support Sync, Pdelay_Req and
			 * Pdelay_resp by setting bit14 and bits17/16 to 01
			 * This leaves Delay_Req timestamps out.
			 * Enable all events *and* general purpose message
			 * timestamping
			 */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
565 566 567 568 569
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
570
			/* PTP v1, UDP, Sync packet */
571 572 573 574 575 576 577 578 579
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
580
			/* PTP v1, UDP, Delay_req packet */
581 582 583 584 585 586 587 588 589 590
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
591
			/* PTP v2, UDP, any kind of event packet */
592 593 594
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
595
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
596 597 598 599 600 601

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
602
			/* PTP v2, UDP, Sync packet */
603 604 605 606 607 608 609 610 611 612
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
613
			/* PTP v2, UDP, Delay_req packet */
614 615 616 617 618 619 620 621 622 623 624
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
625
			/* PTP v2/802.AS1 any layer, any kind of event packet */
626 627
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
628
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
629 630 631 632 633 634
			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
635
			/* PTP v2/802.AS1, any layer, Sync packet */
636 637 638 639 640 641 642 643 644 645 646
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
647
			/* PTP v2/802.AS1, any layer, Delay_req packet */
648 649 650 651 652 653 654 655 656 657 658
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

659
		case HWTSTAMP_FILTER_NTP_ALL:
660
		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
661
			/* time stamp any incoming packet */
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
681
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
682 683

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
684
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
685 686
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
687 688 689
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
690
		stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
691 692

		/* program Sub Second Increment reg */
693 694
		stmmac_config_sub_second_increment(priv,
				priv->ptpaddr, priv->plat->clk_ptp_rate,
695
				xmac, &sec_inc);
696
		temp = div_u64(1000000000ULL, sec_inc);
697

698 699 700 701
		/* Store sub second increment and flags for later use */
		priv->sub_second_inc = sec_inc;
		priv->systime_flags = value;

702 703 704
		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
705
		 * where, freq_div_ratio = 1e9ns/sec_inc
706
		 */
707
		temp = (u64)(temp << 32);
708
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
709
		stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
710 711

		/* initialize system time */
A
Arnd Bergmann 已提交
712 713 714
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
715 716
		stmmac_init_systime(priv, priv->ptpaddr,
				(u32)now.tv_sec, now.tv_nsec);
717 718
	}

719 720
	memcpy(&priv->tstamp_config, &config, sizeof(config));

721
	return copy_to_user(ifr->ifr_data, &config,
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
			    sizeof(config)) ? -EFAULT : 0;
}

/**
 *  stmmac_hwtstamp_get - read hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function obtain the current hardware timestamping settings
    as requested.
 */
static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config *config = &priv->tstamp_config;

	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

	return copy_to_user(ifr->ifr_data, config,
			    sizeof(*config)) ? -EFAULT : 0;
744 745
}

746
/**
747
 * stmmac_init_ptp - init PTP
748
 * @priv: driver private structure
749
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
750
 * This is done by looking at the HW cap. register.
751
 * This function also registers the ptp driver.
752
 */
753
static int stmmac_init_ptp(struct stmmac_priv *priv)
754
{
755 756
	bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;

757 758 759
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

760
	priv->adv_ts = 0;
761 762
	/* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
	if (xmac && priv->dma_cap.atime_stamp)
763 764 765
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
766 767
		priv->adv_ts = 1;

768 769
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
770

771 772 773
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
774 775 776

	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
777

778 779 780
	stmmac_ptp_register(priv);

	return 0;
781 782 783 784
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
785 786
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
787
	stmmac_ptp_unregister(priv);
788 789
}

790 791 792 793 794 795 796 797 798
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

799 800
	stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
			priv->pause, tx_cnt);
801 802
}

803 804 805 806 807
static void stmmac_validate(struct phylink_config *config,
			    unsigned long *supported,
			    struct phylink_link_state *state)
{
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
808
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mac_supported) = { 0, };
809 810 811 812
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	int tx_cnt = priv->plat->tx_queues_to_use;
	int max_speed = priv->plat->max_speed;

813 814 815 816
	phylink_set(mac_supported, 10baseT_Half);
	phylink_set(mac_supported, 10baseT_Full);
	phylink_set(mac_supported, 100baseT_Half);
	phylink_set(mac_supported, 100baseT_Full);
817 818 819
	phylink_set(mac_supported, 1000baseT_Half);
	phylink_set(mac_supported, 1000baseT_Full);
	phylink_set(mac_supported, 1000baseKX_Full);
820 821 822 823 824 825

	phylink_set(mac_supported, Autoneg);
	phylink_set(mac_supported, Pause);
	phylink_set(mac_supported, Asym_Pause);
	phylink_set_port_modes(mac_supported);

826 827 828 829
	/* Cut down 1G if asked to */
	if ((max_speed > 0) && (max_speed < 1000)) {
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);
830 831 832 833 834 835 836 837 838 839
	} else if (priv->plat->has_xgmac) {
		phylink_set(mac_supported, 2500baseT_Full);
		phylink_set(mac_supported, 5000baseT_Full);
		phylink_set(mac_supported, 10000baseSR_Full);
		phylink_set(mac_supported, 10000baseLR_Full);
		phylink_set(mac_supported, 10000baseER_Full);
		phylink_set(mac_supported, 10000baseLRM_Full);
		phylink_set(mac_supported, 10000baseT_Full);
		phylink_set(mac_supported, 10000baseKX4_Full);
		phylink_set(mac_supported, 10000baseKR_Full);
840 841 842 843 844 845 846 847 848
	}

	/* Half-Duplex can only work with single queue */
	if (tx_cnt > 1) {
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 1000baseT_Half);
	}

849 850 851 852 853 854
	bitmap_and(supported, supported, mac_supported,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_andnot(supported, supported, mask,
		      __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mac_supported,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
855 856 857 858 859 860 861 862 863 864
	bitmap_andnot(state->advertising, state->advertising, mask,
		      __ETHTOOL_LINK_MODE_MASK_NBITS);
}

static int stmmac_mac_link_state(struct phylink_config *config,
				 struct phylink_link_state *state)
{
	return -EOPNOTSUPP;
}

865 866
static void stmmac_mac_config(struct phylink_config *config, unsigned int mode,
			      const struct phylink_link_state *state)
867
{
868
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
869 870 871
	u32 ctrl;

	ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
872
	ctrl &= ~priv->hw->link.speed_mask;
873

874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (state->interface == PHY_INTERFACE_MODE_USXGMII) {
		switch (state->speed) {
		case SPEED_10000:
			ctrl |= priv->hw->link.xgmii.speed10000;
			break;
		case SPEED_5000:
			ctrl |= priv->hw->link.xgmii.speed5000;
			break;
		case SPEED_2500:
			ctrl |= priv->hw->link.xgmii.speed2500;
			break;
		default:
			return;
		}
	} else {
		switch (state->speed) {
		case SPEED_2500:
			ctrl |= priv->hw->link.speed2500;
			break;
		case SPEED_1000:
			ctrl |= priv->hw->link.speed1000;
			break;
		case SPEED_100:
			ctrl |= priv->hw->link.speed100;
			break;
		case SPEED_10:
			ctrl |= priv->hw->link.speed10;
			break;
		default:
			return;
		}
905 906
	}

907
	priv->speed = state->speed;
908

909 910 911 912 913 914 915
	if (priv->plat->fix_mac_speed)
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, state->speed);

	if (!state->duplex)
		ctrl &= ~priv->hw->link.duplex;
	else
		ctrl |= priv->hw->link.duplex;
916 917

	/* Flow Control operation */
918 919
	if (state->pause)
		stmmac_mac_flow_ctrl(priv, state->duplex);
920 921 922 923

	writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
}

924 925 926 927 928
static void stmmac_mac_an_restart(struct phylink_config *config)
{
	/* Not Supported */
}

929 930
static void stmmac_mac_link_down(struct phylink_config *config,
				 unsigned int mode, phy_interface_t interface)
931
{
932
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
933 934

	stmmac_mac_set(priv, priv->ioaddr, false);
935 936 937
	priv->eee_active = false;
	stmmac_eee_init(priv);
	stmmac_set_eee_pls(priv, priv->hw, false);
938 939
}

940 941 942
static void stmmac_mac_link_up(struct phylink_config *config,
			       unsigned int mode, phy_interface_t interface,
			       struct phy_device *phy)
943
{
944
	struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
945 946

	stmmac_mac_set(priv, priv->ioaddr, true);
947
	if (phy && priv->dma_cap.eee) {
948 949 950 951
		priv->eee_active = phy_init_eee(phy, 1) >= 0;
		priv->eee_enabled = stmmac_eee_init(priv);
		stmmac_set_eee_pls(priv, priv->hw, true);
	}
952 953
}

954
static const struct phylink_mac_ops stmmac_phylink_mac_ops = {
955 956
	.validate = stmmac_validate,
	.mac_link_state = stmmac_mac_link_state,
957
	.mac_config = stmmac_mac_config,
958
	.mac_an_restart = stmmac_mac_an_restart,
959 960
	.mac_link_down = stmmac_mac_link_down,
	.mac_link_up = stmmac_mac_link_up,
961 962
};

963
/**
964
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
965 966 967 968 969
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
970 971 972 973 974
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
975 976 977 978
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
979
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
980
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
981
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
982
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
983
			priv->hw->pcs = STMMAC_PCS_SGMII;
984 985 986 987
		}
	}
}

988 989 990 991 992 993 994 995 996 997 998
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
999 1000
	struct device_node *node;
	int ret;
1001

1002
	node = priv->plat->phylink_node;
1003

1004
	if (node)
1005
		ret = phylink_of_phy_connect(priv->phylink, node, 0);
1006 1007 1008 1009 1010

	/* Some DT bindings do not set-up the PHY handle. Let's try to
	 * manually parse it
	 */
	if (!node || ret) {
1011 1012
		int addr = priv->plat->phy_addr;
		struct phy_device *phydev;
1013

1014 1015 1016
		phydev = mdiobus_get_phy(priv->mii, addr);
		if (!phydev) {
			netdev_err(priv->dev, "no phy at addr %d\n", addr);
1017
			return -ENODEV;
1018
		}
1019

1020
		ret = phylink_connect_phy(priv->phylink, phydev);
1021 1022
	}

1023 1024
	return ret;
}
1025

1026 1027
static int stmmac_phy_setup(struct stmmac_priv *priv)
{
1028
	struct fwnode_handle *fwnode = of_fwnode_handle(priv->plat->phylink_node);
1029 1030
	int mode = priv->plat->interface;
	struct phylink *phylink;
1031

1032 1033
	priv->phylink_config.dev = &priv->dev->dev;
	priv->phylink_config.type = PHYLINK_NETDEV;
1034

1035
	phylink = phylink_create(&priv->phylink_config, fwnode,
1036 1037 1038
				 mode, &stmmac_phylink_mac_ops);
	if (IS_ERR(phylink))
		return PTR_ERR(phylink);
1039

1040
	priv->phylink = phylink;
1041 1042 1043
	return 0;
}

1044
static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1045
{
1046
	u32 rx_cnt = priv->plat->rx_queues_to_use;
1047
	void *head_rx;
1048
	u32 queue;
1049

1050 1051 1052
	/* Display RX rings */
	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1053

1054 1055 1056 1057 1058 1059 1060 1061
		pr_info("\tRX Queue %u rings\n", queue);

		if (priv->extend_desc)
			head_rx = (void *)rx_q->dma_erx;
		else
			head_rx = (void *)rx_q->dma_rx;

		/* Display RX ring */
1062
		stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1063
	}
1064 1065 1066 1067
}

static void stmmac_display_tx_rings(struct stmmac_priv *priv)
{
1068
	u32 tx_cnt = priv->plat->tx_queues_to_use;
1069
	void *head_tx;
1070
	u32 queue;
1071

1072 1073 1074
	/* Display TX rings */
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1075

1076 1077 1078 1079 1080 1081 1082
		pr_info("\tTX Queue %d rings\n", queue);

		if (priv->extend_desc)
			head_tx = (void *)tx_q->dma_etx;
		else
			head_tx = (void *)tx_q->dma_tx;

1083
		stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1084
	}
1085 1086
}

1087 1088 1089 1090 1091 1092 1093 1094 1095
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	/* Display RX ring */
	stmmac_display_rx_rings(priv);

	/* Display TX ring */
	stmmac_display_tx_rings(priv);
}

1096 1097 1098 1099 1100 1101 1102 1103
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
1104
	else if (mtu > DEFAULT_BUFSIZE)
1105 1106
		ret = BUF_SIZE_2KiB;
	else
1107
		ret = DEFAULT_BUFSIZE;
1108 1109 1110 1111

	return ret;
}

1112
/**
1113
 * stmmac_clear_rx_descriptors - clear RX descriptors
1114
 * @priv: driver private structure
1115
 * @queue: RX queue index
1116
 * Description: this function is called to clear the RX descriptors
1117 1118
 * in case of both basic and extended descriptors are used.
 */
1119
static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
1120
{
1121
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1122
	int i;
1123

1124
	/* Clear the RX descriptors */
1125
	for (i = 0; i < DMA_RX_SIZE; i++)
1126
		if (priv->extend_desc)
1127 1128
			stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
					priv->use_riwt, priv->mode,
1129 1130
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1131
		else
1132 1133
			stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
					priv->use_riwt, priv->mode,
1134 1135
					(i == DMA_RX_SIZE - 1),
					priv->dma_buf_sz);
1136 1137 1138 1139 1140
}

/**
 * stmmac_clear_tx_descriptors - clear tx descriptors
 * @priv: driver private structure
1141
 * @queue: TX queue index.
1142 1143 1144
 * Description: this function is called to clear the TX descriptors
 * in case of both basic and extended descriptors are used.
 */
1145
static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
1146
{
1147
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1148 1149 1150
	int i;

	/* Clear the TX descriptors */
1151
	for (i = 0; i < DMA_TX_SIZE; i++)
1152
		if (priv->extend_desc)
1153 1154
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1155
		else
1156 1157
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167
/**
 * stmmac_clear_descriptors - clear descriptors
 * @priv: driver private structure
 * Description: this function is called to clear the TX and RX descriptors
 * in case of both basic and extended descriptors are used.
 */
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
1168
	u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
1169
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1170 1171
	u32 queue;

1172
	/* Clear the RX descriptors */
1173 1174
	for (queue = 0; queue < rx_queue_cnt; queue++)
		stmmac_clear_rx_descriptors(priv, queue);
1175 1176

	/* Clear the TX descriptors */
1177 1178
	for (queue = 0; queue < tx_queue_cnt; queue++)
		stmmac_clear_tx_descriptors(priv, queue);
1179 1180
}

1181 1182 1183 1184 1185
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
1186 1187
 * @flags: gfp flag
 * @queue: RX queue index
1188 1189 1190
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
1191
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
1192
				  int i, gfp_t flags, u32 queue)
1193
{
1194
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1195
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1196

1197 1198
	buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
	if (!buf->page)
1199
		return -ENOMEM;
1200

1201 1202
	buf->addr = page_pool_get_dma_addr(buf->page);
	stmmac_set_desc_addr(priv, p, buf->addr);
1203 1204
	if (priv->dma_buf_sz == BUF_SIZE_16KiB)
		stmmac_init_desc3(priv, p);
1205 1206 1207 1208

	return 0;
}

1209 1210 1211
/**
 * stmmac_free_rx_buffer - free RX dma buffers
 * @priv: private structure
1212
 * @queue: RX queue index
1213 1214
 * @i: buffer index.
 */
1215
static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1216
{
1217
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1218
	struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1219

1220 1221 1222
	if (buf->page)
		page_pool_put_page(rx_q->page_pool, buf->page, false);
	buf->page = NULL;
1223 1224 1225
}

/**
1226 1227
 * stmmac_free_tx_buffer - free RX dma buffers
 * @priv: private structure
1228
 * @queue: RX queue index
1229 1230
 * @i: buffer index.
 */
1231
static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
1232
{
1233 1234 1235 1236
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	if (tx_q->tx_skbuff_dma[i].buf) {
		if (tx_q->tx_skbuff_dma[i].map_as_page)
1237
			dma_unmap_page(priv->device,
1238 1239
				       tx_q->tx_skbuff_dma[i].buf,
				       tx_q->tx_skbuff_dma[i].len,
1240 1241 1242
				       DMA_TO_DEVICE);
		else
			dma_unmap_single(priv->device,
1243 1244
					 tx_q->tx_skbuff_dma[i].buf,
					 tx_q->tx_skbuff_dma[i].len,
1245 1246 1247
					 DMA_TO_DEVICE);
	}

1248 1249 1250 1251 1252
	if (tx_q->tx_skbuff[i]) {
		dev_kfree_skb_any(tx_q->tx_skbuff[i]);
		tx_q->tx_skbuff[i] = NULL;
		tx_q->tx_skbuff_dma[i].buf = 0;
		tx_q->tx_skbuff_dma[i].map_as_page = false;
1253 1254 1255 1256 1257
	}
}

/**
 * init_dma_rx_desc_rings - init the RX descriptor rings
1258
 * @dev: net device structure
1259
 * @flags: gfp flag.
1260
 * Description: this function initializes the DMA RX descriptors
1261
 * and allocates the socket buffers. It supports the chained and ring
1262
 * modes.
1263
 */
1264
static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
1265 1266
{
	struct stmmac_priv *priv = netdev_priv(dev);
1267
	u32 rx_count = priv->plat->rx_queues_to_use;
1268
	int ret = -ENOMEM;
1269
	int bfsize = 0;
1270
	int queue;
1271
	int i;
1272

1273 1274 1275
	bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
	if (bfsize < 0)
		bfsize = 0;
1276

1277
	if (bfsize < BUF_SIZE_16KiB)
1278
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1279

1280 1281
	priv->dma_buf_sz = bfsize;

1282
	/* RX INITIALIZATION */
1283 1284
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1285

1286 1287
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1288

1289 1290 1291
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_rx_phy=0x%08x\n", __func__,
			  (u32)rx_q->dma_rx_phy);
A
Alexandre TORGUE 已提交
1292

1293 1294
		stmmac_clear_rx_descriptors(priv, queue);

1295 1296
		for (i = 0; i < DMA_RX_SIZE; i++) {
			struct dma_desc *p;
1297

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
			if (priv->extend_desc)
				p = &((rx_q->dma_erx + i)->basic);
			else
				p = rx_q->dma_rx + i;

			ret = stmmac_init_rx_buffers(priv, p, i, flags,
						     queue);
			if (ret)
				goto err_init_rx_buffers;
		}

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);

		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1315 1316
				stmmac_mode_init(priv, rx_q->dma_erx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1317
			else
1318 1319
				stmmac_mode_init(priv, rx_q->dma_rx,
						rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1320
		}
1321 1322
	}

1323 1324
	buf_sz = bfsize;

1325
	return 0;
1326

1327
err_init_rx_buffers:
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	while (queue >= 0) {
		while (--i >= 0)
			stmmac_free_rx_buffer(priv, queue, i);

		if (queue == 0)
			break;

		i = DMA_RX_SIZE;
		queue--;
	}

1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	return ret;
}

/**
 * init_dma_tx_desc_rings - init the TX descriptor rings
 * @dev: net device structure.
 * Description: this function initializes the DMA TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_tx_desc_rings(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1352 1353
	u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
	u32 queue;
1354 1355
	int i;

1356 1357
	for (queue = 0; queue < tx_queue_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1358

1359 1360 1361
		netif_dbg(priv, probe, priv->dev,
			  "(%s) dma_tx_phy=0x%08x\n", __func__,
			 (u32)tx_q->dma_tx_phy);
A
Alexandre TORGUE 已提交
1362

1363 1364 1365
		/* Setup the chained descriptor addresses */
		if (priv->mode == STMMAC_CHAIN_MODE) {
			if (priv->extend_desc)
1366 1367
				stmmac_mode_init(priv, tx_q->dma_etx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1368
			else
1369 1370
				stmmac_mode_init(priv, tx_q->dma_tx,
						tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1371
		}
1372

1373 1374 1375 1376 1377 1378 1379
		for (i = 0; i < DMA_TX_SIZE; i++) {
			struct dma_desc *p;
			if (priv->extend_desc)
				p = &((tx_q->dma_etx + i)->basic);
			else
				p = tx_q->dma_tx + i;

1380
			stmmac_clear_desc(priv, p);
1381 1382 1383 1384 1385 1386

			tx_q->tx_skbuff_dma[i].buf = 0;
			tx_q->tx_skbuff_dma[i].map_as_page = false;
			tx_q->tx_skbuff_dma[i].len = 0;
			tx_q->tx_skbuff_dma[i].last_segment = false;
			tx_q->tx_skbuff[i] = NULL;
1387
		}
1388

1389 1390
		tx_q->dirty_tx = 0;
		tx_q->cur_tx = 0;
1391
		tx_q->mss = 0;
1392

1393 1394
		netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
	}
1395

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	return 0;
}

/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
 * and allocates the socket buffers. It supports the chained and ring
 * modes.
 */
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	ret = init_dma_rx_desc_rings(dev, flags);
	if (ret)
		return ret;

	ret = init_dma_tx_desc_rings(dev);

1418
	stmmac_clear_descriptors(priv);
1419

1420 1421
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1422 1423

	return ret;
1424 1425
}

1426 1427 1428
/**
 * dma_free_rx_skbufs - free RX dma buffers
 * @priv: private structure
1429
 * @queue: RX queue index
1430
 */
1431
static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
1432 1433 1434
{
	int i;

1435
	for (i = 0; i < DMA_RX_SIZE; i++)
1436
		stmmac_free_rx_buffer(priv, queue, i);
1437 1438
}

1439 1440 1441
/**
 * dma_free_tx_skbufs - free TX dma buffers
 * @priv: private structure
1442
 * @queue: TX queue index
1443
 */
1444
static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
1445 1446 1447
{
	int i;

1448
	for (i = 0; i < DMA_TX_SIZE; i++)
1449
		stmmac_free_tx_buffer(priv, queue, i);
1450 1451
}

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
/**
 * free_dma_rx_desc_resources - free RX dma desc resources
 * @priv: private structure
 */
static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
{
	u32 rx_count = priv->plat->rx_queues_to_use;
	u32 queue;

	/* Free RX queue resources */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		/* Release the DMA RX socket buffers */
		dma_free_rx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_RX_SIZE * sizeof(struct dma_desc),
					  rx_q->dma_rx, rx_q->dma_rx_phy);
		else
			dma_free_coherent(priv->device, DMA_RX_SIZE *
					  sizeof(struct dma_extended_desc),
					  rx_q->dma_erx, rx_q->dma_rx_phy);

1478 1479 1480 1481 1482
		kfree(rx_q->buf_pool);
		if (rx_q->page_pool) {
			page_pool_request_shutdown(rx_q->page_pool);
			page_pool_destroy(rx_q->page_pool);
		}
1483 1484 1485
	}
}

1486 1487 1488 1489 1490 1491 1492
/**
 * free_dma_tx_desc_resources - free TX dma desc resources
 * @priv: private structure
 */
static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
{
	u32 tx_count = priv->plat->tx_queues_to_use;
1493
	u32 queue;
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516

	/* Free TX queue resources */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		/* Release the DMA TX socket buffers */
		dma_free_tx_skbufs(priv, queue);

		/* Free DMA regions of consistent memory previously allocated */
		if (!priv->extend_desc)
			dma_free_coherent(priv->device,
					  DMA_TX_SIZE * sizeof(struct dma_desc),
					  tx_q->dma_tx, tx_q->dma_tx_phy);
		else
			dma_free_coherent(priv->device, DMA_TX_SIZE *
					  sizeof(struct dma_extended_desc),
					  tx_q->dma_etx, tx_q->dma_tx_phy);

		kfree(tx_q->tx_skbuff_dma);
		kfree(tx_q->tx_skbuff);
	}
}

1517
/**
1518
 * alloc_dma_rx_desc_resources - alloc RX resources.
1519 1520
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
1521 1522 1523
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
1524
 */
1525
static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
1526
{
1527
	u32 rx_count = priv->plat->rx_queues_to_use;
1528
	int ret = -ENOMEM;
1529
	u32 queue;
1530

1531 1532 1533
	/* RX queues buffers and DMA */
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1534
		struct page_pool_params pp_params = { 0 };
1535

1536 1537
		rx_q->queue_index = queue;
		rx_q->priv_data = priv;
1538

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
		pp_params.flags = PP_FLAG_DMA_MAP;
		pp_params.pool_size = DMA_RX_SIZE;
		pp_params.order = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE);
		pp_params.nid = dev_to_node(priv->device);
		pp_params.dev = priv->device;
		pp_params.dma_dir = DMA_FROM_DEVICE;

		rx_q->page_pool = page_pool_create(&pp_params);
		if (IS_ERR(rx_q->page_pool)) {
			ret = PTR_ERR(rx_q->page_pool);
			rx_q->page_pool = NULL;
1550
			goto err_dma;
1551
		}
1552

1553 1554
		rx_q->buf_pool = kcalloc(DMA_RX_SIZE, sizeof(*rx_q->buf_pool),
					 GFP_KERNEL);
1555
		if (!rx_q->buf_pool)
1556
			goto err_dma;
1557 1558

		if (priv->extend_desc) {
1559 1560 1561 1562
			rx_q->dma_erx = dma_alloc_coherent(priv->device,
							   DMA_RX_SIZE * sizeof(struct dma_extended_desc),
							   &rx_q->dma_rx_phy,
							   GFP_KERNEL);
1563 1564 1565 1566
			if (!rx_q->dma_erx)
				goto err_dma;

		} else {
1567 1568 1569 1570
			rx_q->dma_rx = dma_alloc_coherent(priv->device,
							  DMA_RX_SIZE * sizeof(struct dma_desc),
							  &rx_q->dma_rx_phy,
							  GFP_KERNEL);
1571 1572 1573
			if (!rx_q->dma_rx)
				goto err_dma;
		}
1574 1575 1576 1577 1578
	}

	return 0;

err_dma:
1579 1580
	free_dma_rx_desc_resources(priv);

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	return ret;
}

/**
 * alloc_dma_tx_desc_resources - alloc TX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
{
1594
	u32 tx_count = priv->plat->tx_queues_to_use;
1595
	int ret = -ENOMEM;
1596
	u32 queue;
1597

1598 1599 1600
	/* TX queues buffers and DMA */
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1601

1602 1603
		tx_q->queue_index = queue;
		tx_q->priv_data = priv;
1604

1605 1606 1607
		tx_q->tx_skbuff_dma = kcalloc(DMA_TX_SIZE,
					      sizeof(*tx_q->tx_skbuff_dma),
					      GFP_KERNEL);
1608
		if (!tx_q->tx_skbuff_dma)
1609
			goto err_dma;
1610

1611 1612 1613
		tx_q->tx_skbuff = kcalloc(DMA_TX_SIZE,
					  sizeof(struct sk_buff *),
					  GFP_KERNEL);
1614
		if (!tx_q->tx_skbuff)
1615
			goto err_dma;
1616 1617

		if (priv->extend_desc) {
1618 1619 1620 1621
			tx_q->dma_etx = dma_alloc_coherent(priv->device,
							   DMA_TX_SIZE * sizeof(struct dma_extended_desc),
							   &tx_q->dma_tx_phy,
							   GFP_KERNEL);
1622
			if (!tx_q->dma_etx)
1623
				goto err_dma;
1624
		} else {
1625 1626 1627 1628
			tx_q->dma_tx = dma_alloc_coherent(priv->device,
							  DMA_TX_SIZE * sizeof(struct dma_desc),
							  &tx_q->dma_tx_phy,
							  GFP_KERNEL);
1629
			if (!tx_q->dma_tx)
1630
				goto err_dma;
1631
		}
1632 1633 1634 1635
	}

	return 0;

1636
err_dma:
1637 1638
	free_dma_tx_desc_resources(priv);

1639 1640 1641
	return ret;
}

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
1652
	/* RX Allocation */
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
	int ret = alloc_dma_rx_desc_resources(priv);

	if (ret)
		return ret;

	ret = alloc_dma_tx_desc_resources(priv);

	return ret;
}

/**
 * free_dma_desc_resources - free dma desc resources
 * @priv: private structure
 */
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA RX socket buffers */
	free_dma_rx_desc_resources(priv);

	/* Release the DMA TX socket buffers */
	free_dma_tx_desc_resources(priv);
}

J
jpinto 已提交
1676 1677 1678 1679 1680 1681 1682
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1683 1684 1685
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1686

1687 1688
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1689
		stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
1690
	}
J
jpinto 已提交
1691 1692
}

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1703
	stmmac_start_rx(priv, priv->ioaddr, chan);
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1716
	stmmac_start_tx(priv, priv->ioaddr, chan);
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1729
	stmmac_stop_rx(priv, priv->ioaddr, chan);
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1742
	stmmac_stop_tx(priv, priv->ioaddr, chan);
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1783 1784
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1785
 *  @priv: driver private structure
1786 1787
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1788 1789 1790
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1791 1792
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1793
	int rxfifosz = priv->plat->rx_fifo_size;
1794
	int txfifosz = priv->plat->tx_fifo_size;
1795 1796 1797
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1798
	u8 qmode = 0;
1799

1800 1801
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
1802 1803 1804 1805 1806 1807
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
1808

1809 1810 1811 1812
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1813 1814 1815
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1816 1817 1818 1819
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1820 1821
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1822
		priv->xstats.threshold = SF_DMA_MODE;
1823 1824 1825 1826 1827 1828
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
1829 1830
	for (chan = 0; chan < rx_channels_count; chan++) {
		qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1831

1832 1833
		stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
				rxfifosz, qmode);
1834 1835
		stmmac_set_dma_bfsize(priv, priv->ioaddr, priv->dma_buf_sz,
				chan);
1836
	}
1837

1838 1839
	for (chan = 0; chan < tx_channels_count; chan++) {
		qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1840

1841 1842
		stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
				txfifosz, qmode);
1843
	}
1844 1845 1846
}

/**
1847
 * stmmac_tx_clean - to manage the transmission completion
1848
 * @priv: driver private structure
1849
 * @queue: TX queue index
1850
 * Description: it reclaims the transmit resources after transmission completes.
1851
 */
1852
static int stmmac_tx_clean(struct stmmac_priv *priv, int budget, u32 queue)
1853
{
1854
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
B
Beniamino Galvani 已提交
1855
	unsigned int bytes_compl = 0, pkts_compl = 0;
1856
	unsigned int entry, count = 0;
1857

1858
	__netif_tx_lock_bh(netdev_get_tx_queue(priv->dev, queue));
1859

1860 1861
	priv->xstats.tx_clean++;

1862
	entry = tx_q->dirty_tx;
1863
	while ((entry != tx_q->cur_tx) && (count < budget)) {
1864
		struct sk_buff *skb = tx_q->tx_skbuff[entry];
1865
		struct dma_desc *p;
1866
		int status;
1867 1868

		if (priv->extend_desc)
1869
			p = (struct dma_desc *)(tx_q->dma_etx + entry);
1870
		else
1871
			p = tx_q->dma_tx + entry;
1872

1873 1874
		status = stmmac_tx_status(priv, &priv->dev->stats,
				&priv->xstats, p, priv->ioaddr);
1875 1876 1877 1878
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

1879 1880
		count++;

1881 1882 1883 1884 1885
		/* Make sure descriptor fields are read after reading
		 * the own bit.
		 */
		dma_rmb();

1886 1887 1888 1889 1890 1891
		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1892 1893
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1894
			}
1895
			stmmac_get_tx_hwtstamp(priv, p, skb);
1896 1897
		}

1898 1899
		if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
			if (tx_q->tx_skbuff_dma[entry].map_as_page)
G
Giuseppe CAVALLARO 已提交
1900
				dma_unmap_page(priv->device,
1901 1902
					       tx_q->tx_skbuff_dma[entry].buf,
					       tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1903 1904 1905
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
1906 1907
						 tx_q->tx_skbuff_dma[entry].buf,
						 tx_q->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1908
						 DMA_TO_DEVICE);
1909 1910 1911
			tx_q->tx_skbuff_dma[entry].buf = 0;
			tx_q->tx_skbuff_dma[entry].len = 0;
			tx_q->tx_skbuff_dma[entry].map_as_page = false;
1912
		}
A
Alexandre TORGUE 已提交
1913

1914
		stmmac_clean_desc3(priv, tx_q, p);
A
Alexandre TORGUE 已提交
1915

1916 1917
		tx_q->tx_skbuff_dma[entry].last_segment = false;
		tx_q->tx_skbuff_dma[entry].is_jumbo = false;
1918 1919

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1920 1921
			pkts_compl++;
			bytes_compl += skb->len;
1922
			dev_consume_skb_any(skb);
1923
			tx_q->tx_skbuff[entry] = NULL;
1924 1925
		}

1926
		stmmac_release_tx_desc(priv, p, priv->mode);
1927

1928
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1929
	}
1930
	tx_q->dirty_tx = entry;
B
Beniamino Galvani 已提交
1931

1932 1933 1934 1935 1936 1937
	netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
				  pkts_compl, bytes_compl);

	if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
								queue))) &&
	    stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
B
Beniamino Galvani 已提交
1938

1939 1940
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
1941
		netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
1942
	}
1943 1944 1945

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1946
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1947
	}
1948

1949 1950 1951 1952
	/* We still have pending packets, let's call for a new scheduling */
	if (tx_q->dirty_tx != tx_q->cur_tx)
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));

1953 1954 1955
	__netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));

	return count;
1956 1957 1958
}

/**
1959
 * stmmac_tx_err - to manage the tx error
1960
 * @priv: driver private structure
1961
 * @chan: channel index
1962
 * Description: it cleans the descriptors and restarts the transmission
1963
 * in case of transmission errors.
1964
 */
1965
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1966
{
1967
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1968
	int i;
1969

1970
	netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
1971

1972
	stmmac_stop_tx_dma(priv, chan);
1973
	dma_free_tx_skbufs(priv, chan);
1974
	for (i = 0; i < DMA_TX_SIZE; i++)
1975
		if (priv->extend_desc)
1976 1977
			stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
					priv->mode, (i == DMA_TX_SIZE - 1));
1978
		else
1979 1980
			stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
					priv->mode, (i == DMA_TX_SIZE - 1));
1981 1982
	tx_q->dirty_tx = 0;
	tx_q->cur_tx = 0;
1983
	tx_q->mss = 0;
1984
	netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
1985
	stmmac_start_tx_dma(priv, chan);
1986 1987

	priv->dev->stats.tx_errors++;
1988
	netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
1989 1990
}

1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
2004 2005
	u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
	u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
2006 2007
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2008
	int rxfifosz = priv->plat->rx_fifo_size;
2009
	int txfifosz = priv->plat->tx_fifo_size;
2010 2011 2012

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;
2013 2014 2015 2016 2017 2018
	if (txfifosz == 0)
		txfifosz = priv->dma_cap.tx_fifo_size;

	/* Adjust for real per queue fifo size */
	rxfifosz /= rx_channels_count;
	txfifosz /= tx_channels_count;
2019

2020 2021
	stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
	stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
2022 2023
}

2024 2025
static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
{
2026
	int ret;
2027

2028 2029 2030
	ret = stmmac_safety_feat_irq_status(priv, priv->dev,
			priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
	if (ret && (ret != -EINVAL)) {
2031
		stmmac_global_err(priv);
2032 2033 2034 2035
		return true;
	}

	return false;
2036 2037
}

2038 2039 2040 2041 2042 2043
static int stmmac_napi_check(struct stmmac_priv *priv, u32 chan)
{
	int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
						 &priv->xstats, chan);
	struct stmmac_channel *ch = &priv->channel[chan];

2044
	if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
2045 2046 2047 2048 2049
		if (napi_schedule_prep(&ch->rx_napi)) {
			stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
			__napi_schedule_irqoff(&ch->rx_napi);
			status |= handle_tx;
		}
2050 2051
	}

2052
	if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use))
2053
		napi_schedule_irqoff(&ch->tx_napi);
2054 2055 2056 2057

	return status;
}

2058
/**
2059
 * stmmac_dma_interrupt - DMA ISR
2060 2061
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
2062 2063
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
2064
 */
2065 2066
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
2067
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
2068 2069 2070
	u32 rx_channel_count = priv->plat->rx_queues_to_use;
	u32 channels_to_check = tx_channel_count > rx_channel_count ?
				tx_channel_count : rx_channel_count;
2071
	u32 chan;
K
Kees Cook 已提交
2072 2073 2074 2075 2076
	int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];

	/* Make sure we never check beyond our status buffer. */
	if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
		channels_to_check = ARRAY_SIZE(status);
2077 2078

	for (chan = 0; chan < channels_to_check; chan++)
2079
		status[chan] = stmmac_napi_check(priv, chan);
2080

2081 2082
	for (chan = 0; chan < tx_channel_count; chan++) {
		if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
			/* Try to bump up the dma threshold on this failure */
			if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
			    (tc <= 256)) {
				tc += 64;
				if (priv->plat->force_thresh_dma_mode)
					stmmac_set_dma_operation_mode(priv,
								      tc,
								      tc,
								      chan);
				else
					stmmac_set_dma_operation_mode(priv,
								    tc,
								    SF_DMA_MODE,
								    chan);
				priv->xstats.threshold = tc;
			}
2099
		} else if (unlikely(status[chan] == tx_hard_error)) {
2100
			stmmac_tx_err(priv, chan);
2101
		}
2102
	}
2103 2104
}

2105 2106 2107 2108 2109
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
2110 2111 2112
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
2113
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
2114

2115
	stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
2116 2117

	if (priv->dma_cap.rmon) {
2118
		stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
2119 2120
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
2121
		netdev_info(priv->dev, "No MAC Management Counters available\n");
2122 2123
}

2124
/**
2125
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
2126
 * @priv: driver private structure
2127 2128 2129 2130 2131
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
2132 2133 2134
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
2135
	return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
2136 2137
}

2138
/**
2139
 * stmmac_check_ether_addr - check if the MAC addr is valid
2140 2141 2142 2143 2144
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
2145 2146 2147
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2148
		stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
2149
		if (!is_valid_ether_addr(priv->dev->dev_addr))
2150
			eth_hw_addr_random(priv->dev);
2151 2152
		dev_info(priv->device, "device MAC address %pM\n",
			 priv->dev->dev_addr);
2153 2154 2155
	}
}

2156
/**
2157
 * stmmac_init_dma_engine - DMA init.
2158 2159 2160 2161 2162 2163
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
2164 2165
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
2166 2167
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
2168
	u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
2169
	struct stmmac_rx_queue *rx_q;
2170
	struct stmmac_tx_queue *tx_q;
2171
	u32 chan = 0;
2172
	int atds = 0;
2173
	int ret = 0;
2174

2175 2176
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
2177
		return -EINVAL;
2178 2179
	}

2180 2181 2182
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

2183
	ret = stmmac_reset(priv, priv->ioaddr);
2184 2185 2186 2187 2188
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

2189 2190 2191 2192 2193 2194
	/* DMA Configuration */
	stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);

	if (priv->plat->axi)
		stmmac_axi(priv, priv->ioaddr, priv->plat->axi);

2195 2196 2197 2198
	/* DMA CSR Channel configuration */
	for (chan = 0; chan < dma_csr_ch; chan++)
		stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);

2199 2200 2201
	/* DMA RX Channel Configuration */
	for (chan = 0; chan < rx_channels_count; chan++) {
		rx_q = &priv->rx_queue[chan];
2202

2203 2204
		stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    rx_q->dma_rx_phy, chan);
2205

2206 2207 2208 2209 2210
		rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
				       rx_q->rx_tail_addr, chan);
	}
2211

2212 2213 2214
	/* DMA TX Channel Configuration */
	for (chan = 0; chan < tx_channels_count; chan++) {
		tx_q = &priv->tx_queue[chan];
2215

2216 2217
		stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
				    tx_q->dma_tx_phy, chan);
2218

2219
		tx_q->tx_tail_addr = tx_q->dma_tx_phy;
2220 2221 2222
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
				       tx_q->tx_tail_addr, chan);
	}
2223

2224
	return ret;
2225 2226
}

2227 2228 2229 2230 2231 2232 2233
static void stmmac_tx_timer_arm(struct stmmac_priv *priv, u32 queue)
{
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

	mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer));
}

2234
/**
2235
 * stmmac_tx_timer - mitigation sw timer for tx.
2236 2237 2238 2239
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
2240
static void stmmac_tx_timer(struct timer_list *t)
2241
{
2242 2243 2244 2245 2246
	struct stmmac_tx_queue *tx_q = from_timer(tx_q, t, txtimer);
	struct stmmac_priv *priv = tx_q->priv_data;
	struct stmmac_channel *ch;

	ch = &priv->channel[tx_q->queue_index];
2247

2248 2249 2250 2251 2252 2253 2254 2255
	/*
	 * If NAPI is already running we can miss some events. Let's rearm
	 * the timer and try again.
	 */
	if (likely(napi_schedule_prep(&ch->tx_napi)))
		__napi_schedule(&ch->tx_napi);
	else
		mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(10));
2256 2257 2258
}

/**
2259
 * stmmac_init_coalesce - init mitigation options.
2260
 * @priv: driver private structure
2261
 * Description:
2262
 * This inits the coalesce parameters: i.e. timer rate,
2263 2264 2265
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
2266
static void stmmac_init_coalesce(struct stmmac_priv *priv)
2267
{
2268 2269 2270
	u32 tx_channel_count = priv->plat->tx_queues_to_use;
	u32 chan;

2271 2272
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2273
	priv->rx_coal_frames = STMMAC_RX_FRAMES;
2274 2275 2276 2277 2278 2279

	for (chan = 0; chan < tx_channel_count; chan++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];

		timer_setup(&tx_q->txtimer, stmmac_tx_timer, 0);
	}
2280 2281
}

2282 2283 2284 2285 2286 2287 2288
static void stmmac_set_rings_length(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan;

	/* set TX ring length */
2289 2290 2291
	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_set_tx_ring_len(priv, priv->ioaddr,
				(DMA_TX_SIZE - 1), chan);
2292 2293

	/* set RX ring length */
2294 2295 2296
	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_set_rx_ring_len(priv, priv->ioaddr,
				(DMA_RX_SIZE - 1), chan);
2297 2298
}

2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
2312
		stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
2313 2314 2315
	}
}

2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

J
Joao Pinto 已提交
2327 2328
	/* queue 0 is reserved for legacy traffic */
	for (queue = 1; queue < tx_queues_count; queue++) {
2329 2330 2331 2332
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

2333
		stmmac_config_cbs(priv, priv->hw,
2334 2335 2336 2337 2338 2339 2340 2341
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
2355
		stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
2356 2357 2358
	}
}

2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
/**
 *  stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX Queue Priority
 */
static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < rx_queues_count; queue++) {
		if (!priv->plat->rx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->rx_queues_cfg[queue].prio;
2375
		stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
	}
}

/**
 *  stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
 *  @priv: driver private structure
 *  Description: It is used for configuring the TX Queue Priority
 */
static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 queue;
	u32 prio;

	for (queue = 0; queue < tx_queues_count; queue++) {
		if (!priv->plat->tx_queues_cfg[queue].use_prio)
			continue;

		prio = priv->plat->tx_queues_cfg[queue].prio;
2395
		stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
2396 2397 2398
	}
}

2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
/**
 *  stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
 *  @priv: driver private structure
 *  Description: It is used for configuring the RX queue routing
 */
static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u8 packet;

	for (queue = 0; queue < rx_queues_count; queue++) {
		/* no specific packet type routing specified for the queue */
		if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
			continue;

		packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2416
		stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
2417 2418 2419
	}
}

2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

2430
	if (tx_queues_count > 1)
2431 2432
		stmmac_set_tx_queue_weight(priv);

2433
	/* Configure MTL RX algorithms */
2434 2435 2436
	if (rx_queues_count > 1)
		stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
				priv->plat->rx_sched_algorithm);
2437 2438

	/* Configure MTL TX algorithms */
2439 2440 2441
	if (tx_queues_count > 1)
		stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
				priv->plat->tx_sched_algorithm);
2442

2443
	/* Configure CBS in AVB TX queues */
2444
	if (tx_queues_count > 1)
2445 2446
		stmmac_configure_cbs(priv);

2447
	/* Map RX MTL to DMA channels */
2448
	stmmac_rx_queue_dma_chan_map(priv);
2449

2450
	/* Enable MAC RX Queues */
2451
	stmmac_mac_enable_rx_queues(priv);
2452

2453
	/* Set RX priorities */
2454
	if (rx_queues_count > 1)
2455 2456 2457
		stmmac_mac_config_rx_queues_prio(priv);

	/* Set TX priorities */
2458
	if (tx_queues_count > 1)
2459
		stmmac_mac_config_tx_queues_prio(priv);
2460 2461

	/* Set RX routing */
2462
	if (rx_queues_count > 1)
2463
		stmmac_mac_config_rx_queues_routing(priv);
2464 2465
}

2466 2467
static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
{
2468
	if (priv->dma_cap.asp) {
2469
		netdev_info(priv->dev, "Enabling Safety Features\n");
2470
		stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
2471 2472 2473 2474 2475
	} else {
		netdev_info(priv->dev, "No Safety Features support found\n");
	}
}

2476
/**
2477
 * stmmac_hw_setup - setup mac in a usable state.
2478 2479
 *  @dev : pointer to the device structure.
 *  Description:
2480 2481 2482 2483
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
2484 2485 2486 2487
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
2488
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2489 2490
{
	struct stmmac_priv *priv = netdev_priv(dev);
2491
	u32 rx_cnt = priv->plat->rx_queues_to_use;
2492 2493
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 chan;
2494 2495 2496 2497 2498
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
2499 2500
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
2501 2502 2503 2504
		return ret;
	}

	/* Copy the MAC addr into the HW  */
2505
	stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
2506

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

2520
	/* Initialize the MAC Core */
2521
	stmmac_core_init(priv, priv->hw, dev);
2522

2523
	/* Initialize MTL*/
2524
	stmmac_mtl_configuration(priv);
J
jpinto 已提交
2525

2526
	/* Initialize Safety Features */
2527
	stmmac_safety_feat_configuration(priv);
2528

2529
	ret = stmmac_rx_ipc(priv, priv->hw);
2530
	if (!ret) {
2531
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
2532
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
2533
		priv->hw->rx_csum = 0;
2534 2535
	}

2536
	/* Enable the MAC Rx/Tx */
2537
	stmmac_mac_set(priv, priv->ioaddr, true);
2538

2539 2540 2541
	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

2542 2543
	stmmac_mmc_setup(priv);

2544
	if (init_ptp) {
2545 2546 2547 2548
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

2549
		ret = stmmac_init_ptp(priv);
2550 2551 2552 2553
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
2554
	}
2555 2556 2557

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

2558
	if (priv->use_riwt) {
2559
		ret = stmmac_rx_watchdog(priv, priv->ioaddr, MIN_DMA_RIWT, rx_cnt);
2560
		if (!ret)
2561
			priv->rx_riwt = MIN_DMA_RIWT;
2562 2563
	}

2564 2565
	if (priv->hw->pcs)
		stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2566

2567 2568 2569
	/* set TX and RX rings length */
	stmmac_set_rings_length(priv);

A
Alexandre TORGUE 已提交
2570
	/* Enable TSO */
2571 2572
	if (priv->tso) {
		for (chan = 0; chan < tx_cnt; chan++)
2573
			stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2574
	}
A
Alexandre TORGUE 已提交
2575

2576 2577 2578
	/* Start the ball rolling... */
	stmmac_start_all_dma(priv);

2579 2580 2581
	return 0;
}

2582 2583 2584 2585 2586 2587 2588
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2601
	u32 chan;
2602 2603
	int ret;

2604 2605 2606
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2607 2608
		ret = stmmac_init_phy(dev);
		if (ret) {
2609 2610 2611
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2612
			return ret;
2613
		}
2614
	}
2615

2616 2617 2618 2619
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2620
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2621
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2622

2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
	ret = alloc_dma_desc_resources(priv);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
		goto dma_desc_error;
	}

	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
		goto init_error;
	}

2637
	ret = stmmac_hw_setup(dev, true);
2638
	if (ret < 0) {
2639
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2640
		goto init_error;
2641 2642
	}

2643
	stmmac_init_coalesce(priv);
2644

2645
	phylink_start(priv->phylink);
2646

2647 2648
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2649
			  IRQF_SHARED, dev->name, dev);
2650
	if (unlikely(ret < 0)) {
2651 2652 2653
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2654
		goto irq_error;
2655 2656
	}

2657 2658 2659 2660 2661
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2662 2663 2664
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2665
			goto wolirq_error;
2666 2667 2668
		}
	}

2669
	/* Request the IRQ lines */
2670
	if (priv->lpi_irq > 0) {
2671 2672 2673
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2674 2675 2676
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2677
			goto lpiirq_error;
2678 2679 2680
		}
	}

2681 2682
	stmmac_enable_all_queues(priv);
	stmmac_start_all_queues(priv);
2683

2684
	return 0;
2685

2686
lpiirq_error:
2687 2688
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2689
wolirq_error:
2690
	free_irq(dev->irq, dev);
2691
irq_error:
2692
	phylink_stop(priv->phylink);
2693

2694 2695 2696
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);

2697
	stmmac_hw_teardown(dev);
2698 2699
init_error:
	free_dma_desc_resources(priv);
2700
dma_desc_error:
2701
	phylink_disconnect_phy(priv->phylink);
2702
	return ret;
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2714
	u32 chan;
2715

2716 2717 2718
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2719
	/* Stop and disconnect the PHY */
2720 2721
	phylink_stop(priv->phylink);
	phylink_disconnect_phy(priv->phylink);
2722

2723
	stmmac_stop_all_queues(priv);
2724

2725
	stmmac_disable_all_queues(priv);
2726

2727 2728
	for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
		del_timer_sync(&priv->tx_queue[chan].txtimer);
2729

2730 2731
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2732 2733
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2734
	if (priv->lpi_irq > 0)
2735
		free_irq(priv->lpi_irq, dev);
2736 2737

	/* Stop TX/RX DMA and clear the descriptors */
2738
	stmmac_stop_all_dma(priv);
2739 2740 2741 2742

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2743
	/* Disable the MAC Rx/Tx */
2744
	stmmac_mac_set(priv, priv->ioaddr, false);
2745 2746 2747

	netif_carrier_off(dev);

2748 2749
	stmmac_release_ptp(priv);

2750 2751 2752
	return 0;
}

A
Alexandre TORGUE 已提交
2753 2754 2755 2756 2757 2758
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
2759
 *  @queue: TX queue index
A
Alexandre TORGUE 已提交
2760 2761 2762 2763
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
2764
static void stmmac_tso_allocator(struct stmmac_priv *priv, dma_addr_t des,
2765
				 int total_len, bool last_segment, u32 queue)
A
Alexandre TORGUE 已提交
2766
{
2767
	struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
A
Alexandre TORGUE 已提交
2768
	struct dma_desc *desc;
2769
	u32 buff_size;
2770
	int tmp_len;
A
Alexandre TORGUE 已提交
2771 2772 2773 2774

	tmp_len = total_len;

	while (tmp_len > 0) {
2775 2776
		dma_addr_t curr_addr;

2777
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2778
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2779
		desc = tx_q->dma_tx + tx_q->cur_tx;
A
Alexandre TORGUE 已提交
2780

2781 2782 2783 2784 2785 2786
		curr_addr = des + (total_len - tmp_len);
		if (priv->dma_cap.addr64 <= 32)
			desc->des0 = cpu_to_le32(curr_addr);
		else
			stmmac_set_desc_addr(priv, desc, curr_addr);

A
Alexandre TORGUE 已提交
2787 2788 2789
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

2790 2791 2792 2793
		stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
				0, 1,
				(last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
				0, 0);
A
Alexandre TORGUE 已提交
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
2828
	struct dma_desc *desc, *first, *mss_desc = NULL;
A
Alexandre TORGUE 已提交
2829 2830
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
2831
	u32 queue = skb_get_queue_mapping(skb);
2832
	unsigned int first_entry;
2833 2834 2835
	struct stmmac_tx_queue *tx_q;
	int tmp_pay_len = 0;
	u32 pay_len, mss;
A
Alexandre TORGUE 已提交
2836
	u8 proto_hdr_len;
2837
	dma_addr_t des;
A
Alexandre TORGUE 已提交
2838 2839
	int i;

2840 2841
	tx_q = &priv->tx_queue[queue];

A
Alexandre TORGUE 已提交
2842 2843 2844 2845
	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
2846
	if (unlikely(stmmac_tx_avail(priv, queue) <
A
Alexandre TORGUE 已提交
2847
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2848 2849 2850
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
A
Alexandre TORGUE 已提交
2851
			/* This is a hard error, log it. */
2852 2853 2854
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2855 2856 2857 2858 2859 2860 2861 2862 2863
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
2864
	if (mss != tx_q->mss) {
2865
		mss_desc = tx_q->dma_tx + tx_q->cur_tx;
2866
		stmmac_set_mss(priv, mss_desc, mss);
2867
		tx_q->mss = mss;
2868
		tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2869
		WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
A
Alexandre TORGUE 已提交
2870 2871 2872 2873 2874 2875 2876 2877 2878
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

2879
	first_entry = tx_q->cur_tx;
2880
	WARN_ON(tx_q->tx_skbuff[first_entry]);
A
Alexandre TORGUE 已提交
2881

2882
	desc = tx_q->dma_tx + first_entry;
A
Alexandre TORGUE 已提交
2883 2884 2885 2886 2887 2888 2889 2890
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

2891 2892
	tx_q->tx_skbuff_dma[first_entry].buf = des;
	tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
A
Alexandre TORGUE 已提交
2893

2894 2895
	if (priv->dma_cap.addr64 <= 32) {
		first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2896

2897 2898 2899
		/* Fill start of payload in buff2 of first descriptor */
		if (pay_len)
			first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2900

2901 2902 2903 2904 2905 2906
		/* If needed take extra descriptors to fill the remaining payload */
		tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
	} else {
		stmmac_set_desc_addr(priv, first, des);
		tmp_pay_len = pay_len;
	}
A
Alexandre TORGUE 已提交
2907

2908
	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
A
Alexandre TORGUE 已提交
2909 2910 2911 2912 2913 2914 2915 2916

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2917 2918
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2919 2920

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2921
				     (i == nfrags - 1), queue);
A
Alexandre TORGUE 已提交
2922

2923 2924 2925
		tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
		tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
		tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
A
Alexandre TORGUE 已提交
2926 2927
	}

2928
	tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
A
Alexandre TORGUE 已提交
2929

2930 2931 2932 2933 2934 2935 2936 2937
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[tx_q->cur_tx] = skb;

	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
2938
	tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
A
Alexandre TORGUE 已提交
2939

2940
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
2941 2942
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2943
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
A
Alexandre TORGUE 已提交
2944 2945 2946 2947 2948 2949 2950
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
2951
	tx_q->tx_count_frames += nfrags + 1;
2952 2953 2954 2955 2956 2957 2958
	if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
	    !(priv->synopsys_id >= DWMAC_CORE_4_00 &&
	    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    priv->hwts_tx_en)) {
		stmmac_tx_timer_arm(priv, queue);
	} else {
		tx_q->tx_count_frames = 0;
2959
		stmmac_set_tx_ic(priv, desc);
A
Alexandre TORGUE 已提交
2960 2961 2962
		priv->xstats.tx_set_ic_bit++;
	}

2963
	skb_tx_timestamp(skb);
A
Alexandre TORGUE 已提交
2964 2965 2966 2967 2968

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2969
		stmmac_enable_tx_timestamp(priv, first);
A
Alexandre TORGUE 已提交
2970 2971 2972
	}

	/* Complete the first descriptor before granting the DMA */
2973
	stmmac_prepare_tso_tx_desc(priv, first, 1,
A
Alexandre TORGUE 已提交
2974 2975
			proto_hdr_len,
			pay_len,
2976
			1, tx_q->tx_skbuff_dma[first_entry].last_segment,
A
Alexandre TORGUE 已提交
2977 2978 2979
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
2980 2981 2982 2983 2984 2985 2986
	if (mss_desc) {
		/* Make sure that first descriptor has been completely
		 * written, including its own bit. This is because MSS is
		 * actually before first descriptor, so we need to make
		 * sure that MSS's own bit is the last thing written.
		 */
		dma_wmb();
2987
		stmmac_set_tx_owner(priv, mss_desc);
2988
	}
A
Alexandre TORGUE 已提交
2989 2990 2991 2992 2993

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
2994
	wmb();
A
Alexandre TORGUE 已提交
2995 2996 2997

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2998 2999
			__func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
			tx_q->cur_tx, first, nfrags);
A
Alexandre TORGUE 已提交
3000

3001
		stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
A
Alexandre TORGUE 已提交
3002 3003 3004 3005 3006

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

3007
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3008

3009
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3010
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
A
Alexandre TORGUE 已提交
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

3021
/**
3022
 *  stmmac_xmit - Tx entry point of the driver
3023 3024
 *  @skb : the socket buffer
 *  @dev : device pointer
3025 3026 3027
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
3028 3029 3030 3031
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
3032
	unsigned int nopaged_len = skb_headlen(skb);
3033
	int i, csum_insertion = 0, is_jumbo = 0;
3034
	u32 queue = skb_get_queue_mapping(skb);
3035 3036
	int nfrags = skb_shinfo(skb)->nr_frags;
	struct dma_desc *desc, *first;
3037
	struct stmmac_tx_queue *tx_q;
3038
	unsigned int first_entry;
3039
	unsigned int enh_desc;
3040 3041
	dma_addr_t des;
	int entry;
A
Alexandre TORGUE 已提交
3042

3043 3044
	tx_q = &priv->tx_queue[queue];

3045 3046 3047
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

A
Alexandre TORGUE 已提交
3048 3049
	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
3050
		if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
A
Alexandre TORGUE 已提交
3051 3052
			return stmmac_tso_xmit(skb, dev);
	}
3053

3054
	if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
3055 3056 3057
		if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
			netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
								queue));
3058
			/* This is a hard error, log it. */
3059 3060 3061
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
3062 3063 3064 3065
		}
		return NETDEV_TX_BUSY;
	}

3066
	entry = tx_q->cur_tx;
3067
	first_entry = entry;
3068
	WARN_ON(tx_q->tx_skbuff[first_entry]);
3069

3070
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
3071

3072
	if (likely(priv->extend_desc))
3073
		desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3074
	else
3075
		desc = tx_q->dma_tx + entry;
3076

3077 3078
	first = desc;

3079
	enh_desc = priv->plat->enh_desc;
3080
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
3081
	if (enh_desc)
3082
		is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
G
Giuseppe CAVALLARO 已提交
3083

3084
	if (unlikely(is_jumbo)) {
3085
		entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
3086
		if (unlikely(entry < 0) && (entry != -EINVAL))
G
Giuseppe CAVALLARO 已提交
3087
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
3088
	}
3089 3090

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
3091 3092
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
3093
		bool last_segment = (i == (nfrags - 1));
3094

3095
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3096
		WARN_ON(tx_q->tx_skbuff[entry]);
3097

3098
		if (likely(priv->extend_desc))
3099
			desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3100
		else
3101
			desc = tx_q->dma_tx + entry;
3102

A
Alexandre TORGUE 已提交
3103 3104 3105
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
3106 3107
			goto dma_map_err; /* should reuse desc w/o issues */

3108
		tx_q->tx_skbuff_dma[entry].buf = des;
3109 3110

		stmmac_set_desc_addr(priv, desc, des);
A
Alexandre TORGUE 已提交
3111

3112 3113 3114
		tx_q->tx_skbuff_dma[entry].map_as_page = true;
		tx_q->tx_skbuff_dma[entry].len = len;
		tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
3115 3116

		/* Prepare the descriptor and set the own bit too */
3117 3118
		stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
				priv->mode, 1, last_segment, skb->len);
3119 3120
	}

3121 3122
	/* Only the last descriptor gets to point to the skb. */
	tx_q->tx_skbuff[entry] = skb;
3123

3124 3125 3126 3127 3128 3129
	/* We've used all descriptors we need for this skb, however,
	 * advance cur_tx so that it references a fresh descriptor.
	 * ndo_start_xmit will fill this descriptor the next time it's
	 * called and stmmac_tx_clean may clean up to this descriptor.
	 */
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3130
	tx_q->cur_tx = entry;
3131 3132

	if (netif_msg_pktdata(priv)) {
3133 3134
		void *tx_head;

3135 3136
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
3137
			   __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3138
			   entry, first, nfrags);
3139

3140
		if (priv->extend_desc)
3141
			tx_head = (void *)tx_q->dma_etx;
3142
		else
3143
			tx_head = (void *)tx_q->dma_tx;
3144

3145
		stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
3146

3147
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
3148 3149
		print_pkt(skb->data, skb->len);
	}
3150

3151
	if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
3152 3153
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
3154
		netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
3155 3156 3157 3158
	}

	dev->stats.tx_bytes += skb->len;

3159 3160 3161 3162 3163
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
3164
	tx_q->tx_count_frames += nfrags + 1;
3165 3166 3167 3168 3169 3170 3171
	if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
	    !(priv->synopsys_id >= DWMAC_CORE_4_00 &&
	    (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    priv->hwts_tx_en)) {
		stmmac_tx_timer_arm(priv, queue);
	} else {
		tx_q->tx_count_frames = 0;
3172
		stmmac_set_tx_ic(priv, desc);
3173
		priv->xstats.tx_set_ic_bit++;
3174 3175
	}

3176
	skb_tx_timestamp(skb);
3177

3178 3179 3180 3181 3182 3183 3184
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
3185 3186 3187
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
3188 3189
			goto dma_map_err;

3190
		tx_q->tx_skbuff_dma[first_entry].buf = des;
3191 3192

		stmmac_set_desc_addr(priv, first, des);
A
Alexandre TORGUE 已提交
3193

3194 3195
		tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
		tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
3196 3197 3198 3199 3200

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3201
			stmmac_enable_tx_timestamp(priv, first);
3202 3203 3204
		}

		/* Prepare the first descriptor setting the OWN bit too */
3205 3206 3207
		stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
				csum_insertion, priv->mode, 1, last_segment,
				skb->len);
3208 3209
	} else {
		stmmac_set_tx_owner(priv, first);
3210 3211
	}

3212 3213 3214 3215 3216 3217
	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
	wmb();

3218
	netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
A
Alexandre TORGUE 已提交
3219

3220
	stmmac_enable_dma_transmission(priv, priv->ioaddr);
3221

3222
	tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3223
	stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
3224

G
Giuseppe CAVALLARO 已提交
3225
	return NETDEV_TX_OK;
3226

G
Giuseppe CAVALLARO 已提交
3227
dma_map_err:
3228
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
3229 3230
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
3231 3232 3233
	return NETDEV_TX_OK;
}

3234 3235
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
3236 3237
	struct vlan_ethhdr *veth;
	__be16 vlan_proto;
3238 3239
	u16 vlanid;

3240 3241 3242 3243 3244 3245 3246
	veth = (struct vlan_ethhdr *)skb->data;
	vlan_proto = veth->h_vlan_proto;

	if ((vlan_proto == htons(ETH_P_8021Q) &&
	     dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
	    (vlan_proto == htons(ETH_P_8021AD) &&
	     dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
3247
		/* pop the vlan tag */
3248 3249
		vlanid = ntohs(veth->h_vlan_TCI);
		memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
3250
		skb_pull(skb, VLAN_HLEN);
3251
		__vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
3252 3253 3254 3255
	}
}


3256
static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3257
{
3258
	if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3259 3260 3261 3262 3263
		return 0;

	return 1;
}

3264
/**
3265
 * stmmac_rx_refill - refill used skb preallocated buffers
3266
 * @priv: driver private structure
3267
 * @queue: RX queue index
3268 3269 3270
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
3271
static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
3272
{
3273
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3274
	int len, dirty = stmmac_rx_dirty(priv, queue);
3275 3276
	unsigned int entry = rx_q->dirty_rx;

3277 3278
	len = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE) * PAGE_SIZE;

3279
	while (dirty-- > 0) {
3280
		struct stmmac_rx_buffer *buf = &rx_q->buf_pool[entry];
3281
		struct dma_desc *p;
3282
		bool use_rx_wd;
3283 3284

		if (priv->extend_desc)
3285
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3286
		else
3287
			p = rx_q->dma_rx + entry;
3288

3289 3290 3291
		if (!buf->page) {
			buf->page = page_pool_dev_alloc_pages(rx_q->page_pool);
			if (!buf->page)
G
Giuseppe CAVALLARO 已提交
3292
				break;
3293
		}
3294 3295

		buf->addr = page_pool_get_dma_addr(buf->page);
3296 3297 3298 3299 3300 3301 3302

		/* Sync whole allocation to device. This will invalidate old
		 * data.
		 */
		dma_sync_single_for_device(priv->device, buf->addr, len,
					   DMA_FROM_DEVICE);

3303 3304
		stmmac_set_desc_addr(priv, p, buf->addr);
		stmmac_refill_desc3(priv, rx_q, p);
A
Alexandre TORGUE 已提交
3305

3306 3307 3308 3309
		rx_q->rx_count_frames++;
		rx_q->rx_count_frames %= priv->rx_coal_frames;
		use_rx_wd = priv->use_riwt && rx_q->rx_count_frames;

P
Pavel Machek 已提交
3310
		dma_wmb();
3311
		stmmac_set_rx_owner(priv, p, use_rx_wd);
3312 3313

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3314
	}
3315
	rx_q->dirty_rx = entry;
3316 3317
	rx_q->rx_tail_addr = rx_q->dma_rx_phy +
			    (rx_q->dirty_rx * sizeof(struct dma_desc));
3318
	stmmac_set_rx_tail_ptr(priv, priv->ioaddr, rx_q->rx_tail_addr, queue);
3319 3320
}

3321
/**
3322
 * stmmac_rx - manage the receive process
3323
 * @priv: driver private structure
3324 3325
 * @limit: napi bugget
 * @queue: RX queue index.
3326 3327 3328
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
3329
static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
3330
{
3331
	struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3332
	struct stmmac_channel *ch = &priv->channel[queue];
3333
	unsigned int next_entry = rx_q->cur_rx;
3334
	int coe = priv->hw->rx_csum;
3335 3336
	unsigned int count = 0;

3337
	if (netif_msg_rx_status(priv)) {
3338 3339
		void *rx_head;

3340
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3341
		if (priv->extend_desc)
3342
			rx_head = (void *)rx_q->dma_erx;
3343
		else
3344
			rx_head = (void *)rx_q->dma_rx;
3345

3346
		stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3347
	}
3348
	while (count < limit) {
3349 3350
		struct stmmac_rx_buffer *buf;
		struct dma_desc *np, *p;
3351
		int entry, status;
3352

3353
		entry = next_entry;
3354
		buf = &rx_q->buf_pool[entry];
3355

3356
		if (priv->extend_desc)
3357
			p = (struct dma_desc *)(rx_q->dma_erx + entry);
3358
		else
3359
			p = rx_q->dma_rx + entry;
3360

3361
		/* read the status of the incoming frame */
3362 3363
		status = stmmac_rx_status(priv, &priv->dev->stats,
				&priv->xstats, p);
3364 3365
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
3366 3367 3368 3369
			break;

		count++;

3370 3371
		rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
		next_entry = rx_q->cur_rx;
3372

3373
		if (priv->extend_desc)
3374
			np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
3375
		else
3376
			np = rx_q->dma_rx + next_entry;
3377 3378

		prefetch(np);
3379

3380 3381 3382
		if (priv->extend_desc)
			stmmac_rx_extended_status(priv, &priv->dev->stats,
					&priv->xstats, rx_q->dma_erx + entry);
3383
		if (unlikely(status == discard_frame)) {
3384
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
3385
			priv->dev->stats.rx_errors++;
3386
			buf->page = NULL;
3387
		} else {
3388
			struct sk_buff *skb;
3389
			int frame_len;
A
Alexandre TORGUE 已提交
3390 3391
			unsigned int des;

3392
			stmmac_get_desc_addr(priv, p, &des);
3393
			frame_len = stmmac_get_rx_frame_len(priv, p, coe);
G
Giuseppe CAVALLARO 已提交
3394

3395
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
3396 3397 3398
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
3399
			if (frame_len > priv->dma_buf_sz) {
3400 3401 3402 3403
				if (net_ratelimit())
					netdev_err(priv->dev,
						   "len %d larger than size (%d)\n",
						   frame_len, priv->dma_buf_sz);
3404
				priv->dev->stats.rx_length_errors++;
3405
				continue;
3406 3407
			}

3408
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
3409
			 * Type frames (LLC/LLC-SNAP)
3410 3411 3412 3413
			 *
			 * llc_snap is never checked in GMAC >= 4, so this ACS
			 * feature is always disabled and packets need to be
			 * stripped manually.
G
Giuseppe CAVALLARO 已提交
3414
			 */
3415 3416
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
			    unlikely(status != llc_snap))
3417
				frame_len -= ETH_FCS_LEN;
3418

3419
			if (netif_msg_rx_status(priv)) {
3420 3421
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
3422 3423
				netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
					   frame_len, status);
3424
			}
3425

3426 3427 3428 3429
			skb = netdev_alloc_skb_ip_align(priv->dev, frame_len);
			if (unlikely(!skb)) {
				priv->dev->stats.rx_dropped++;
				continue;
3430 3431
			}

3432 3433 3434 3435 3436 3437
			dma_sync_single_for_cpu(priv->device, buf->addr,
						frame_len, DMA_FROM_DEVICE);
			skb_copy_to_linear_data(skb, page_address(buf->page),
						frame_len);
			skb_put(skb, frame_len);

3438
			if (netif_msg_pktdata(priv)) {
3439 3440
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
3441 3442
				print_pkt(skb->data, frame_len);
			}
3443

3444 3445
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

3446 3447
			stmmac_rx_vlan(priv->dev, skb);

3448 3449
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
3450
			if (unlikely(!coe))
3451
				skb_checksum_none_assert(skb);
3452
			else
3453
				skb->ip_summed = CHECKSUM_UNNECESSARY;
3454

3455
			napi_gro_receive(&ch->rx_napi, skb);
3456

3457 3458 3459 3460
			/* Data payload copied into SKB, page ready for recycle */
			page_pool_recycle_direct(rx_q->page_pool, buf->page);
			buf->page = NULL;

3461 3462 3463 3464 3465
			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
	}

3466
	stmmac_rx_refill(priv, queue);
3467 3468 3469 3470 3471 3472

	priv->xstats.rx_pkt_n += count;

	return count;
}

3473
static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
3474
{
3475
	struct stmmac_channel *ch =
3476
		container_of(napi, struct stmmac_channel, rx_napi);
3477 3478
	struct stmmac_priv *priv = ch->priv_data;
	u32 chan = ch->index;
3479
	int work_done;
3480

3481
	priv->xstats.napi_poll++;
3482

3483 3484 3485 3486 3487
	work_done = stmmac_rx(priv, budget, chan);
	if (work_done < budget && napi_complete_done(napi, work_done))
		stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
	return work_done;
}
3488

3489 3490 3491 3492 3493 3494 3495 3496
static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
{
	struct stmmac_channel *ch =
		container_of(napi, struct stmmac_channel, tx_napi);
	struct stmmac_priv *priv = ch->priv_data;
	struct stmmac_tx_queue *tx_q;
	u32 chan = ch->index;
	int work_done;
3497

3498 3499 3500 3501
	priv->xstats.napi_poll++;

	work_done = stmmac_tx_clean(priv, DMA_TX_SIZE, chan);
	work_done = min(work_done, budget);
3502

3503 3504
	if (work_done < budget)
		napi_complete_done(napi, work_done);
3505 3506 3507 3508 3509 3510 3511

	/* Force transmission restart */
	tx_q = &priv->tx_queue[chan];
	if (tx_q->cur_tx != tx_q->dirty_tx) {
		stmmac_enable_dma_transmission(priv, priv->ioaddr);
		stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
				       chan);
3512
	}
3513

3514 3515 3516 3517 3518 3519 3520
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
3521
 *   complete within a reasonable time. The driver will mark the error in the
3522 3523 3524 3525 3526 3527 3528
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

3529
	stmmac_global_err(priv);
3530 3531 3532
}

/**
3533
 *  stmmac_set_rx_mode - entry point for multicast addressing
3534 3535 3536 3537 3538 3539 3540
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
3541
static void stmmac_set_rx_mode(struct net_device *dev)
3542 3543 3544
{
	struct stmmac_priv *priv = netdev_priv(dev);

3545
	stmmac_set_filter(priv, priv->hw, dev);
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
3561 3562
	struct stmmac_priv *priv = netdev_priv(dev);

3563
	if (netif_running(dev)) {
3564
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
3565 3566 3567
		return -EBUSY;
	}

3568
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
3569

3570 3571 3572 3573 3574
	netdev_update_features(dev);

	return 0;
}

3575
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
3576
					     netdev_features_t features)
3577 3578 3579
{
	struct stmmac_priv *priv = netdev_priv(dev);

3580
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3581
		features &= ~NETIF_F_RXCSUM;
3582

3583
	if (!priv->plat->tx_coe)
3584
		features &= ~NETIF_F_CSUM_MASK;
3585

3586 3587 3588
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3589
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3590
	 */
3591
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3592
		features &= ~NETIF_F_CSUM_MASK;
3593

A
Alexandre TORGUE 已提交
3594 3595 3596 3597 3598 3599 3600 3601
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3602
	return features;
3603 3604
}

3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
3618
	stmmac_rx_ipc(priv, priv->hw);
3619 3620 3621 3622

	return 0;
}

3623 3624 3625 3626 3627
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3628 3629 3630 3631 3632
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3633
 */
3634 3635 3636 3637
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);
3638 3639 3640 3641
	u32 rx_cnt = priv->plat->rx_queues_to_use;
	u32 tx_cnt = priv->plat->tx_queues_to_use;
	u32 queues_count;
	u32 queue;
3642
	bool xmac;
3643

3644
	xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3645
	queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
3646

3647 3648 3649
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3650
	if (unlikely(!dev)) {
3651
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3652 3653 3654
		return IRQ_NONE;
	}

3655 3656 3657
	/* Check if adapter is up */
	if (test_bit(STMMAC_DOWN, &priv->state))
		return IRQ_HANDLED;
3658 3659 3660
	/* Check if a fatal error happened */
	if (stmmac_safety_feat_interrupt(priv))
		return IRQ_HANDLED;
3661

3662
	/* To handle GMAC own interrupts */
3663
	if ((priv->plat->has_gmac) || xmac) {
3664
		int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3665
		int mtl_status;
3666

3667 3668
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3669
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3670
				priv->tx_path_in_lpi_mode = true;
3671
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3672
				priv->tx_path_in_lpi_mode = false;
3673 3674
		}

3675 3676
		for (queue = 0; queue < queues_count; queue++) {
			struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3677

3678 3679 3680 3681
			mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
								queue);
			if (mtl_status != -EINVAL)
				status |= mtl_status;
3682

3683 3684 3685 3686
			if (status & CORE_IRQ_MTL_RX_OVERFLOW)
				stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
						       rx_q->rx_tail_addr,
						       queue);
3687
		}
3688 3689

		/* PCS link status */
3690
		if (priv->hw->pcs) {
3691 3692 3693 3694 3695
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3696
	}
3697

3698
	/* To handle DMA interrupts */
3699
	stmmac_dma_interrupt(priv);
3700 3701 3702 3703 3704 3705

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3706 3707
 * to allow network I/O with interrupts disabled.
 */
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3723
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3724 3725 3726
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3727
	struct stmmac_priv *priv = netdev_priv (dev);
3728
	int ret = -EOPNOTSUPP;
3729 3730 3731 3732

	if (!netif_running(dev))
		return -EINVAL;

3733 3734 3735 3736
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3737
		ret = phylink_mii_ioctl(priv->phylink, rq, cmd);
3738 3739
		break;
	case SIOCSHWTSTAMP:
3740 3741 3742 3743
		ret = stmmac_hwtstamp_set(dev, rq);
		break;
	case SIOCGHWTSTAMP:
		ret = stmmac_hwtstamp_get(dev, rq);
3744 3745 3746 3747
		break;
	default:
		break;
	}
3748

3749 3750 3751
	return ret;
}

3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772
static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				    void *cb_priv)
{
	struct stmmac_priv *priv = cb_priv;
	int ret = -EOPNOTSUPP;

	stmmac_disable_all_queues(priv);

	switch (type) {
	case TC_SETUP_CLSU32:
		if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
			ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
		break;
	default:
		break;
	}

	stmmac_enable_all_queues(priv);
	return ret;
}

3773 3774
static LIST_HEAD(stmmac_block_cb_list);

3775 3776 3777 3778 3779 3780 3781
static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
			   void *type_data)
{
	struct stmmac_priv *priv = netdev_priv(ndev);

	switch (type) {
	case TC_SETUP_BLOCK:
3782 3783
		return flow_block_cb_setup_simple(type_data,
						  &stmmac_block_cb_list,
3784 3785
						  stmmac_setup_tc_block_cb,
						  priv, priv, true);
3786 3787
	case TC_SETUP_QDISC_CBS:
		return stmmac_tc_setup_cbs(priv, priv, type_data);
3788 3789 3790 3791 3792
	default:
		return -EOPNOTSUPP;
	}
}

3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
static u16 stmmac_select_queue(struct net_device *dev, struct sk_buff *skb,
			       struct net_device *sb_dev)
{
	if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
		/*
		 * There is no way to determine the number of TSO
		 * capable Queues. Let's use always the Queue 0
		 * because if TSO is supported then at least this
		 * one will be capable.
		 */
		return 0;
	}

	return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
}

3809 3810 3811 3812 3813 3814 3815 3816 3817
static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
{
	struct stmmac_priv *priv = netdev_priv(ndev);
	int ret = 0;

	ret = eth_mac_addr(ndev, addr);
	if (ret)
		return ret;

3818
	stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
3819 3820 3821 3822

	return ret;
}

3823
#ifdef CONFIG_DEBUG_FS
3824 3825
static struct dentry *stmmac_fs_dir;

3826
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3827
			       struct seq_file *seq)
3828 3829
{
	int i;
G
Giuseppe CAVALLARO 已提交
3830 3831
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3832

3833 3834 3835
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3836
				   i, (unsigned int)virt_to_phys(ep),
3837 3838 3839 3840
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3841 3842 3843
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3844
				   i, (unsigned int)virt_to_phys(p),
3845 3846
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3847 3848
			p++;
		}
3849 3850
		seq_printf(seq, "\n");
	}
3851
}
3852

3853
static int stmmac_rings_status_show(struct seq_file *seq, void *v)
3854 3855 3856
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3857
	u32 rx_count = priv->plat->rx_queues_to_use;
3858
	u32 tx_count = priv->plat->tx_queues_to_use;
3859 3860
	u32 queue;

3861 3862 3863
	if ((dev->flags & IFF_UP) == 0)
		return 0;

3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
	for (queue = 0; queue < rx_count; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		seq_printf(seq, "RX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_erx,
					   DMA_RX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)rx_q->dma_rx,
					   DMA_RX_SIZE, 0, seq);
		}
	}
3879

3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893
	for (queue = 0; queue < tx_count; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		seq_printf(seq, "TX Queue %d:\n", queue);

		if (priv->extend_desc) {
			seq_printf(seq, "Extended descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_etx,
					   DMA_TX_SIZE, 1, seq);
		} else {
			seq_printf(seq, "Descriptor ring:\n");
			sysfs_display_ring((void *)tx_q->dma_tx,
					   DMA_TX_SIZE, 0, seq);
		}
3894 3895 3896 3897
	}

	return 0;
}
3898
DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
3899

3900
static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
3901 3902 3903 3904
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3905
	if (!priv->hw_cap_support) {
3906 3907 3908 3909 3910 3911 3912 3913
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3914
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3915
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3916
	seq_printf(seq, "\t1000 Mbps: %s\n",
3917
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3918
	seq_printf(seq, "\tHalf duplex: %s\n",
3919 3920 3921 3922 3923
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3924
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3936
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3937
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3938
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3939 3940 3941 3942
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3943 3944 3945 3946 3947 3948 3949 3950 3951
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}
3963
DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
3964

3965 3966
static int stmmac_init_fs(struct net_device *dev)
{
3967 3968 3969 3970
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3971

3972
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3973
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
3974 3975 3976 3977 3978

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
3979
	priv->dbgfs_rings_status =
3980
		debugfs_create_file("descriptors_status", 0444,
3981 3982
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
3983

3984
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
3985
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
3986
		debugfs_remove_recursive(priv->dbgfs_dir);
3987 3988 3989 3990

		return -ENOMEM;
	}

3991
	/* Entry to report the DMA HW features */
3992 3993 3994
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
						  priv->dbgfs_dir,
						  dev, &stmmac_dma_cap_fops);
3995

3996
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
3997
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
3998
		debugfs_remove_recursive(priv->dbgfs_dir);
3999 4000 4001 4002

		return -ENOMEM;
	}

4003 4004 4005
	return 0;
}

4006
static void stmmac_exit_fs(struct net_device *dev)
4007
{
4008 4009 4010
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
4011
}
4012
#endif /* CONFIG_DEBUG_FS */
4013

4014 4015 4016 4017 4018
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
4019
	.ndo_fix_features = stmmac_fix_features,
4020
	.ndo_set_features = stmmac_set_features,
4021
	.ndo_set_rx_mode = stmmac_set_rx_mode,
4022 4023
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
4024
	.ndo_setup_tc = stmmac_setup_tc,
4025
	.ndo_select_queue = stmmac_select_queue,
4026 4027 4028
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
4029
	.ndo_set_mac_address = stmmac_set_mac_address,
4030 4031
};

4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047
static void stmmac_reset_subtask(struct stmmac_priv *priv)
{
	if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
		return;
	if (test_bit(STMMAC_DOWN, &priv->state))
		return;

	netdev_err(priv->dev, "Reset adapter.\n");

	rtnl_lock();
	netif_trans_update(priv->dev);
	while (test_and_set_bit(STMMAC_RESETING, &priv->state))
		usleep_range(1000, 2000);

	set_bit(STMMAC_DOWN, &priv->state);
	dev_close(priv->dev);
4048
	dev_open(priv->dev, NULL);
4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062
	clear_bit(STMMAC_DOWN, &priv->state);
	clear_bit(STMMAC_RESETING, &priv->state);
	rtnl_unlock();
}

static void stmmac_service_task(struct work_struct *work)
{
	struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
			service_task);

	stmmac_reset_subtask(priv);
	clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
}

4063 4064
/**
 *  stmmac_hw_init - Init the MAC device
4065
 *  @priv: driver private structure
4066 4067 4068 4069
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
4070 4071 4072
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
4073
	int ret;
4074

4075 4076 4077
	/* dwmac-sun8i only work in chain mode */
	if (priv->plat->has_sun8i)
		chain_mode = 1;
4078
	priv->chain_mode = chain_mode;
4079

4080 4081 4082 4083
	/* Initialize HW Interface */
	ret = stmmac_hwif_init(priv);
	if (ret)
		return ret;
4084

4085 4086 4087
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
4088
		dev_info(priv->device, "DMA HW capability register supported\n");
4089 4090 4091 4092 4093 4094 4095 4096

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
4097
		priv->hw->pmt = priv->plat->pmt;
4098 4099 4100 4101 4102 4103
		if (priv->dma_cap.hash_tb_sz) {
			priv->hw->multicast_filter_bins =
					(BIT(priv->dma_cap.hash_tb_sz) << 5);
			priv->hw->mcast_bits_log2 =
					ilog2(priv->hw->multicast_filter_bins);
		}
4104

4105 4106 4107 4108 4109 4110
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
4111 4112
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
4113 4114 4115 4116 4117 4118

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

4119 4120 4121
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
4122

4123 4124
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
4125
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
4126
		if (priv->synopsys_id < DWMAC_CORE_4_00)
4127
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
4128
	}
4129
	if (priv->plat->tx_coe)
4130
		dev_info(priv->device, "TX Checksum insertion supported\n");
4131 4132

	if (priv->plat->pmt) {
4133
		dev_info(priv->device, "Wake-Up On Lan supported\n");
4134 4135 4136
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
4137
	if (priv->dma_cap.tsoen)
4138
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
4139

4140 4141 4142 4143 4144 4145 4146
	/* Run HW quirks, if any */
	if (priv->hwif_quirks) {
		ret = priv->hwif_quirks(priv);
		if (ret)
			return ret;
	}

4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if (((priv->synopsys_id >= DWMAC_CORE_3_50) ||
	    (priv->plat->has_xgmac)) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
	}

4159
	return 0;
4160 4161
}

4162
/**
4163 4164
 * stmmac_dvr_probe
 * @device: device pointer
4165
 * @plat_dat: platform data pointer
4166
 * @res: stmmac resource pointer
4167 4168
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
4169
 * Return:
4170
 * returns 0 on success, otherwise errno.
4171
 */
4172 4173 4174
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
4175
{
4176 4177
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
4178
	u32 queue, maxq;
4179
	int ret = 0;
4180

4181 4182
	ndev = devm_alloc_etherdev_mqs(device, sizeof(struct stmmac_priv),
				       MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES);
4183
	if (!ndev)
4184
		return -ENOMEM;
4185 4186 4187 4188 4189 4190

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
4191

4192
	stmmac_set_ethtool_ops(ndev);
4193 4194
	priv->pause = pause;
	priv->plat = plat_dat;
4195 4196 4197 4198 4199 4200 4201
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

4202
	if (!IS_ERR_OR_NULL(res->mac))
4203
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
4204

4205
	dev_set_drvdata(device, priv->dev);
4206

4207 4208
	/* Verify driver arguments */
	stmmac_verify_args();
4209

4210 4211 4212 4213
	/* Allocate workqueue */
	priv->wq = create_singlethread_workqueue("stmmac_wq");
	if (!priv->wq) {
		dev_err(priv->device, "failed to create workqueue\n");
4214
		return -ENOMEM;
4215 4216 4217 4218
	}

	INIT_WORK(&priv->service_task, stmmac_service_task);

4219
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
4220 4221
	 * this needs to have multiple instances
	 */
4222 4223 4224
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

4225 4226
	if (priv->plat->stmmac_rst) {
		ret = reset_control_assert(priv->plat->stmmac_rst);
4227
		reset_control_deassert(priv->plat->stmmac_rst);
4228 4229 4230 4231 4232 4233
		/* Some reset controllers have only reset callback instead of
		 * assert + deassert callbacks pair.
		 */
		if (ret == -ENOTSUPP)
			reset_control_reset(priv->plat->stmmac_rst);
	}
4234

4235
	/* Init MAC and get the capabilities */
4236 4237
	ret = stmmac_hw_init(priv);
	if (ret)
4238
		goto error_hw_init;
4239

4240 4241
	stmmac_check_ether_addr(priv);

4242
	/* Configure real RX and TX queues */
4243 4244
	netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
	netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4245

4246
	ndev->netdev_ops = &stmmac_netdev_ops;
4247

4248 4249
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
4250

4251 4252 4253 4254 4255
	ret = stmmac_tc_init(priv, priv);
	if (!ret) {
		ndev->hw_features |= NETIF_F_HW_TC;
	}

A
Alexandre TORGUE 已提交
4256
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
N
Niklas Cassel 已提交
4257
		ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
A
Alexandre TORGUE 已提交
4258
		priv->tso = true;
4259
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
4260
	}
4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278

	if (priv->dma_cap.addr64) {
		ret = dma_set_mask_and_coherent(device,
				DMA_BIT_MASK(priv->dma_cap.addr64));
		if (!ret) {
			dev_info(priv->device, "Using %d bits DMA width\n",
				 priv->dma_cap.addr64);
		} else {
			ret = dma_set_mask_and_coherent(device, DMA_BIT_MASK(32));
			if (ret) {
				dev_err(priv->device, "Failed to set DMA Mask\n");
				goto error_hw_init;
			}

			priv->dma_cap.addr64 = 32;
		}
	}

4279 4280
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
4281 4282
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
4283
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
4284 4285 4286
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

4287 4288 4289 4290
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
4291 4292
	else if (priv->plat->has_xgmac)
		ndev->max_mtu = XGMAC_JUMBO_LEN;
4293 4294
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
4295 4296 4297 4298 4299
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
4300
		ndev->max_mtu = priv->plat->maxmtu;
4301
	else if (priv->plat->maxmtu < ndev->min_mtu)
4302 4303 4304
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
4305

4306 4307 4308
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

4309 4310
	/* Setup channels NAPI */
	maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4311

4312 4313 4314 4315 4316 4317
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];

		ch->priv_data = priv;
		ch->index = queue;

4318 4319 4320 4321 4322 4323 4324 4325
		if (queue < priv->plat->rx_queues_to_use) {
			netif_napi_add(ndev, &ch->rx_napi, stmmac_napi_poll_rx,
				       NAPI_POLL_WEIGHT);
		}
		if (queue < priv->plat->tx_queues_to_use) {
			netif_napi_add(ndev, &ch->tx_napi, stmmac_napi_poll_tx,
				       NAPI_POLL_WEIGHT);
		}
4326
	}
4327

4328
	mutex_init(&priv->lock);
4329

4330 4331 4332 4333 4334 4335
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
4336
	if (priv->plat->clk_csr >= 0)
4337
		priv->clk_csr = priv->plat->clk_csr;
4338 4339
	else
		stmmac_clk_csr_set(priv);
4340

4341 4342
	stmmac_check_pcs_mode(priv);

4343 4344 4345
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
4346 4347 4348
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
4349 4350 4351
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
4352 4353
			goto error_mdio_register;
		}
4354 4355
	}

4356 4357 4358 4359 4360 4361
	ret = stmmac_phy_setup(priv);
	if (ret) {
		netdev_err(ndev, "failed to setup phy (%d)\n", ret);
		goto error_phy_setup;
	}

4362
	ret = register_netdev(ndev);
4363
	if (ret) {
4364 4365
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
4366 4367
		goto error_netdev_register;
	}
4368

4369 4370 4371 4372 4373 4374 4375
#ifdef CONFIG_DEBUG_FS
	ret = stmmac_init_fs(ndev);
	if (ret < 0)
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
#endif

4376
	return ret;
4377

4378
error_netdev_register:
4379 4380
	phylink_destroy(priv->phylink);
error_phy_setup:
4381 4382 4383 4384
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
4385
error_mdio_register:
4386 4387
	for (queue = 0; queue < maxq; queue++) {
		struct stmmac_channel *ch = &priv->channel[queue];
4388

4389 4390 4391 4392
		if (queue < priv->plat->rx_queues_to_use)
			netif_napi_del(&ch->rx_napi);
		if (queue < priv->plat->tx_queues_to_use)
			netif_napi_del(&ch->tx_napi);
4393
	}
4394
error_hw_init:
4395
	destroy_workqueue(priv->wq);
4396

4397
	return ret;
4398
}
4399
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
4400 4401 4402

/**
 * stmmac_dvr_remove
4403
 * @dev: device pointer
4404
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
4405
 * changes the link status, releases the DMA descriptor rings.
4406
 */
4407
int stmmac_dvr_remove(struct device *dev)
4408
{
4409
	struct net_device *ndev = dev_get_drvdata(dev);
4410
	struct stmmac_priv *priv = netdev_priv(ndev);
4411

4412
	netdev_info(priv->dev, "%s: removing driver", __func__);
4413

4414 4415 4416
#ifdef CONFIG_DEBUG_FS
	stmmac_exit_fs(ndev);
#endif
4417
	stmmac_stop_all_dma(priv);
4418

4419
	stmmac_mac_set(priv, priv->ioaddr, false);
4420 4421
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
4422
	phylink_destroy(priv->phylink);
4423 4424 4425 4426
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
4427 4428 4429
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
4430
		stmmac_mdio_unregister(ndev);
4431
	destroy_workqueue(priv->wq);
4432
	mutex_destroy(&priv->lock);
4433 4434 4435

	return 0;
}
4436
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
4437

4438 4439
/**
 * stmmac_suspend - suspend callback
4440
 * @dev: device pointer
4441 4442 4443 4444
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
4445
int stmmac_suspend(struct device *dev)
4446
{
4447
	struct net_device *ndev = dev_get_drvdata(dev);
4448
	struct stmmac_priv *priv = netdev_priv(ndev);
4449

4450
	if (!ndev || !netif_running(ndev))
4451 4452
		return 0;

4453
	phylink_stop(priv->phylink);
4454

4455
	mutex_lock(&priv->lock);
4456

4457
	netif_device_detach(ndev);
4458
	stmmac_stop_all_queues(priv);
4459

4460
	stmmac_disable_all_queues(priv);
4461 4462

	/* Stop TX/RX DMA */
4463
	stmmac_stop_all_dma(priv);
4464

4465
	/* Enable Power down mode by programming the PMT regs */
4466
	if (device_may_wakeup(priv->device)) {
4467
		stmmac_pmt(priv, priv->hw, priv->wolopts);
4468 4469
		priv->irq_wake = 1;
	} else {
4470
		stmmac_mac_set(priv, priv->ioaddr, false);
4471
		pinctrl_pm_select_sleep_state(priv->device);
4472
		/* Disable clock in case of PWM is off */
4473 4474
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
4475
	}
4476
	mutex_unlock(&priv->lock);
4477

4478
	priv->speed = SPEED_UNKNOWN;
4479 4480
	return 0;
}
4481
EXPORT_SYMBOL_GPL(stmmac_suspend);
4482

4483 4484 4485 4486 4487 4488 4489
/**
 * stmmac_reset_queues_param - reset queue parameters
 * @dev: device pointer
 */
static void stmmac_reset_queues_param(struct stmmac_priv *priv)
{
	u32 rx_cnt = priv->plat->rx_queues_to_use;
4490
	u32 tx_cnt = priv->plat->tx_queues_to_use;
4491 4492 4493 4494 4495 4496 4497 4498 4499
	u32 queue;

	for (queue = 0; queue < rx_cnt; queue++) {
		struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];

		rx_q->cur_rx = 0;
		rx_q->dirty_rx = 0;
	}

4500 4501 4502 4503 4504
	for (queue = 0; queue < tx_cnt; queue++) {
		struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];

		tx_q->cur_tx = 0;
		tx_q->dirty_tx = 0;
4505
		tx_q->mss = 0;
4506
	}
4507 4508
}

4509 4510
/**
 * stmmac_resume - resume callback
4511
 * @dev: device pointer
4512 4513 4514
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
4515
int stmmac_resume(struct device *dev)
4516
{
4517
	struct net_device *ndev = dev_get_drvdata(dev);
4518
	struct stmmac_priv *priv = netdev_priv(ndev);
4519

4520
	if (!netif_running(ndev))
4521 4522 4523 4524 4525 4526
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
4527 4528
	 * from another devices (e.g. serial console).
	 */
4529
	if (device_may_wakeup(priv->device)) {
4530
		mutex_lock(&priv->lock);
4531
		stmmac_pmt(priv, priv->hw, 0);
4532
		mutex_unlock(&priv->lock);
4533
		priv->irq_wake = 0;
4534
	} else {
4535
		pinctrl_pm_select_default_state(priv->device);
4536
		/* enable the clk previously disabled */
4537 4538
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
4539 4540 4541 4542
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
4543

4544
	netif_device_attach(ndev);
4545

4546
	mutex_lock(&priv->lock);
4547

4548 4549
	stmmac_reset_queues_param(priv);

4550 4551
	stmmac_clear_descriptors(priv);

4552
	stmmac_hw_setup(ndev, false);
4553
	stmmac_init_coalesce(priv);
4554
	stmmac_set_rx_mode(ndev);
4555

4556
	stmmac_enable_all_queues(priv);
4557

4558
	stmmac_start_all_queues(priv);
4559

4560
	mutex_unlock(&priv->lock);
4561

4562
	phylink_start(priv->phylink);
4563

4564 4565
	return 0;
}
4566
EXPORT_SYMBOL_GPL(stmmac_resume);
4567

4568 4569 4570 4571 4572 4573 4574 4575
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
4576
		if (!strncmp(opt, "debug:", 6)) {
4577
			if (kstrtoint(opt + 6, 0, &debug))
4578 4579
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
4580
			if (kstrtoint(opt + 8, 0, &phyaddr))
4581 4582
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
4583
			if (kstrtoint(opt + 7, 0, &buf_sz))
4584 4585
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
4586
			if (kstrtoint(opt + 3, 0, &tc))
4587 4588
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
4589
			if (kstrtoint(opt + 9, 0, &watchdog))
4590 4591
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
4592
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
4593 4594
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
4595
			if (kstrtoint(opt + 6, 0, &pause))
4596
				goto err;
4597
		} else if (!strncmp(opt, "eee_timer:", 10)) {
4598 4599
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
4600 4601 4602
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
4603
		}
4604 4605
	}
	return 0;
4606 4607 4608 4609

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
4610 4611 4612
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
4613
#endif /* MODULE */
4614

4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

4644 4645 4646
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");