intel_dp.c 194.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

28
#include <linux/export.h>
29
#include <linux/i2c.h>
30
#include <linux/notifier.h>
31 32
#include <linux/slab.h>
#include <linux/types.h>
33

34
#include <asm/byteorder.h>
35

36
#include <drm/drm_atomic_helper.h>
37
#include <drm/drm_crtc.h>
38
#include <drm/drm_dp_helper.h>
39
#include <drm/drm_edid.h>
40
#include <drm/drm_probe_helper.h>
41

42
#include "i915_debugfs.h"
43
#include "i915_drv.h"
44
#include "intel_atomic.h"
45
#include "intel_audio.h"
46
#include "intel_connector.h"
47
#include "intel_ddi.h"
48
#include "intel_display_types.h"
49
#include "intel_dp.h"
50
#include "intel_dp_aux.h"
51
#include "intel_dp_link_training.h"
52
#include "intel_dp_mst.h"
53
#include "intel_dpll.h"
54
#include "intel_dpio_phy.h"
55
#include "intel_fifo_underrun.h"
56
#include "intel_hdcp.h"
57
#include "intel_hdmi.h"
58
#include "intel_hotplug.h"
59
#include "intel_lspcon.h"
60
#include "intel_lvds.h"
61
#include "intel_panel.h"
62
#include "intel_pps.h"
63
#include "intel_psr.h"
64
#include "intel_sideband.h"
65
#include "intel_tc.h"
66
#include "intel_vdsc.h"
67
#include "intel_vrr.h"
68

69
#define DP_DPRX_ESI_LEN 14
70

71 72 73 74 75
/* DP DSC throughput values used for slice count calculations KPixels/s */
#define DP_DSC_PEAK_PIXEL_RATE			2720000
#define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
#define DP_DSC_MAX_ENC_THROUGHPUT_1		400000

76 77
/* DP DSC FEC Overhead factor = 1/(0.972261) */
#define DP_DSC_FEC_OVERHEAD_FACTOR		972261
78

79 80 81 82 83 84
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

85
struct dp_link_dpll {
86
	int clock;
87 88 89
	struct dpll dpll;
};

90
static const struct dp_link_dpll g4x_dpll[] = {
91
	{ 162000,
92
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
93
	{ 270000,
94 95 96 97
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
98
	{ 162000,
99
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
100
	{ 270000,
101 102 103
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

104
static const struct dp_link_dpll vlv_dpll[] = {
105
	{ 162000,
C
Chon Ming Lee 已提交
106
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
107
	{ 270000,
108 109 110
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

111 112 113 114 115 116 117 118 119 120
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
121
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
122
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
123
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
124 125
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
126

127 128 129 130 131
const struct dpll *vlv_get_dpll(struct drm_i915_private *i915)
{
	return IS_CHERRYVIEW(i915) ? &chv_dpll[0].dpll : &vlv_dpll[0].dpll;
}

132 133 134 135 136 137 138 139
/* Constants for DP DSC configurations */
static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};

/* With Single pipe configuration, HW is capable of supporting maximum
 * of 4 slices per line.
 */
static const u8 valid_dsc_slicecount[] = {1, 2, 4};

140
/**
141
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
142 143 144 145 146
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
147
bool intel_dp_is_edp(struct intel_dp *intel_dp)
148
{
149
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
150

151
	return dig_port->base.type == INTEL_OUTPUT_EDP;
152 153
}

154 155
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
156
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
157

158 159 160
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
161
	static const int dp_rates[] = {
162
		162000, 270000, 540000, 810000
163
	};
164
	int i, max_rate;
165
	int max_lttpr_rate;
166

167
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
168 169 170 171 172 173 174 175 176
		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
		static const int quirk_rates[] = { 162000, 270000, 324000 };

		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);

		return;
	}

177
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
178 179 180
	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
	if (max_lttpr_rate)
		max_rate = min(max_rate, max_lttpr_rate);
181

182 183
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
184
			break;
185
		intel_dp->sink_rates[i] = dp_rates[i];
186
	}
187

188
	intel_dp->num_sink_rates = i;
189 190
}

191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

213 214
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
215
{
216
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
217 218
}

219 220
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
221
{
222 223
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	int source_max = dig_port->max_lanes;
224
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
225
	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
226 227 228 229
	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);

	if (lttpr_max)
		sink_max = min(sink_max, lttpr_max);
230

231
	return min3(source_max, sink_max, fia_max);
232 233
}

234
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
235 236 237 238
{
	return intel_dp->max_link_lane_count;
}

239
int
240
intel_dp_link_required(int pixel_clock, int bpp)
241
{
242 243
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
244 245
}

246
int
247 248
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
249 250 251 252 253 254 255
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
256 257
}

258 259 260 261 262 263 264 265 266 267 268
bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	return INTEL_GEN(dev_priv) >= 12 ||
		(INTEL_GEN(dev_priv) == 11 &&
		 encoder->port != PORT_A);
}

269
static int cnl_max_source_rate(struct intel_dp *intel_dp)
270 271 272 273 274
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

275
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
276 277 278

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
279
		return 540000;
280 281 282

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
283
		return 810000;
284

285
	/* For other SKUs, max rate on ports A and D is 5.4G */
286
	if (port == PORT_A || port == PORT_D)
287
		return 540000;
288

289
	return 810000;
290 291
}

292 293 294
static int icl_max_source_rate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
295
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
296
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
297

298
	if (intel_phy_is_combo(dev_priv, phy) &&
299
	    !intel_dp_is_edp(intel_dp))
300 301 302 303 304
		return 540000;

	return 810000;
}

305 306 307 308 309 310 311 312
static int ehl_max_source_rate(struct intel_dp *intel_dp)
{
	if (intel_dp_is_edp(intel_dp))
		return 540000;

	return 810000;
}

313 314
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
315
{
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
332
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
333
	struct intel_encoder *encoder = &dig_port->base;
334
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
335
	const int *source_rates;
336
	int size, max_rate = 0, vbt_max_rate;
337

338
	/* This should only be done once */
339 340
	drm_WARN_ON(&dev_priv->drm,
		    intel_dp->source_rates || intel_dp->num_source_rates);
341

342
	if (INTEL_GEN(dev_priv) >= 10) {
343
		source_rates = cnl_rates;
344
		size = ARRAY_SIZE(cnl_rates);
345
		if (IS_GEN(dev_priv, 10))
346
			max_rate = cnl_max_source_rate(intel_dp);
347
		else if (IS_JSL_EHL(dev_priv))
348
			max_rate = ehl_max_source_rate(intel_dp);
349 350
		else
			max_rate = icl_max_source_rate(intel_dp);
351 352 353
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
354
	} else if (IS_GEN9_BC(dev_priv)) {
355
		source_rates = skl_rates;
356
		size = ARRAY_SIZE(skl_rates);
357 358
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
359 360
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
361
	} else {
362 363
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
364 365
	}

366
	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
367 368 369 370 371
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

372 373 374
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

375 376
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

402 403 404 405 406 407 408 409 410 411 412 413
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

414
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
415
{
416 417 418 419
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_WARN_ON(&i915->drm,
		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
420

421 422 423 424 425 426 427
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
428
	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
429
		intel_dp->common_rates[0] = 162000;
430 431 432 433
		intel_dp->num_common_rates = 1;
	}
}

434
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
435
				       u8 lane_count)
436 437 438 439 440 441
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
442 443
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
444 445
		return false;

446 447
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
448 449 450 451 452
		return false;

	return true;
}

453 454
static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
						     int link_rate,
455
						     u8 lane_count)
456 457 458 459 460 461 462 463 464 465 466 467 468
{
	const struct drm_display_mode *fixed_mode =
		intel_dp->attached_connector->panel.fixed_mode;
	int mode_rate, max_rate;

	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
	if (mode_rate > max_rate)
		return false;

	return true;
}

469
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
470
					    int link_rate, u8 lane_count)
471
{
472
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
473
	int index;
474

475 476 477 478 479 480 481 482 483
	/*
	 * TODO: Enable fallback on MST links once MST link compute can handle
	 * the fallback params.
	 */
	if (intel_dp->is_mst) {
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
		return -1;
	}

484 485 486 487 488 489 490
	if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) {
		drm_dbg_kms(&i915->drm,
			    "Retrying Link training for eDP with max parameters\n");
		intel_dp->use_max_params = true;
		return 0;
	}

491 492 493 494
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
495 496 497 498
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp->common_rates[index - 1],
							      lane_count)) {
499 500
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
501 502
			return 0;
		}
503 504
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
505
	} else if (lane_count > 1) {
506 507 508 509
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp_max_common_rate(intel_dp),
							      lane_count >> 1)) {
510 511
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
512 513
			return 0;
		}
514
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
515
		intel_dp->max_link_lane_count = lane_count >> 1;
516
	} else {
517
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
518 519 520 521 522 523
		return -1;
	}

	return 0;
}

524 525 526 527 528 529
u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
{
	return div_u64(mul_u32_u32(mode_clock, 1000000U),
		       DP_DSC_FEC_OVERHEAD_FACTOR);
}

530 531 532 533 534 535 536 537 538 539 540
static int
small_joiner_ram_size_bits(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 11)
		return 7680 * 8;
	else
		return 6144 * 8;
}

static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
				       u32 link_clock, u32 lane_count,
541 542
				       u32 mode_clock, u32 mode_hdisplay,
				       bool bigjoiner)
543 544 545 546 547 548 549 550 551 552 553 554
{
	u32 bits_per_pixel, max_bpp_small_joiner_ram;
	int i;

	/*
	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
	 * for SST -> TimeSlotsPerMTP is 1,
	 * for MST -> TimeSlotsPerMTP has to be calculated
	 */
	bits_per_pixel = (link_clock * lane_count * 8) /
			 intel_dp_mode_to_fec_clock(mode_clock);
555
	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
556 557

	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
558 559
	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
		mode_hdisplay;
560 561 562 563

	if (bigjoiner)
		max_bpp_small_joiner_ram *= 2;

564 565
	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
		    max_bpp_small_joiner_ram);
566 567 568 569 570 571 572

	/*
	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
	 * check, output bpp from small joiner RAM check)
	 */
	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);

573 574 575 576 577 578 579 580 581
	if (bigjoiner) {
		u32 max_bpp_bigjoiner =
			i915->max_cdclk_freq * 48 /
			intel_dp_mode_to_fec_clock(mode_clock);

		DRM_DEBUG_KMS("Max big joiner bpp: %u\n", max_bpp_bigjoiner);
		bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner);
	}

582 583
	/* Error out if the max bpp is less than smallest allowed valid bpp */
	if (bits_per_pixel < valid_dsc_bpp[0]) {
584 585
		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
			    bits_per_pixel, valid_dsc_bpp[0]);
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
		return 0;
	}

	/* Find the nearest match in the array of known BPPs from VESA */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
		if (bits_per_pixel < valid_dsc_bpp[i + 1])
			break;
	}
	bits_per_pixel = valid_dsc_bpp[i];

	/*
	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
	 * fractional part is 0
	 */
	return bits_per_pixel << 4;
}

static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
604 605
				       int mode_clock, int mode_hdisplay,
				       bool bigjoiner)
606
{
607
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
608 609 610 611 612 613 614 615 616 617 618 619
	u8 min_slice_count, i;
	int max_slice_width;

	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_0);
	else
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_1);

	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
620 621 622
		drm_dbg_kms(&i915->drm,
			    "Unsupported slice width %d by DP DSC Sink device\n",
			    max_slice_width);
623 624 625
		return 0;
	}
	/* Also take into account max slice width */
626
	min_slice_count = max_t(u8, min_slice_count,
627 628 629 630 631
				DIV_ROUND_UP(mode_hdisplay,
					     max_slice_width));

	/* Find the closest match to the valid slice count values */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
632 633 634 635
		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;

		if (test_slice_count >
		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false))
636
			break;
637 638 639 640 641 642 643

		/* big joiner needs small joiner to be enabled */
		if (bigjoiner && test_slice_count < 4)
			continue;

		if (min_slice_count <= test_slice_count)
			return test_slice_count;
644 645
	}

646 647
	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
		    min_slice_count);
648 649 650
	return 0;
}

651 652 653 654 655 656 657
static enum intel_output_format
intel_dp_output_format(struct drm_connector *connector,
		       const struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
	const struct drm_display_info *info = &connector->display_info;

658 659
	if (!connector->ycbcr_420_allowed ||
	    !drm_mode_is_420_only(info, mode))
660 661
		return INTEL_OUTPUT_FORMAT_RGB;

662 663 664 665
	if (intel_dp->dfp.rgb_to_ycbcr &&
	    intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_RGB;

666 667 668 669 670 671
	if (intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_YCBCR444;
	else
		return INTEL_OUTPUT_FORMAT_YCBCR420;
}

672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
int intel_dp_min_bpp(enum intel_output_format output_format)
{
	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
		return 6 * 3;
	else
		return 8 * 3;
}

static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
{
	/*
	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
	 * format of the number of bytes per pixel will be half the number
	 * of bytes of RGB pixel.
	 */
	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		bpp /= 2;

	return bpp;
}

static int
intel_dp_mode_min_output_bpp(struct drm_connector *connector,
			     const struct drm_display_mode *mode)
{
	enum intel_output_format output_format =
		intel_dp_output_format(connector, mode);

	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
}

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
				  int hdisplay)
{
	/*
	 * Older platforms don't like hdisplay==4096 with DP.
	 *
	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
	 * and frame counter increment), but we don't get vblank interrupts,
	 * and the pipe underruns immediately. The link also doesn't seem
	 * to get trained properly.
	 *
	 * On CHV the vblank interrupts don't seem to disappear but
	 * otherwise the symptoms are similar.
	 *
	 * TODO: confirm the behaviour on HSW+
	 */
	return hdisplay == 4096 && !HAS_DDI(dev_priv);
}

722 723
static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector *connector,
724
			       const struct drm_display_mode *mode,
725 726 727
			       int target_clock)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
728 729
	const struct drm_display_info *info = &connector->base.display_info;
	int tmds_clock;
730

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
	/* If PCON supports FRL MODE, check FRL bandwidth constraints */
	if (intel_dp->dfp.pcon_max_frl_bw) {
		int target_bw;
		int max_frl_bw;
		int bpp = intel_dp_mode_min_output_bpp(&connector->base, mode);

		target_bw = bpp * target_clock;

		max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;

		/* converting bw from Gbps to Kbps*/
		max_frl_bw = max_frl_bw * 1000000;

		if (target_bw > max_frl_bw)
			return MODE_CLOCK_HIGH;

		return MODE_OK;
	}

750 751 752 753
	if (intel_dp->dfp.max_dotclock &&
	    target_clock > intel_dp->dfp.max_dotclock)
		return MODE_CLOCK_HIGH;

754 755 756 757 758 759 760 761 762 763 764 765
	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
	tmds_clock = target_clock;
	if (drm_mode_is_420_only(info, mode))
		tmds_clock /= 2;

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return MODE_CLOCK_LOW;
	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return MODE_CLOCK_HIGH;

766 767 768
	return MODE_OK;
}

769
static enum drm_mode_status
770 771 772
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
773
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
774 775
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
776
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
777 778
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
779
	int max_dotclk = dev_priv->max_dotclk_freq;
780 781
	u16 dsc_max_output_bpp = 0;
	u8 dsc_slice_count = 0;
782
	enum drm_mode_status status;
783
	bool dsc = false, bigjoiner = false;
784

785 786 787
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

788 789 790
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

791
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
792
		if (mode->hdisplay != fixed_mode->hdisplay)
793 794
			return MODE_PANEL;

795
		if (mode->vdisplay != fixed_mode->vdisplay)
796
			return MODE_PANEL;
797 798

		target_clock = fixed_mode->clock;
799 800
	}

801 802 803
	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

804 805 806 807 808 809 810 811
	if ((target_clock > max_dotclk || mode->hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp)) {
		bigjoiner = true;
		max_dotclk *= 2;
	}
	if (target_clock > max_dotclk)
		return MODE_CLOCK_HIGH;

812
	max_link_clock = intel_dp_max_link_rate(intel_dp);
813
	max_lanes = intel_dp_max_lane_count(intel_dp);
814 815

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
816 817
	mode_rate = intel_dp_link_required(target_clock,
					   intel_dp_mode_min_output_bpp(connector, mode));
818

819 820 821
	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
		return MODE_H_ILLEGAL;

822 823 824 825 826 827 828 829 830 831 832 833
	/*
	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
	 * integer value since we support only integer values of bpp.
	 */
	if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
		if (intel_dp_is_edp(intel_dp)) {
			dsc_max_output_bpp =
				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
			dsc_slice_count =
				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
								true);
834
		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
835
			dsc_max_output_bpp =
836 837
				intel_dp_dsc_get_output_bpp(dev_priv,
							    max_link_clock,
838 839
							    max_lanes,
							    target_clock,
840 841
							    mode->hdisplay,
							    bigjoiner) >> 4;
842 843 844
			dsc_slice_count =
				intel_dp_dsc_get_slice_count(intel_dp,
							     target_clock,
845 846
							     mode->hdisplay,
							     bigjoiner);
847
		}
848 849

		dsc = dsc_max_output_bpp && dsc_slice_count;
850 851
	}

852 853
	/* big joiner configuration needs DSC */
	if (bigjoiner && !dsc)
854
		return MODE_CLOCK_HIGH;
855

856
	if (mode_rate > max_rate && !dsc)
857
		return MODE_CLOCK_HIGH;
858

859 860
	status = intel_dp_mode_valid_downstream(intel_connector,
						mode, target_clock);
861 862 863
	if (status != MODE_OK)
		return status;

864
	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
865 866
}

867
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
868
{
869
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
870

871
	return max_rate >= 540000;
872 873
}

874 875 876 877 878 879 880
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
{
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];

	return max_rate >= 810000;
}

881 882
static void
intel_dp_set_clock(struct intel_encoder *encoder,
883
		   struct intel_crtc_state *pipe_config)
884
{
885
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
886 887
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
888

889
	if (IS_G4X(dev_priv)) {
890 891
		divisor = g4x_dpll;
		count = ARRAY_SIZE(g4x_dpll);
892
	} else if (HAS_PCH_SPLIT(dev_priv)) {
893 894
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
895
	} else if (IS_CHERRYVIEW(dev_priv)) {
896 897
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
898
	} else if (IS_VALLEYVIEW(dev_priv)) {
899 900
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
901
	}
902 903 904

	if (divisor && count) {
		for (i = 0; i < count; i++) {
905
			if (pipe_config->port_clock == divisor[i].clock) {
906 907 908 909 910
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
911 912 913
	}
}

914 915 916 917 918 919 920 921
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
922
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
923 924 925 926 927 928 929 930 931
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
932
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
933 934
	char str[128]; /* FIXME: too big for stack? */

935
	if (!drm_debug_enabled(DRM_UT_KMS))
936 937
		return;

938 939
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
940
	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
941

942 943
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
944
	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
945

946 947
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
948
	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
949 950
}

951 952 953
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
954
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
955 956
	int len;

957
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
958
	if (drm_WARN_ON(&i915->drm, len <= 0))
959 960
		return 162000;

961
	return intel_dp->common_rates[len - 1];
962 963
}

964 965
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
966
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
967 968
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
969

970
	if (drm_WARN_ON(&i915->drm, i < 0))
971 972 973
		i = 0;

	return i;
974 975
}

976
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
977
			   u8 *link_bw, u8 *rate_select)
978
{
979 980
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
981 982 983 984 985 986 987 988 989
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

990
static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
991 992 993 994
					 const struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

995 996 997 998 999 1000 1001 1002
	/* On TGL, FEC is supported on all Pipes */
	if (INTEL_GEN(dev_priv) >= 12)
		return true;

	if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
		return true;

	return false;
1003 1004 1005 1006 1007 1008 1009 1010 1011
}

static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *pipe_config)
{
	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
		drm_dp_sink_supports_fec(intel_dp->fec_capable);
}

1012
static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
1013
				  const struct intel_crtc_state *crtc_state)
1014
{
1015
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
1016 1017
		return false;

1018
	return intel_dsc_source_support(crtc_state) &&
1019 1020 1021
		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
}

1022 1023 1024
static bool intel_dp_hdmi_ycbcr420(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
{
1025 1026 1027
	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
		(crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		 intel_dp->dfp.ycbcr_444_to_420);
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
}

static int intel_dp_hdmi_tmds_clock(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state, int bpc)
{
	int clock = crtc_state->hw.adjusted_mode.crtc_clock * bpc / 8;

	if (intel_dp_hdmi_ycbcr420(intel_dp, crtc_state))
		clock /= 2;

	return clock;
}

static bool intel_dp_hdmi_tmds_clock_valid(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state, int bpc)
{
	int tmds_clock = intel_dp_hdmi_tmds_clock(intel_dp, crtc_state, bpc);

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return false;

	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return false;

	return true;
}

static bool intel_dp_hdmi_deep_color_possible(struct intel_dp *intel_dp,
					      const struct intel_crtc_state *crtc_state,
					      int bpc)
{

1062 1063 1064
	return intel_hdmi_deep_color_possible(crtc_state, bpc,
					      intel_dp->has_hdmi_sink,
					      intel_dp_hdmi_ycbcr420(intel_dp, crtc_state)) &&
1065 1066 1067 1068 1069
		intel_dp_hdmi_tmds_clock_valid(intel_dp, crtc_state, bpc);
}

static int intel_dp_max_bpp(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
1070
{
1071
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1072
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1073
	int bpp, bpc;
1074

1075
	bpc = crtc_state->pipe_bpp / 3;
1076

1077
	if (intel_dp->dfp.max_bpc)
1078 1079 1080 1081 1082 1083 1084 1085
		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);

	if (intel_dp->dfp.min_tmds_clock) {
		for (; bpc >= 10; bpc -= 2) {
			if (intel_dp_hdmi_deep_color_possible(intel_dp, crtc_state, bpc))
				break;
		}
	}
1086

1087
	bpp = bpc * 3;
1088 1089 1090 1091
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1092 1093 1094
			drm_dbg_kms(&dev_priv->drm,
				    "clamping bpp for eDP panel to BIOS-provided %i\n",
				    dev_priv->vbt.edp.bpp);
1095 1096 1097 1098
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

1099 1100 1101
	return bpp;
}

1102
/* Adjust link config limits based on compliance test requests. */
1103
void
1104 1105 1106 1107
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
1108 1109
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

1110 1111 1112 1113 1114 1115 1116
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

1117
		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

1140
/* Optimize link config in order: max bpp, min clock, min lanes */
1141
static int
1142 1143 1144 1145
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
1146
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1147 1148 1149 1150
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
1151
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
1152

1153
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1154
						   output_bpp);
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

1169
					return 0;
1170 1171 1172 1173 1174
				}
			}
		}
	}

1175
	return -EINVAL;
1176 1177
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
/* Optimize link config in order: max bpp, min lanes, min clock */
static int
intel_dp_compute_link_config_fast(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);

		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   output_bpp);

		for (lane_count = limits->min_lane_count;
		     lane_count <= limits->max_lane_count;
		     lane_count <<= 1) {
			for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

					return 0;
				}
			}
		}
	}

	return -EINVAL;
}

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
{
	int i, num_bpc;
	u8 dsc_bpc[3] = {0};

	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
						       dsc_bpc);
	for (i = 0; i < num_bpc; i++) {
		if (dsc_max_bpc >= dsc_bpc[i])
			return dsc_bpc[i] * 3;
	}

	return 0;
}

1231 1232 1233 1234 1235
#define DSC_SUPPORTED_VERSION_MIN		1

static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
{
1236
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1237
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1238 1239 1240 1241
	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u8 line_buf_depth;
	int ret;

1242 1243 1244 1245 1246 1247 1248 1249
	/*
	 * RC_MODEL_SIZE is currently a constant across all configurations.
	 *
	 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and
	 * DP_DSC_RC_BUF_SIZE for this.
	 */
	vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST;

1250 1251 1252 1253
	ret = intel_dsc_compute_params(encoder, crtc_state);
	if (ret)
		return ret;

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	/*
	 * Slice Height of 8 works for all currently available panels. So start
	 * with that if pic_height is an integral multiple of 8. Eventually add
	 * logic to try multiple slice heights.
	 */
	if (vdsc_cfg->pic_height % 8 == 0)
		vdsc_cfg->slice_height = 8;
	else if (vdsc_cfg->pic_height % 4 == 0)
		vdsc_cfg->slice_height = 4;
	else
		vdsc_cfg->slice_height = 2;

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
	vdsc_cfg->dsc_version_major =
		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
	vdsc_cfg->dsc_version_minor =
		min(DSC_SUPPORTED_VERSION_MIN,
		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);

	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
		DP_DSC_RGB;

	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
	if (!line_buf_depth) {
1279 1280
		drm_dbg_kms(&i915->drm,
			    "DSC Sink Line Buffer Depth invalid\n");
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
		return -EINVAL;
	}

	if (vdsc_cfg->dsc_version_minor == 2)
		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
	else
		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;

	vdsc_cfg->block_pred_enable =
		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;

	return drm_dsc_compute_rc_parameters(vdsc_cfg);
}

1298 1299 1300 1301
static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct drm_connector_state *conn_state,
				       struct link_config_limits *limits)
1302 1303 1304
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1305 1306
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
1307 1308
	u8 dsc_max_bpc;
	int pipe_bpp;
1309
	int ret;
1310

1311 1312 1313
	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
		intel_dp_supports_fec(intel_dp, pipe_config);

1314
	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
1315
		return -EINVAL;
1316

1317 1318 1319 1320 1321 1322
	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
	if (INTEL_GEN(dev_priv) >= 12)
		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
	else
		dsc_max_bpc = min_t(u8, 10,
				    conn_state->max_requested_bpc);
1323 1324

	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
1325 1326 1327

	/* Min Input BPC for ICL+ is 8 */
	if (pipe_bpp < 8 * 3) {
1328 1329
		drm_dbg_kms(&dev_priv->drm,
			    "No DSC support for less than 8bpc\n");
1330
		return -EINVAL;
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
	}

	/*
	 * For now enable DSC for max bpp, max link rate, max lane count.
	 * Optimize this later for the minimum possible link rate/lane count
	 * with DSC enabled for the requested mode.
	 */
	pipe_config->pipe_bpp = pipe_bpp;
	pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
	pipe_config->lane_count = limits->max_lane_count;

	if (intel_dp_is_edp(intel_dp)) {
1343
		pipe_config->dsc.compressed_bpp =
1344 1345
			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
			      pipe_config->pipe_bpp);
1346
		pipe_config->dsc.slice_count =
1347 1348 1349 1350 1351 1352 1353
			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
							true);
	} else {
		u16 dsc_max_output_bpp;
		u8 dsc_dp_slice_count;

		dsc_max_output_bpp =
1354 1355
			intel_dp_dsc_get_output_bpp(dev_priv,
						    pipe_config->port_clock,
1356 1357
						    pipe_config->lane_count,
						    adjusted_mode->crtc_clock,
1358
						    adjusted_mode->crtc_hdisplay,
1359
						    pipe_config->bigjoiner);
1360 1361 1362
		dsc_dp_slice_count =
			intel_dp_dsc_get_slice_count(intel_dp,
						     adjusted_mode->crtc_clock,
1363
						     adjusted_mode->crtc_hdisplay,
1364
						     pipe_config->bigjoiner);
1365
		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
1366 1367
			drm_dbg_kms(&dev_priv->drm,
				    "Compressed BPP/Slice Count not supported\n");
1368
			return -EINVAL;
1369
		}
1370
		pipe_config->dsc.compressed_bpp = min_t(u16,
1371 1372
							       dsc_max_output_bpp >> 4,
							       pipe_config->pipe_bpp);
1373
		pipe_config->dsc.slice_count = dsc_dp_slice_count;
1374 1375 1376 1377 1378 1379
	}
	/*
	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
	 * is greater than the maximum Cdclock and if slice count is even
	 * then we need to use 2 VDSC instances.
	 */
1380 1381 1382
	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq ||
	    pipe_config->bigjoiner) {
		if (pipe_config->dsc.slice_count < 2) {
1383 1384
			drm_dbg_kms(&dev_priv->drm,
				    "Cannot split stream to use 2 VDSC instances\n");
1385
			return -EINVAL;
1386
		}
1387 1388

		pipe_config->dsc.dsc_split = true;
1389
	}
1390

1391
	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
1392
	if (ret < 0) {
1393 1394 1395 1396 1397
		drm_dbg_kms(&dev_priv->drm,
			    "Cannot compute valid DSC parameters for Input Bpp = %d "
			    "Compressed BPP = %d\n",
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);
1398
		return ret;
1399
	}
1400

1401
	pipe_config->dsc.compression_enable = true;
1402 1403 1404 1405 1406
	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
		    "Compressed Bpp = %d Slice Count = %d\n",
		    pipe_config->pipe_bpp,
		    pipe_config->dsc.compressed_bpp,
		    pipe_config->dsc.slice_count);
1407

1408
	return 0;
1409 1410
}

1411
static int
1412
intel_dp_compute_link_config(struct intel_encoder *encoder,
1413 1414
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
1415
{
1416
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1417 1418
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
1419
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1420
	struct link_config_limits limits;
1421
	int common_len;
1422
	int ret;
1423

1424
	common_len = intel_dp_common_len_rate_limit(intel_dp,
1425
						    intel_dp->max_link_rate);
1426 1427

	/* No common link rates between source and sink */
1428
	drm_WARN_ON(encoder->base.dev, common_len <= 0);
1429

1430 1431 1432 1433 1434 1435
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

1436
	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
1437
	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config);
1438

1439
	if (intel_dp->use_max_params) {
1440 1441
		/*
		 * Use the maximum clock and number of lanes the eDP panel
1442 1443
		 * advertizes being capable of in case the initial fast
		 * optimal params failed us. The panels are generally
1444
		 * designed to support only a single clock and lane
1445 1446
		 * configuration, and typically on older panels these
		 * values correspond to the native resolution of the panel.
1447
		 */
1448 1449
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
1450
	}
1451

1452 1453
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

1454 1455 1456 1457 1458
	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
		    "max rate %d max bpp %d pixel clock %iKHz\n",
		    limits.max_lane_count,
		    intel_dp->common_rates[limits.max_clock],
		    limits.max_bpp, adjusted_mode->crtc_clock);
1459

1460 1461 1462 1463 1464
	if ((adjusted_mode->crtc_clock > i915->max_dotclk_freq ||
	     adjusted_mode->crtc_hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp))
		pipe_config->bigjoiner = true;

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	if (intel_dp_is_edp(intel_dp))
		/*
		 * Optimize for fast and narrow. eDP 1.3 section 3.3 and eDP 1.4
		 * section A.1: "It is recommended that the minimum number of
		 * lanes be used, using the minimum link rate allowed for that
		 * lane configuration."
		 *
		 * Note that we fall back to the max clock and lane count for eDP
		 * panels that fail with the fast optimal settings (see
		 * intel_dp->use_max_params), in which case the fast vs. wide
		 * choice doesn't matter.
		 */
		ret = intel_dp_compute_link_config_fast(intel_dp, pipe_config, &limits);
	else
		/* Optimize for slow and wide. */
		ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
1481 1482

	/* enable compression if the mode doesn't fit available BW */
1483
	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
1484
	if (ret || intel_dp->force_dsc_en || pipe_config->bigjoiner) {
1485 1486 1487 1488
		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
						  conn_state, &limits);
		if (ret < 0)
			return ret;
1489
	}
1490

1491
	if (pipe_config->dsc.compression_enable) {
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
		drm_dbg_kms(&i915->drm,
			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);

		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->dsc.compressed_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
1504
	} else {
1505 1506 1507
		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp);
1508

1509 1510 1511 1512 1513 1514
		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->pipe_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
1515
	}
1516
	return 0;
1517 1518
}

1519 1520 1521 1522 1523 1524
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	const struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode =
1525
		&crtc_state->hw.adjusted_mode;
1526

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	/*
	 * Our YCbCr output is always limited range.
	 * crtc_state->limited_color_range only applies to RGB,
	 * and it must never be set for YCbCr or we risk setting
	 * some conflicting bits in PIPECONF which will mess up
	 * the colors on the monitor.
	 */
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
		return false;

1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
		return crtc_state->pipe_bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
	} else {
		return intel_conn_state->broadcast_rgb ==
			INTEL_BROADCAST_RGB_LIMITED;
	}
}

1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
				    enum port port)
{
	if (IS_G4X(dev_priv))
		return false;
	if (INTEL_GEN(dev_priv) < 12 && port == PORT_A)
		return false;

	return true;
}

1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
					     const struct drm_connector_state *conn_state,
					     struct drm_dp_vsc_sdp *vsc)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	/*
	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
	 * Colorimetry Format indication.
	 */
	vsc->revision = 0x5;
	vsc->length = 0x13;

	/* DP 1.4a spec, Table 2-120 */
	switch (crtc_state->output_format) {
	case INTEL_OUTPUT_FORMAT_YCBCR444:
		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
		break;
	case INTEL_OUTPUT_FORMAT_YCBCR420:
		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
		break;
	case INTEL_OUTPUT_FORMAT_RGB:
	default:
		vsc->pixelformat = DP_PIXELFORMAT_RGB;
	}

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_BT709_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_709:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
		break;
	case DRM_MODE_COLORIMETRY_SYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_OPYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
		break;
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
		break;
	default:
		/*
		 * RGB->YCBCR color conversion uses the BT.709
		 * color space.
		 */
		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		else
			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
		break;
	}

	vsc->bpc = crtc_state->pipe_bpp / 3;

	/* only RGB pixelformat supports 6 bpc */
	drm_WARN_ON(&dev_priv->drm,
		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);

	/* all YCbCr are always limited range */
	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
}

static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;

1649 1650
	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
	if (crtc_state->has_psr)
1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
		return;

	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
		return;

	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
	vsc->sdp_type = DP_SDP_VSC;
	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
					 &crtc_state->infoframes.vsc);
}

1662 1663 1664 1665 1666 1667 1668
void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state,
				  struct drm_dp_vsc_sdp *vsc)
{
	vsc->sdp_type = DP_SDP_VSC;

1669 1670
	if (intel_dp->psr.psr2_enabled) {
		if (intel_dp->psr.colorimetry_support &&
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
			/* [PSR2, +Colorimetry] */
			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
							 vsc);
		} else {
			/*
			 * [PSR2, -Colorimetry]
			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
			 * 3D stereo + PSR/PSR2 + Y-coordinate.
			 */
			vsc->revision = 0x4;
			vsc->length = 0xe;
		}
	} else {
		/*
		 * [PSR1]
		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
		 * higher).
		 */
		vsc->revision = 0x2;
		vsc->length = 0x8;
	}
}

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
					    struct intel_crtc_state *crtc_state,
					    const struct drm_connector_state *conn_state)
{
	int ret;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;

	if (!conn_state->hdr_output_metadata)
		return;

	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);

	if (ret) {
		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
		return;
	}

	crtc_state->infoframes.enable |=
		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
}

1719 1720 1721 1722 1723 1724 1725 1726
static void
intel_dp_drrs_compute_config(struct intel_dp *intel_dp,
			     struct intel_crtc_state *pipe_config,
			     int output_bpp, bool constant_n)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

1727 1728 1729
	if (pipe_config->vrr.enable)
		return;

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
	/*
	 * DRRS and PSR can't be enable together, so giving preference to PSR
	 * as it allows more power-savings by complete shutting down display,
	 * so to guarantee this, intel_dp_drrs_compute_config() must be called
	 * after intel_psr_compute_config().
	 */
	if (pipe_config->has_psr)
		return;

	if (!intel_connector->panel.downclock_mode ||
	    dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	pipe_config->has_drrs = true;
	intel_link_compute_m_n(output_bpp, pipe_config->lane_count,
			       intel_connector->panel.downclock_mode->clock,
			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
			       constant_n, pipe_config->fec_enable);
}

1750
int
1751 1752 1753 1754 1755
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1756
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1757
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1758 1759 1760 1761
	enum port port = encoder->port;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1762
	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CONSTANT_N);
1763
	int ret = 0, output_bpp;
1764 1765 1766 1767

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

1768 1769
	pipe_config->output_format = intel_dp_output_format(&intel_connector->base,
							    adjusted_mode);
1770

1771 1772 1773 1774 1775
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
		ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
	}
1776

1777
	if (!intel_dp_port_has_audio(dev_priv, port))
1778 1779 1780 1781 1782 1783 1784
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1785 1786
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1787

R
Rodrigo Vivi 已提交
1788
		if (HAS_GMCH(dev_priv))
1789
			ret = intel_gmch_panel_fitting(pipe_config, conn_state);
1790
		else
1791 1792 1793
			ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
1794 1795
	}

1796
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
1797
		return -EINVAL;
1798

R
Rodrigo Vivi 已提交
1799
	if (HAS_GMCH(dev_priv) &&
1800
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1801
		return -EINVAL;
1802 1803

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1804
		return -EINVAL;
1805

1806 1807 1808
	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
		return -EINVAL;

1809 1810 1811
	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
	if (ret < 0)
		return ret;
1812

1813 1814
	pipe_config->limited_color_range =
		intel_dp_limited_color_range(pipe_config, conn_state);
1815

1816 1817
	if (pipe_config->dsc.compression_enable)
		output_bpp = pipe_config->dsc.compressed_bpp;
1818
	else
1819 1820
		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
						 pipe_config->pipe_bpp);
1821 1822 1823 1824 1825 1826

	intel_link_compute_m_n(output_bpp,
			       pipe_config->lane_count,
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
			       &pipe_config->dp_m_n,
1827
			       constant_n, pipe_config->fec_enable);
1828

1829
	if (!HAS_DDI(dev_priv))
1830
		intel_dp_set_clock(encoder, pipe_config);
1831

1832
	intel_vrr_compute_config(pipe_config, conn_state);
1833
	intel_psr_compute_config(intel_dp, pipe_config);
1834 1835
	intel_dp_drrs_compute_config(intel_dp, pipe_config, output_bpp,
				     constant_n);
1836
	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
1837
	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
1838

1839
	return 0;
1840 1841
}

1842
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1843
			      int link_rate, int lane_count)
1844
{
1845
	intel_dp->link_trained = false;
1846 1847
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
1848 1849
}

1850
static void intel_dp_prepare(struct intel_encoder *encoder,
1851
			     const struct intel_crtc_state *pipe_config)
1852
{
1853
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1854
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1855
	enum port port = encoder->port;
1856
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1857
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1858

1859 1860 1861
	intel_dp_set_link_params(intel_dp,
				 pipe_config->port_clock,
				 pipe_config->lane_count);
1862

1863
	/*
K
Keith Packard 已提交
1864
	 * There are four kinds of DP registers:
1865
	 *
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	 * 	IBX PCH
	 * 	SNB CPU
	 *	IVB CPU
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ilk_pch_enable
	 */
1879

1880 1881 1882 1883
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
1884

1885 1886 1887
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1888

1889
	/* Split out the IBX/CPU vs CPT settings */
V
Ville Syrjälä 已提交
1890

1891 1892 1893 1894 1895 1896
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1897

1898 1899
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			intel_dp->DP |= DP_ENHANCED_FRAMING;
V
Ville Syrjälä 已提交
1900

1901 1902 1903
		intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
		u32 trans_dp;
1904

1905
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1906

1907 1908 1909 1910 1911 1912 1913 1914 1915
		trans_dp = intel_de_read(dev_priv, TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		intel_de_write(dev_priv, TRANS_DP_CTL(crtc->pipe), trans_dp);
	} else {
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
V
Ville Syrjälä 已提交
1916

1917 1918 1919 1920 1921
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
1922

1923 1924
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			intel_dp->DP |= DP_ENHANCED_FRAMING;
1925

1926 1927 1928 1929
		if (IS_CHERRYVIEW(dev_priv))
			intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
		else
			intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
1930
	}
1931 1932
}

1933

1934
/* Enable backlight PWM and backlight PP control. */
1935 1936
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
1937
{
1938
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
1939
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1940

1941
	if (!intel_dp_is_edp(intel_dp))
1942 1943
		return;

1944
	drm_dbg_kms(&i915->drm, "\n");
1945

1946
	intel_panel_enable_backlight(crtc_state, conn_state);
1947
	intel_pps_backlight_on(intel_dp);
1948 1949 1950
}

/* Disable backlight PP control and backlight PWM. */
1951
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
1952
{
1953
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
1954
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1955

1956
	if (!intel_dp_is_edp(intel_dp))
1957 1958
		return;

1959
	drm_dbg_kms(&i915->drm, "\n");
1960

1961
	intel_pps_backlight_off(intel_dp);
1962
	intel_panel_disable_backlight(old_conn_state);
1963
}
1964

1965 1966 1967 1968
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1969
	bool cur_state = intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN;
1970 1971

	I915_STATE_WARN(cur_state != state,
1972 1973
			"[ENCODER:%d:%s] state assertion failure (expected %s, current %s)\n",
			dig_port->base.base.base.id, dig_port->base.base.name,
1974
			onoff(state), onoff(cur_state));
1975 1976 1977 1978 1979
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
1980
	bool cur_state = intel_de_read(dev_priv, DP_A) & DP_PLL_ENABLE;
1981 1982 1983

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
1984
			onoff(state), onoff(cur_state));
1985 1986 1987 1988
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

1989 1990
static void ilk_edp_pll_on(struct intel_dp *intel_dp,
			   const struct intel_crtc_state *pipe_config)
1991
{
1992
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
1993
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1994

1995
	assert_pipe_disabled(dev_priv, pipe_config->cpu_transcoder);
1996 1997
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
1998

1999 2000
	drm_dbg_kms(&dev_priv->drm, "enabling eDP PLL for clock %d\n",
		    pipe_config->port_clock);
2001 2002 2003

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2004
	if (pipe_config->port_clock == 162000)
2005 2006 2007 2008
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

2009 2010
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
2011 2012
	udelay(500);

2013 2014 2015 2016 2017 2018
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
2019
	if (IS_GEN(dev_priv, 5))
2020
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2021

2022
	intel_dp->DP |= DP_PLL_ENABLE;
2023

2024 2025
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
2026
	udelay(200);
2027 2028
}

2029 2030
static void ilk_edp_pll_off(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
2031
{
2032
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
2033
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2034

2035
	assert_pipe_disabled(dev_priv, old_crtc_state->cpu_transcoder);
2036 2037
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2038

2039
	drm_dbg_kms(&dev_priv->drm, "disabling eDP PLL\n");
2040

2041
	intel_dp->DP &= ~DP_PLL_ENABLE;
2042

2043 2044
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
2045 2046 2047
	udelay(200);
}

2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2059
		drm_dp_is_branch(intel_dp->dpcd) &&
2060 2061 2062
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2063 2064 2065 2066
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable)
{
2067
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2068 2069
	int ret;

2070
	if (!crtc_state->dsc.compression_enable)
2071 2072 2073 2074 2075
		return;

	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
				 enable ? DP_DECOMPRESSION_EN : 0);
	if (ret < 0)
2076 2077 2078
		drm_dbg_kms(&i915->drm,
			    "Failed to %s sink decompression state\n",
			    enable ? "enable" : "disable");
2079 2080
}

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
static void
intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 oui[] = { 0x00, 0xaa, 0x01 };
	u8 buf[3] = { 0 };

	/*
	 * During driver init, we want to be careful and avoid changing the source OUI if it's
	 * already set to what we want, so as to avoid clearing any state by accident
	 */
	if (careful) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0)
			drm_err(&i915->drm, "Failed to read source OUI\n");

		if (memcmp(oui, buf, sizeof(oui)) == 0)
			return;
	}

	if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0)
		drm_err(&i915->drm, "Failed to write source OUI\n");
}

2104 2105
/* If the device supports it, try to set the power state appropriately */
void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
2106
{
2107 2108
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2109 2110 2111 2112 2113 2114
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

2115
	if (mode != DP_SET_POWER_D0) {
2116 2117 2118
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2119
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2120
	} else {
2121 2122
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2123 2124
		lspcon_resume(dp_to_dig_port(intel_dp));

2125 2126 2127 2128
		/* Write the source OUI as early as possible */
		if (intel_dp_is_edp(intel_dp))
			intel_edp_init_source_oui(intel_dp, false);

2129 2130 2131 2132 2133
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2134
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2135 2136 2137 2138
			if (ret == 1)
				break;
			msleep(1);
		}
2139 2140 2141

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2142
	}
2143 2144

	if (ret != 1)
2145 2146 2147
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
			    encoder->base.base.id, encoder->base.name,
			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
2148 2149
}

2150 2151 2152 2153 2154 2155
static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
				 enum port port, enum pipe *pipe)
{
	enum pipe p;

	for_each_pipe(dev_priv, p) {
2156
		u32 val = intel_de_read(dev_priv, TRANS_DP_CTL(p));
2157 2158 2159 2160 2161 2162 2163

		if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
			*pipe = p;
			return true;
		}
	}

2164 2165
	drm_dbg_kms(&dev_priv->drm, "No pipe for DP port %c found\n",
		    port_name(port));
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179

	/* must initialize pipe to something for the asserts */
	*pipe = PIPE_A;

	return false;
}

bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe)
{
	bool ret;
	u32 val;

2180
	val = intel_de_read(dev_priv, dp_reg);
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196

	ret = val & DP_PORT_EN;

	/* asserts want to know the pipe even if the port is disabled */
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
		*pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
		ret &= cpt_dp_port_selected(dev_priv, port, pipe);
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;

	return ret;
}

2197 2198
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2199
{
2200
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2201
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2202
	intel_wakeref_t wakeref;
2203
	bool ret;
2204

2205 2206 2207
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2208 2209
		return false;

2210 2211
	ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				    encoder->port, pipe);
2212

2213
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2214 2215

	return ret;
2216
}
2217

2218
static void intel_dp_get_config(struct intel_encoder *encoder,
2219
				struct intel_crtc_state *pipe_config)
2220
{
2221
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2222
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2223
	u32 tmp, flags = 0;
2224
	enum port port = encoder->port;
2225
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2226

2227 2228 2229 2230
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2231

2232
	tmp = intel_de_read(dev_priv, intel_dp->output_reg);
2233 2234

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2235

2236
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2237 2238
		u32 trans_dp = intel_de_read(dev_priv,
					     TRANS_DP_CTL(crtc->pipe));
2239 2240

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2241 2242 2243
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2244

2245
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2246 2247 2248 2249
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2250
		if (tmp & DP_SYNC_HS_HIGH)
2251 2252 2253
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2254

2255
		if (tmp & DP_SYNC_VS_HIGH)
2256 2257 2258 2259
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2260

2261
	pipe_config->hw.adjusted_mode.flags |= flags;
2262

2263
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2264 2265
		pipe_config->limited_color_range = true;

2266 2267 2268
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2269 2270
	intel_dp_get_m_n(crtc, pipe_config);

2271
	if (port == PORT_A) {
2272
		if ((intel_de_read(dev_priv, DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2273 2274 2275 2276
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2277

2278
	pipe_config->hw.adjusted_mode.crtc_clock =
2279 2280
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2281

2282
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2283
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
2297 2298 2299
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2300
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2301
	}
2302 2303
}

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp);

/**
 * intel_dp_sync_state - sync the encoder state during init/resume
 * @encoder: intel encoder to sync
 * @crtc_state: state for the CRTC connected to the encoder
 *
 * Sync any state stored in the encoder wrt. HW state during driver init
 * and system resume.
 */
void intel_dp_sync_state(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * Don't clobber DPCD if it's been already read out during output
	 * setup (eDP) or detect.
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		intel_dp_get_dpcd(intel_dp);

	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
}

2331 2332 2333 2334
bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
				    struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * If BIOS has set an unsupported or non-standard link rate for some
	 * reason force an encoder recompute and full modeset.
	 */
	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
				crtc_state->port_clock) < 0) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to unsupported link rate\n");
		crtc_state->uapi.connectors_changed = true;
		return false;
	}
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360

	/*
	 * FIXME hack to force full modeset when DSC is being used.
	 *
	 * As long as we do not have full state readout and config comparison
	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
	 * Remove once we have readout for DSC.
	 */
	if (crtc_state->dsc.compression_enable) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to DSC being enabled\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

2361
	if (CAN_PSR(intel_dp)) {
2362 2363 2364 2365 2366
		drm_dbg_kms(&i915->drm, "Forcing full modeset to compute PSR state\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

2367 2368 2369
	return true;
}

2370 2371
static void intel_disable_dp(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
2372 2373
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
2374
{
2375
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2376

2377 2378
	intel_dp->link_trained = false;

2379
	if (old_crtc_state->has_audio)
2380 2381
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
2382 2383 2384

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2385
	intel_pps_vdd_on(intel_dp);
2386
	intel_edp_backlight_off(old_conn_state);
2387
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2388
	intel_pps_off(intel_dp);
2389 2390
	intel_dp->frl.is_trained = false;
	intel_dp->frl.trained_rate_gbps = 0;
2391 2392
}

2393 2394
static void g4x_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
2395 2396 2397
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
2398
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
2399 2400
}

2401 2402
static void vlv_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
2403 2404 2405
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
2406
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
2407 2408
}

2409 2410
static void g4x_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2411 2412
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2413
{
2414
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2415
	enum port port = encoder->port;
2416

2417 2418 2419 2420 2421 2422
	/*
	 * Bspec does not list a specific disable sequence for g4x DP.
	 * Follow the ilk+ sequence (disable pipe before the port) for
	 * g4x DP as it does not suffer from underruns like the normal
	 * g4x modeset sequence (disable pipe after the port).
	 */
2423
	intel_dp_link_down(encoder, old_crtc_state);
2424 2425

	/* Only ilk+ has port A */
2426
	if (port == PORT_A)
2427
		ilk_edp_pll_off(intel_dp, old_crtc_state);
2428 2429
}

2430 2431
static void vlv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2432 2433
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2434
{
2435
	intel_dp_link_down(encoder, old_crtc_state);
2436 2437
}

2438 2439
static void chv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2440 2441
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2442
{
2443
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2444

2445
	intel_dp_link_down(encoder, old_crtc_state);
2446

2447
	vlv_dpio_get(dev_priv);
2448 2449

	/* Assert data lane reset */
2450
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
2451

2452
	vlv_dpio_put(dev_priv);
2453 2454
}

2455
static void
2456
cpt_set_link_train(struct intel_dp *intel_dp,
2457
		   const struct intel_crtc_state *crtc_state,
2458
		   u8 dp_train_pat)
2459
{
2460
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2461
	u32 *DP = &intel_dp->DP;
2462

2463
	*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2464

2465
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF_CPT;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1_CPT;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	}
2481

2482 2483 2484
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}
2485

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	/* Clear the cached register set to avoid using stale values */

	memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
			     intel_dp->pcon_dsc_dpcd,
			     sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
		drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
			DP_PCON_DSC_ENCODER);

	drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
		    (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
}

2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
{
	int bw_gbps[] = {9, 18, 24, 32, 40, 48};
	int i;

	for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
		if (frl_bw_mask & (1 << i))
			return bw_gbps[i];
	}
	return 0;
}

static int intel_dp_pcon_set_frl_mask(int max_frl)
{
	switch (max_frl) {
	case 48:
		return DP_PCON_FRL_BW_MASK_48GBPS;
	case 40:
		return DP_PCON_FRL_BW_MASK_40GBPS;
	case 32:
		return DP_PCON_FRL_BW_MASK_32GBPS;
	case 24:
		return DP_PCON_FRL_BW_MASK_24GBPS;
	case 18:
		return DP_PCON_FRL_BW_MASK_18GBPS;
	case 9:
		return DP_PCON_FRL_BW_MASK_9GBPS;
	}

	return 0;
}

static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
2540 2541 2542
	int max_frl_rate;
	int max_lanes, rate_per_lane;
	int max_dsc_lanes, dsc_rate_per_lane;
2543

2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
	max_lanes = connector->display_info.hdmi.max_lanes;
	rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane;
	max_frl_rate = max_lanes * rate_per_lane;

	if (connector->display_info.hdmi.dsc_cap.v_1p2) {
		max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes;
		dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane;
		if (max_dsc_lanes && dsc_rate_per_lane)
			max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane);
	}

	return max_frl_rate;
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
}

static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
{
#define PCON_EXTENDED_TRAIN_MODE (1 > 0)
#define PCON_CONCURRENT_MODE (1 > 0)
#define PCON_SEQUENTIAL_MODE !PCON_CONCURRENT_MODE
#define PCON_NORMAL_TRAIN_MODE !PCON_EXTENDED_TRAIN_MODE
#define TIMEOUT_FRL_READY_MS 500
#define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000

	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
	u8 max_frl_bw_mask = 0, frl_trained_mask;
	bool is_active;

	ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
	if (ret < 0)
		return ret;

	max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
	drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);

	max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
	drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);

	max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);

	if (max_frl_bw <= 0)
		return -EINVAL;

	ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
	if (ret < 0)
		return ret;
	/* Wait for PCON to be FRL Ready */
	wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);

	if (!is_active)
		return -ETIMEDOUT;

	max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
	ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw, PCON_SEQUENTIAL_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask, PCON_NORMAL_TRAIN_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
	if (ret < 0)
		return ret;
	/*
	 * Wait for FRL to be completed
	 * Check if the HDMI Link is up and active.
	 */
	wait_for(is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux) == true, TIMEOUT_HDMI_LINK_ACTIVE_MS);

	if (!is_active)
		return -ETIMEDOUT;

	/* Verify HDMI Link configuration shows FRL Mode */
	if (drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, &frl_trained_mask) !=
	    DP_PCON_HDMI_MODE_FRL) {
		drm_dbg(&i915->drm, "HDMI couldn't be trained in FRL Mode\n");
		return -EINVAL;
	}
	drm_dbg(&i915->drm, "MAX_FRL_MASK = %u, FRL_TRAINED_MASK = %u\n", max_frl_bw_mask, frl_trained_mask);

	intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
	intel_dp->frl.is_trained = true;
	drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);

	return 0;
}

static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
{
	if (drm_dp_is_branch(intel_dp->dpcd) &&
	    intel_dp->has_hdmi_sink &&
	    intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
		return true;

	return false;
}

void intel_dp_check_frl_training(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/* Always go for FRL training if supported */
	if (!intel_dp_is_hdmi_2_1_sink(intel_dp) ||
	    intel_dp->frl.is_trained)
		return;

	if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
		int ret, mode;

2652
		drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n");
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
		ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
		mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);

		if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
			drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
	} else {
		drm_dbg(&dev_priv->drm, "FRL training Completed\n");
	}
}

2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
static int
intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state)
{
	int vactive = crtc_state->hw.adjusted_mode.vdisplay;

	return intel_hdmi_dsc_get_slice_height(vactive);
}

static int
intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp,
			     const struct intel_crtc_state *crtc_state)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
	int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice;
	int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices;
	int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd);
	int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd);

	return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices,
					     pcon_max_slice_width,
					     hdmi_max_slices, hdmi_throughput);
}

static int
intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp,
			  const struct intel_crtc_state *crtc_state,
			  int num_slices, int slice_width)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
	int output_format = crtc_state->output_format;
	bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp;
	int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd);
	int hdmi_max_chunk_bytes =
		connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024;

	return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width,
				      num_slices, output_format, hdmi_all_bpp,
				      hdmi_max_chunk_bytes);
}

void
intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
{
	u8 pps_param[6];
	int slice_height;
	int slice_width;
	int num_slices;
	int bits_per_pixel;
	int ret;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector *connector;
	bool hdmi_is_dsc_1_2;

	if (!intel_dp_is_hdmi_2_1_sink(intel_dp))
		return;

	if (!intel_connector)
		return;
	connector = &intel_connector->base;
	hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2;

	if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) ||
	    !hdmi_is_dsc_1_2)
		return;

	slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state);
	if (!slice_height)
		return;

	num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state);
	if (!num_slices)
		return;

	slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay,
				   num_slices);

	bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state,
						   num_slices, slice_width);
	if (!bits_per_pixel)
		return;

	pps_param[0] = slice_height & 0xFF;
	pps_param[1] = slice_height >> 8;
	pps_param[2] = slice_width & 0xFF;
	pps_param[3] = slice_width >> 8;
	pps_param[4] = bits_per_pixel & 0xFF;
	pps_param[5] = (bits_per_pixel >> 8) & 0x3;

	ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param);
	if (ret < 0)
		drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n");
}

2760 2761
static void
g4x_set_link_train(struct intel_dp *intel_dp,
2762
		   const struct intel_crtc_state *crtc_state,
2763 2764 2765 2766
		   u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 *DP = &intel_dp->DP;
2767

2768
	*DP &= ~DP_LINK_TRAIN_MASK;
2769

2770
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
2785
	}
2786 2787 2788

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
2789 2790
}

2791
static void intel_dp_enable_port(struct intel_dp *intel_dp,
2792
				 const struct intel_crtc_state *crtc_state)
2793
{
2794
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2795 2796 2797

	/* enable with pattern 1 (as per spec) */

2798 2799
	intel_dp_program_link_training_pattern(intel_dp, crtc_state,
					       DP_TRAINING_PATTERN_1);
2800 2801 2802 2803 2804 2805 2806 2807

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2808
	if (crtc_state->has_audio)
2809
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2810

2811 2812
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
2813 2814
}

2815 2816
void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 tmp;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
		return;

	if (!drm_dp_is_branch(intel_dp->dpcd))
		return;

	tmp = intel_dp->has_hdmi_sink ?
		DP_HDMI_DVI_OUTPUT_CONFIG : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
2831
			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
2832 2833 2834
		drm_dbg_kms(&i915->drm, "Failed to set protocol converter HDMI mode to %s\n",
			    enableddisabled(intel_dp->has_hdmi_sink));

2835 2836
	tmp = crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		intel_dp->dfp.ycbcr_444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0;
2837 2838 2839 2840 2841 2842 2843 2844

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:0 conversion mode to %s\n",
			    enableddisabled(intel_dp->dfp.ycbcr_444_to_420));

	tmp = 0;
2845 2846
	if (intel_dp->dfp.rgb_to_ycbcr) {
		bool bt2020, bt709;
2847

2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
		/*
		 * FIXME: Currently if userspace selects BT2020 or BT709, but PCON supports only
		 * RGB->YCbCr for BT601 colorspace, we go ahead with BT601, as default.
		 *
		 */
		tmp = DP_CONVERSION_BT601_RGB_YCBCR_ENABLE;

		bt2020 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								   intel_dp->downstream_ports,
								   DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
		bt709 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								  intel_dp->downstream_ports,
								  DP_DS_HDMI_BT709_RGB_YCBCR_CONV);
		switch (crtc_state->infoframes.vsc.colorimetry) {
		case DP_COLORIMETRY_BT2020_RGB:
		case DP_COLORIMETRY_BT2020_YCC:
			if (bt2020)
				tmp = DP_CONVERSION_BT2020_RGB_YCBCR_ENABLE;
			break;
		case DP_COLORIMETRY_BT709_YCC:
		case DP_COLORIMETRY_XVYCC_709:
			if (bt709)
				tmp = DP_CONVERSION_BT709_RGB_YCBCR_ENABLE;
			break;
		default:
			break;
		}
	}

	if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0)
2878
		drm_dbg_kms(&i915->drm,
2879 2880
			   "Failed to set protocol converter RGB->YCbCr conversion mode to %s\n",
			   enableddisabled(tmp ? true : false));
2881 2882
}

2883 2884
static void intel_enable_dp(struct intel_atomic_state *state,
			    struct intel_encoder *encoder,
2885 2886
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
2887
{
2888
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2889
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2890
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2891
	u32 dp_reg = intel_de_read(dev_priv, intel_dp->output_reg);
2892
	enum pipe pipe = crtc->pipe;
2893
	intel_wakeref_t wakeref;
2894

2895
	if (drm_WARN_ON(&dev_priv->drm, dp_reg & DP_PORT_EN))
2896
		return;
2897

2898
	with_intel_pps_lock(intel_dp, wakeref) {
2899
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2900
			vlv_pps_init(encoder, pipe_config);
2901

2902
		intel_dp_enable_port(intel_dp, pipe_config);
2903

2904 2905 2906
		intel_pps_vdd_on_unlocked(intel_dp);
		intel_pps_on_unlocked(intel_dp);
		intel_pps_vdd_off_unlocked(intel_dp, true);
2907
	}
2908

2909
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2910 2911
		unsigned int lane_mask = 0x0;

2912
		if (IS_CHERRYVIEW(dev_priv))
2913
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2914

2915 2916
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2917
	}
2918

2919
	intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2920
	intel_dp_configure_protocol_converter(intel_dp, pipe_config);
2921
	intel_dp_check_frl_training(intel_dp);
2922
	intel_dp_pcon_dsc_configure(intel_dp, pipe_config);
2923 2924
	intel_dp_start_link_train(intel_dp, pipe_config);
	intel_dp_stop_link_train(intel_dp, pipe_config);
2925

2926
	if (pipe_config->has_audio) {
2927 2928
		drm_dbg(&dev_priv->drm, "Enabling DP audio on pipe %c\n",
			pipe_name(pipe));
2929
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2930
	}
2931
}
2932

2933 2934
static void g4x_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
2935 2936
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2937
{
2938
	intel_enable_dp(state, encoder, pipe_config, conn_state);
2939
	intel_edp_backlight_on(pipe_config, conn_state);
2940
}
2941

2942 2943
static void vlv_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
2944 2945
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
2946
{
2947
	intel_edp_backlight_on(pipe_config, conn_state);
2948 2949
}

2950 2951
static void g4x_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
2952 2953
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2954
{
2955
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2956
	enum port port = encoder->port;
2957

2958
	intel_dp_prepare(encoder, pipe_config);
2959

2960
	/* Only ilk+ has port A */
2961
	if (port == PORT_A)
2962
		ilk_edp_pll_on(intel_dp, pipe_config);
2963 2964
}

2965 2966
static void vlv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
2967 2968
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2969
{
2970
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
2971

2972
	intel_enable_dp(state, encoder, pipe_config, conn_state);
2973 2974
}

2975 2976
static void vlv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2977 2978
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
2979
{
2980
	intel_dp_prepare(encoder, pipe_config);
2981

2982
	vlv_phy_pre_pll_enable(encoder, pipe_config);
2983 2984
}

2985 2986
static void chv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
2987 2988
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
2989
{
2990
	chv_phy_pre_encoder_enable(encoder, pipe_config);
2991

2992
	intel_enable_dp(state, encoder, pipe_config, conn_state);
2993 2994

	/* Second common lane will stay alive on its own now */
2995
	chv_phy_release_cl2_override(encoder);
2996 2997
}

2998 2999
static void chv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3000 3001
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3002
{
3003
	intel_dp_prepare(encoder, pipe_config);
3004

3005
	chv_phy_pre_pll_enable(encoder, pipe_config);
3006 3007
}

3008 3009
static void chv_dp_post_pll_disable(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3010 3011
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3012
{
3013
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3014 3015
}

3016 3017
static u8 intel_dp_voltage_max_2(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
3018
{
3019 3020
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
}
K
Keith Packard 已提交
3021

3022 3023
static u8 intel_dp_voltage_max_3(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
3024 3025
{
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3026 3027
}

V
Ville Syrjälä 已提交
3028
static u8 intel_dp_preemph_max_2(struct intel_dp *intel_dp)
K
Keith Packard 已提交
3029
{
3030 3031
	return DP_TRAIN_PRE_EMPH_LEVEL_2;
}
K
Keith Packard 已提交
3032

V
Ville Syrjälä 已提交
3033
static u8 intel_dp_preemph_max_3(struct intel_dp *intel_dp)
3034 3035
{
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
3036 3037
}

3038 3039
static void vlv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
3040
{
3041
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3042 3043
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
3044
	u8 train_set = intel_dp->train_set[0];
3045 3046

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3047
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3048 3049
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3050
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3051 3052 3053
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3054
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3055 3056 3057
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3058
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3059 3060 3061
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3062
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3063 3064 3065 3066
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
3067
			return;
3068 3069
		}
		break;
3070
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3071 3072
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3073
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3074 3075 3076
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3077
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3078 3079 3080
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3081
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3082 3083 3084 3085
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
3086
			return;
3087 3088
		}
		break;
3089
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3090 3091
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3092
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3093 3094 3095
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3096
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3097 3098 3099 3100
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
3101
			return;
3102 3103
		}
		break;
3104
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3105 3106
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3107
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3108 3109 3110 3111
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
3112
			return;
3113 3114 3115
		}
		break;
	default:
3116
		return;
3117 3118
	}

3119 3120
	vlv_set_phy_signal_level(encoder, crtc_state,
				 demph_reg_value, preemph_reg_value,
3121
				 uniqtranscale_reg_value, 0);
3122 3123
}

3124 3125
static void chv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
3126
{
3127 3128 3129
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3130
	u8 train_set = intel_dp->train_set[0];
3131 3132

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3133
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3134
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3135
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3136 3137 3138
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3139
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3140 3141 3142
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3143
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3144 3145 3146
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3147
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3148 3149
			deemph_reg_value = 128;
			margin_reg_value = 154;
3150
			uniq_trans_scale = true;
3151 3152
			break;
		default:
3153
			return;
3154 3155
		}
		break;
3156
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3157
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3158
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3159 3160 3161
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3162
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3163 3164 3165
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3166
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3167 3168 3169 3170
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
3171
			return;
3172 3173
		}
		break;
3174
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3175
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3176
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3177 3178 3179
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3180
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3181 3182 3183 3184
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
3185
			return;
3186 3187
		}
		break;
3188
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3189
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3190
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3191 3192 3193 3194
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
3195
			return;
3196 3197 3198
		}
		break;
	default:
3199
		return;
3200 3201
	}

3202 3203 3204
	chv_set_phy_signal_level(encoder, crtc_state,
				 deemph_reg_value, margin_reg_value,
				 uniq_trans_scale);
3205 3206
}

3207
static u32 g4x_signal_levels(u8 train_set)
3208
{
3209
	u32 signal_levels = 0;
3210

3211
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3212
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3213 3214 3215
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3216
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3217 3218
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3219
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3220 3221
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3222
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3223 3224 3225
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3226
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3227
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3228 3229 3230
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3231
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3232 3233
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3234
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3235 3236
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3237
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3238 3239 3240 3241 3242 3243
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3244
static void
3245 3246
g4x_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = g4x_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~(DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK);
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

3264
/* SNB CPU eDP voltage swing and pre-emphasis control */
3265
static u32 snb_cpu_edp_signal_levels(u8 train_set)
3266
{
3267 3268 3269
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

3270
	switch (signal_levels) {
3271 3272
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3273
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3274
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3275
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3276 3277
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3278
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3279 3280
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3281
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3282 3283
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3284
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3285
	default:
3286 3287 3288
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3289 3290 3291
	}
}

3292
static void
3293 3294
snb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = snb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

3312
/* IVB CPU eDP voltage swing and pre-emphasis control */
3313
static u32 ivb_cpu_edp_signal_levels(u8 train_set)
K
Keith Packard 已提交
3314
{
3315 3316 3317
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

K
Keith Packard 已提交
3318
	switch (signal_levels) {
3319
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3320
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3321
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3322
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3323
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3324
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3325 3326
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3327
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3328
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3329
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3330 3331
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3332
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3333
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3334
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3335 3336 3337 3338 3339 3340 3341 3342 3343
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3344
static void
3345 3346
ivb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
3347
{
3348
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3349
	u8 train_set = intel_dp->train_set[0];
3350
	u32 signal_levels;
3351

3352 3353 3354 3355 3356 3357 3358
	signal_levels = ivb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	intel_dp->DP |= signal_levels;
3359

3360 3361 3362 3363
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
static char dp_training_pattern_name(u8 train_pat)
{
	switch (train_pat) {
	case DP_TRAINING_PATTERN_1:
	case DP_TRAINING_PATTERN_2:
	case DP_TRAINING_PATTERN_3:
		return '0' + train_pat;
	case DP_TRAINING_PATTERN_4:
		return '4';
	default:
		MISSING_CASE(train_pat);
		return '?';
	}
}

3379
void
3380
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3381
				       const struct intel_crtc_state *crtc_state,
3382
				       u8 dp_train_pat)
3383
{
3384 3385 3386
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	u8 train_pat = intel_dp_training_pattern_symbol(dp_train_pat);
3387

3388
	if (train_pat != DP_TRAINING_PATTERN_DISABLE)
3389
		drm_dbg_kms(&dev_priv->drm,
3390 3391 3392
			    "[ENCODER:%d:%s] Using DP training pattern TPS%c\n",
			    encoder->base.base.id, encoder->base.name,
			    dp_training_pattern_name(train_pat));
3393

3394
	intel_dp->set_link_train(intel_dp, crtc_state, dp_train_pat);
3395 3396
}

3397
static void
3398 3399
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
3400
{
3401
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3402
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3403
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
3404
	enum port port = encoder->port;
3405
	u32 DP = intel_dp->DP;
3406

3407 3408 3409
	if (drm_WARN_ON(&dev_priv->drm,
			(intel_de_read(dev_priv, intel_dp->output_reg) &
			 DP_PORT_EN) == 0))
3410 3411
		return;

3412
	drm_dbg_kms(&dev_priv->drm, "\n");
3413

3414
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
3415
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3416
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3417
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3418
	} else {
3419
		DP &= ~DP_LINK_TRAIN_MASK;
3420
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3421
	}
3422 3423
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3424

3425
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3426 3427
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3428 3429 3430 3431 3432 3433

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3434
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3435 3436 3437 3438 3439 3440 3441
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3442
		/* always enable with pattern 1 (as per spec) */
3443 3444 3445
		DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
			DP_LINK_TRAIN_PAT_1;
3446 3447
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
3448 3449

		DP &= ~DP_PORT_EN;
3450 3451
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
3452

3453
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3454 3455
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3456 3457
	}

3458
	msleep(intel_dp->pps.panel_power_down_delay);
3459 3460

	intel_dp->DP = DP;
3461 3462

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3463 3464
		intel_wakeref_t wakeref;

3465
		with_intel_pps_lock(intel_dp, wakeref)
3466
			intel_dp->pps.active_pipe = INVALID_PIPE;
3467
	}
3468 3469
}

3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	u8 dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3480 3481
static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
{
3482 3483
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

3484 3485 3486 3487 3488 3489
	/*
	 * Clear the cached register set to avoid using stale values
	 * for the sinks that do not support DSC.
	 */
	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));

3490 3491 3492
	/* Clear fec_capable to avoid using stale values */
	intel_dp->fec_capable = 0;

3493 3494 3495 3496 3497 3498
	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
				     intel_dp->dsc_dpcd,
				     sizeof(intel_dp->dsc_dpcd)) < 0)
3499 3500 3501
			drm_err(&i915->drm,
				"Failed to read DPCD register 0x%x\n",
				DP_DSC_SUPPORT);
3502

3503 3504 3505
		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
			    (int)sizeof(intel_dp->dsc_dpcd),
			    intel_dp->dsc_dpcd);
3506

3507
		/* FEC is supported only on DP 1.4 */
3508 3509 3510
		if (!intel_dp_is_edp(intel_dp) &&
		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
				      &intel_dp->fec_capable) < 0)
3511 3512
			drm_err(&i915->drm,
				"Failed to read FEC DPCD register\n");
3513

3514 3515
		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
			    intel_dp->fec_capable);
3516 3517 3518
	}
}

3519 3520 3521 3522 3523
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3524

3525
	/* this function is meant to be called only once */
3526
	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
3527

3528
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
3529 3530
		return false;

3531 3532
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
3533

3534 3535 3536 3537 3538 3539 3540 3541 3542 3543
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3544 3545
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3546 3547 3548
		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
			    (int)sizeof(intel_dp->edp_dpcd),
			    intel_dp->edp_dpcd);
3549

3550 3551 3552 3553 3554 3555
	/*
	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
	 */
	intel_psr_init_dpcd(intel_dp);

3556 3557
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
3558
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3559 3560
		int i;

3561 3562
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3563

3564 3565
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3566 3567 3568 3569

			if (val == 0)
				break;

3570 3571 3572 3573 3574 3575
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3576
			intel_dp->sink_rates[i] = (val * 200) / 10;
3577
		}
3578
		intel_dp->num_sink_rates = i;
3579
	}
3580

3581 3582 3583 3584
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
3585 3586 3587 3588 3589
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3590 3591
	intel_dp_set_common_rates(intel_dp);

3592 3593 3594 3595
	/* Read the eDP DSC DPCD registers */
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		intel_dp_get_dsc_sink_cap(intel_dp);

3596 3597 3598 3599 3600 3601
	/*
	 * If needed, program our source OUI so we can make various Intel-specific AUX services
	 * available (such as HDR backlight controls)
	 */
	intel_edp_init_source_oui(intel_dp, true);

3602 3603 3604
	return true;
}

3605 3606 3607 3608 3609 3610 3611 3612 3613 3614
static bool
intel_dp_has_sink_count(struct intel_dp *intel_dp)
{
	if (!intel_dp->attached_connector)
		return false;

	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
					  intel_dp->dpcd,
					  &intel_dp->desc);
}
3615 3616 3617 3618

static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
3619 3620
	int ret;

3621 3622
	intel_dp_lttpr_init(intel_dp);

3623
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd))
3624 3625
		return false;

3626 3627 3628 3629
	/*
	 * Don't clobber cached eDP rates. Also skip re-reading
	 * the OUI/ID since we know it won't change.
	 */
3630
	if (!intel_dp_is_edp(intel_dp)) {
3631 3632 3633
		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
				 drm_dp_is_branch(intel_dp->dpcd));

3634
		intel_dp_set_sink_rates(intel_dp);
3635 3636
		intel_dp_set_common_rates(intel_dp);
	}
3637

3638
	if (intel_dp_has_sink_count(intel_dp)) {
3639 3640
		ret = drm_dp_read_sink_count(&intel_dp->aux);
		if (ret < 0)
3641 3642 3643 3644 3645 3646 3647
			return false;

		/*
		 * Sink count can change between short pulse hpd hence
		 * a member variable in intel_dp will track any changes
		 * between short pulse interrupts.
		 */
3648
		intel_dp->sink_count = ret;
3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659

		/*
		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
		 * a dongle is present but no display. Unless we require to know
		 * if a dongle is present or not, we don't need to update
		 * downstream port information. So, an early return here saves
		 * time from performing other operations which are not required.
		 */
		if (!intel_dp->sink_count)
			return false;
	}
3660

3661 3662
	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
					   intel_dp->downstream_ports) == 0;
3663 3664
}

3665 3666 3667
static bool
intel_dp_can_mst(struct intel_dp *intel_dp)
{
3668 3669 3670
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	return i915->params.enable_dp_mst &&
3671
		intel_dp->can_mst &&
3672
		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
3673 3674
}

3675 3676 3677
static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
3678
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3679 3680
	struct intel_encoder *encoder =
		&dp_to_dig_port(intel_dp)->base;
3681
	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
3682

3683 3684 3685 3686
	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
		    encoder->base.base.id, encoder->base.name,
		    yesno(intel_dp->can_mst), yesno(sink_can_mst),
3687
		    yesno(i915->params.enable_dp_mst));
3688 3689 3690 3691

	if (!intel_dp->can_mst)
		return;

3692
	intel_dp->is_mst = sink_can_mst &&
3693
		i915->params.enable_dp_mst;
3694 3695 3696

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3697 3698 3699 3700 3701
}

static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3702 3703 3704
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
3705 3706
}

3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
		       const struct drm_connector_state *conn_state)
{
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut], in order to
	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		return true;

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_SYCC_601:
	case DRM_MODE_COLORIMETRY_OPYCC_601:
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		return true;
	default:
		break;
	}

	return false;
}

3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
				     struct dp_sdp *sdp, size_t size)
{
	size_t length = sizeof(struct dp_sdp);

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	/*
	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
	 * VSC SDP Header Bytes
	 */
	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */

3752 3753 3754 3755 3756 3757 3758
	/*
	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
	 * per DP 1.4a spec.
	 */
	if (vsc->revision != 0x5)
		goto out;

3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790
	/* VSC SDP Payload for DB16 through DB18 */
	/* Pixel Encoding and Colorimetry Formats  */
	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */

	switch (vsc->bpc) {
	case 6:
		/* 6bpc: 0x0 */
		break;
	case 8:
		sdp->db[17] = 0x1; /* DB17[3:0] */
		break;
	case 10:
		sdp->db[17] = 0x2;
		break;
	case 12:
		sdp->db[17] = 0x3;
		break;
	case 16:
		sdp->db[17] = 0x4;
		break;
	default:
		MISSING_CASE(vsc->bpc);
		break;
	}
	/* Dynamic Range and Component Bit Depth */
	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
		sdp->db[17] |= 0x80;  /* DB17[7] */

	/* Content Type */
	sdp->db[18] = vsc->content_type & 0x7;

3791
out:
3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
	return length;
}

static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
					 struct dp_sdp *sdp,
					 size_t size)
{
	size_t length = sizeof(struct dp_sdp);
	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
	ssize_t len;

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
	if (len < 0) {
		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
		return -ENOSPC;
	}

	if (len != infoframe_size) {
		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
		return -ENOSPC;
	}

	/*
	 * Set up the infoframe sdp packet for HDR static metadata.
	 * Prepare VSC Header for SU as per DP 1.4a spec,
	 * Table 2-100 and Table 2-101
	 */

	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
	sdp->sdp_header.HB0 = 0;
	/*
	 * Packet Type 80h + Non-audio INFOFRAME Type value
	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
	 * - 80h + Non-audio INFOFRAME Type value
	 * - InfoFrame Type: 0x07
	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
	 */
	sdp->sdp_header.HB1 = drm_infoframe->type;
	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * infoframe_size - 1
	 */
	sdp->sdp_header.HB2 = 0x1D;
	/* INFOFRAME SDP Version Number */
	sdp->sdp_header.HB3 = (0x13 << 2);
	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	sdp->db[0] = drm_infoframe->version;
	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	sdp->db[1] = drm_infoframe->length;
	/*
	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
	 * HDMI_INFOFRAME_HEADER_SIZE
	 */
	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
	       HDMI_DRM_INFOFRAME_SIZE);

	/*
	 * Size of DP infoframe sdp packet for HDR static metadata consists of
	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
	 * - Two Data Blocks: 2 bytes
	 *    CTA Header Byte2 (INFOFRAME Version Number)
	 *    CTA Header Byte3 (Length of INFOFRAME)
	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
	 *
	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
	 * will pad rest of the size.
	 */
	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
}

static void intel_write_dp_sdp(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type)
{
3875
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

	switch (type) {
	case DP_SDP_VSC:
		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
					    sizeof(sdp));
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
							       &sdp, sizeof(sdp));
		break;
	default:
		MISSING_CASE(type);
3895
		return;
3896 3897 3898 3899 3900
	}

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

3901
	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
3902 3903
}

3904 3905 3906 3907
void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    struct drm_dp_vsc_sdp *vsc)
{
3908
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3909 3910 3911 3912 3913 3914 3915 3916 3917
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

3918
	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
3919 3920 3921
					&sdp, len);
}

3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
void intel_dp_set_infoframes(struct intel_encoder *encoder,
			     bool enable,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
	u32 val = intel_de_read(dev_priv, reg);

	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
	/* When PSR is enabled, this routine doesn't disable VSC DIP */
	if (intel_psr_enabled(intel_dp))
		val &= ~dip_enable;
	else
		val &= ~(dip_enable | VIDEO_DIP_ENABLE_VSC_HSW);

	if (!enable) {
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
		return;
	}

	intel_de_write(dev_priv, reg, val);
	intel_de_posting_read(dev_priv, reg);

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (!intel_psr_enabled(intel_dp))
		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);

	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
}

G
Gwan-gyeong Mun 已提交
3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077
static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
				   const void *buffer, size_t size)
{
	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	memset(vsc, 0, size);

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
		return -EINVAL;

	vsc->sdp_type = sdp->sdp_header.HB1;
	vsc->revision = sdp->sdp_header.HB2;
	vsc->length = sdp->sdp_header.HB3;

	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
		/*
		 * - HB2 = 0x2, HB3 = 0x8
		 *   VSC SDP supporting 3D stereo + PSR
		 * - HB2 = 0x4, HB3 = 0xe
		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
		 *   first scan line of the SU region (applies to eDP v1.4b
		 *   and higher).
		 */
		return 0;
	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
		/*
		 * - HB2 = 0x5, HB3 = 0x13
		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
		 *   Format.
		 */
		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
		vsc->colorimetry = sdp->db[16] & 0xf;
		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;

		switch (sdp->db[17] & 0x7) {
		case 0x0:
			vsc->bpc = 6;
			break;
		case 0x1:
			vsc->bpc = 8;
			break;
		case 0x2:
			vsc->bpc = 10;
			break;
		case 0x3:
			vsc->bpc = 12;
			break;
		case 0x4:
			vsc->bpc = 16;
			break;
		default:
			MISSING_CASE(sdp->db[17] & 0x7);
			return -EINVAL;
		}

		vsc->content_type = sdp->db[18] & 0x7;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
					   const void *buffer, size_t size)
{
	int ret;

	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
		return -EINVAL;

	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * 1Dh (i.e., Data Byte Count = 30 bytes).
	 */
	if (sdp->sdp_header.HB2 != 0x1D)
		return -EINVAL;

	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
	if ((sdp->sdp_header.HB3 & 0x3) != 0)
		return -EINVAL;

	/* INFOFRAME SDP Version Number */
	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
		return -EINVAL;

	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	if (sdp->db[0] != 1)
		return -EINVAL;

	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
		return -EINVAL;

	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
					     HDMI_DRM_INFOFRAME_SIZE);

	return ret;
}

static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state,
				  struct drm_dp_vsc_sdp *vsc)
{
4078
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = DP_SDP_VSC;
	struct dp_sdp sdp = {};
	int ret;

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (intel_psr_enabled(intel_dp))
		return;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

4093
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
G
Gwan-gyeong Mun 已提交
4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104

	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
}

static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
						     struct intel_crtc_state *crtc_state,
						     struct hdmi_drm_infoframe *drm_infoframe)
{
4105
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
4106 4107 4108 4109 4110 4111 4112 4113 4114
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
	struct dp_sdp sdp = {};
	int ret;

	if ((crtc_state->infoframes.enable &
	    intel_hdmi_infoframe_enable(type)) == 0)
		return;

4115 4116
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
				 sizeof(sdp));
G
Gwan-gyeong Mun 已提交
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129

	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
							 sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm,
			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
}

void intel_read_dp_sdp(struct intel_encoder *encoder,
		       struct intel_crtc_state *crtc_state,
		       unsigned int type)
{
4130 4131 4132
	if (encoder->type != INTEL_OUTPUT_DDI)
		return;

G
Gwan-gyeong Mun 已提交
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147
	switch (type) {
	case DP_SDP_VSC:
		intel_read_dp_vsc_sdp(encoder, crtc_state,
				      &crtc_state->infoframes.vsc);
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
							 &crtc_state->infoframes.drm.drm);
		break;
	default:
		MISSING_CASE(type);
		break;
	}
}

4148
static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
4149
{
4150
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4151
	int status = 0;
4152
	int test_link_rate;
4153
	u8 test_lane_count, test_link_bw;
4154 4155 4156 4157 4158 4159 4160 4161
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
4162
		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
4163 4164 4165 4166 4167 4168 4169
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
4170
		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
4171 4172 4173
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4174 4175 4176 4177

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4178 4179 4180 4181 4182 4183
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4184 4185
}

4186
static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4187
{
4188
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4189 4190
	u8 test_pattern;
	u8 test_misc;
4191 4192 4193 4194
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4195 4196
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4197
	if (status <= 0) {
4198
		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
4199 4200 4201 4202 4203 4204 4205 4206
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
4207
		drm_dbg_kms(&i915->drm, "H Width read failed\n");
4208 4209 4210 4211 4212 4213
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
4214
		drm_dbg_kms(&i915->drm, "V Height read failed\n");
4215 4216 4217
		return DP_TEST_NAK;
	}

4218 4219
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4220
	if (status <= 0) {
4221
		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
4243
	intel_dp->compliance.test_active = true;
4244 4245

	return DP_TEST_ACK;
4246 4247
}

4248
static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
4249
{
4250
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4251
	u8 test_result = DP_TEST_ACK;
4252 4253 4254 4255
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4256
	    connector->edid_corrupt ||
4257 4258 4259 4260 4261 4262 4263 4264 4265 4266
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
4267 4268 4269 4270
			drm_dbg_kms(&i915->drm,
				    "EDID read had %d NACKs, %d DEFERs\n",
				    intel_dp->aux.i2c_nack_count,
				    intel_dp->aux.i2c_defer_count);
4271
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4272
	} else {
4273 4274 4275 4276 4277 4278 4279
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4280 4281
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4282 4283
			drm_dbg_kms(&i915->drm,
				    "Failed to write EDID checksum\n");
4284 4285

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4286
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4287 4288 4289
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4290
	intel_dp->compliance.test_active = true;
4291

4292 4293 4294
	return test_result;
}

4295 4296
static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
4297 4298 4299 4300 4301
{
	struct drm_i915_private *dev_priv =
			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
	struct drm_dp_phy_test_params *data =
			&intel_dp->compliance.test_data.phytest;
4302
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
	enum pipe pipe = crtc->pipe;
	u32 pattern_val;

	switch (data->phy_pattern) {
	case DP_PHY_TEST_PATTERN_NONE:
		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
		break;
	case DP_PHY_TEST_PATTERN_D10_2:
		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
		break;
	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_SCRAMBLED_0);
		break;
	case DP_PHY_TEST_PATTERN_PRBS7:
		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
		break;
	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x250. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
		pattern_val = 0x3e0f83e0;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
		pattern_val = 0x0f83e0f8;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
		pattern_val = 0x0000f83e;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_CUSTOM80);
		break;
	case DP_PHY_TEST_PATTERN_CP2520:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
		pattern_val = 0xFB;
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
			       pattern_val);
		break;
	default:
		WARN(1, "Invalid Phy Test Pattern\n");
	}
}

static void
4362 4363
intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
4364
{
4365 4366
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
4367
	struct drm_i915_private *dev_priv = to_i915(dev);
4368
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
				      TGL_TRANS_DDI_PORT_MASK);
	trans_conf_value &= ~PIPECONF_ENABLE;
	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
}

static void
4389 4390
intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
4391
{
4392 4393
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
4394
	struct drm_i915_private *dev_priv = to_i915(dev);
4395 4396
	enum port port = dig_port->base.port;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
				    TGL_TRANS_DDI_SELECT_PORT(port);
	trans_conf_value |= PIPECONF_ENABLE;
	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
}

4416 4417
static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
					 const struct intel_crtc_state *crtc_state)
4418 4419 4420 4421 4422
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
	u8 link_status[DP_LINK_STATUS_SIZE];

4423 4424
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0) {
4425 4426 4427 4428 4429
		DRM_DEBUG_KMS("failed to get link status\n");
		return;
	}

	/* retrieve vswing & pre-emphasis setting */
4430 4431
	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
				  link_status);
4432

4433
	intel_dp_autotest_phy_ddi_disable(intel_dp, crtc_state);
4434

4435
	intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX);
4436

4437
	intel_dp_phy_pattern_update(intel_dp, crtc_state);
4438

4439
	intel_dp_autotest_phy_ddi_enable(intel_dp, crtc_state);
4440 4441 4442 4443 4444

	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
				    link_status[DP_DPCD_REV]);
}

4445
static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4446
{
4447 4448
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
4449

4450 4451 4452 4453
	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
		return DP_TEST_NAK;
	}
4454

4455 4456
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = true;
4457

4458
	return DP_TEST_ACK;
4459 4460 4461 4462
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
4463
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4464 4465
	u8 response = DP_TEST_NAK;
	u8 request = 0;
4466
	int status;
4467

4468
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4469
	if (status <= 0) {
4470 4471
		drm_dbg_kms(&i915->drm,
			    "Could not read test request from sink\n");
4472 4473 4474
		goto update_status;
	}

4475
	switch (request) {
4476
	case DP_TEST_LINK_TRAINING:
4477
		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
4478 4479 4480
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
4481
		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
4482 4483 4484
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
4485
		drm_dbg_kms(&i915->drm, "EDID test requested\n");
4486 4487 4488
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
4489
		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
4490 4491 4492
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4493 4494
		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
			    request);
4495 4496 4497
		break;
	}

4498 4499 4500
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4501
update_status:
4502
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4503
	if (status <= 0)
4504 4505
		drm_dbg_kms(&i915->drm,
			    "Could not write test response to sink\n");
4506 4507
}

4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518
static void
intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, bool *handled)
{
		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, handled);

		if (esi[1] & DP_CP_IRQ) {
			intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
			*handled = true;
		}
}

4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532
/**
 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
 * @intel_dp: Intel DP struct
 *
 * Read any pending MST interrupts, call MST core to handle these and ack the
 * interrupts. Check if the main and AUX link state is ok.
 *
 * Returns:
 * - %true if pending interrupts were serviced (or no interrupts were
 *   pending) w/o detecting an error condition.
 * - %false if an error condition - like AUX failure or a loss of link - is
 *   detected, which needs servicing from the hotplug work.
 */
static bool
4533 4534
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
4535
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4536
	bool link_ok = true;
4537

4538
	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
4539 4540 4541

	for (;;) {
		u8 esi[DP_DPRX_ESI_LEN] = {};
4542
		bool handled;
4543
		int retry;
4544

4545
		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
4546 4547
			drm_dbg_kms(&i915->drm,
				    "failed to get ESI - device may have failed\n");
4548 4549 4550
			link_ok = false;

			break;
4551
		}
4552

4553
		/* check link status - esi[10] = 0x200c */
4554
		if (intel_dp->active_mst_links > 0 && link_ok &&
4555 4556 4557
		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
			drm_dbg_kms(&i915->drm,
				    "channel EQ not ok, retraining\n");
4558
			link_ok = false;
4559
		}
4560

4561
		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
4562

4563 4564
		intel_dp_mst_hpd_irq(intel_dp, esi, &handled);

4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575
		if (!handled)
			break;

		for (retry = 0; retry < 3; retry++) {
			int wret;

			wret = drm_dp_dpcd_write(&intel_dp->aux,
						 DP_SINK_COUNT_ESI+1,
						 &esi[1], 3);
			if (wret == 3)
				break;
4576 4577
		}
	}
4578

4579
	return link_ok;
4580 4581
}

4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603
static void
intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
{
	bool is_active;
	u8 buf = 0;

	is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
	if (intel_dp->frl.is_trained && !is_active) {
		if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
			return;

		buf &=  ~DP_PCON_ENABLE_HDMI_LINK;
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
			return;

		drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);

		/* Restart FRL training or fall back to TMDS mode */
		intel_dp_check_frl_training(intel_dp);
	}
}

4604 4605 4606 4607 4608
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

4609
	if (!intel_dp->link_trained)
4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620
		return false;

	/*
	 * While PSR source HW is enabled, it will control main-link sending
	 * frames, enabling and disabling it so trying to do a retrain will fail
	 * as the link would or not be on or it could mix training patterns
	 * and frame data at the same time causing retrain to fail.
	 * Also when exiting PSR, HW will retrain the link anyways fixing
	 * any link status error.
	 */
	if (intel_psr_enabled(intel_dp))
4621 4622
		return false;

4623 4624
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0)
4625 4626 4627 4628 4629
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
4630 4631 4632 4633
	 *
	 * FIXME would be nice to user the crtc state here, but since
	 * we need to call this from the short HPD handler that seems
	 * a bit hard.
4634 4635 4636 4637 4638 4639 4640 4641 4642
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728
static bool intel_dp_has_connector(struct intel_dp *intel_dp,
				   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_encoder *encoder;
	enum pipe pipe;

	if (!conn_state->best_encoder)
		return false;

	/* SST */
	encoder = &dp_to_dig_port(intel_dp)->base;
	if (conn_state->best_encoder == &encoder->base)
		return true;

	/* MST */
	for_each_pipe(i915, pipe) {
		encoder = &intel_dp->mst_encoders[pipe]->base;
		if (conn_state->best_encoder == &encoder->base)
			return true;
	}

	return false;
}

static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
				      struct drm_modeset_acquire_ctx *ctx,
				      u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	if (!intel_dp_needs_link_retrain(intel_dp))
		*crtc_mask = 0;

	return ret;
}

static bool intel_dp_is_connected(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;

	return connector->base.status == connector_status_connected ||
		intel_dp->is_mst;
}

4729 4730
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
4731 4732
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4733
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4734
	struct intel_crtc *crtc;
4735
	u32 crtc_mask;
4736 4737
	int ret;

4738
	if (!intel_dp_is_connected(intel_dp))
4739 4740 4741 4742 4743 4744 4745
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

4746
	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
4747 4748 4749
	if (ret)
		return ret;

4750
	if (crtc_mask == 0)
4751 4752
		return 0;

4753 4754
	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
		    encoder->base.base.id, encoder->base.name);
4755

4756 4757 4758
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
4759

4760 4761 4762 4763 4764 4765
		/* Suppress underruns caused by re-training */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), false);
	}
4766

4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* retrain on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

4777
		intel_dp_check_frl_training(intel_dp);
4778
		intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
4779 4780 4781 4782
		intel_dp_start_link_train(intel_dp, crtc_state);
		intel_dp_stop_link_train(intel_dp, crtc_state);
		break;
	}
4783

4784 4785 4786
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
4787

4788 4789 4790 4791 4792 4793 4794 4795
		/* Keep underrun reporting disabled until things are stable */
		intel_wait_for_vblank(dev_priv, crtc->pipe);

		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), true);
	}
4796 4797

	return 0;
4798 4799
}

4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851
static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
				  struct drm_modeset_acquire_ctx *ctx,
				  u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	return ret;
}

static int intel_dp_do_phy_test(struct intel_encoder *encoder,
				struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4852
	struct intel_crtc *crtc;
4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
	u32 crtc_mask;
	int ret;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	ret = intel_dp_prep_phy_test(intel_dp, ctx, &crtc_mask);
	if (ret)
		return ret;

	if (crtc_mask == 0)
		return 0;

	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
		    encoder->base.base.id, encoder->base.name);
4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883

	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* test on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

		intel_dp_process_phy_request(intel_dp, crtc_state);
		break;
	}
4884 4885 4886 4887

	return 0;
}

4888
void intel_dp_phy_test(struct intel_encoder *encoder)
4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
{
	struct drm_modeset_acquire_ctx ctx;
	int ret;

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
		ret = intel_dp_do_phy_test(encoder, &ctx);

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
}

4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
4924 4925
static enum intel_hotplug_state
intel_dp_hotplug(struct intel_encoder *encoder,
4926
		 struct intel_connector *connector)
4927
{
4928
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4929
	struct drm_modeset_acquire_ctx ctx;
4930
	enum intel_hotplug_state state;
4931
	int ret;
4932

4933 4934 4935 4936 4937 4938 4939
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4940
	state = intel_encoder_hotplug(encoder, connector);
4941

4942
	drm_modeset_acquire_init(&ctx, 0);
4943

4944 4945
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
4946

4947 4948 4949 4950
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
4951

4952 4953
		break;
	}
4954

4955 4956
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4957 4958
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4959

4960 4961 4962 4963
	/*
	 * Keeping it consistent with intel_ddi_hotplug() and
	 * intel_hdmi_hotplug().
	 */
4964
	if (state == INTEL_HOTPLUG_UNCHANGED && !connector->hotplug_retries)
4965 4966
		state = INTEL_HOTPLUG_RETRY;

4967
	return state;
4968 4969
}

4970
static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
4971
{
4972
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
		return;

	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);

	if (val & DP_AUTOMATED_TEST_REQUEST)
		intel_dp_handle_test_request(intel_dp);

4987
	if (val & DP_CP_IRQ)
4988
		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
4989 4990

	if (val & DP_SINK_SPECIFIC_IRQ)
4991
		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
4992 4993
}

4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017
static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val) {
		drm_dbg_kms(&i915->drm, "Error in reading link service irq vector\n");
		return;
	}

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1) {
		drm_dbg_kms(&i915->drm, "Error in writing link service irq vector\n");
		return;
	}

	if (val & HDMI_LINK_STATUS_CHANGED)
		intel_dp_handle_hdmi_link_status_change(intel_dp);
}

5018 5019 5020 5021 5022 5023 5024
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
5025 5026 5027 5028 5029
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
5030
 */
5031
static bool
5032
intel_dp_short_pulse(struct intel_dp *intel_dp)
5033
{
5034
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5035 5036
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
5037

5038 5039 5040 5041
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
5042
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5043

5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
5055 5056
	}

5057 5058
	intel_dp_check_device_service_irq(intel_dp);
	intel_dp_check_link_service_irq(intel_dp);
5059

5060 5061 5062
	/* Handle CEC interrupts, if any */
	drm_dp_cec_irq(&intel_dp->aux);

5063 5064 5065
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
5066

5067 5068
	intel_psr_short_pulse(intel_dp);

5069 5070
	switch (intel_dp->compliance.test_type) {
	case DP_TEST_LINK_TRAINING:
5071 5072
		drm_dbg_kms(&dev_priv->drm,
			    "Link Training Compliance Test requested\n");
5073
		/* Send a Hotplug Uevent to userspace to start modeset */
5074
		drm_kms_helper_hotplug_event(&dev_priv->drm);
5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		drm_dbg_kms(&dev_priv->drm,
			    "PHY test pattern Compliance Test requested\n");
		/*
		 * Schedule long hpd to do the test
		 *
		 * FIXME get rid of the ad-hoc phy test modeset code
		 * and properly incorporate it into the normal modeset.
		 */
		return false;
5086
	}
5087 5088

	return true;
5089 5090
}

5091
/* XXX this is probably wrong for multiple downstream ports */
5092
static enum drm_connector_status
5093
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
5094
{
5095
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5096
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5097 5098
	u8 *dpcd = intel_dp->dpcd;
	u8 type;
5099

5100
	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
5101 5102
		return connector_status_connected;

5103
	lspcon_resume(dig_port);
5104

5105 5106 5107 5108
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
5109
	if (!drm_dp_is_branch(dpcd))
5110
		return connector_status_connected;
5111 5112

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
5113
	if (intel_dp_has_sink_count(intel_dp) &&
5114
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
5115 5116
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
5117 5118
	}

5119 5120 5121
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

5122
	/* If no HPD, poke DDC gently */
5123
	if (drm_probe_ddc(&intel_dp->aux.ddc))
5124
		return connector_status_connected;
5125 5126

	/* Well we tried, say unknown for unreliable port types */
5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
5139 5140

	/* Anything else is out of spec, warn and ignore */
5141
	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
5142
	return connector_status_disconnected;
5143 5144
}

5145 5146 5147
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
5148
	return connector_status_connected;
5149 5150
}

5151
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
5152
{
5153
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5154
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
5155

5156
	return intel_de_read(dev_priv, SDEISR) & bit;
5157 5158
}

5159
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
5160
{
5161
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5162
	u32 bit;
5163

5164 5165
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
5166 5167
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
5168
	case HPD_PORT_C:
5169 5170
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
5171
	case HPD_PORT_D:
5172 5173 5174
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
5175
		MISSING_CASE(encoder->hpd_pin);
5176 5177 5178
		return false;
	}

5179
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
5180 5181
}

5182
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
5183
{
5184
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5185 5186
	u32 bit;

5187 5188
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
5189
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
5190
		break;
5191
	case HPD_PORT_C:
5192
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
5193
		break;
5194
	case HPD_PORT_D:
5195
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
5196 5197
		break;
	default:
5198
		MISSING_CASE(encoder->hpd_pin);
5199
		return false;
5200 5201
	}

5202
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
5203 5204
}

5205
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
5206
{
5207
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5208
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5209

5210
	return intel_de_read(dev_priv, DEISR) & bit;
5211 5212
}

5213 5214
/*
 * intel_digital_port_connected - is the specified port connected?
5215
 * @encoder: intel_encoder
5216
 *
5217 5218 5219 5220 5221
 * In cases where there's a connector physically connected but it can't be used
 * by our hardware we also return false, since the rest of the driver should
 * pretty much treat the port as disconnected. This is relevant for type-C
 * (starting on ICL) where there's ownership involved.
 *
5222
 * Return %true if port is connected, %false otherwise.
5223
 */
5224 5225 5226
bool intel_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5227
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5228
	bool is_connected = false;
5229 5230 5231
	intel_wakeref_t wakeref;

	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
5232
		is_connected = dig_port->connected(encoder);
5233 5234 5235 5236

	return is_connected;
}

5237
static struct edid *
5238
intel_dp_get_edid(struct intel_dp *intel_dp)
5239
{
5240
	struct intel_connector *intel_connector = intel_dp->attached_connector;
5241

5242 5243 5244 5245
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
5246 5247
			return NULL;

J
Jani Nikula 已提交
5248
		return drm_edid_duplicate(intel_connector->edid);
5249 5250 5251 5252
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
5253

5254
static void
5255 5256
intel_dp_update_dfp(struct intel_dp *intel_dp,
		    const struct edid *edid)
5257
{
5258 5259 5260 5261 5262
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;

	intel_dp->dfp.max_bpc =
		drm_dp_downstream_max_bpc(intel_dp->dpcd,
5263
					  intel_dp->downstream_ports, edid);
5264

5265 5266 5267 5268
	intel_dp->dfp.max_dotclock =
		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
					       intel_dp->downstream_ports);

5269 5270 5271 5272 5273 5274 5275 5276 5277
	intel_dp->dfp.min_tmds_clock =
		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);
	intel_dp->dfp.max_tmds_clock =
		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);

5278 5279 5280 5281
	intel_dp->dfp.pcon_max_frl_bw =
		drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
					   intel_dp->downstream_ports);

5282
	drm_dbg_kms(&i915->drm,
5283
		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
5284
		    connector->base.base.id, connector->base.name,
5285 5286 5287
		    intel_dp->dfp.max_bpc,
		    intel_dp->dfp.max_dotclock,
		    intel_dp->dfp.min_tmds_clock,
5288 5289
		    intel_dp->dfp.max_tmds_clock,
		    intel_dp->dfp.pcon_max_frl_bw);
5290 5291

	intel_dp_get_pcon_dsc_cap(intel_dp);
5292 5293 5294 5295 5296 5297 5298
}

static void
intel_dp_update_420(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;
5299
	bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420, rgb_to_ycbcr;
5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315

	/* No YCbCr output support on gmch platforms */
	if (HAS_GMCH(i915))
		return;

	/*
	 * ILK doesn't seem capable of DP YCbCr output. The
	 * displayed image is severly corrupted. SNB+ is fine.
	 */
	if (IS_GEN(i915, 5))
		return;

	is_branch = drm_dp_is_branch(intel_dp->dpcd);
	ycbcr_420_passthrough =
		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
						  intel_dp->downstream_ports);
5316
	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
5317
	ycbcr_444_to_420 =
5318
		dp_to_dig_port(intel_dp)->lspcon.active ||
5319 5320
		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
							intel_dp->downstream_ports);
5321 5322
	rgb_to_ycbcr = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								 intel_dp->downstream_ports,
5323 5324
								 DP_DS_HDMI_BT601_RGB_YCBCR_CONV |
								 DP_DS_HDMI_BT709_RGB_YCBCR_CONV |
5325
								 DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
5326 5327

	if (INTEL_GEN(i915) >= 11) {
5328 5329 5330 5331 5332 5333
		/* Let PCON convert from RGB->YCbCr if possible */
		if (is_branch && rgb_to_ycbcr && ycbcr_444_to_420) {
			intel_dp->dfp.rgb_to_ycbcr = true;
			intel_dp->dfp.ycbcr_444_to_420 = true;
			connector->base.ycbcr_420_allowed = true;
		} else {
5334
		/* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */
5335 5336
			intel_dp->dfp.ycbcr_444_to_420 =
				ycbcr_444_to_420 && !ycbcr_420_passthrough;
5337

5338 5339 5340
			connector->base.ycbcr_420_allowed =
				!is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough;
		}
5341 5342 5343 5344 5345 5346 5347 5348
	} else {
		/* 4:4:4->4:2:0 conversion is the only way */
		intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420;

		connector->base.ycbcr_420_allowed = ycbcr_444_to_420;
	}

	drm_dbg_kms(&i915->drm,
5349
		    "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
5350
		    connector->base.base.id, connector->base.name,
5351
		    yesno(intel_dp->dfp.rgb_to_ycbcr),
5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367
		    yesno(connector->base.ycbcr_420_allowed),
		    yesno(intel_dp->dfp.ycbcr_444_to_420));
}

static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;
	struct edid *edid;

	intel_dp_unset_edid(intel_dp);
	edid = intel_dp_get_edid(intel_dp);
	connector->detect_edid = edid;

	intel_dp_update_dfp(intel_dp, edid);
	intel_dp_update_420(intel_dp);
5368

5369 5370 5371 5372 5373
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
	}

5374
	drm_dp_cec_set_edid(&intel_dp->aux, edid);
5375 5376
}

5377 5378
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
5379
{
5380
	struct intel_connector *connector = intel_dp->attached_connector;
5381

5382
	drm_dp_cec_unset_edid(&intel_dp->aux);
5383 5384
	kfree(connector->detect_edid);
	connector->detect_edid = NULL;
5385

5386
	intel_dp->has_hdmi_sink = false;
5387
	intel_dp->has_audio = false;
5388 5389

	intel_dp->dfp.max_bpc = 0;
5390
	intel_dp->dfp.max_dotclock = 0;
5391 5392
	intel_dp->dfp.min_tmds_clock = 0;
	intel_dp->dfp.max_tmds_clock = 0;
5393

5394 5395
	intel_dp->dfp.pcon_max_frl_bw = 0;

5396 5397
	intel_dp->dfp.ycbcr_444_to_420 = false;
	connector->base.ycbcr_420_allowed = false;
5398
}
5399

5400
static int
5401 5402 5403
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
Z
Zhenyu Wang 已提交
5404
{
5405
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5406
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5407 5408
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
Z
Zhenyu Wang 已提交
5409 5410
	enum drm_connector_status status;

5411 5412
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
5413 5414
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
5415

5416 5417 5418
	if (!INTEL_DISPLAY_ENABLED(dev_priv))
		return connector_status_disconnected;

5419
	/* Can't disconnect eDP */
5420
	if (intel_dp_is_edp(intel_dp))
5421
		status = edp_detect(intel_dp);
5422
	else if (intel_digital_port_connected(encoder))
5423
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
5424
	else
5425 5426
		status = connector_status_disconnected;

5427
	if (status == connector_status_disconnected) {
5428
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5429
		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
5430

5431
		if (intel_dp->is_mst) {
5432 5433 5434 5435
			drm_dbg_kms(&dev_priv->drm,
				    "MST device may have disappeared %d vs %d\n",
				    intel_dp->is_mst,
				    intel_dp->mst_mgr.mst_state);
5436 5437 5438 5439 5440
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

5441
		goto out;
5442
	}
Z
Zhenyu Wang 已提交
5443

5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454
	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dp_get_dsc_sink_cap(intel_dp);

	intel_dp_configure_mst(intel_dp);

	/*
	 * TODO: Reset link params when switching to MST mode, until MST
	 * supports link training fallback params.
	 */
	if (intel_dp->reset_link_params || intel_dp->is_mst) {
5455 5456
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
5457

5458 5459
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
5460 5461 5462

		intel_dp->reset_link_params = false;
	}
5463

5464 5465
	intel_dp_print_rates(intel_dp);

5466
	if (intel_dp->is_mst) {
5467 5468 5469 5470 5471
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
5472 5473
		status = connector_status_disconnected;
		goto out;
5474 5475 5476 5477 5478 5479
	}

	/*
	 * Some external monitors do not signal loss of link synchronization
	 * with an IRQ_HPD, so force a link status check.
	 */
5480 5481 5482 5483
	if (!intel_dp_is_edp(intel_dp)) {
		int ret;

		ret = intel_dp_retrain_link(encoder, ctx);
5484
		if (ret)
5485 5486
			return ret;
	}
5487

5488 5489 5490 5491 5492 5493 5494 5495
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

5496
	intel_dp_set_edid(intel_dp);
5497 5498
	if (intel_dp_is_edp(intel_dp) ||
	    to_intel_connector(connector)->detect_edid)
5499
		status = connector_status_connected;
5500

5501
	intel_dp_check_device_service_irq(intel_dp);
5502

5503
out:
5504
	if (status != connector_status_connected && !intel_dp->is_mst)
5505
		intel_dp_unset_edid(intel_dp);
5506

5507 5508 5509 5510 5511 5512
	/*
	 * Make sure the refs for power wells enabled during detect are
	 * dropped to avoid a new detect cycle triggered by HPD polling.
	 */
	intel_display_power_flush_work(dev_priv);

5513 5514 5515 5516 5517
	if (!intel_dp_is_edp(intel_dp))
		drm_dp_set_subconnector_property(connector,
						 status,
						 intel_dp->dpcd,
						 intel_dp->downstream_ports);
5518
	return status;
5519 5520
}

5521 5522
static void
intel_dp_force(struct drm_connector *connector)
5523
{
5524
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5525 5526
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &dig_port->base;
5527
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
5528 5529
	enum intel_display_power_domain aux_domain =
		intel_aux_power_domain(dig_port);
5530
	intel_wakeref_t wakeref;
5531

5532 5533
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
5534
	intel_dp_unset_edid(intel_dp);
5535

5536 5537
	if (connector->status != connector_status_connected)
		return;
5538

5539
	wakeref = intel_display_power_get(dev_priv, aux_domain);
5540 5541 5542

	intel_dp_set_edid(intel_dp);

5543
	intel_display_power_put(dev_priv, aux_domain, wakeref);
5544 5545 5546 5547 5548 5549 5550 5551 5552 5553
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
5554 5555 5556 5557

		if (intel_vrr_is_capable(connector))
			drm_connector_set_vrr_capable_property(connector,
							       true);
5558 5559 5560
		if (ret)
			return ret;
	}
5561

5562
	/* if eDP has no EDID, fall back to fixed mode */
5563
	if (intel_dp_is_edp(intel_attached_dp(intel_connector)) &&
5564
	    intel_connector->panel.fixed_mode) {
5565
		struct drm_display_mode *mode;
5566 5567

		mode = drm_mode_duplicate(connector->dev,
5568
					  intel_connector->panel.fixed_mode);
5569
		if (mode) {
5570 5571 5572 5573
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
5574

5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587
	if (!edid) {
		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
		struct drm_display_mode *mode;

		mode = drm_dp_downstream_mode(connector->dev,
					      intel_dp->dpcd,
					      intel_dp->downstream_ports);
		if (mode) {
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}

5588
	return 0;
5589 5590
}

5591 5592 5593
static int
intel_dp_connector_register(struct drm_connector *connector)
{
5594
	struct drm_i915_private *i915 = to_i915(connector->dev);
5595
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5596 5597
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_lspcon *lspcon = &dig_port->lspcon;
5598 5599 5600 5601 5602
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
5603

5604 5605
	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
		    intel_dp->aux.name, connector->kdev->kobj.name);
5606 5607

	intel_dp->aux.dev = connector->kdev;
5608 5609
	ret = drm_dp_aux_register(&intel_dp->aux);
	if (!ret)
5610
		drm_dp_cec_register_connector(&intel_dp->aux, connector);
5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626

	if (!intel_bios_is_lspcon_present(i915, dig_port->base.port))
		return ret;

	/*
	 * ToDo: Clean this up to handle lspcon init and resume more
	 * efficiently and streamlined.
	 */
	if (lspcon_init(dig_port)) {
		lspcon_detect_hdr_capability(lspcon);
		if (lspcon->hdr_supported)
			drm_object_attach_property(&connector->base,
						   connector->dev->mode_config.hdr_output_metadata_property,
						   0);
	}

5627
	return ret;
5628 5629
}

5630 5631 5632
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
5633
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
5634 5635 5636

	drm_dp_cec_unregister_connector(&intel_dp->aux);
	drm_dp_aux_unregister(&intel_dp->aux);
5637 5638 5639
	intel_connector_unregister(connector);
}

5640
void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
5641
{
5642 5643
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
	struct intel_dp *intel_dp = &dig_port->dp;
5644

5645
	intel_dp_mst_encoder_cleanup(dig_port);
5646

5647
	intel_pps_vdd_off_sync(intel_dp);
5648 5649

	intel_dp_aux_fini(intel_dp);
5650 5651 5652 5653 5654
}

static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	intel_dp_encoder_flush_work(encoder);
5655

5656
	drm_encoder_cleanup(encoder);
5657
	kfree(enc_to_dig_port(to_intel_encoder(encoder)));
5658 5659
}

5660
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
5661
{
5662
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
5663

5664
	intel_pps_vdd_off_sync(intel_dp);
5665 5666
}

5667
void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
5668 5669 5670
{
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);

5671
	intel_pps_wait_power_cycle(intel_dp);
5672 5673
}

5674 5675
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
5676
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5677 5678
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum pipe pipe;
5679

5680 5681 5682
	if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				  encoder->port, &pipe))
		return pipe;
5683

5684
	return INVALID_PIPE;
5685 5686
}

5687
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5688
{
5689
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5690
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));
5691 5692

	if (!HAS_DDI(dev_priv))
5693
		intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
5694

5695 5696
	intel_dp->reset_link_params = true;

5697 5698
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		intel_wakeref_t wakeref;
5699

5700
		with_intel_pps_lock(intel_dp, wakeref)
5701
			intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp);
5702
	}
5703 5704

	intel_pps_encoder_reset(intel_dp);
5705 5706
}

5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743
static int intel_modeset_tile_group(struct intel_atomic_state *state,
				    int tile_group_id)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct drm_connector_list_iter conn_iter;
	struct drm_connector *connector;
	int ret = 0;

	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!connector->has_tile ||
		    connector->tile_group->id != tile_group_id)
			continue;

		conn_state = drm_atomic_get_connector_state(&state->base,
							    connector);
		if (IS_ERR(conn_state)) {
			ret = PTR_ERR(conn_state);
			break;
		}

		crtc = to_intel_crtc(conn_state->crtc);

		if (!crtc)
			continue;

		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			break;
	}
5744
	drm_connector_list_iter_end(&conn_iter);
5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783

	return ret;
}

static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	if (transcoders == 0)
		return 0;

	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

		if (!crtc_state->hw.enable)
			continue;

		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
			continue;

		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
		if (ret)
			return ret;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			return ret;

		transcoders &= ~BIT(crtc_state->cpu_transcoder);
	}

5784
	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825

	return 0;
}

static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
				      struct drm_connector *connector)
{
	const struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(&state->base, connector);
	const struct intel_crtc_state *old_crtc_state;
	struct intel_crtc *crtc;
	u8 transcoders;

	crtc = to_intel_crtc(old_conn_state->crtc);
	if (!crtc)
		return 0;

	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);

	if (!old_crtc_state->hw.active)
		return 0;

	transcoders = old_crtc_state->sync_mode_slaves_mask;
	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
		transcoders |= BIT(old_crtc_state->master_transcoder);

	return intel_modeset_affected_transcoders(state,
						  transcoders);
}

static int intel_dp_connector_atomic_check(struct drm_connector *conn,
					   struct drm_atomic_state *_state)
{
	struct drm_i915_private *dev_priv = to_i915(conn->dev);
	struct intel_atomic_state *state = to_intel_atomic_state(_state);
	int ret;

	ret = intel_digital_connector_atomic_check(conn, &state->base);
	if (ret)
		return ret;

5826 5827 5828 5829 5830
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844
		return 0;

	if (!intel_connector_needs_modeset(state, conn))
		return 0;

	if (conn->has_tile) {
		ret = intel_modeset_tile_group(state, conn->tile_group->id);
		if (ret)
			return ret;
	}

	return intel_modeset_synced_crtcs(state, conn);
}

5845
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5846
	.force = intel_dp_force,
5847
	.fill_modes = drm_helper_probe_single_connector_modes,
5848 5849
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
5850
	.late_register = intel_dp_connector_register,
5851
	.early_unregister = intel_dp_connector_unregister,
5852
	.destroy = intel_connector_destroy,
5853
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5854
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
5855 5856 5857
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
5858
	.detect_ctx = intel_dp_detect,
5859 5860
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
5861
	.atomic_check = intel_dp_connector_atomic_check,
5862 5863 5864
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5865
	.reset = intel_dp_encoder_reset,
5866
	.destroy = intel_dp_encoder_destroy,
5867 5868
};

5869
enum irqreturn
5870
intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
5871
{
5872 5873
	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
	struct intel_dp *intel_dp = &dig_port->dp;
5874

5875
	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
5876
	    (long_hpd || !intel_pps_have_power(intel_dp))) {
5877
		/*
5878
		 * vdd off can generate a long/short pulse on eDP which
5879 5880
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
5881
		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
5882
		 */
5883 5884 5885
		drm_dbg_kms(&i915->drm,
			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
			    long_hpd ? "long" : "short",
5886 5887
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
5888
		return IRQ_HANDLED;
5889 5890
	}

5891
	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
5892 5893
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
5894
		    long_hpd ? "long" : "short");
5895

5896
	if (long_hpd) {
5897
		intel_dp->reset_link_params = true;
5898 5899 5900 5901
		return IRQ_NONE;
	}

	if (intel_dp->is_mst) {
5902
		if (!intel_dp_check_mst_status(intel_dp))
5903
			return IRQ_NONE;
5904 5905
	} else if (!intel_dp_short_pulse(intel_dp)) {
		return IRQ_NONE;
5906
	}
5907

5908
	return IRQ_HANDLED;
5909 5910
}

5911
/* check the VBT to see whether the eDP is on another port */
5912
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
5913
{
5914 5915 5916 5917
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5918
	if (INTEL_GEN(dev_priv) < 5)
5919 5920
		return false;

5921
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5922 5923
		return true;

5924
	return intel_bios_is_port_edp(dev_priv, port);
5925 5926
}

5927
static void
5928 5929
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5930
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5931 5932
	enum port port = dp_to_dig_port(intel_dp)->base.port;

5933 5934 5935
	if (!intel_dp_is_edp(intel_dp))
		drm_connector_attach_dp_subconnector_property(connector);

5936 5937
	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
5938

5939
	intel_attach_broadcast_rgb_property(connector);
R
Rodrigo Vivi 已提交
5940
	if (HAS_GMCH(dev_priv))
5941 5942 5943
		drm_connector_attach_max_bpc_property(connector, 6, 10);
	else if (INTEL_GEN(dev_priv) >= 5)
		drm_connector_attach_max_bpc_property(connector, 6, 12);
5944

5945 5946
	/* Register HDMI colorspace for case of lspcon */
	if (intel_bios_is_lspcon_present(dev_priv, port)) {
5947
		drm_connector_attach_content_type_property(connector);
5948 5949 5950 5951
		intel_attach_hdmi_colorspace_property(connector);
	} else {
		intel_attach_dp_colorspace_property(connector);
	}
5952

5953 5954 5955 5956 5957
	if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
		drm_object_attach_property(&connector->base,
					   connector->dev->mode_config.hdr_output_metadata_property,
					   0);

5958
	if (intel_dp_is_edp(intel_dp)) {
5959 5960 5961
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
R
Rodrigo Vivi 已提交
5962
		if (!HAS_GMCH(dev_priv))
5963 5964 5965 5966
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

5967
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
5968

5969
	}
5970 5971 5972

	if (HAS_VRR(dev_priv))
		drm_connector_attach_vrr_capable_property(connector);
5973 5974
}

5975 5976
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5977
 * @dev_priv: i915 device
5978
 * @crtc_state: a pointer to the active intel_crtc_state
5979 5980 5981 5982 5983 5984 5985 5986 5987
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5988
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
5989
				    const struct intel_crtc_state *crtc_state,
5990
				    int refresh_rate)
5991
{
5992
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5993
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
5994
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5995 5996

	if (refresh_rate <= 0) {
5997 5998
		drm_dbg_kms(&dev_priv->drm,
			    "Refresh rate should be positive non-zero.\n");
5999 6000 6001
		return;
	}

6002
	if (intel_dp == NULL) {
6003
		drm_dbg_kms(&dev_priv->drm, "DRRS not supported.\n");
6004 6005 6006 6007
		return;
	}

	if (!intel_crtc) {
6008 6009
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS: intel_crtc not initialized\n");
6010 6011 6012
		return;
	}

6013
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
6014
		drm_dbg_kms(&dev_priv->drm, "Only Seamless DRRS supported.\n");
6015 6016 6017
		return;
	}

V
Ville Syrjälä 已提交
6018
	if (drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode) ==
6019
			refresh_rate)
6020 6021
		index = DRRS_LOW_RR;

6022
	if (index == dev_priv->drrs.refresh_rate_type) {
6023 6024
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS requested for previously set RR...ignoring\n");
6025 6026 6027
		return;
	}

6028
	if (!crtc_state->hw.active) {
6029 6030
		drm_dbg_kms(&dev_priv->drm,
			    "eDP encoder disabled. CRTC not Active\n");
6031 6032 6033
		return;
	}

6034
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
6035 6036
		switch (index) {
		case DRRS_HIGH_RR:
6037
			intel_dp_set_m_n(crtc_state, M1_N1);
6038 6039
			break;
		case DRRS_LOW_RR:
6040
			intel_dp_set_m_n(crtc_state, M2_N2);
6041 6042 6043
			break;
		case DRRS_MAX_RR:
		default:
6044 6045
			drm_err(&dev_priv->drm,
				"Unsupported refreshrate type\n");
6046
		}
6047 6048
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
6049
		u32 val;
6050

6051
		val = intel_de_read(dev_priv, reg);
6052
		if (index > DRRS_HIGH_RR) {
6053
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6054 6055 6056
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
6057
		} else {
6058
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6059 6060 6061
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
6062
		}
6063
		intel_de_write(dev_priv, reg, val);
6064 6065
	}

6066 6067
	dev_priv->drrs.refresh_rate_type = index;

6068 6069
	drm_dbg_kms(&dev_priv->drm, "eDP Refresh Rate set to : %dHz\n",
		    refresh_rate);
6070 6071
}

6072 6073 6074 6075 6076 6077 6078 6079 6080
static void
intel_edp_drrs_enable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	dev_priv->drrs.busy_frontbuffer_bits = 0;
	dev_priv->drrs.dp = intel_dp;
}

6081 6082 6083
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
6084
 * @crtc_state: A pointer to the active crtc state.
6085 6086 6087
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
6088
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
6089
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
6090
{
6091
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
6092

6093
	if (!crtc_state->has_drrs)
V
Vandana Kannan 已提交
6094 6095
		return;

6096
	drm_dbg_kms(&dev_priv->drm, "Enabling DRRS\n");
6097

V
Vandana Kannan 已提交
6098
	mutex_lock(&dev_priv->drrs.mutex);
6099

6100
	if (dev_priv->drrs.dp) {
6101
		drm_warn(&dev_priv->drm, "DRRS already enabled\n");
V
Vandana Kannan 已提交
6102 6103 6104
		goto unlock;
	}

6105
	intel_edp_drrs_enable_locked(intel_dp);
V
Vandana Kannan 已提交
6106 6107 6108 6109 6110

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126
static void
intel_edp_drrs_disable_locked(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		int refresh;

		refresh = drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode);
		intel_dp_set_drrs_state(dev_priv, crtc_state, refresh);
	}

	dev_priv->drrs.dp = NULL;
}

6127 6128 6129
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
6130
 * @old_crtc_state: Pointer to old crtc_state.
6131 6132
 *
 */
6133
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
6134
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
6135
{
6136
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
6137

6138
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
6139 6140 6141 6142 6143 6144 6145 6146
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6147
	intel_edp_drrs_disable_locked(intel_dp, old_crtc_state);
V
Vandana Kannan 已提交
6148 6149 6150 6151 6152
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185
/**
 * intel_edp_drrs_update - Update DRRS state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This function will update DRRS states, disabling or enabling DRRS when
 * executing fastsets. For full modeset, intel_edp_drrs_disable() and
 * intel_edp_drrs_enable() should be called instead.
 */
void
intel_edp_drrs_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	mutex_lock(&dev_priv->drrs.mutex);

	/* New state matches current one? */
	if (crtc_state->has_drrs == !!dev_priv->drrs.dp)
		goto unlock;

	if (crtc_state->has_drrs)
		intel_edp_drrs_enable_locked(intel_dp);
	else
		intel_edp_drrs_disable_locked(intel_dp, crtc_state);

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

6199
	/*
6200 6201
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
6202 6203
	 */

6204 6205
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
6206

6207 6208 6209 6210
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
6211
			drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode));
6212
	}
6213

6214 6215
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
6216 6217
}

6218
/**
6219
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
6220
 * @dev_priv: i915 device
6221 6222
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
6223 6224
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
6225 6226 6227
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
6228 6229
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
6230
{
6231
	struct intel_dp *intel_dp;
6232 6233 6234
	struct drm_crtc *crtc;
	enum pipe pipe;

6235
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
6236 6237
		return;

6238
	cancel_delayed_work(&dev_priv->drrs.work);
6239

6240
	mutex_lock(&dev_priv->drrs.mutex);
6241 6242 6243

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
6244 6245 6246 6247
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6248
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
6249 6250
	pipe = to_intel_crtc(crtc)->pipe;

6251 6252 6253
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

6254
	/* invalidate means busy screen hence upclock */
6255
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6256
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
6257
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
6258 6259 6260 6261

	mutex_unlock(&dev_priv->drrs.mutex);
}

6262
/**
6263
 * intel_edp_drrs_flush - Restart Idleness DRRS
6264
 * @dev_priv: i915 device
6265 6266
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
6267 6268 6269 6270
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
6271 6272 6273
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
6274 6275
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
6276
{
6277
	struct intel_dp *intel_dp;
6278 6279 6280
	struct drm_crtc *crtc;
	enum pipe pipe;

6281
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
6282 6283
		return;

6284
	cancel_delayed_work(&dev_priv->drrs.work);
6285

6286
	mutex_lock(&dev_priv->drrs.mutex);
6287 6288 6289

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
6290 6291 6292 6293
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6294
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
6295
	pipe = to_intel_crtc(crtc)->pipe;
6296 6297

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
6298 6299
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

6300
	/* flush means busy screen hence upclock */
6301
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6302
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
6303
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
6304 6305 6306 6307 6308 6309

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
6310 6311 6312 6313 6314
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
6338 6339 6340 6341 6342 6343 6344 6345
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
6346 6347 6348 6349 6350 6351 6352 6353
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
6354
 * @connector: eDP connector
6355 6356 6357 6358 6359 6360 6361 6362 6363 6364
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
6365
static struct drm_display_mode *
6366 6367
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
6368
{
6369
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
6370 6371
	struct drm_display_mode *downclock_mode = NULL;

6372 6373 6374
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

6375
	if (INTEL_GEN(dev_priv) <= 6) {
6376 6377
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS supported for Gen7 and above\n");
6378 6379 6380 6381
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
6382
		drm_dbg_kms(&dev_priv->drm, "VBT doesn't support DRRS\n");
6383 6384 6385
		return NULL;
	}

6386
	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
6387
	if (!downclock_mode) {
6388 6389
		drm_dbg_kms(&dev_priv->drm,
			    "Downclock mode is not found. DRRS not supported\n");
6390 6391 6392
		return NULL;
	}

6393
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
6394

6395
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
6396 6397
	drm_dbg_kms(&dev_priv->drm,
		    "seamless DRRS supported for eDP panel.\n");
6398 6399 6400
	return downclock_mode;
}

6401
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
6402
				     struct intel_connector *intel_connector)
6403
{
6404 6405
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_device *dev = &dev_priv->drm;
6406
	struct drm_connector *connector = &intel_connector->base;
6407
	struct drm_display_mode *fixed_mode = NULL;
6408
	struct drm_display_mode *downclock_mode = NULL;
6409
	bool has_dpcd;
6410
	enum pipe pipe = INVALID_PIPE;
6411
	struct edid *edid;
6412

6413
	if (!intel_dp_is_edp(intel_dp))
6414 6415
		return true;

6416 6417 6418 6419 6420 6421
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
6422
	if (intel_get_lvds_encoder(dev_priv)) {
6423 6424
		drm_WARN_ON(dev,
			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
6425 6426
		drm_info(&dev_priv->drm,
			 "LVDS was detected, not registering eDP\n");
6427 6428 6429 6430

		return false;
	}

6431
	intel_pps_init(intel_dp);
6432

6433
	/* Cache DPCD and EDID for edp. */
6434
	has_dpcd = intel_edp_init_dpcd(intel_dp);
6435

6436
	if (!has_dpcd) {
6437
		/* if this fails, presume the device is a ghost */
6438 6439
		drm_info(&dev_priv->drm,
			 "failed to retrieve link info, disabling eDP\n");
6440
		goto out_vdd_off;
6441 6442
	}

6443
	mutex_lock(&dev->mode_config.mutex);
6444
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
6445 6446
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
L
Lyude Paul 已提交
6447
			drm_connector_update_edid_property(connector, edid);
6448 6449 6450 6451 6452 6453 6454 6455 6456
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

6457 6458 6459
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
6460 6461

	/* fallback to VBT if available for eDP */
6462 6463
	if (!fixed_mode)
		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
6464
	mutex_unlock(&dev->mode_config.mutex);
6465

6466
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6467 6468 6469 6470 6471
		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
6472
		pipe = vlv_active_pipe(intel_dp);
6473 6474

		if (pipe != PIPE_A && pipe != PIPE_B)
6475
			pipe = intel_dp->pps.pps_pipe;
6476 6477 6478 6479

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

6480 6481 6482
		drm_dbg_kms(&dev_priv->drm,
			    "using pipe %c for initial backlight setup\n",
			    pipe_name(pipe));
6483 6484
	}

6485
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
6486
	intel_connector->panel.backlight.power = intel_pps_backlight_power;
6487
	intel_panel_setup_backlight(connector, pipe);
6488

6489 6490
	if (fixed_mode) {
		drm_connector_set_panel_orientation_with_quirk(connector,
6491
				dev_priv->vbt.orientation,
6492 6493
				fixed_mode->hdisplay, fixed_mode->vdisplay);
	}
6494

6495
	return true;
6496 6497

out_vdd_off:
6498
	intel_pps_vdd_off_sync(intel_dp);
6499 6500

	return false;
6501 6502
}

6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
6519 6520
	drm_connector_set_link_status_property(connector,
					       DRM_MODE_LINK_STATUS_BAD);
6521 6522 6523 6524 6525
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

6526
bool
6527
intel_dp_init_connector(struct intel_digital_port *dig_port,
6528
			struct intel_connector *intel_connector)
6529
{
6530
	struct drm_connector *connector = &intel_connector->base;
6531 6532
	struct intel_dp *intel_dp = &dig_port->dp;
	struct intel_encoder *intel_encoder = &dig_port->base;
6533
	struct drm_device *dev = intel_encoder->base.dev;
6534
	struct drm_i915_private *dev_priv = to_i915(dev);
6535
	enum port port = intel_encoder->port;
6536
	enum phy phy = intel_port_to_phy(dev_priv, port);
6537
	int type;
6538

6539 6540 6541 6542
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

6543
	if (drm_WARN(dev, dig_port->max_lanes < 1,
6544
		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
6545
		     dig_port->max_lanes, intel_encoder->base.base.id,
6546
		     intel_encoder->base.name))
6547 6548
		return false;

6549 6550
	intel_dp_set_source_rates(intel_dp);

6551
	intel_dp->reset_link_params = true;
6552 6553
	intel_dp->pps.pps_pipe = INVALID_PIPE;
	intel_dp->pps.active_pipe = INVALID_PIPE;
6554

6555
	/* Preserve the current hw state. */
6556
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
6557
	intel_dp->attached_connector = intel_connector;
6558

6559 6560 6561 6562 6563
	if (intel_dp_is_port_edp(dev_priv, port)) {
		/*
		 * Currently we don't support eDP on TypeC ports, although in
		 * theory it could work on TypeC legacy ports.
		 */
6564
		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
6565
		type = DRM_MODE_CONNECTOR_eDP;
6566
	} else {
6567
		type = DRM_MODE_CONNECTOR_DisplayPort;
6568
	}
6569

6570
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6571
		intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp);
6572

6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

	/* eDP only on port B and/or C on vlv/chv */
	if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
			      IS_CHERRYVIEW(dev_priv)) &&
			intel_dp_is_edp(intel_dp) &&
			port != PORT_B && port != PORT_C))
		return false;

6588 6589 6590 6591
	drm_dbg_kms(&dev_priv->drm,
		    "Adding %s connector on [ENCODER:%d:%s]\n",
		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
		    intel_encoder->base.base.id, intel_encoder->base.name);
6592

6593
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6594 6595
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

R
Rodrigo Vivi 已提交
6596
	if (!HAS_GMCH(dev_priv))
6597
		connector->interlace_allowed = true;
6598 6599
	connector->doublescan_allowed = 0;

6600
	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
6601

6602
	intel_dp_aux_init(intel_dp);
6603

6604
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6605

6606
	if (HAS_DDI(dev_priv))
6607 6608 6609 6610
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6611
	/* init MST on ports that can support it */
6612
	intel_dp_mst_encoder_init(dig_port,
6613
				  intel_connector->base.base.id);
6614

6615
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6616
		intel_dp_aux_fini(intel_dp);
6617
		intel_dp_mst_encoder_cleanup(dig_port);
6618
		goto fail;
6619
	}
6620

6621
	intel_dp_add_properties(intel_dp, connector);
6622

6623
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
6624
		int ret = intel_dp_init_hdcp(dig_port, intel_connector);
6625
		if (ret)
6626 6627
			drm_dbg_kms(&dev_priv->drm,
				    "HDCP init failed, skipping.\n");
6628
	}
6629

6630 6631 6632 6633
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6634
	if (IS_G45(dev_priv)) {
6635 6636 6637
		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
			       (temp & ~0xf) | 0xd);
6638
	}
6639

6640 6641 6642
	intel_dp->frl.is_trained = false;
	intel_dp->frl.trained_rate_gbps = 0;

6643 6644
	intel_psr_init(intel_dp);

6645
	return true;
6646 6647 6648 6649 6650

fail:
	drm_connector_cleanup(connector);

	return false;
6651
}
6652

6653
bool intel_dp_init(struct drm_i915_private *dev_priv,
6654 6655
		   i915_reg_t output_reg,
		   enum port port)
6656
{
6657
	struct intel_digital_port *dig_port;
6658 6659 6660 6661
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6662 6663
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
6664
		return false;
6665

6666
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6667 6668
	if (!intel_connector)
		goto err_connector_alloc;
6669

6670
	intel_encoder = &dig_port->base;
6671 6672
	encoder = &intel_encoder->base;

6673 6674
	mutex_init(&dig_port->hdcp_mutex);

6675 6676 6677
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6678
		goto err_encoder_init;
6679

6680
	intel_encoder->hotplug = intel_dp_hotplug;
6681
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6682
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6683
	intel_encoder->get_config = intel_dp_get_config;
6684
	intel_encoder->sync_state = intel_dp_sync_state;
6685
	intel_encoder->initial_fastset_check = intel_dp_initial_fastset_check;
6686
	intel_encoder->update_pipe = intel_panel_update_backlight;
6687
	intel_encoder->suspend = intel_dp_encoder_suspend;
6688
	intel_encoder->shutdown = intel_dp_encoder_shutdown;
6689
	if (IS_CHERRYVIEW(dev_priv)) {
6690
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6691 6692
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6693
		intel_encoder->disable = vlv_disable_dp;
6694
		intel_encoder->post_disable = chv_post_disable_dp;
6695
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6696
	} else if (IS_VALLEYVIEW(dev_priv)) {
6697
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6698 6699
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6700
		intel_encoder->disable = vlv_disable_dp;
6701
		intel_encoder->post_disable = vlv_post_disable_dp;
6702
	} else {
6703 6704
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6705
		intel_encoder->disable = g4x_disable_dp;
6706
		intel_encoder->post_disable = g4x_post_disable_dp;
6707
	}
6708

6709 6710
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A))
6711
		dig_port->dp.set_link_train = cpt_set_link_train;
6712
	else
6713
		dig_port->dp.set_link_train = g4x_set_link_train;
6714

6715
	if (IS_CHERRYVIEW(dev_priv))
6716
		dig_port->dp.set_signal_levels = chv_set_signal_levels;
6717
	else if (IS_VALLEYVIEW(dev_priv))
6718
		dig_port->dp.set_signal_levels = vlv_set_signal_levels;
6719
	else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
6720
		dig_port->dp.set_signal_levels = ivb_cpu_edp_set_signal_levels;
6721
	else if (IS_GEN(dev_priv, 6) && port == PORT_A)
6722
		dig_port->dp.set_signal_levels = snb_cpu_edp_set_signal_levels;
6723
	else
6724
		dig_port->dp.set_signal_levels = g4x_set_signal_levels;
6725

6726 6727
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
	    (HAS_PCH_SPLIT(dev_priv) && port != PORT_A)) {
V
Ville Syrjälä 已提交
6728
		dig_port->dp.preemph_max = intel_dp_preemph_max_3;
6729
		dig_port->dp.voltage_max = intel_dp_voltage_max_3;
6730
	} else {
V
Ville Syrjälä 已提交
6731
		dig_port->dp.preemph_max = intel_dp_preemph_max_2;
6732
		dig_port->dp.voltage_max = intel_dp_voltage_max_2;
6733 6734
	}

6735 6736
	dig_port->dp.output_reg = output_reg;
	dig_port->max_lanes = 4;
6737

6738
	intel_encoder->type = INTEL_OUTPUT_DP;
6739
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6740
	if (IS_CHERRYVIEW(dev_priv)) {
6741
		if (port == PORT_D)
V
Ville Syrjälä 已提交
6742
			intel_encoder->pipe_mask = BIT(PIPE_C);
6743
		else
V
Ville Syrjälä 已提交
6744
			intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B);
6745
	} else {
6746
		intel_encoder->pipe_mask = ~0;
6747
	}
6748
	intel_encoder->cloneable = 0;
6749
	intel_encoder->port = port;
6750
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
6751

6752
	dig_port->hpd_pulse = intel_dp_hpd_pulse;
6753

6754 6755
	if (HAS_GMCH(dev_priv)) {
		if (IS_GM45(dev_priv))
6756
			dig_port->connected = gm45_digital_port_connected;
6757
		else
6758
			dig_port->connected = g4x_digital_port_connected;
6759
	} else {
6760
		if (port == PORT_A)
6761
			dig_port->connected = ilk_digital_port_connected;
6762
		else
6763
			dig_port->connected = ibx_digital_port_connected;
6764 6765
	}

6766
	if (port != PORT_A)
6767
		intel_infoframe_init(dig_port);
6768

6769 6770
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
	if (!intel_dp_init_connector(dig_port, intel_connector))
S
Sudip Mukherjee 已提交
6771 6772
		goto err_init_connector;

6773
	return true;
S
Sudip Mukherjee 已提交
6774 6775 6776

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6777
err_encoder_init:
S
Sudip Mukherjee 已提交
6778 6779
	kfree(intel_connector);
err_connector_alloc:
6780
	kfree(dig_port);
6781
	return false;
6782
}
6783

6784
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
6785
{
6786 6787 6788 6789
	struct intel_encoder *encoder;

	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
6790

6791 6792
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;
6793

6794
		intel_dp = enc_to_intel_dp(encoder);
6795

6796
		if (!intel_dp->can_mst)
6797 6798
			continue;

6799 6800
		if (intel_dp->is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
6801 6802 6803
	}
}

6804
void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
6805
{
6806
	struct intel_encoder *encoder;
6807

6808 6809
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
6810
		int ret;
6811

6812 6813 6814
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;

6815
		intel_dp = enc_to_intel_dp(encoder);
6816 6817

		if (!intel_dp->can_mst)
6818
			continue;
6819

6820 6821
		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
						     true);
6822 6823 6824 6825 6826
		if (ret) {
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							false);
		}
6827 6828
	}
}