intel_dp.c 227.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

28
#include <linux/export.h>
29
#include <linux/i2c.h>
30 31
#include <linux/notifier.h>
#include <linux/reboot.h>
32 33
#include <linux/slab.h>
#include <linux/types.h>
34

35
#include <asm/byteorder.h>
36

37
#include <drm/drm_atomic_helper.h>
38
#include <drm/drm_crtc.h>
39
#include <drm/drm_dp_helper.h>
40
#include <drm/drm_edid.h>
41
#include <drm/drm_probe_helper.h>
42

43
#include "i915_debugfs.h"
44
#include "i915_drv.h"
45
#include "i915_trace.h"
46
#include "intel_atomic.h"
47
#include "intel_audio.h"
48
#include "intel_connector.h"
49
#include "intel_ddi.h"
50
#include "intel_display_types.h"
51
#include "intel_dp.h"
52
#include "intel_dp_link_training.h"
53
#include "intel_dp_mst.h"
54
#include "intel_dpio_phy.h"
55
#include "intel_fifo_underrun.h"
56
#include "intel_hdcp.h"
57
#include "intel_hdmi.h"
58
#include "intel_hotplug.h"
59
#include "intel_lspcon.h"
60
#include "intel_lvds.h"
61
#include "intel_panel.h"
62
#include "intel_psr.h"
63
#include "intel_sideband.h"
64
#include "intel_tc.h"
65
#include "intel_vdsc.h"
66

67
#define DP_DPRX_ESI_LEN 14
68

69 70 71 72 73
/* DP DSC throughput values used for slice count calculations KPixels/s */
#define DP_DSC_PEAK_PIXEL_RATE			2720000
#define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
#define DP_DSC_MAX_ENC_THROUGHPUT_1		400000

74 75
/* DP DSC FEC Overhead factor = 1/(0.972261) */
#define DP_DSC_FEC_OVERHEAD_FACTOR		972261
76

77 78 79 80 81 82
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

83
struct dp_link_dpll {
84
	int clock;
85 86 87
	struct dpll dpll;
};

88
static const struct dp_link_dpll g4x_dpll[] = {
89
	{ 162000,
90
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
91
	{ 270000,
92 93 94 95
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
96
	{ 162000,
97
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
98
	{ 270000,
99 100 101
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

102
static const struct dp_link_dpll vlv_dpll[] = {
103
	{ 162000,
C
Chon Ming Lee 已提交
104
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
105
	{ 270000,
106 107 108
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

109 110 111 112 113 114 115 116 117 118
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
119
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
120
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
121
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
122 123
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
124

125 126 127 128 129 130 131 132
/* Constants for DP DSC configurations */
static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};

/* With Single pipe configuration, HW is capable of supporting maximum
 * of 4 slices per line.
 */
static const u8 valid_dsc_slicecount[] = {1, 2, 4};

133
/**
134
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
135 136 137 138 139
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
140
bool intel_dp_is_edp(struct intel_dp *intel_dp)
141
{
142
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
143

144
	return dig_port->base.type == INTEL_OUTPUT_EDP;
145 146
}

147 148
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
149
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
150
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
151 152
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
153
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
154
				      enum pipe pipe);
155
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
156

157 158 159
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
160
	static const int dp_rates[] = {
161
		162000, 270000, 540000, 810000
162
	};
163
	int i, max_rate;
164

165 166 167 168 169 170 171 172 173 174 175
	if (drm_dp_has_quirk(&intel_dp->desc, 0,
			     DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
		static const int quirk_rates[] = { 162000, 270000, 324000 };

		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);

		return;
	}

176
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
177

178 179
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
180
			break;
181
		intel_dp->sink_rates[i] = dp_rates[i];
182
	}
183

184
	intel_dp->num_sink_rates = i;
185 186
}

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

209 210
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
211
{
212
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
213 214
}

215 216
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
217
{
218 219
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	int source_max = dig_port->max_lanes;
220
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
221
	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
222

223
	return min3(source_max, sink_max, fia_max);
224 225
}

226
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
227 228 229 230
{
	return intel_dp->max_link_lane_count;
}

231
int
232
intel_dp_link_required(int pixel_clock, int bpp)
233
{
234 235
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
236 237
}

238
int
239 240
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
241 242 243 244 245 246 247
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
248 249
}

250
static int cnl_max_source_rate(struct intel_dp *intel_dp)
251 252 253 254 255
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

256
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
257 258 259

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
260
		return 540000;
261 262 263

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
264
		return 810000;
265

266
	/* For other SKUs, max rate on ports A and D is 5.4G */
267
	if (port == PORT_A || port == PORT_D)
268
		return 540000;
269

270
	return 810000;
271 272
}

273 274 275
static int icl_max_source_rate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
276
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
277
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
278

279
	if (intel_phy_is_combo(dev_priv, phy) &&
280
	    !IS_ELKHARTLAKE(dev_priv) &&
281
	    !intel_dp_is_edp(intel_dp))
282 283 284 285 286
		return 540000;

	return 810000;
}

287 288
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
289
{
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
306
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
307
	struct intel_encoder *encoder = &dig_port->base;
308
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
309
	const int *source_rates;
310
	int size, max_rate = 0, vbt_max_rate;
311

312
	/* This should only be done once */
313 314
	drm_WARN_ON(&dev_priv->drm,
		    intel_dp->source_rates || intel_dp->num_source_rates);
315

316
	if (INTEL_GEN(dev_priv) >= 10) {
317
		source_rates = cnl_rates;
318
		size = ARRAY_SIZE(cnl_rates);
319
		if (IS_GEN(dev_priv, 10))
320 321 322
			max_rate = cnl_max_source_rate(intel_dp);
		else
			max_rate = icl_max_source_rate(intel_dp);
323 324 325
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
326
	} else if (IS_GEN9_BC(dev_priv)) {
327
		source_rates = skl_rates;
328
		size = ARRAY_SIZE(skl_rates);
329 330
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
331 332
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
333
	} else {
334 335
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
336 337
	}

338
	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
339 340 341 342 343
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

344 345 346
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

347 348
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

374 375 376 377 378 379 380 381 382 383 384 385
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

386
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
387
{
388 389 390 391
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_WARN_ON(&i915->drm,
		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
392

393 394 395 396 397 398 399
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
400
	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
401
		intel_dp->common_rates[0] = 162000;
402 403 404 405
		intel_dp->num_common_rates = 1;
	}
}

406
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
407
				       u8 lane_count)
408 409 410 411 412 413
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
414 415
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
416 417
		return false;

418 419
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
420 421 422 423 424
		return false;

	return true;
}

425 426
static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
						     int link_rate,
427
						     u8 lane_count)
428 429 430 431 432 433 434 435 436 437 438 439 440
{
	const struct drm_display_mode *fixed_mode =
		intel_dp->attached_connector->panel.fixed_mode;
	int mode_rate, max_rate;

	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
	if (mode_rate > max_rate)
		return false;

	return true;
}

441
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
442
					    int link_rate, u8 lane_count)
443
{
444
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
445
	int index;
446

447 448 449 450 451 452 453 454 455
	/*
	 * TODO: Enable fallback on MST links once MST link compute can handle
	 * the fallback params.
	 */
	if (intel_dp->is_mst) {
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
		return -1;
	}

456 457 458 459
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
460 461 462 463
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp->common_rates[index - 1],
							      lane_count)) {
464 465
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
466 467
			return 0;
		}
468 469
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
470
	} else if (lane_count > 1) {
471 472 473 474
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp_max_common_rate(intel_dp),
							      lane_count >> 1)) {
475 476
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
477 478
			return 0;
		}
479
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
480
		intel_dp->max_link_lane_count = lane_count >> 1;
481
	} else {
482
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
483 484 485 486 487 488
		return -1;
	}

	return 0;
}

489 490 491 492 493 494
u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
{
	return div_u64(mul_u32_u32(mode_clock, 1000000U),
		       DP_DSC_FEC_OVERHEAD_FACTOR);
}

495 496 497 498 499 500 501 502 503 504 505
static int
small_joiner_ram_size_bits(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 11)
		return 7680 * 8;
	else
		return 6144 * 8;
}

static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
				       u32 link_clock, u32 lane_count,
506 507 508 509 510 511 512 513 514 515 516 517 518
				       u32 mode_clock, u32 mode_hdisplay)
{
	u32 bits_per_pixel, max_bpp_small_joiner_ram;
	int i;

	/*
	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
	 * for SST -> TimeSlotsPerMTP is 1,
	 * for MST -> TimeSlotsPerMTP has to be calculated
	 */
	bits_per_pixel = (link_clock * lane_count * 8) /
			 intel_dp_mode_to_fec_clock(mode_clock);
519
	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
520 521

	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
522 523
	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
		mode_hdisplay;
524 525
	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
		    max_bpp_small_joiner_ram);
526 527 528 529 530 531 532 533 534

	/*
	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
	 * check, output bpp from small joiner RAM check)
	 */
	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);

	/* Error out if the max bpp is less than smallest allowed valid bpp */
	if (bits_per_pixel < valid_dsc_bpp[0]) {
535 536
		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
			    bits_per_pixel, valid_dsc_bpp[0]);
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
		return 0;
	}

	/* Find the nearest match in the array of known BPPs from VESA */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
		if (bits_per_pixel < valid_dsc_bpp[i + 1])
			break;
	}
	bits_per_pixel = valid_dsc_bpp[i];

	/*
	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
	 * fractional part is 0
	 */
	return bits_per_pixel << 4;
}

static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
				       int mode_clock, int mode_hdisplay)
{
557
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
558 559 560 561 562 563 564 565 566 567 568 569
	u8 min_slice_count, i;
	int max_slice_width;

	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_0);
	else
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_1);

	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
570 571 572
		drm_dbg_kms(&i915->drm,
			    "Unsupported slice width %d by DP DSC Sink device\n",
			    max_slice_width);
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
		return 0;
	}
	/* Also take into account max slice width */
	min_slice_count = min_t(u8, min_slice_count,
				DIV_ROUND_UP(mode_hdisplay,
					     max_slice_width));

	/* Find the closest match to the valid slice count values */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
		if (valid_dsc_slicecount[i] >
		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
						    false))
			break;
		if (min_slice_count  <= valid_dsc_slicecount[i])
			return valid_dsc_slicecount[i];
	}

590 591
	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
		    min_slice_count);
592 593 594
	return 0;
}

595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
static enum intel_output_format
intel_dp_output_format(struct drm_connector *connector,
		       const struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
	const struct drm_display_info *info = &connector->display_info;

	if (!drm_mode_is_420_only(info, mode))
		return INTEL_OUTPUT_FORMAT_RGB;

	if (intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_YCBCR444;
	else
		return INTEL_OUTPUT_FORMAT_YCBCR420;
}

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
int intel_dp_min_bpp(enum intel_output_format output_format)
{
	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
		return 6 * 3;
	else
		return 8 * 3;
}

static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
{
	/*
	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
	 * format of the number of bytes per pixel will be half the number
	 * of bytes of RGB pixel.
	 */
	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		bpp /= 2;

	return bpp;
}

static int
intel_dp_mode_min_output_bpp(struct drm_connector *connector,
			     const struct drm_display_mode *mode)
{
	enum intel_output_format output_format =
		intel_dp_output_format(connector, mode);

	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
				  int hdisplay)
{
	/*
	 * Older platforms don't like hdisplay==4096 with DP.
	 *
	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
	 * and frame counter increment), but we don't get vblank interrupts,
	 * and the pipe underruns immediately. The link also doesn't seem
	 * to get trained properly.
	 *
	 * On CHV the vblank interrupts don't seem to disappear but
	 * otherwise the symptoms are similar.
	 *
	 * TODO: confirm the behaviour on HSW+
	 */
	return hdisplay == 4096 && !HAS_DDI(dev_priv);
}

661 662
static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector *connector,
663
			       const struct drm_display_mode *mode,
664 665 666
			       int target_clock)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
667 668
	const struct drm_display_info *info = &connector->base.display_info;
	int tmds_clock;
669 670 671 672 673

	if (intel_dp->dfp.max_dotclock &&
	    target_clock > intel_dp->dfp.max_dotclock)
		return MODE_CLOCK_HIGH;

674 675 676 677 678 679 680 681 682 683 684 685
	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
	tmds_clock = target_clock;
	if (drm_mode_is_420_only(info, mode))
		tmds_clock /= 2;

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return MODE_CLOCK_LOW;
	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return MODE_CLOCK_HIGH;

686 687 688
	return MODE_OK;
}

689
static enum drm_mode_status
690 691 692
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
693
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
694 695
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
696
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
697 698
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
699
	int max_dotclk = dev_priv->max_dotclk_freq;
700 701
	u16 dsc_max_output_bpp = 0;
	u8 dsc_slice_count = 0;
702
	enum drm_mode_status status;
703

704 705 706
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

707
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
708
		if (mode->hdisplay > fixed_mode->hdisplay)
709 710
			return MODE_PANEL;

711
		if (mode->vdisplay > fixed_mode->vdisplay)
712
			return MODE_PANEL;
713 714

		target_clock = fixed_mode->clock;
715 716
	}

717
	max_link_clock = intel_dp_max_link_rate(intel_dp);
718
	max_lanes = intel_dp_max_lane_count(intel_dp);
719 720

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
721 722
	mode_rate = intel_dp_link_required(target_clock,
					   intel_dp_mode_min_output_bpp(connector, mode));
723

724 725 726
	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
		return MODE_H_ILLEGAL;

727 728 729 730 731 732 733 734 735 736 737 738
	/*
	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
	 * integer value since we support only integer values of bpp.
	 */
	if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
		if (intel_dp_is_edp(intel_dp)) {
			dsc_max_output_bpp =
				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
			dsc_slice_count =
				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
								true);
739
		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
740
			dsc_max_output_bpp =
741 742
				intel_dp_dsc_get_output_bpp(dev_priv,
							    max_link_clock,
743 744 745 746 747 748 749 750 751 752 753 754
							    max_lanes,
							    target_clock,
							    mode->hdisplay) >> 4;
			dsc_slice_count =
				intel_dp_dsc_get_slice_count(intel_dp,
							     target_clock,
							     mode->hdisplay);
		}
	}

	if ((mode_rate > max_rate && !(dsc_max_output_bpp && dsc_slice_count)) ||
	    target_clock > max_dotclk)
755
		return MODE_CLOCK_HIGH;
756 757 758 759

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

760 761 762
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

763 764
	status = intel_dp_mode_valid_downstream(intel_connector,
						mode, target_clock);
765 766 767
	if (status != MODE_OK)
		return status;

768
	return intel_mode_valid_max_plane_size(dev_priv, mode);
769 770
}

771
u32 intel_dp_pack_aux(const u8 *src, int src_bytes)
772
{
773 774
	int i;
	u32 v = 0;
775 776 777 778

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
779
		v |= ((u32)src[i]) << ((3 - i) * 8);
780 781 782
	return v;
}

783
static void intel_dp_unpack_aux(u32 src, u8 *dst, int dst_bytes)
784 785 786 787 788 789 790 791
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

792
static void
793
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
794
static void
795
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
796
					      bool force_disable_vdd);
797
static void
798
intel_dp_pps_init(struct intel_dp *intel_dp);
799

800 801
static intel_wakeref_t
pps_lock(struct intel_dp *intel_dp)
802
{
803
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
804
	intel_wakeref_t wakeref;
805 806

	/*
807
	 * See intel_power_sequencer_reset() why we need
808 809
	 * a power domain reference here.
	 */
810 811
	wakeref = intel_display_power_get(dev_priv,
					  intel_aux_power_domain(dp_to_dig_port(intel_dp)));
812 813

	mutex_lock(&dev_priv->pps_mutex);
814 815

	return wakeref;
816 817
}

818 819
static intel_wakeref_t
pps_unlock(struct intel_dp *intel_dp, intel_wakeref_t wakeref)
820
{
821
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
822 823

	mutex_unlock(&dev_priv->pps_mutex);
824 825 826 827
	intel_display_power_put(dev_priv,
				intel_aux_power_domain(dp_to_dig_port(intel_dp)),
				wakeref);
	return 0;
828 829
}

830 831 832
#define with_pps_lock(dp, wf) \
	for ((wf) = pps_lock(dp); (wf); (wf) = pps_unlock((dp), (wf)))

833 834 835
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
836
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
837
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
838
	enum pipe pipe = intel_dp->pps_pipe;
839 840 841
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
842
	u32 DP;
843

844 845 846
	if (drm_WARN(&dev_priv->drm,
		     intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN,
		     "skipping pipe %c power sequencer kick due to [ENCODER:%d:%s] being active\n",
847 848
		     pipe_name(pipe), dig_port->base.base.base.id,
		     dig_port->base.base.name))
849 850
		return;

851 852
	drm_dbg_kms(&dev_priv->drm,
		    "kicking pipe %c power sequencer for [ENCODER:%d:%s]\n",
853 854
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
855 856 857 858

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
859
	DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
860 861 862 863
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

864
	if (IS_CHERRYVIEW(dev_priv))
865 866 867
		DP |= DP_PIPE_SEL_CHV(pipe);
	else
		DP |= DP_PIPE_SEL(pipe);
868

869
	pll_enabled = intel_de_read(dev_priv, DPLL(pipe)) & DPLL_VCO_ENABLE;
870 871 872 873 874

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
875
	if (!pll_enabled) {
876
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
877 878
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

879
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
880
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
881 882 883
			drm_err(&dev_priv->drm,
				"Failed to force on pll for pipe %c!\n",
				pipe_name(pipe));
884 885
			return;
		}
886
	}
887

888 889 890
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
891
	 * to make this power sequencer lock onto the port.
892 893
	 * Otherwise even VDD force bit won't work.
	 */
894 895
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
896

897 898
	intel_de_write(dev_priv, intel_dp->output_reg, DP | DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
899

900 901
	intel_de_write(dev_priv, intel_dp->output_reg, DP & ~DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
902

903
	if (!pll_enabled) {
904
		vlv_force_pll_off(dev_priv, pipe);
905 906 907 908

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
909 910
}

911 912 913 914 915 916 917 918 919
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
920
	for_each_intel_dp(&dev_priv->drm, encoder) {
921
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
922 923

		if (encoder->type == INTEL_OUTPUT_EDP) {
924 925 926 927
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->active_pipe != INVALID_PIPE &&
				    intel_dp->active_pipe !=
				    intel_dp->pps_pipe);
928 929 930 931

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
932 933
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->pps_pipe != INVALID_PIPE);
934 935 936 937 938 939 940 941 942 943 944 945

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

946 947 948
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
949
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
950
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
951
	enum pipe pipe;
952

V
Ville Syrjälä 已提交
953
	lockdep_assert_held(&dev_priv->pps_mutex);
954

955
	/* We should never land here with regular DP ports */
956
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
957

958 959
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE &&
		    intel_dp->active_pipe != intel_dp->pps_pipe);
960

961 962 963
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

964
	pipe = vlv_find_free_pps(dev_priv);
965 966 967 968 969

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
970
	if (drm_WARN_ON(&dev_priv->drm, pipe == INVALID_PIPE))
971
		pipe = PIPE_A;
972

973
	vlv_steal_power_sequencer(dev_priv, pipe);
974
	intel_dp->pps_pipe = pipe;
975

976 977 978
	drm_dbg_kms(&dev_priv->drm,
		    "picked pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe),
979 980
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
981 982

	/* init power sequencer on this pipe and port */
983 984
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
985

986 987 988 989 990
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
991 992 993 994

	return intel_dp->pps_pipe;
}

995 996 997
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
998
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
999
	int backlight_controller = dev_priv->vbt.backlight.controller;
1000 1001 1002 1003

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
1004
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
1005 1006

	if (!intel_dp->pps_reset)
1007
		return backlight_controller;
1008 1009 1010 1011 1012 1013 1014

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
1015
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1016

1017
	return backlight_controller;
1018 1019
}

1020 1021 1022 1023 1024 1025
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1026
	return intel_de_read(dev_priv, PP_STATUS(pipe)) & PP_ON;
1027 1028 1029 1030 1031
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
1032
	return intel_de_read(dev_priv, PP_CONTROL(pipe)) & EDP_FORCE_VDD;
1033 1034 1035 1036 1037 1038 1039
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
1040

1041
static enum pipe
1042 1043 1044
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
1045 1046
{
	enum pipe pipe;
1047 1048

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
1049
		u32 port_sel = intel_de_read(dev_priv, PP_ON_DELAYS(pipe)) &
1050
			PANEL_PORT_SELECT_MASK;
1051 1052 1053 1054

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

1055 1056 1057
		if (!pipe_check(dev_priv, pipe))
			continue;

1058
		return pipe;
1059 1060
	}

1061 1062 1063 1064 1065 1066
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
1067
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1068 1069
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum port port = dig_port->base.port;
1070 1071 1072 1073

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
1085 1086 1087

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
1088 1089
		drm_dbg_kms(&dev_priv->drm,
			    "no initial power sequencer for [ENCODER:%d:%s]\n",
1090 1091
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
1092
		return;
1093 1094
	}

1095 1096
	drm_dbg_kms(&dev_priv->drm,
		    "initial power sequencer for [ENCODER:%d:%s]: pipe %c\n",
1097 1098
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
1099
		    pipe_name(intel_dp->pps_pipe));
1100

1101 1102
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1103 1104
}

1105
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
1106 1107 1108
{
	struct intel_encoder *encoder;

1109 1110 1111 1112
	if (drm_WARN_ON(&dev_priv->drm,
			!(IS_VALLEYVIEW(dev_priv) ||
			  IS_CHERRYVIEW(dev_priv) ||
			  IS_GEN9_LP(dev_priv))))
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

1125
	for_each_intel_dp(&dev_priv->drm, encoder) {
1126
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1127

1128 1129
		drm_WARN_ON(&dev_priv->drm,
			    intel_dp->active_pipe != INVALID_PIPE);
1130 1131 1132 1133

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

1134
		if (IS_GEN9_LP(dev_priv))
1135 1136 1137
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
1138
	}
1139 1140
}

1141 1142 1143 1144 1145 1146 1147 1148
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

1149
static void intel_pps_get_registers(struct intel_dp *intel_dp,
1150 1151
				    struct pps_registers *regs)
{
1152
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1153 1154
	int pps_idx = 0;

1155 1156
	memset(regs, 0, sizeof(*regs));

1157
	if (IS_GEN9_LP(dev_priv))
1158 1159 1160
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
1161

1162 1163 1164 1165
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
1166 1167

	/* Cycle delay moved from PP_DIVISOR to PP_CONTROL */
1168
	if (IS_GEN9_LP(dev_priv) || INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
1169 1170
		regs->pp_div = INVALID_MMIO_REG;
	else
1171
		regs->pp_div = PP_DIVISOR(pps_idx);
1172 1173
}

1174 1175
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
1176
{
1177
	struct pps_registers regs;
1178

1179
	intel_pps_get_registers(intel_dp, &regs);
1180 1181

	return regs.pp_ctrl;
1182 1183
}

1184 1185
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
1186
{
1187
	struct pps_registers regs;
1188

1189
	intel_pps_get_registers(intel_dp, &regs);
1190 1191

	return regs.pp_stat;
1192 1193
}

1194 1195 1196 1197 1198 1199 1200
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
1201
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1202
	intel_wakeref_t wakeref;
1203

1204
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
1205 1206
		return 0;

1207 1208 1209 1210 1211 1212 1213 1214
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
			i915_reg_t pp_ctrl_reg, pp_div_reg;
			u32 pp_div;

			pp_ctrl_reg = PP_CONTROL(pipe);
			pp_div_reg  = PP_DIVISOR(pipe);
1215
			pp_div = intel_de_read(dev_priv, pp_div_reg);
1216 1217 1218
			pp_div &= PP_REFERENCE_DIVIDER_MASK;

			/* 0x1F write to PP_DIV_REG sets max cycle delay */
1219 1220 1221
			intel_de_write(dev_priv, pp_div_reg, pp_div | 0x1F);
			intel_de_write(dev_priv, pp_ctrl_reg,
				       PANEL_UNLOCK_REGS);
1222 1223
			msleep(intel_dp->panel_power_cycle_delay);
		}
1224 1225 1226 1227 1228
	}

	return 0;
}

1229
static bool edp_have_panel_power(struct intel_dp *intel_dp)
1230
{
1231
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1232

V
Ville Syrjälä 已提交
1233 1234
	lockdep_assert_held(&dev_priv->pps_mutex);

1235
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1236 1237 1238
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1239
	return (intel_de_read(dev_priv, _pp_stat_reg(intel_dp)) & PP_ON) != 0;
1240 1241
}

1242
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
1243
{
1244
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1245

V
Ville Syrjälä 已提交
1246 1247
	lockdep_assert_held(&dev_priv->pps_mutex);

1248
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1249 1250 1251
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1252
	return intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
1253 1254
}

1255 1256 1257
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
1258
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1259

1260
	if (!intel_dp_is_edp(intel_dp))
1261
		return;
1262

1263
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
1264 1265
		drm_WARN(&dev_priv->drm, 1,
			 "eDP powered off while attempting aux channel communication.\n");
1266
		drm_dbg_kms(&dev_priv->drm, "Status 0x%08x Control 0x%08x\n",
1267 1268
			    intel_de_read(dev_priv, _pp_stat_reg(intel_dp)),
			    intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)));
1269 1270 1271
	}
}

1272
static u32
1273
intel_dp_aux_wait_done(struct intel_dp *intel_dp)
1274
{
1275
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1276
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1277
	const unsigned int timeout_ms = 10;
1278
	u32 status;
1279 1280
	bool done;

1281 1282
#define C (((status = intel_uncore_read_notrace(&i915->uncore, ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
	done = wait_event_timeout(i915->gmbus_wait_queue, C,
1283
				  msecs_to_jiffies_timeout(timeout_ms));
1284 1285 1286 1287

	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);

1288
	if (!done)
1289
		drm_err(&i915->drm,
1290
			"%s: did not complete or timeout within %ums (status 0x%08x)\n",
1291
			intel_dp->aux.name, timeout_ms, status);
1292 1293 1294 1295 1296
#undef C

	return status;
}

1297
static u32 g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1298
{
1299
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1300

1301 1302 1303
	if (index)
		return 0;

1304 1305
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
1306
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
1307
	 */
1308
	return DIV_ROUND_CLOSEST(RUNTIME_INFO(dev_priv)->rawclk_freq, 2000);
1309 1310
}

1311
static u32 ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1312
{
1313
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1314
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1315
	u32 freq;
1316 1317 1318 1319

	if (index)
		return 0;

1320 1321 1322 1323 1324
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
1325
	if (dig_port->aux_ch == AUX_CH_A)
1326
		freq = dev_priv->cdclk.hw.cdclk;
1327
	else
1328 1329
		freq = RUNTIME_INFO(dev_priv)->rawclk_freq;
	return DIV_ROUND_CLOSEST(freq, 2000);
1330 1331
}

1332
static u32 hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1333
{
1334
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1335
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1336

1337
	if (dig_port->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
1338
		/* Workaround for non-ULT HSW */
1339 1340 1341 1342 1343
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1344
	}
1345 1346

	return ilk_get_aux_clock_divider(intel_dp, index);
1347 1348
}

1349
static u32 skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1350 1351 1352 1353 1354 1355 1356 1357 1358
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1359 1360 1361
static u32 g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 aux_clock_divider)
1362
{
1363
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1364
	struct drm_i915_private *dev_priv =
1365
			to_i915(dig_port->base.base.dev);
1366
	u32 precharge, timeout;
1367

1368
	if (IS_GEN(dev_priv, 6))
1369 1370 1371 1372
		precharge = 3;
	else
		precharge = 5;

1373
	if (IS_BROADWELL(dev_priv))
1374 1375 1376 1377 1378
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1379
	       DP_AUX_CH_CTL_DONE |
1380
	       DP_AUX_CH_CTL_INTERRUPT |
1381
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1382
	       timeout |
1383
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1384 1385
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1386
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1387 1388
}

1389 1390 1391
static u32 skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 unused)
1392
{
1393
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1394
	struct drm_i915_private *i915 =
1395 1396
			to_i915(dig_port->base.base.dev);
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1397
	u32 ret;
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408

	ret = DP_AUX_CH_CTL_SEND_BUSY |
	      DP_AUX_CH_CTL_DONE |
	      DP_AUX_CH_CTL_INTERRUPT |
	      DP_AUX_CH_CTL_TIME_OUT_ERROR |
	      DP_AUX_CH_CTL_TIME_OUT_MAX |
	      DP_AUX_CH_CTL_RECEIVE_ERROR |
	      (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	      DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
	      DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);

1409
	if (intel_phy_is_tc(i915, phy) &&
1410
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
1411 1412 1413
		ret |= DP_AUX_CH_CTL_TBT_IO;

	return ret;
1414 1415
}

1416
static int
1417
intel_dp_aux_xfer(struct intel_dp *intel_dp,
1418 1419
		  const u8 *send, int send_bytes,
		  u8 *recv, int recv_size,
1420
		  u32 aux_send_ctl_flags)
1421
{
1422
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1423
	struct drm_i915_private *i915 =
1424
			to_i915(dig_port->base.base.dev);
1425
	struct intel_uncore *uncore = &i915->uncore;
1426
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1427
	bool is_tc_port = intel_phy_is_tc(i915, phy);
1428
	i915_reg_t ch_ctl, ch_data[5];
1429
	u32 aux_clock_divider;
1430
	enum intel_display_power_domain aux_domain;
1431 1432
	intel_wakeref_t aux_wakeref;
	intel_wakeref_t pps_wakeref;
1433
	int i, ret, recv_bytes;
1434
	int try, clock = 0;
1435
	u32 status;
1436 1437
	bool vdd;

1438 1439 1440 1441
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1442
	if (is_tc_port)
1443
		intel_tc_port_lock(dig_port);
1444

1445
	aux_domain = intel_aux_power_domain(dig_port);
1446

1447
	aux_wakeref = intel_display_power_get(i915, aux_domain);
1448
	pps_wakeref = pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1449

1450 1451 1452 1453 1454 1455
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1456
	vdd = edp_panel_vdd_on(intel_dp);
1457 1458 1459 1460 1461

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
1462
	cpu_latency_qos_update_request(&i915->pm_qos, 0);
1463 1464

	intel_dp_check_edp(intel_dp);
1465

1466 1467
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1468
		status = intel_uncore_read_notrace(uncore, ch_ctl);
1469 1470 1471 1472
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}
1473 1474
	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);
1475 1476

	if (try == 3) {
1477
		const u32 status = intel_uncore_read(uncore, ch_ctl);
1478

1479
		if (status != intel_dp->aux_busy_last_status) {
1480 1481 1482
			drm_WARN(&i915->drm, 1,
				 "%s: not started (status 0x%08x)\n",
				 intel_dp->aux.name, status);
1483
			intel_dp->aux_busy_last_status = status;
1484 1485
		}

1486 1487
		ret = -EBUSY;
		goto out;
1488 1489
	}

1490
	/* Only 5 data registers! */
1491
	if (drm_WARN_ON(&i915->drm, send_bytes > 20 || recv_size > 20)) {
1492 1493 1494 1495
		ret = -E2BIG;
		goto out;
	}

1496
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1497 1498 1499 1500 1501
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1502

1503 1504 1505 1506
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1507 1508 1509 1510
				intel_uncore_write(uncore,
						   ch_data[i >> 2],
						   intel_dp_pack_aux(send + i,
								     send_bytes - i));
1511 1512

			/* Send the command and wait for it to complete */
1513
			intel_uncore_write(uncore, ch_ctl, send_ctl);
1514

1515
			status = intel_dp_aux_wait_done(intel_dp);
1516 1517

			/* Clear done status and any errors */
1518 1519 1520 1521 1522 1523
			intel_uncore_write(uncore,
					   ch_ctl,
					   status |
					   DP_AUX_CH_CTL_DONE |
					   DP_AUX_CH_CTL_TIME_OUT_ERROR |
					   DP_AUX_CH_CTL_RECEIVE_ERROR);
1524

1525 1526 1527 1528 1529
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1530 1531 1532
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1533 1534
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1535
				continue;
1536
			}
1537
			if (status & DP_AUX_CH_CTL_DONE)
1538
				goto done;
1539
		}
1540 1541 1542
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1543 1544
		drm_err(&i915->drm, "%s: not done (status 0x%08x)\n",
			intel_dp->aux.name, status);
1545 1546
		ret = -EBUSY;
		goto out;
1547 1548
	}

1549
done:
1550 1551 1552
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1553
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1554 1555
		drm_err(&i915->drm, "%s: receive error (status 0x%08x)\n",
			intel_dp->aux.name, status);
1556 1557
		ret = -EIO;
		goto out;
1558
	}
1559 1560 1561

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1562
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1563 1564
		drm_dbg_kms(&i915->drm, "%s: timeout (status 0x%08x)\n",
			    intel_dp->aux.name, status);
1565 1566
		ret = -ETIMEDOUT;
		goto out;
1567 1568 1569 1570 1571
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1572 1573 1574 1575 1576 1577 1578

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
1579
		drm_dbg_kms(&i915->drm,
1580 1581
			    "%s: Forbidden recv_bytes = %d on aux transaction\n",
			    intel_dp->aux.name, recv_bytes);
1582 1583 1584 1585
		ret = -EBUSY;
		goto out;
	}

1586 1587
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1588

1589
	for (i = 0; i < recv_bytes; i += 4)
1590
		intel_dp_unpack_aux(intel_uncore_read(uncore, ch_data[i >> 2]),
1591
				    recv + i, recv_bytes - i);
1592

1593 1594
	ret = recv_bytes;
out:
1595
	cpu_latency_qos_update_request(&i915->pm_qos, PM_QOS_DEFAULT_VALUE);
1596

1597 1598 1599
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1600
	pps_unlock(intel_dp, pps_wakeref);
1601
	intel_display_power_put_async(i915, aux_domain, aux_wakeref);
V
Ville Syrjälä 已提交
1602

1603
	if (is_tc_port)
1604
		intel_tc_port_unlock(dig_port);
1605

1606
	return ret;
1607 1608
}

1609 1610
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
static u32 intel_dp_aux_xfer_flags(const struct drm_dp_aux_msg *msg)
{
	/*
	 * If we're trying to send the HDCP Aksv, we need to set a the Aksv
	 * select bit to inform the hardware to send the Aksv after our header
	 * since we can't access that data from software.
	 */
	if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE &&
	    msg->address == DP_AUX_HDCP_AKSV)
		return DP_AUX_CH_CTL_AUX_AKSV_SELECT;

	return 0;
}

1636 1637
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1638
{
1639
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1640
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1641
	u8 txbuf[20], rxbuf[20];
1642
	size_t txsize, rxsize;
1643
	u32 flags = intel_dp_aux_xfer_flags(msg);
1644 1645
	int ret;

1646
	intel_dp_aux_header(txbuf, msg);
1647

1648 1649 1650
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1651
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1652
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1653
		rxsize = 2; /* 0 or 1 data bytes */
1654

1655
		if (drm_WARN_ON(&i915->drm, txsize > 20))
1656
			return -E2BIG;
1657

1658
		drm_WARN_ON(&i915->drm, !msg->buffer != !msg->size);
1659

1660 1661
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1662

1663
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1664
					rxbuf, rxsize, flags);
1665 1666
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1667

1668 1669 1670 1671 1672 1673 1674
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1675 1676
		}
		break;
1677

1678 1679
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1680
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1681
		rxsize = msg->size + 1;
1682

1683
		if (drm_WARN_ON(&i915->drm, rxsize > 20))
1684
			return -E2BIG;
1685

1686
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1687
					rxbuf, rxsize, flags);
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1698
		}
1699 1700 1701 1702 1703
		break;

	default:
		ret = -EINVAL;
		break;
1704
	}
1705

1706
	return ret;
1707 1708
}

1709

1710
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1711
{
1712
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1713 1714
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1715

1716 1717 1718 1719 1720
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1721
	default:
1722 1723
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1724 1725 1726
	}
}

1727
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1728
{
1729
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1730 1731
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1732

1733 1734 1735 1736 1737
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1738
	default:
1739 1740
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1741 1742 1743
	}
}

1744
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1745
{
1746
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1747 1748
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1749

1750 1751 1752 1753 1754 1755 1756
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1757
	default:
1758 1759
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1760 1761 1762
	}
}

1763
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1764
{
1765
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1766 1767
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1768

1769 1770 1771 1772 1773 1774 1775
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1776
	default:
1777 1778
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1779 1780 1781
	}
}

1782
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1783
{
1784
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1785 1786
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1787

1788 1789 1790 1791 1792
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1793
	case AUX_CH_E:
1794
	case AUX_CH_F:
1795
	case AUX_CH_G:
1796
		return DP_AUX_CH_CTL(aux_ch);
1797
	default:
1798 1799
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1800 1801 1802
	}
}

1803
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1804
{
1805
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1806 1807
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1808

1809 1810 1811 1812 1813
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1814
	case AUX_CH_E:
1815
	case AUX_CH_F:
1816
	case AUX_CH_G:
1817
		return DP_AUX_CH_DATA(aux_ch, index);
1818
	default:
1819 1820
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1821 1822 1823
	}
}

1824 1825 1826 1827 1828 1829 1830 1831
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1832
{
1833
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1834 1835
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
1836

1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1847

1848 1849 1850 1851 1852 1853 1854 1855
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1856

1857 1858 1859 1860
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1861

1862
	drm_dp_aux_init(&intel_dp->aux);
1863

1864
	/* Failure to allocate our preferred name is not critical */
1865 1866
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX %c/port %c",
				       aux_ch_name(dig_port->aux_ch),
1867
				       port_name(encoder->port));
1868
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1869 1870
}

1871
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1872
{
1873
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1874

1875
	return max_rate >= 540000;
1876 1877
}

1878 1879 1880 1881 1882 1883 1884
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
{
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];

	return max_rate >= 810000;
}

1885 1886
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1887
		   struct intel_crtc_state *pipe_config)
1888
{
1889
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1890 1891
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1892

1893
	if (IS_G4X(dev_priv)) {
1894 1895
		divisor = g4x_dpll;
		count = ARRAY_SIZE(g4x_dpll);
1896
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1897 1898
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1899
	} else if (IS_CHERRYVIEW(dev_priv)) {
1900 1901
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1902
	} else if (IS_VALLEYVIEW(dev_priv)) {
1903 1904
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1905
	}
1906 1907 1908

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1909
			if (pipe_config->port_clock == divisor[i].clock) {
1910 1911 1912 1913 1914
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1915 1916 1917
	}
}

1918 1919 1920 1921 1922 1923 1924 1925
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1926
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1927 1928 1929 1930 1931 1932 1933 1934 1935
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
1936
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1937 1938
	char str[128]; /* FIXME: too big for stack? */

1939
	if (!drm_debug_enabled(DRM_UT_KMS))
1940 1941
		return;

1942 1943
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1944
	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
1945

1946 1947
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1948
	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
1949

1950 1951
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1952
	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
1953 1954
}

1955 1956 1957
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
1958
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1959 1960
	int len;

1961
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1962
	if (drm_WARN_ON(&i915->drm, len <= 0))
1963 1964
		return 162000;

1965
	return intel_dp->common_rates[len - 1];
1966 1967
}

1968 1969
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1970
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1971 1972
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1973

1974
	if (drm_WARN_ON(&i915->drm, i < 0))
1975 1976 1977
		i = 0;

	return i;
1978 1979
}

1980
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1981
			   u8 *link_bw, u8 *rate_select)
1982
{
1983 1984
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1985 1986 1987 1988 1989 1990 1991 1992 1993
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1994
static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1995 1996 1997 1998
					 const struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

1999 2000 2001 2002 2003 2004 2005 2006
	/* On TGL, FEC is supported on all Pipes */
	if (INTEL_GEN(dev_priv) >= 12)
		return true;

	if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
		return true;

	return false;
2007 2008 2009 2010 2011 2012 2013 2014 2015
}

static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *pipe_config)
{
	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
		drm_dp_sink_supports_fec(intel_dp->fec_capable);
}

2016
static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
2017
				  const struct intel_crtc_state *crtc_state)
2018
{
2019 2020 2021
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	if (!intel_dp_is_edp(intel_dp) && !crtc_state->fec_enable)
2022 2023
		return false;

2024
	return intel_dsc_source_support(encoder, crtc_state) &&
2025 2026 2027
		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
}

2028 2029 2030
static bool intel_dp_hdmi_ycbcr420(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
{
2031 2032 2033
	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
		(crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		 intel_dp->dfp.ycbcr_444_to_420);
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
}

static int intel_dp_hdmi_tmds_clock(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state, int bpc)
{
	int clock = crtc_state->hw.adjusted_mode.crtc_clock * bpc / 8;

	if (intel_dp_hdmi_ycbcr420(intel_dp, crtc_state))
		clock /= 2;

	return clock;
}

static bool intel_dp_hdmi_tmds_clock_valid(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state, int bpc)
{
	int tmds_clock = intel_dp_hdmi_tmds_clock(intel_dp, crtc_state, bpc);

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return false;

	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return false;

	return true;
}

static bool intel_dp_hdmi_deep_color_possible(struct intel_dp *intel_dp,
					      const struct intel_crtc_state *crtc_state,
					      int bpc)
{

2068 2069 2070
	return intel_hdmi_deep_color_possible(crtc_state, bpc,
					      intel_dp->has_hdmi_sink,
					      intel_dp_hdmi_ycbcr420(intel_dp, crtc_state)) &&
2071 2072 2073 2074 2075
		intel_dp_hdmi_tmds_clock_valid(intel_dp, crtc_state, bpc);
}

static int intel_dp_max_bpp(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
2076
{
2077
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2078
	struct intel_connector *intel_connector = intel_dp->attached_connector;
2079
	int bpp, bpc;
2080

2081
	bpc = crtc_state->pipe_bpp / 3;
2082

2083
	if (intel_dp->dfp.max_bpc)
2084 2085 2086 2087 2088 2089 2090 2091
		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);

	if (intel_dp->dfp.min_tmds_clock) {
		for (; bpc >= 10; bpc -= 2) {
			if (intel_dp_hdmi_deep_color_possible(intel_dp, crtc_state, bpc))
				break;
		}
	}
2092

2093
	bpp = bpc * 3;
2094 2095 2096 2097
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
2098 2099 2100
			drm_dbg_kms(&dev_priv->drm,
				    "clamping bpp for eDP panel to BIOS-provided %i\n",
				    dev_priv->vbt.edp.bpp);
2101 2102 2103 2104
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

2105 2106 2107
	return bpp;
}

2108
/* Adjust link config limits based on compliance test requests. */
2109
void
2110 2111 2112 2113
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
2114 2115
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2116 2117 2118 2119 2120 2121 2122
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

2123
		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

2146
/* Optimize link config in order: max bpp, min clock, min lanes */
2147
static int
2148 2149 2150 2151
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
2152
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2153 2154 2155 2156
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
2157
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
2158

2159
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
2160
						   output_bpp);
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

2175
					return 0;
2176 2177 2178 2179 2180
				}
			}
		}
	}

2181
	return -EINVAL;
2182 2183
}

2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
{
	int i, num_bpc;
	u8 dsc_bpc[3] = {0};

	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
						       dsc_bpc);
	for (i = 0; i < num_bpc; i++) {
		if (dsc_max_bpc >= dsc_bpc[i])
			return dsc_bpc[i] * 3;
	}

	return 0;
}

2199 2200 2201 2202 2203
#define DSC_SUPPORTED_VERSION_MIN		1

static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
{
2204
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2205
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2206 2207 2208 2209 2210 2211 2212 2213
	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u8 line_buf_depth;
	int ret;

	ret = intel_dsc_compute_params(encoder, crtc_state);
	if (ret)
		return ret;

2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	/*
	 * Slice Height of 8 works for all currently available panels. So start
	 * with that if pic_height is an integral multiple of 8. Eventually add
	 * logic to try multiple slice heights.
	 */
	if (vdsc_cfg->pic_height % 8 == 0)
		vdsc_cfg->slice_height = 8;
	else if (vdsc_cfg->pic_height % 4 == 0)
		vdsc_cfg->slice_height = 4;
	else
		vdsc_cfg->slice_height = 2;

2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
	vdsc_cfg->dsc_version_major =
		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
	vdsc_cfg->dsc_version_minor =
		min(DSC_SUPPORTED_VERSION_MIN,
		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);

	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
		DP_DSC_RGB;

	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
	if (!line_buf_depth) {
2239 2240
		drm_dbg_kms(&i915->drm,
			    "DSC Sink Line Buffer Depth invalid\n");
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
		return -EINVAL;
	}

	if (vdsc_cfg->dsc_version_minor == 2)
		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
	else
		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;

	vdsc_cfg->block_pred_enable =
		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;

	return drm_dsc_compute_rc_parameters(vdsc_cfg);
}

2258 2259 2260 2261
static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct drm_connector_state *conn_state,
				       struct link_config_limits *limits)
2262 2263 2264
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2265 2266
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2267 2268
	u8 dsc_max_bpc;
	int pipe_bpp;
2269
	int ret;
2270

2271 2272 2273
	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
		intel_dp_supports_fec(intel_dp, pipe_config);

2274
	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
2275
		return -EINVAL;
2276

2277 2278 2279 2280 2281 2282
	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
	if (INTEL_GEN(dev_priv) >= 12)
		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
	else
		dsc_max_bpc = min_t(u8, 10,
				    conn_state->max_requested_bpc);
2283 2284

	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
2285 2286 2287

	/* Min Input BPC for ICL+ is 8 */
	if (pipe_bpp < 8 * 3) {
2288 2289
		drm_dbg_kms(&dev_priv->drm,
			    "No DSC support for less than 8bpc\n");
2290
		return -EINVAL;
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
	}

	/*
	 * For now enable DSC for max bpp, max link rate, max lane count.
	 * Optimize this later for the minimum possible link rate/lane count
	 * with DSC enabled for the requested mode.
	 */
	pipe_config->pipe_bpp = pipe_bpp;
	pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
	pipe_config->lane_count = limits->max_lane_count;

	if (intel_dp_is_edp(intel_dp)) {
2303
		pipe_config->dsc.compressed_bpp =
2304 2305
			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
			      pipe_config->pipe_bpp);
2306
		pipe_config->dsc.slice_count =
2307 2308 2309 2310 2311 2312 2313
			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
							true);
	} else {
		u16 dsc_max_output_bpp;
		u8 dsc_dp_slice_count;

		dsc_max_output_bpp =
2314 2315
			intel_dp_dsc_get_output_bpp(dev_priv,
						    pipe_config->port_clock,
2316 2317 2318 2319 2320 2321 2322 2323
						    pipe_config->lane_count,
						    adjusted_mode->crtc_clock,
						    adjusted_mode->crtc_hdisplay);
		dsc_dp_slice_count =
			intel_dp_dsc_get_slice_count(intel_dp,
						     adjusted_mode->crtc_clock,
						     adjusted_mode->crtc_hdisplay);
		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
2324 2325
			drm_dbg_kms(&dev_priv->drm,
				    "Compressed BPP/Slice Count not supported\n");
2326
			return -EINVAL;
2327
		}
2328
		pipe_config->dsc.compressed_bpp = min_t(u16,
2329 2330
							       dsc_max_output_bpp >> 4,
							       pipe_config->pipe_bpp);
2331
		pipe_config->dsc.slice_count = dsc_dp_slice_count;
2332 2333 2334 2335 2336 2337 2338
	}
	/*
	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
	 * is greater than the maximum Cdclock and if slice count is even
	 * then we need to use 2 VDSC instances.
	 */
	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq) {
2339 2340
		if (pipe_config->dsc.slice_count > 1) {
			pipe_config->dsc.dsc_split = true;
2341
		} else {
2342 2343
			drm_dbg_kms(&dev_priv->drm,
				    "Cannot split stream to use 2 VDSC instances\n");
2344
			return -EINVAL;
2345 2346
		}
	}
2347

2348
	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
2349
	if (ret < 0) {
2350 2351 2352 2353 2354
		drm_dbg_kms(&dev_priv->drm,
			    "Cannot compute valid DSC parameters for Input Bpp = %d "
			    "Compressed BPP = %d\n",
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);
2355
		return ret;
2356
	}
2357

2358
	pipe_config->dsc.compression_enable = true;
2359 2360 2361 2362 2363
	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
		    "Compressed Bpp = %d Slice Count = %d\n",
		    pipe_config->pipe_bpp,
		    pipe_config->dsc.compressed_bpp,
		    pipe_config->dsc.slice_count);
2364

2365
	return 0;
2366 2367
}

2368
static int
2369
intel_dp_compute_link_config(struct intel_encoder *encoder,
2370 2371
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
2372
{
2373
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2374 2375
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2376
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2377
	struct link_config_limits limits;
2378
	int common_len;
2379
	int ret;
2380

2381
	common_len = intel_dp_common_len_rate_limit(intel_dp,
2382
						    intel_dp->max_link_rate);
2383 2384

	/* No common link rates between source and sink */
2385
	drm_WARN_ON(encoder->base.dev, common_len <= 0);
2386

2387 2388 2389 2390 2391 2392
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

2393
	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
2394
	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config);
2395

2396
	if (intel_dp_is_edp(intel_dp)) {
2397 2398
		/*
		 * Use the maximum clock and number of lanes the eDP panel
2399 2400 2401 2402
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
2403
		 */
2404 2405
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
2406
	}
2407

2408 2409
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

2410 2411 2412 2413 2414
	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
		    "max rate %d max bpp %d pixel clock %iKHz\n",
		    limits.max_lane_count,
		    intel_dp->common_rates[limits.max_clock],
		    limits.max_bpp, adjusted_mode->crtc_clock);
2415

2416 2417 2418 2419 2420
	/*
	 * Optimize for slow and wide. This is the place to add alternative
	 * optimization policy.
	 */
	ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
2421 2422

	/* enable compression if the mode doesn't fit available BW */
2423
	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
2424 2425 2426 2427 2428
	if (ret || intel_dp->force_dsc_en) {
		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
						  conn_state, &limits);
		if (ret < 0)
			return ret;
2429
	}
2430

2431
	if (pipe_config->dsc.compression_enable) {
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
		drm_dbg_kms(&i915->drm,
			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);

		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->dsc.compressed_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2444
	} else {
2445 2446 2447
		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp);
2448

2449 2450 2451 2452 2453 2454
		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->pipe_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2455
	}
2456
	return 0;
2457 2458
}

2459
static int
2460
intel_dp_ycbcr420_config(struct intel_crtc_state *crtc_state,
2461
			 const struct drm_connector_state *conn_state)
2462
{
2463
	struct drm_connector *connector = conn_state->connector;
2464
	const struct drm_display_mode *adjusted_mode =
2465
		&crtc_state->hw.adjusted_mode;
2466

2467
	if (!connector->ycbcr_420_allowed)
2468 2469
		return 0;

2470
	crtc_state->output_format = intel_dp_output_format(connector, adjusted_mode);
2471

2472
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_YCBCR420)
2473
		return 0;
2474

2475
	return intel_pch_panel_fitting(crtc_state, conn_state);
2476 2477
}

2478 2479 2480 2481 2482 2483
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	const struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode =
2484
		&crtc_state->hw.adjusted_mode;
2485

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
	/*
	 * Our YCbCr output is always limited range.
	 * crtc_state->limited_color_range only applies to RGB,
	 * and it must never be set for YCbCr or we risk setting
	 * some conflicting bits in PIPECONF which will mess up
	 * the colors on the monitor.
	 */
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
		return false;

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
		return crtc_state->pipe_bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
	} else {
		return intel_conn_state->broadcast_rgb ==
			INTEL_BROADCAST_RGB_LIMITED;
	}
}

2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
				    enum port port)
{
	if (IS_G4X(dev_priv))
		return false;
	if (INTEL_GEN(dev_priv) < 12 && port == PORT_A)
		return false;

	return true;
}

2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
					     const struct drm_connector_state *conn_state,
					     struct drm_dp_vsc_sdp *vsc)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	/*
	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
	 * Colorimetry Format indication.
	 */
	vsc->revision = 0x5;
	vsc->length = 0x13;

	/* DP 1.4a spec, Table 2-120 */
	switch (crtc_state->output_format) {
	case INTEL_OUTPUT_FORMAT_YCBCR444:
		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
		break;
	case INTEL_OUTPUT_FORMAT_YCBCR420:
		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
		break;
	case INTEL_OUTPUT_FORMAT_RGB:
	default:
		vsc->pixelformat = DP_PIXELFORMAT_RGB;
	}

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_BT709_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_709:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
		break;
	case DRM_MODE_COLORIMETRY_SYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_OPYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
		break;
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
		break;
	default:
		/*
		 * RGB->YCBCR color conversion uses the BT.709
		 * color space.
		 */
		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		else
			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
		break;
	}

	vsc->bpc = crtc_state->pipe_bpp / 3;

	/* only RGB pixelformat supports 6 bpc */
	drm_WARN_ON(&dev_priv->drm,
		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);

	/* all YCbCr are always limited range */
	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
}

static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;

2608 2609
	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
	if (crtc_state->has_psr)
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
		return;

	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
		return;

	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
	vsc->sdp_type = DP_SDP_VSC;
	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
					 &crtc_state->infoframes.vsc);
}

2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state,
				  struct drm_dp_vsc_sdp *vsc)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	vsc->sdp_type = DP_SDP_VSC;

	if (dev_priv->psr.psr2_enabled) {
		if (dev_priv->psr.colorimetry_support &&
		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
			/* [PSR2, +Colorimetry] */
			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
							 vsc);
		} else {
			/*
			 * [PSR2, -Colorimetry]
			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
			 * 3D stereo + PSR/PSR2 + Y-coordinate.
			 */
			vsc->revision = 0x4;
			vsc->length = 0xe;
		}
	} else {
		/*
		 * [PSR1]
		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
		 * higher).
		 */
		vsc->revision = 0x2;
		vsc->length = 0x8;
	}
}

2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
					    struct intel_crtc_state *crtc_state,
					    const struct drm_connector_state *conn_state)
{
	int ret;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;

	if (!conn_state->hdr_output_metadata)
		return;

	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);

	if (ret) {
		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
		return;
	}

	crtc_state->infoframes.enable |=
		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
}

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
static void
intel_dp_drrs_compute_config(struct intel_dp *intel_dp,
			     struct intel_crtc_state *pipe_config,
			     int output_bpp, bool constant_n)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/*
	 * DRRS and PSR can't be enable together, so giving preference to PSR
	 * as it allows more power-savings by complete shutting down display,
	 * so to guarantee this, intel_dp_drrs_compute_config() must be called
	 * after intel_psr_compute_config().
	 */
	if (pipe_config->has_psr)
		return;

	if (!intel_connector->panel.downclock_mode ||
	    dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	pipe_config->has_drrs = true;
	intel_link_compute_m_n(output_bpp, pipe_config->lane_count,
			       intel_connector->panel.downclock_mode->clock,
			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
			       constant_n, pipe_config->fec_enable);
}

2708
int
2709 2710 2711 2712 2713
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2714
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2715 2716
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = enc_to_intel_lspcon(encoder);
2717 2718 2719 2720
	enum port port = encoder->port;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
L
Lyude Paul 已提交
2721
	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, 0,
2722
					   DP_DPCD_QUIRK_CONSTANT_N);
2723
	int ret = 0, output_bpp;
2724 2725 2726 2727

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

2728
	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
2729

2730 2731
	if (lspcon->active)
		lspcon_ycbcr420_config(&intel_connector->base, pipe_config);
2732
	else
2733
		ret = intel_dp_ycbcr420_config(pipe_config, conn_state);
2734 2735
	if (ret)
		return ret;
2736

2737
	if (!intel_dp_port_has_audio(dev_priv, port))
2738 2739 2740 2741 2742 2743 2744
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2745 2746
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
2747

R
Rodrigo Vivi 已提交
2748
		if (HAS_GMCH(dev_priv))
2749
			ret = intel_gmch_panel_fitting(pipe_config, conn_state);
2750
		else
2751 2752 2753
			ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
2754 2755
	}

2756
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2757
		return -EINVAL;
2758

R
Rodrigo Vivi 已提交
2759
	if (HAS_GMCH(dev_priv) &&
2760
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2761
		return -EINVAL;
2762 2763

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2764
		return -EINVAL;
2765

2766 2767 2768
	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
		return -EINVAL;

2769 2770 2771
	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
	if (ret < 0)
		return ret;
2772

2773 2774
	pipe_config->limited_color_range =
		intel_dp_limited_color_range(pipe_config, conn_state);
2775

2776 2777
	if (pipe_config->dsc.compression_enable)
		output_bpp = pipe_config->dsc.compressed_bpp;
2778
	else
2779 2780
		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
						 pipe_config->pipe_bpp);
2781 2782 2783 2784 2785 2786

	intel_link_compute_m_n(output_bpp,
			       pipe_config->lane_count,
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
			       &pipe_config->dp_m_n,
2787
			       constant_n, pipe_config->fec_enable);
2788

2789
	if (!HAS_DDI(dev_priv))
2790
		intel_dp_set_clock(encoder, pipe_config);
2791

2792
	intel_psr_compute_config(intel_dp, pipe_config);
2793 2794
	intel_dp_drrs_compute_config(intel_dp, pipe_config, output_bpp,
				     constant_n);
2795
	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
2796
	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
2797

2798
	return 0;
2799 2800
}

2801
void intel_dp_set_link_params(struct intel_dp *intel_dp,
2802
			      int link_rate, u8 lane_count,
2803
			      bool link_mst)
2804
{
2805
	intel_dp->link_trained = false;
2806 2807 2808
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
2809 2810
}

2811
static void intel_dp_prepare(struct intel_encoder *encoder,
2812
			     const struct intel_crtc_state *pipe_config)
2813
{
2814
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2815
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2816
	enum port port = encoder->port;
2817
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2818
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2819

2820 2821 2822 2823
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
2824

2825
	/*
K
Keith Packard 已提交
2826
	 * There are four kinds of DP registers:
2827 2828
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
2829 2830
	 * 	SNB CPU
	 *	IVB CPU
2831 2832 2833 2834 2835 2836 2837 2838
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
2839
	 * configuration happens (oddly) in ilk_pch_enable
2840
	 */
2841

2842 2843 2844
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
2845
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
2846

2847 2848
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
2849
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
2850

2851
	/* Split out the IBX/CPU vs CPT settings */
2852

2853
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
2854 2855 2856 2857 2858 2859
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

2860
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
2861 2862
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2863
		intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
2864
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2865 2866
		u32 trans_dp;

2867
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2868

2869
		trans_dp = intel_de_read(dev_priv, TRANS_DP_CTL(crtc->pipe));
2870 2871 2872 2873
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
2874
		intel_de_write(dev_priv, TRANS_DP_CTL(crtc->pipe), trans_dp);
2875
	} else {
2876
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
2877
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
2878 2879 2880 2881 2882 2883 2884

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

2885
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2886 2887
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2888
		if (IS_CHERRYVIEW(dev_priv))
2889 2890 2891
			intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
		else
			intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
2892
	}
2893 2894
}

2895 2896
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2897

2898 2899
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2900

2901 2902
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2903

2904
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2905

2906
static void wait_panel_status(struct intel_dp *intel_dp,
2907 2908
				       u32 mask,
				       u32 value)
2909
{
2910
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2911
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2912

V
Ville Syrjälä 已提交
2913 2914
	lockdep_assert_held(&dev_priv->pps_mutex);

2915
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2916

2917 2918
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2919

2920 2921 2922
	drm_dbg_kms(&dev_priv->drm,
		    "mask %08x value %08x status %08x control %08x\n",
		    mask, value,
2923 2924
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
2925

2926 2927
	if (intel_de_wait_for_register(dev_priv, pp_stat_reg,
				       mask, value, 5000))
2928 2929
		drm_err(&dev_priv->drm,
			"Panel status timeout: status %08x control %08x\n",
2930 2931
			intel_de_read(dev_priv, pp_stat_reg),
			intel_de_read(dev_priv, pp_ctrl_reg));
2932

2933
	drm_dbg_kms(&dev_priv->drm, "Wait complete\n");
2934
}
2935

2936
static void wait_panel_on(struct intel_dp *intel_dp)
2937
{
2938 2939 2940
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power on\n");
2941
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2942 2943
}

2944
static void wait_panel_off(struct intel_dp *intel_dp)
2945
{
2946 2947 2948
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power off time\n");
2949
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2950 2951
}

2952
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2953
{
2954
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2955 2956 2957
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2958
	drm_dbg_kms(&i915->drm, "Wait for panel power cycle\n");
2959

2960 2961 2962 2963 2964
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2965 2966
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2967 2968 2969
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2970

2971
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2972 2973
}

2974
static void wait_backlight_on(struct intel_dp *intel_dp)
2975 2976 2977 2978 2979
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2980
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2981 2982 2983 2984
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2985

2986 2987 2988 2989
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2990
static  u32 ilk_get_pp_control(struct intel_dp *intel_dp)
2991
{
2992
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2993
	u32 control;
2994

V
Ville Syrjälä 已提交
2995 2996
	lockdep_assert_held(&dev_priv->pps_mutex);

2997
	control = intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp));
2998 2999
	if (drm_WARN_ON(&dev_priv->drm, !HAS_DDI(dev_priv) &&
			(control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
3000 3001 3002
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
3003
	return control;
3004 3005
}

3006 3007 3008 3009 3010
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
3011
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
3012
{
3013
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3014
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3015
	u32 pp;
3016
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
3017
	bool need_to_disable = !intel_dp->want_panel_vdd;
3018

V
Ville Syrjälä 已提交
3019 3020
	lockdep_assert_held(&dev_priv->pps_mutex);

3021
	if (!intel_dp_is_edp(intel_dp))
3022
		return false;
3023

3024
	cancel_delayed_work(&intel_dp->panel_vdd_work);
3025
	intel_dp->want_panel_vdd = true;
3026

3027
	if (edp_have_panel_vdd(intel_dp))
3028
		return need_to_disable;
3029

3030
	intel_display_power_get(dev_priv,
3031
				intel_aux_power_domain(dig_port));
3032

3033
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD on\n",
3034 3035
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
3036

3037 3038
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
3039

3040
	pp = ilk_get_pp_control(intel_dp);
3041
	pp |= EDP_FORCE_VDD;
3042

3043 3044
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3045

3046 3047
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3048
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
3049 3050
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3051 3052 3053
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
3054
	if (!edp_have_panel_power(intel_dp)) {
3055 3056
		drm_dbg_kms(&dev_priv->drm,
			    "[ENCODER:%d:%s] panel power wasn't enabled\n",
3057 3058
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
3059 3060
		msleep(intel_dp->panel_power_up_delay);
	}
3061 3062 3063 3064

	return need_to_disable;
}

3065 3066 3067 3068 3069 3070 3071
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
3072
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
3073
{
3074
	intel_wakeref_t wakeref;
3075
	bool vdd;
3076

3077
	if (!intel_dp_is_edp(intel_dp))
3078 3079
		return;

3080 3081 3082
	vdd = false;
	with_pps_lock(intel_dp, wakeref)
		vdd = edp_panel_vdd_on(intel_dp);
3083 3084 3085
	I915_STATE_WARN(!vdd, "[ENCODER:%d:%s] VDD already requested on\n",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
3086 3087
}

3088
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
3089
{
3090
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3091
	struct intel_digital_port *dig_port =
3092
		dp_to_dig_port(intel_dp);
3093
	u32 pp;
3094
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
3095

V
Ville Syrjälä 已提交
3096
	lockdep_assert_held(&dev_priv->pps_mutex);
3097

3098
	drm_WARN_ON(&dev_priv->drm, intel_dp->want_panel_vdd);
3099

3100
	if (!edp_have_panel_vdd(intel_dp))
3101
		return;
3102

3103
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD off\n",
3104 3105
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
3106

3107
	pp = ilk_get_pp_control(intel_dp);
3108
	pp &= ~EDP_FORCE_VDD;
3109

3110 3111
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
3112

3113 3114
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
P
Paulo Zanoni 已提交
3115

3116
	/* Make sure sequencer is idle before allowing subsequent activity */
3117
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
3118 3119
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3120

3121
	if ((pp & PANEL_POWER_ON) == 0)
3122
		intel_dp->panel_power_off_time = ktime_get_boottime();
3123

3124
	intel_display_power_put_unchecked(dev_priv,
3125
					  intel_aux_power_domain(dig_port));
3126
}
3127

3128
static void edp_panel_vdd_work(struct work_struct *__work)
3129
{
3130 3131 3132 3133
	struct intel_dp *intel_dp =
		container_of(to_delayed_work(__work),
			     struct intel_dp, panel_vdd_work);
	intel_wakeref_t wakeref;
3134

3135 3136 3137 3138
	with_pps_lock(intel_dp, wakeref) {
		if (!intel_dp->want_panel_vdd)
			edp_panel_vdd_off_sync(intel_dp);
	}
3139 3140
}

3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

3154 3155 3156 3157 3158
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
3159
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
3160
{
3161
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Ville Syrjälä 已提交
3162 3163 3164

	lockdep_assert_held(&dev_priv->pps_mutex);

3165
	if (!intel_dp_is_edp(intel_dp))
3166
		return;
3167

3168 3169 3170
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "[ENCODER:%d:%s] VDD not forced on",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
3171

3172 3173
	intel_dp->want_panel_vdd = false;

3174
	if (sync)
3175
		edp_panel_vdd_off_sync(intel_dp);
3176 3177
	else
		edp_panel_vdd_schedule_off(intel_dp);
3178 3179
}

3180
static void edp_panel_on(struct intel_dp *intel_dp)
3181
{
3182
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3183
	u32 pp;
3184
	i915_reg_t pp_ctrl_reg;
3185

3186 3187
	lockdep_assert_held(&dev_priv->pps_mutex);

3188
	if (!intel_dp_is_edp(intel_dp))
3189
		return;
3190

3191 3192 3193
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power on\n",
		    dp_to_dig_port(intel_dp)->base.base.base.id,
		    dp_to_dig_port(intel_dp)->base.base.name);
V
Ville Syrjälä 已提交
3194

3195 3196 3197 3198
	if (drm_WARN(&dev_priv->drm, edp_have_panel_power(intel_dp),
		     "[ENCODER:%d:%s] panel power already on\n",
		     dp_to_dig_port(intel_dp)->base.base.base.id,
		     dp_to_dig_port(intel_dp)->base.base.name))
3199
		return;
3200

3201
	wait_panel_power_cycle(intel_dp);
3202

3203
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3204
	pp = ilk_get_pp_control(intel_dp);
3205
	if (IS_GEN(dev_priv, 5)) {
3206 3207
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
3208 3209
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3210
	}
3211

3212
	pp |= PANEL_POWER_ON;
3213
	if (!IS_GEN(dev_priv, 5))
3214 3215
		pp |= PANEL_POWER_RESET;

3216 3217
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3218

3219
	wait_panel_on(intel_dp);
3220
	intel_dp->last_power_on = jiffies;
3221

3222
	if (IS_GEN(dev_priv, 5)) {
3223
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
3224 3225
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3226
	}
3227
}
V
Ville Syrjälä 已提交
3228

3229 3230
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
3231 3232
	intel_wakeref_t wakeref;

3233
	if (!intel_dp_is_edp(intel_dp))
3234 3235
		return;

3236 3237
	with_pps_lock(intel_dp, wakeref)
		edp_panel_on(intel_dp);
3238 3239
}

3240 3241

static void edp_panel_off(struct intel_dp *intel_dp)
3242
{
3243
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3244
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3245
	u32 pp;
3246
	i915_reg_t pp_ctrl_reg;
3247

3248 3249
	lockdep_assert_held(&dev_priv->pps_mutex);

3250
	if (!intel_dp_is_edp(intel_dp))
3251
		return;
3252

3253 3254
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power off\n",
		    dig_port->base.base.base.id, dig_port->base.base.name);
3255

3256 3257 3258
	drm_WARN(&dev_priv->drm, !intel_dp->want_panel_vdd,
		 "Need [ENCODER:%d:%s] VDD to turn off panel\n",
		 dig_port->base.base.base.id, dig_port->base.base.name);
3259

3260
	pp = ilk_get_pp_control(intel_dp);
3261 3262
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
3263
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
3264
		EDP_BLC_ENABLE);
3265

3266
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3267

3268 3269
	intel_dp->want_panel_vdd = false;

3270 3271
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3272

3273
	wait_panel_off(intel_dp);
3274
	intel_dp->panel_power_off_time = ktime_get_boottime();
3275 3276

	/* We got a reference when we enabled the VDD. */
3277
	intel_display_power_put_unchecked(dev_priv, intel_aux_power_domain(dig_port));
3278
}
V
Ville Syrjälä 已提交
3279

3280 3281
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
3282 3283
	intel_wakeref_t wakeref;

3284
	if (!intel_dp_is_edp(intel_dp))
3285
		return;
V
Ville Syrjälä 已提交
3286

3287 3288
	with_pps_lock(intel_dp, wakeref)
		edp_panel_off(intel_dp);
3289 3290
}

3291 3292
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
3293
{
3294
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3295
	intel_wakeref_t wakeref;
3296

3297 3298 3299 3300 3301 3302
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
3303
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
3304

3305 3306 3307
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
3308

3309
		pp = ilk_get_pp_control(intel_dp);
3310
		pp |= EDP_BLC_ENABLE;
3311

3312 3313
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3314
	}
3315 3316
}

3317
/* Enable backlight PWM and backlight PP control. */
3318 3319
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
3320
{
3321
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
3322
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3323

3324
	if (!intel_dp_is_edp(intel_dp))
3325 3326
		return;

3327
	drm_dbg_kms(&i915->drm, "\n");
3328

3329
	intel_panel_enable_backlight(crtc_state, conn_state);
3330 3331 3332 3333 3334
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
3335
{
3336
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3337
	intel_wakeref_t wakeref;
3338

3339
	if (!intel_dp_is_edp(intel_dp))
3340 3341
		return;

3342 3343 3344
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
V
Ville Syrjälä 已提交
3345

3346
		pp = ilk_get_pp_control(intel_dp);
3347
		pp &= ~EDP_BLC_ENABLE;
3348

3349 3350
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3351
	}
V
Ville Syrjälä 已提交
3352 3353

	intel_dp->last_backlight_off = jiffies;
3354
	edp_wait_backlight_off(intel_dp);
3355
}
3356

3357
/* Disable backlight PP control and backlight PWM. */
3358
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
3359
{
3360
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
3361
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3362

3363
	if (!intel_dp_is_edp(intel_dp))
3364 3365
		return;

3366
	drm_dbg_kms(&i915->drm, "\n");
3367

3368
	_intel_edp_backlight_off(intel_dp);
3369
	intel_panel_disable_backlight(old_conn_state);
3370
}
3371

3372 3373 3374 3375 3376 3377 3378
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
3379
	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3380
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3381
	intel_wakeref_t wakeref;
V
Ville Syrjälä 已提交
3382 3383
	bool is_enabled;

3384 3385
	is_enabled = false;
	with_pps_lock(intel_dp, wakeref)
3386
		is_enabled = ilk_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
3387 3388 3389
	if (is_enabled == enable)
		return;

3390 3391
	drm_dbg_kms(&i915->drm, "panel power control backlight %s\n",
		    enable ? "enable" : "disable");
3392 3393 3394 3395 3396 3397 3398

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

3399 3400 3401 3402
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3403
	bool cur_state = intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN;
3404 3405

	I915_STATE_WARN(cur_state != state,
3406 3407
			"[ENCODER:%d:%s] state assertion failure (expected %s, current %s)\n",
			dig_port->base.base.base.id, dig_port->base.base.name,
3408
			onoff(state), onoff(cur_state));
3409 3410 3411 3412 3413
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
3414
	bool cur_state = intel_de_read(dev_priv, DP_A) & DP_PLL_ENABLE;
3415 3416 3417

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
3418
			onoff(state), onoff(cur_state));
3419 3420 3421 3422
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

3423 3424
static void ilk_edp_pll_on(struct intel_dp *intel_dp,
			   const struct intel_crtc_state *pipe_config)
3425
{
3426
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3427
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3428

3429
	assert_pipe_disabled(dev_priv, pipe_config->cpu_transcoder);
3430 3431
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
3432

3433 3434
	drm_dbg_kms(&dev_priv->drm, "enabling eDP PLL for clock %d\n",
		    pipe_config->port_clock);
3435 3436 3437

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

3438
	if (pipe_config->port_clock == 162000)
3439 3440 3441 3442
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

3443 3444
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3445 3446
	udelay(500);

3447 3448 3449 3450 3451 3452
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
3453
	if (IS_GEN(dev_priv, 5))
3454
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
3455

3456
	intel_dp->DP |= DP_PLL_ENABLE;
3457

3458 3459
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3460
	udelay(200);
3461 3462
}

3463 3464
static void ilk_edp_pll_off(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
3465
{
3466
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
3467
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3468

3469
	assert_pipe_disabled(dev_priv, old_crtc_state->cpu_transcoder);
3470 3471
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
3472

3473
	drm_dbg_kms(&dev_priv->drm, "disabling eDP PLL\n");
3474

3475
	intel_dp->DP &= ~DP_PLL_ENABLE;
3476

3477 3478
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3479 3480 3481
	udelay(200);
}

3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
3493
		drm_dp_is_branch(intel_dp->dpcd) &&
3494 3495 3496
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

3497 3498 3499 3500
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable)
{
3501
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3502 3503
	int ret;

3504
	if (!crtc_state->dsc.compression_enable)
3505 3506 3507 3508 3509
		return;

	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
				 enable ? DP_DECOMPRESSION_EN : 0);
	if (ret < 0)
3510 3511 3512
		drm_dbg_kms(&i915->drm,
			    "Failed to %s sink decompression state\n",
			    enable ? "enable" : "disable");
3513 3514
}

3515
/* If the sink supports it, try to set the power state appropriately */
3516
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
3517
{
3518
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3519 3520 3521 3522 3523 3524 3525
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
3526 3527 3528
		if (downstream_hpd_needs_d0(intel_dp))
			return;

3529 3530
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
3531
	} else {
3532 3533
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

3534 3535 3536 3537 3538
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
3539 3540
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
3541 3542 3543 3544
			if (ret == 1)
				break;
			msleep(1);
		}
3545 3546 3547

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
3548
	}
3549 3550

	if (ret != 1)
3551 3552
		drm_dbg_kms(&i915->drm, "failed to %s sink power state\n",
			    mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
3553 3554
}

3555 3556 3557 3558 3559 3560
static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
				 enum port port, enum pipe *pipe)
{
	enum pipe p;

	for_each_pipe(dev_priv, p) {
3561
		u32 val = intel_de_read(dev_priv, TRANS_DP_CTL(p));
3562 3563 3564 3565 3566 3567 3568

		if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
			*pipe = p;
			return true;
		}
	}

3569 3570
	drm_dbg_kms(&dev_priv->drm, "No pipe for DP port %c found\n",
		    port_name(port));
3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584

	/* must initialize pipe to something for the asserts */
	*pipe = PIPE_A;

	return false;
}

bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe)
{
	bool ret;
	u32 val;

3585
	val = intel_de_read(dev_priv, dp_reg);
3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601

	ret = val & DP_PORT_EN;

	/* asserts want to know the pipe even if the port is disabled */
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
		*pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
		ret &= cpt_dp_port_selected(dev_priv, port, pipe);
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;

	return ret;
}

3602 3603
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
3604
{
3605
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3606
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3607
	intel_wakeref_t wakeref;
3608
	bool ret;
3609

3610 3611 3612
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
3613 3614
		return false;

3615 3616
	ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				    encoder->port, pipe);
3617

3618
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
3619 3620

	return ret;
3621
}
3622

3623
static void intel_dp_get_config(struct intel_encoder *encoder,
3624
				struct intel_crtc_state *pipe_config)
3625
{
3626
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3627
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3628
	u32 tmp, flags = 0;
3629
	enum port port = encoder->port;
3630
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3631

3632 3633 3634 3635
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
3636

3637
	tmp = intel_de_read(dev_priv, intel_dp->output_reg);
3638 3639

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
3640

3641
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
3642 3643
		u32 trans_dp = intel_de_read(dev_priv,
					     TRANS_DP_CTL(crtc->pipe));
3644 3645

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
3646 3647 3648
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3649

3650
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
3651 3652 3653 3654
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
3655
		if (tmp & DP_SYNC_HS_HIGH)
3656 3657 3658
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3659

3660
		if (tmp & DP_SYNC_VS_HIGH)
3661 3662 3663 3664
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
3665

3666
	pipe_config->hw.adjusted_mode.flags |= flags;
3667

3668
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
3669 3670
		pipe_config->limited_color_range = true;

3671 3672 3673
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

3674 3675
	intel_dp_get_m_n(crtc, pipe_config);

3676
	if (port == PORT_A) {
3677
		if ((intel_de_read(dev_priv, DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
3678 3679 3680 3681
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
3682

3683
	pipe_config->hw.adjusted_mode.crtc_clock =
3684 3685
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
3686

3687
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
3688
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3702 3703 3704
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3705
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3706
	}
3707 3708
}

3709 3710
static void intel_disable_dp(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3711 3712
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
3713
{
3714
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3715

3716 3717
	intel_dp->link_trained = false;

3718
	if (old_crtc_state->has_audio)
3719 3720
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3721 3722 3723

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
3724
	intel_edp_panel_vdd_on(intel_dp);
3725
	intel_edp_backlight_off(old_conn_state);
3726
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
3727
	intel_edp_panel_off(intel_dp);
3728 3729
}

3730 3731
static void g4x_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3732 3733 3734
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3735
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3736 3737
}

3738 3739
static void vlv_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3740 3741 3742
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3743
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3744 3745
}

3746 3747
static void g4x_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3748 3749
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3750
{
3751
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3752
	enum port port = encoder->port;
3753

3754 3755 3756 3757 3758 3759
	/*
	 * Bspec does not list a specific disable sequence for g4x DP.
	 * Follow the ilk+ sequence (disable pipe before the port) for
	 * g4x DP as it does not suffer from underruns like the normal
	 * g4x modeset sequence (disable pipe after the port).
	 */
3760
	intel_dp_link_down(encoder, old_crtc_state);
3761 3762

	/* Only ilk+ has port A */
3763
	if (port == PORT_A)
3764
		ilk_edp_pll_off(intel_dp, old_crtc_state);
3765 3766
}

3767 3768
static void vlv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3769 3770
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3771
{
3772
	intel_dp_link_down(encoder, old_crtc_state);
3773 3774
}

3775 3776
static void chv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3777 3778
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3779
{
3780
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3781

3782
	intel_dp_link_down(encoder, old_crtc_state);
3783

3784
	vlv_dpio_get(dev_priv);
3785 3786

	/* Assert data lane reset */
3787
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
3788

3789
	vlv_dpio_put(dev_priv);
3790 3791
}

3792
static void
3793 3794
cpt_set_link_train(struct intel_dp *intel_dp,
		   u8 dp_train_pat)
3795
{
3796
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3797
	u32 *DP = &intel_dp->DP;
3798

3799
	*DP &= ~DP_LINK_TRAIN_MASK_CPT;
3800

3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816
	switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF_CPT;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1_CPT;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	}
3817

3818 3819 3820
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}
3821

3822 3823 3824 3825 3826 3827
static void
g4x_set_link_train(struct intel_dp *intel_dp,
		   u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 *DP = &intel_dp->DP;
3828

3829
	*DP &= ~DP_LINK_TRAIN_MASK;
3830

3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845
	switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
3846
	}
3847 3848 3849

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3850 3851
}

3852
static void intel_dp_enable_port(struct intel_dp *intel_dp,
3853
				 const struct intel_crtc_state *old_crtc_state)
3854
{
3855
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3856 3857 3858

	/* enable with pattern 1 (as per spec) */

3859
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
3860 3861 3862 3863 3864 3865 3866 3867

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
3868
	if (old_crtc_state->has_audio)
3869
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
3870

3871 3872
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3873 3874
}

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889
void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 tmp;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
		return;

	if (!drm_dp_is_branch(intel_dp->dpcd))
		return;

	tmp = intel_dp->has_hdmi_sink ?
		DP_HDMI_DVI_OUTPUT_CONFIG : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
3890
			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
3891 3892 3893
		drm_dbg_kms(&i915->drm, "Failed to set protocol converter HDMI mode to %s\n",
			    enableddisabled(intel_dp->has_hdmi_sink));

3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
	tmp = intel_dp->dfp.ycbcr_444_to_420 ?
		DP_CONVERSION_TO_YCBCR420_ENABLE : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:0 conversion mode to %s\n",
			    enableddisabled(intel_dp->dfp.ycbcr_444_to_420));

	tmp = 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_2, tmp) <= 0)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:2 conversion mode to %s\n",
			    enableddisabled(false));
3910 3911
}

3912 3913
static void intel_enable_dp(struct intel_atomic_state *state,
			    struct intel_encoder *encoder,
3914 3915
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
3916
{
3917
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3918
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3919
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3920
	u32 dp_reg = intel_de_read(dev_priv, intel_dp->output_reg);
3921
	enum pipe pipe = crtc->pipe;
3922
	intel_wakeref_t wakeref;
3923

3924
	if (drm_WARN_ON(&dev_priv->drm, dp_reg & DP_PORT_EN))
3925
		return;
3926

3927 3928 3929
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_init_panel_power_sequencer(encoder, pipe_config);
3930

3931
		intel_dp_enable_port(intel_dp, pipe_config);
3932

3933 3934 3935 3936
		edp_panel_vdd_on(intel_dp);
		edp_panel_on(intel_dp);
		edp_panel_vdd_off(intel_dp, true);
	}
3937

3938
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3939 3940
		unsigned int lane_mask = 0x0;

3941
		if (IS_CHERRYVIEW(dev_priv))
3942
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
3943

3944 3945
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
3946
	}
3947

3948
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3949
	intel_dp_configure_protocol_converter(intel_dp);
3950
	intel_dp_start_link_train(intel_dp);
3951
	intel_dp_stop_link_train(intel_dp);
3952

3953
	if (pipe_config->has_audio) {
3954 3955
		drm_dbg(&dev_priv->drm, "Enabling DP audio on pipe %c\n",
			pipe_name(pipe));
3956
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
3957
	}
3958
}
3959

3960 3961
static void g4x_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
3962 3963
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3964
{
3965
	intel_enable_dp(state, encoder, pipe_config, conn_state);
3966
	intel_edp_backlight_on(pipe_config, conn_state);
3967
}
3968

3969 3970
static void vlv_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
3971 3972
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3973
{
3974
	intel_edp_backlight_on(pipe_config, conn_state);
3975 3976
}

3977 3978
static void g4x_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3979 3980
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3981
{
3982
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3983
	enum port port = encoder->port;
3984

3985
	intel_dp_prepare(encoder, pipe_config);
3986

3987
	/* Only ilk+ has port A */
3988
	if (port == PORT_A)
3989
		ilk_edp_pll_on(intel_dp, pipe_config);
3990 3991
}

3992 3993
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
3994 3995
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3996
	enum pipe pipe = intel_dp->pps_pipe;
3997
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3998

3999
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
4000

4001
	if (drm_WARN_ON(&dev_priv->drm, pipe != PIPE_A && pipe != PIPE_B))
4002 4003
		return;

4004 4005 4006
	edp_panel_vdd_off_sync(intel_dp);

	/*
4007
	 * VLV seems to get confused when multiple power sequencers
4008 4009 4010
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
4011
	 * selected in multiple power sequencers, but let's clear the
4012 4013 4014
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
4015 4016
	drm_dbg_kms(&dev_priv->drm,
		    "detaching pipe %c power sequencer from [ENCODER:%d:%s]\n",
4017 4018
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
4019 4020
	intel_de_write(dev_priv, pp_on_reg, 0);
	intel_de_posting_read(dev_priv, pp_on_reg);
4021 4022 4023 4024

	intel_dp->pps_pipe = INVALID_PIPE;
}

4025
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
4026 4027 4028 4029 4030 4031
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

4032
	for_each_intel_dp(&dev_priv->drm, encoder) {
4033
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4034

4035 4036 4037 4038
		drm_WARN(&dev_priv->drm, intel_dp->active_pipe == pipe,
			 "stealing pipe %c power sequencer from active [ENCODER:%d:%s]\n",
			 pipe_name(pipe), encoder->base.base.id,
			 encoder->base.name);
4039

4040 4041 4042
		if (intel_dp->pps_pipe != pipe)
			continue;

4043 4044 4045 4046
		drm_dbg_kms(&dev_priv->drm,
			    "stealing pipe %c power sequencer from [ENCODER:%d:%s]\n",
			    pipe_name(pipe), encoder->base.base.id,
			    encoder->base.name);
4047 4048

		/* make sure vdd is off before we steal it */
4049
		vlv_detach_power_sequencer(intel_dp);
4050 4051 4052
	}
}

4053 4054
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
4055
{
4056
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4057
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4058
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4059 4060 4061

	lockdep_assert_held(&dev_priv->pps_mutex);

4062
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
4063

4064 4065 4066 4067 4068 4069 4070
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
4071
		vlv_detach_power_sequencer(intel_dp);
4072
	}
4073 4074 4075 4076 4077

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
4078
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
4079

4080 4081
	intel_dp->active_pipe = crtc->pipe;

4082
	if (!intel_dp_is_edp(intel_dp))
4083 4084
		return;

4085 4086 4087
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

4088 4089 4090 4091
	drm_dbg_kms(&dev_priv->drm,
		    "initializing pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe), encoder->base.base.id,
		    encoder->base.name);
4092 4093

	/* init power sequencer on this pipe and port */
4094 4095
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
4096 4097
}

4098 4099
static void vlv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4100 4101
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4102
{
4103
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
4104

4105
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4106 4107
}

4108 4109
static void vlv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4110 4111
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
4112
{
4113
	intel_dp_prepare(encoder, pipe_config);
4114

4115
	vlv_phy_pre_pll_enable(encoder, pipe_config);
4116 4117
}

4118 4119
static void chv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4120 4121
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4122
{
4123
	chv_phy_pre_encoder_enable(encoder, pipe_config);
4124

4125
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4126 4127

	/* Second common lane will stay alive on its own now */
4128
	chv_phy_release_cl2_override(encoder);
4129 4130
}

4131 4132
static void chv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4133 4134
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
4135
{
4136
	intel_dp_prepare(encoder, pipe_config);
4137

4138
	chv_phy_pre_pll_enable(encoder, pipe_config);
4139 4140
}

4141 4142
static void chv_dp_post_pll_disable(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
4143 4144
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
4145
{
4146
	chv_phy_post_pll_disable(encoder, old_crtc_state);
4147 4148
}

4149 4150 4151 4152
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
4153
bool
4154
intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE])
4155
{
4156 4157
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
4158 4159
}

4160
static u8 intel_dp_voltage_max_2(struct intel_dp *intel_dp)
4161
{
4162 4163
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
}
K
Keith Packard 已提交
4164

4165 4166 4167
static u8 intel_dp_voltage_max_3(struct intel_dp *intel_dp)
{
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
4168 4169
}

V
Ville Syrjälä 已提交
4170
static u8 intel_dp_preemph_max_2(struct intel_dp *intel_dp)
K
Keith Packard 已提交
4171
{
4172 4173
	return DP_TRAIN_PRE_EMPH_LEVEL_2;
}
K
Keith Packard 已提交
4174

V
Ville Syrjälä 已提交
4175
static u8 intel_dp_preemph_max_3(struct intel_dp *intel_dp)
4176 4177
{
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
4178 4179
}

4180
static void vlv_set_signal_levels(struct intel_dp *intel_dp)
4181
{
4182
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4183 4184
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
4185
	u8 train_set = intel_dp->train_set[0];
4186 4187

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4188
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4189 4190
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4191
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4192 4193 4194
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
4195
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4196 4197 4198
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
4199
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4200 4201 4202
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
4203
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4204 4205 4206 4207
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
4208
			return;
4209 4210
		}
		break;
4211
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4212 4213
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4214
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4215 4216 4217
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
4218
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4219 4220 4221
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
4222
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4223 4224 4225 4226
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4227
			return;
4228 4229
		}
		break;
4230
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4231 4232
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4233
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4234 4235 4236
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
4237
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4238 4239 4240 4241
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4242
			return;
4243 4244
		}
		break;
4245
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4246 4247
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4248
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4249 4250 4251 4252
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4253
			return;
4254 4255 4256
		}
		break;
	default:
4257
		return;
4258 4259
	}

4260 4261
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
4262 4263
}

4264
static void chv_set_signal_levels(struct intel_dp *intel_dp)
4265
{
4266 4267 4268
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
4269
	u8 train_set = intel_dp->train_set[0];
4270 4271

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4272
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4273
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4274
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4275 4276 4277
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
4278
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4279 4280 4281
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
4282
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4283 4284 4285
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
4286
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4287 4288
			deemph_reg_value = 128;
			margin_reg_value = 154;
4289
			uniq_trans_scale = true;
4290 4291
			break;
		default:
4292
			return;
4293 4294
		}
		break;
4295
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4296
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4297
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4298 4299 4300
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
4301
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4302 4303 4304
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
4305
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4306 4307 4308 4309
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
4310
			return;
4311 4312
		}
		break;
4313
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4314
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4315
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4316 4317 4318
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
4319
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4320 4321 4322 4323
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
4324
			return;
4325 4326
		}
		break;
4327
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4328
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4329
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4330 4331 4332 4333
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
4334
			return;
4335 4336 4337
		}
		break;
	default:
4338
		return;
4339 4340
	}

4341 4342
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
4343 4344
}

4345
static u32 g4x_signal_levels(u8 train_set)
4346
{
4347
	u32 signal_levels = 0;
4348

4349
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4350
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4351 4352 4353
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
4354
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4355 4356
		signal_levels |= DP_VOLTAGE_0_6;
		break;
4357
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4358 4359
		signal_levels |= DP_VOLTAGE_0_8;
		break;
4360
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4361 4362 4363
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
4364
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4365
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4366 4367 4368
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
4369
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4370 4371
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
4372
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4373 4374
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
4375
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4376 4377 4378 4379 4380 4381
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400
static void
g4x_set_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = g4x_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~(DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK);
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4401
/* SNB CPU eDP voltage swing and pre-emphasis control */
4402
static u32 snb_cpu_edp_signal_levels(u8 train_set)
4403
{
4404 4405 4406
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

4407
	switch (signal_levels) {
4408 4409
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4410
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4411
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4412
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
4413 4414
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4415
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
4416 4417
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4418
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
4419 4420
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4421
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
4422
	default:
4423 4424 4425
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4426 4427 4428
	}
}

4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447
static void
snb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = snb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4448
/* IVB CPU eDP voltage swing and pre-emphasis control */
4449
static u32 ivb_cpu_edp_signal_levels(u8 train_set)
K
Keith Packard 已提交
4450
{
4451 4452 4453
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

K
Keith Packard 已提交
4454
	switch (signal_levels) {
4455
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4456
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
4457
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4458
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
4459
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4460
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
4461 4462
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

4463
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4464
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
4465
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4466 4467
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

4468
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4469
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
4470
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4471 4472 4473 4474 4475 4476 4477 4478 4479
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

4480 4481
static void
ivb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp)
4482
{
4483
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4484
	u8 train_set = intel_dp->train_set[0];
4485
	u32 signal_levels;
4486

4487 4488 4489 4490 4491 4492 4493
	signal_levels = ivb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	intel_dp->DP |= signal_levels;
4494

4495 4496 4497 4498 4499 4500 4501 4502
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

void intel_dp_set_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
4503 4504 4505 4506 4507 4508 4509 4510 4511

	drm_dbg_kms(&dev_priv->drm, "Using vswing level %d%s\n",
		    train_set & DP_TRAIN_VOLTAGE_SWING_MASK,
		    train_set & DP_TRAIN_MAX_SWING_REACHED ? " (max)" : "");
	drm_dbg_kms(&dev_priv->drm, "Using pre-emphasis level %d%s\n",
		    (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
		    DP_TRAIN_PRE_EMPHASIS_SHIFT,
		    train_set & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED ?
		    " (max)" : "");
4512

4513
	intel_dp->set_signal_levels(intel_dp);
4514 4515
}

4516
void
4517
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
4518
				       u8 dp_train_pat)
4519
{
4520 4521
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
4522

4523 4524 4525 4526
	if (dp_train_pat & train_pat_mask)
		drm_dbg_kms(&dev_priv->drm,
			    "Using DP training pattern TPS%d\n",
			    dp_train_pat & train_pat_mask);
4527

4528
	intel_dp->set_link_train(intel_dp, dp_train_pat);
4529 4530
}

4531
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
4532
{
4533 4534
	if (intel_dp->set_idle_link_train)
		intel_dp->set_idle_link_train(intel_dp);
4535 4536
}

4537
static void
4538 4539
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
4540
{
4541
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4542
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4543
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
4544
	enum port port = encoder->port;
4545
	u32 DP = intel_dp->DP;
4546

4547 4548 4549
	if (drm_WARN_ON(&dev_priv->drm,
			(intel_de_read(dev_priv, intel_dp->output_reg) &
			 DP_PORT_EN) == 0))
4550 4551
		return;

4552
	drm_dbg_kms(&dev_priv->drm, "\n");
4553

4554
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
4555
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
4556
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
4557
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
4558
	} else {
4559
		DP &= ~DP_LINK_TRAIN_MASK;
4560
		DP |= DP_LINK_TRAIN_PAT_IDLE;
4561
	}
4562 4563
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4564

4565
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
4566 4567
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4568 4569 4570 4571 4572 4573

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
4574
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
4575 4576 4577 4578 4579 4580 4581
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

4582
		/* always enable with pattern 1 (as per spec) */
4583 4584 4585
		DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
			DP_LINK_TRAIN_PAT_1;
4586 4587
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4588 4589

		DP &= ~DP_PORT_EN;
4590 4591
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4592

4593
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
4594 4595
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
4596 4597
	}

4598
	msleep(intel_dp->panel_power_down_delay);
4599 4600

	intel_dp->DP = DP;
4601 4602

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4603 4604 4605 4606
		intel_wakeref_t wakeref;

		with_pps_lock(intel_dp, wakeref)
			intel_dp->active_pipe = INVALID_PIPE;
4607
	}
4608 4609
}

4610 4611 4612 4613 4614 4615 4616 4617 4618 4619
bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	u8 dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

4620 4621
static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
{
4622 4623
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

4624 4625 4626 4627 4628 4629
	/*
	 * Clear the cached register set to avoid using stale values
	 * for the sinks that do not support DSC.
	 */
	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));

4630 4631 4632
	/* Clear fec_capable to avoid using stale values */
	intel_dp->fec_capable = 0;

4633 4634 4635 4636 4637 4638
	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
				     intel_dp->dsc_dpcd,
				     sizeof(intel_dp->dsc_dpcd)) < 0)
4639 4640 4641
			drm_err(&i915->drm,
				"Failed to read DPCD register 0x%x\n",
				DP_DSC_SUPPORT);
4642

4643 4644 4645
		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
			    (int)sizeof(intel_dp->dsc_dpcd),
			    intel_dp->dsc_dpcd);
4646

4647
		/* FEC is supported only on DP 1.4 */
4648 4649 4650
		if (!intel_dp_is_edp(intel_dp) &&
		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
				      &intel_dp->fec_capable) < 0)
4651 4652
			drm_err(&i915->drm,
				"Failed to read FEC DPCD register\n");
4653

4654 4655
		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
			    intel_dp->fec_capable);
4656 4657 4658
	}
}

4659 4660 4661 4662 4663
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4664

4665
	/* this function is meant to be called only once */
4666
	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
4667

4668
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
4669 4670
		return false;

4671 4672
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4673

4674 4675 4676 4677 4678 4679 4680 4681 4682 4683
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
4684 4685
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
4686 4687 4688
		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
			    (int)sizeof(intel_dp->edp_dpcd),
			    intel_dp->edp_dpcd);
4689

4690 4691 4692 4693 4694 4695
	/*
	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
	 */
	intel_psr_init_dpcd(intel_dp);

4696 4697
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
4698
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
4699 4700
		int i;

4701 4702
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
4703

4704 4705
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
4706 4707 4708 4709

			if (val == 0)
				break;

4710 4711 4712 4713 4714 4715
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
4716
			intel_dp->sink_rates[i] = (val * 200) / 10;
4717
		}
4718
		intel_dp->num_sink_rates = i;
4719
	}
4720

4721 4722 4723 4724
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
4725 4726 4727 4728 4729
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

4730 4731
	intel_dp_set_common_rates(intel_dp);

4732 4733 4734 4735
	/* Read the eDP DSC DPCD registers */
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		intel_dp_get_dsc_sink_cap(intel_dp);

4736 4737 4738
	return true;
}

4739 4740 4741 4742 4743 4744 4745 4746 4747 4748
static bool
intel_dp_has_sink_count(struct intel_dp *intel_dp)
{
	if (!intel_dp->attached_connector)
		return false;

	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
					  intel_dp->dpcd,
					  &intel_dp->desc);
}
4749 4750 4751 4752

static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
4753 4754
	int ret;

4755
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd))
4756 4757
		return false;

4758 4759 4760 4761
	/*
	 * Don't clobber cached eDP rates. Also skip re-reading
	 * the OUI/ID since we know it won't change.
	 */
4762
	if (!intel_dp_is_edp(intel_dp)) {
4763 4764 4765
		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
				 drm_dp_is_branch(intel_dp->dpcd));

4766
		intel_dp_set_sink_rates(intel_dp);
4767 4768
		intel_dp_set_common_rates(intel_dp);
	}
4769

4770
	if (intel_dp_has_sink_count(intel_dp)) {
4771 4772
		ret = drm_dp_read_sink_count(&intel_dp->aux);
		if (ret < 0)
4773 4774 4775 4776 4777 4778 4779
			return false;

		/*
		 * Sink count can change between short pulse hpd hence
		 * a member variable in intel_dp will track any changes
		 * between short pulse interrupts.
		 */
4780
		intel_dp->sink_count = ret;
4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791

		/*
		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
		 * a dongle is present but no display. Unless we require to know
		 * if a dongle is present or not, we don't need to update
		 * downstream port information. So, an early return here saves
		 * time from performing other operations which are not required.
		 */
		if (!intel_dp->sink_count)
			return false;
	}
4792

4793 4794
	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
					   intel_dp->downstream_ports) == 0;
4795 4796
}

4797 4798 4799
static bool
intel_dp_can_mst(struct intel_dp *intel_dp)
{
4800 4801 4802
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	return i915->params.enable_dp_mst &&
4803
		intel_dp->can_mst &&
4804
		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4805 4806
}

4807 4808 4809
static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
4810
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4811 4812
	struct intel_encoder *encoder =
		&dp_to_dig_port(intel_dp)->base;
4813
	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4814

4815 4816 4817 4818
	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
		    encoder->base.base.id, encoder->base.name,
		    yesno(intel_dp->can_mst), yesno(sink_can_mst),
4819
		    yesno(i915->params.enable_dp_mst));
4820 4821 4822 4823

	if (!intel_dp->can_mst)
		return;

4824
	intel_dp->is_mst = sink_can_mst &&
4825
		i915->params.enable_dp_mst;
4826 4827 4828

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
4829 4830 4831 4832 4833
}

static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4834 4835 4836
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4837 4838
}

4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864
bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
		       const struct drm_connector_state *conn_state)
{
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut], in order to
	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		return true;

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_SYCC_601:
	case DRM_MODE_COLORIMETRY_OPYCC_601:
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		return true;
	default:
		break;
	}

	return false;
}

4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883
static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
				     struct dp_sdp *sdp, size_t size)
{
	size_t length = sizeof(struct dp_sdp);

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	/*
	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
	 * VSC SDP Header Bytes
	 */
	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */

4884 4885 4886 4887 4888 4889 4890
	/*
	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
	 * per DP 1.4a spec.
	 */
	if (vsc->revision != 0x5)
		goto out;

4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922
	/* VSC SDP Payload for DB16 through DB18 */
	/* Pixel Encoding and Colorimetry Formats  */
	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */

	switch (vsc->bpc) {
	case 6:
		/* 6bpc: 0x0 */
		break;
	case 8:
		sdp->db[17] = 0x1; /* DB17[3:0] */
		break;
	case 10:
		sdp->db[17] = 0x2;
		break;
	case 12:
		sdp->db[17] = 0x3;
		break;
	case 16:
		sdp->db[17] = 0x4;
		break;
	default:
		MISSING_CASE(vsc->bpc);
		break;
	}
	/* Dynamic Range and Component Bit Depth */
	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
		sdp->db[17] |= 0x80;  /* DB17[7] */

	/* Content Type */
	sdp->db[18] = vsc->content_type & 0x7;

4923
out:
4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006
	return length;
}

static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
					 struct dp_sdp *sdp,
					 size_t size)
{
	size_t length = sizeof(struct dp_sdp);
	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
	ssize_t len;

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
	if (len < 0) {
		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
		return -ENOSPC;
	}

	if (len != infoframe_size) {
		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
		return -ENOSPC;
	}

	/*
	 * Set up the infoframe sdp packet for HDR static metadata.
	 * Prepare VSC Header for SU as per DP 1.4a spec,
	 * Table 2-100 and Table 2-101
	 */

	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
	sdp->sdp_header.HB0 = 0;
	/*
	 * Packet Type 80h + Non-audio INFOFRAME Type value
	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
	 * - 80h + Non-audio INFOFRAME Type value
	 * - InfoFrame Type: 0x07
	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
	 */
	sdp->sdp_header.HB1 = drm_infoframe->type;
	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * infoframe_size - 1
	 */
	sdp->sdp_header.HB2 = 0x1D;
	/* INFOFRAME SDP Version Number */
	sdp->sdp_header.HB3 = (0x13 << 2);
	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	sdp->db[0] = drm_infoframe->version;
	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	sdp->db[1] = drm_infoframe->length;
	/*
	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
	 * HDMI_INFOFRAME_HEADER_SIZE
	 */
	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
	       HDMI_DRM_INFOFRAME_SIZE);

	/*
	 * Size of DP infoframe sdp packet for HDR static metadata consists of
	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
	 * - Two Data Blocks: 2 bytes
	 *    CTA Header Byte2 (INFOFRAME Version Number)
	 *    CTA Header Byte3 (Length of INFOFRAME)
	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
	 *
	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
	 * will pad rest of the size.
	 */
	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
}

static void intel_write_dp_sdp(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type)
{
5007
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

	switch (type) {
	case DP_SDP_VSC:
		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
					    sizeof(sdp));
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
							       &sdp, sizeof(sdp));
		break;
	default:
		MISSING_CASE(type);
5027
		return;
5028 5029 5030 5031 5032
	}

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

5033
	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
5034 5035
}

5036 5037 5038 5039
void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    struct drm_dp_vsc_sdp *vsc)
{
5040
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5041 5042 5043 5044 5045 5046 5047 5048 5049
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

5050
	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
5051 5052 5053
					&sdp, len);
}

5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089
void intel_dp_set_infoframes(struct intel_encoder *encoder,
			     bool enable,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
	u32 val = intel_de_read(dev_priv, reg);

	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
	/* When PSR is enabled, this routine doesn't disable VSC DIP */
	if (intel_psr_enabled(intel_dp))
		val &= ~dip_enable;
	else
		val &= ~(dip_enable | VIDEO_DIP_ENABLE_VSC_HSW);

	if (!enable) {
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
		return;
	}

	intel_de_write(dev_priv, reg, val);
	intel_de_posting_read(dev_priv, reg);

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (!intel_psr_enabled(intel_dp))
		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);

	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
}

G
Gwan-gyeong Mun 已提交
5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209
static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
				   const void *buffer, size_t size)
{
	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	memset(vsc, 0, size);

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
		return -EINVAL;

	vsc->sdp_type = sdp->sdp_header.HB1;
	vsc->revision = sdp->sdp_header.HB2;
	vsc->length = sdp->sdp_header.HB3;

	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
		/*
		 * - HB2 = 0x2, HB3 = 0x8
		 *   VSC SDP supporting 3D stereo + PSR
		 * - HB2 = 0x4, HB3 = 0xe
		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
		 *   first scan line of the SU region (applies to eDP v1.4b
		 *   and higher).
		 */
		return 0;
	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
		/*
		 * - HB2 = 0x5, HB3 = 0x13
		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
		 *   Format.
		 */
		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
		vsc->colorimetry = sdp->db[16] & 0xf;
		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;

		switch (sdp->db[17] & 0x7) {
		case 0x0:
			vsc->bpc = 6;
			break;
		case 0x1:
			vsc->bpc = 8;
			break;
		case 0x2:
			vsc->bpc = 10;
			break;
		case 0x3:
			vsc->bpc = 12;
			break;
		case 0x4:
			vsc->bpc = 16;
			break;
		default:
			MISSING_CASE(sdp->db[17] & 0x7);
			return -EINVAL;
		}

		vsc->content_type = sdp->db[18] & 0x7;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
					   const void *buffer, size_t size)
{
	int ret;

	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
		return -EINVAL;

	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * 1Dh (i.e., Data Byte Count = 30 bytes).
	 */
	if (sdp->sdp_header.HB2 != 0x1D)
		return -EINVAL;

	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
	if ((sdp->sdp_header.HB3 & 0x3) != 0)
		return -EINVAL;

	/* INFOFRAME SDP Version Number */
	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
		return -EINVAL;

	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	if (sdp->db[0] != 1)
		return -EINVAL;

	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
		return -EINVAL;

	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
					     HDMI_DRM_INFOFRAME_SIZE);

	return ret;
}

static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state,
				  struct drm_dp_vsc_sdp *vsc)
{
5210
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = DP_SDP_VSC;
	struct dp_sdp sdp = {};
	int ret;

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (intel_psr_enabled(intel_dp))
		return;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

5225
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236

	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
}

static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
						     struct intel_crtc_state *crtc_state,
						     struct hdmi_drm_infoframe *drm_infoframe)
{
5237
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5238 5239 5240 5241 5242 5243 5244 5245 5246
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
	struct dp_sdp sdp = {};
	int ret;

	if ((crtc_state->infoframes.enable &
	    intel_hdmi_infoframe_enable(type)) == 0)
		return;

5247 5248
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
				 sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261

	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
							 sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm,
			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
}

void intel_read_dp_sdp(struct intel_encoder *encoder,
		       struct intel_crtc_state *crtc_state,
		       unsigned int type)
{
5262 5263 5264
	if (encoder->type != INTEL_OUTPUT_DDI)
		return;

G
Gwan-gyeong Mun 已提交
5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279
	switch (type) {
	case DP_SDP_VSC:
		intel_read_dp_vsc_sdp(encoder, crtc_state,
				      &crtc_state->infoframes.vsc);
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
							 &crtc_state->infoframes.drm.drm);
		break;
	default:
		MISSING_CASE(type);
		break;
	}
}

5280
static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
5281
{
5282
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5283
	int status = 0;
5284
	int test_link_rate;
5285
	u8 test_lane_count, test_link_bw;
5286 5287 5288 5289 5290 5291 5292 5293
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
5294
		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
5295 5296 5297 5298 5299 5300 5301
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
5302
		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
5303 5304 5305
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
5306 5307 5308 5309

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
5310 5311 5312 5313 5314 5315
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
5316 5317
}

5318
static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
5319
{
5320
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5321 5322
	u8 test_pattern;
	u8 test_misc;
5323 5324 5325 5326
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
5327 5328
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
5329
	if (status <= 0) {
5330
		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
5331 5332 5333 5334 5335 5336 5337 5338
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
5339
		drm_dbg_kms(&i915->drm, "H Width read failed\n");
5340 5341 5342 5343 5344 5345
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
5346
		drm_dbg_kms(&i915->drm, "V Height read failed\n");
5347 5348 5349
		return DP_TEST_NAK;
	}

5350 5351
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
5352
	if (status <= 0) {
5353
		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
5375
	intel_dp->compliance.test_active = true;
5376 5377

	return DP_TEST_ACK;
5378 5379
}

5380
static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
5381
{
5382
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5383
	u8 test_result = DP_TEST_ACK;
5384 5385 5386 5387
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
5388
	    connector->edid_corrupt ||
5389 5390 5391 5392 5393 5394 5395 5396 5397 5398
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
5399 5400 5401 5402
			drm_dbg_kms(&i915->drm,
				    "EDID read had %d NACKs, %d DEFERs\n",
				    intel_dp->aux.i2c_nack_count,
				    intel_dp->aux.i2c_defer_count);
5403
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
5404
	} else {
5405 5406 5407 5408 5409 5410 5411
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

5412 5413
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
5414 5415
			drm_dbg_kms(&i915->drm,
				    "Failed to write EDID checksum\n");
5416 5417

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
5418
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
5419 5420 5421
	}

	/* Set test active flag here so userspace doesn't interrupt things */
5422
	intel_dp->compliance.test_active = true;
5423

5424 5425 5426
	return test_result;
}

5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445
static u8 intel_dp_prepare_phytest(struct intel_dp *intel_dp)
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;

	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
		return DP_TEST_NAK;
	}

	/*
	 * link_mst is set to false to avoid executing mst related code
	 * during compliance testing.
	 */
	intel_dp->link_mst = false;

	return DP_TEST_ACK;
}

5446 5447 5448 5449
static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
5450
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5451 5452
	struct drm_dp_phy_test_params *data =
			&intel_dp->compliance.test_data.phytest;
5453
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514
	enum pipe pipe = crtc->pipe;
	u32 pattern_val;

	switch (data->phy_pattern) {
	case DP_PHY_TEST_PATTERN_NONE:
		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
		break;
	case DP_PHY_TEST_PATTERN_D10_2:
		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
		break;
	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_SCRAMBLED_0);
		break;
	case DP_PHY_TEST_PATTERN_PRBS7:
		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
		break;
	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x250. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
		pattern_val = 0x3e0f83e0;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
		pattern_val = 0x0f83e0f8;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
		pattern_val = 0x0000f83e;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_CUSTOM80);
		break;
	case DP_PHY_TEST_PATTERN_CP2520:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
		pattern_val = 0xFB;
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
			       pattern_val);
		break;
	default:
		WARN(1, "Invalid Phy Test Pattern\n");
	}
}

static void
intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp)
{
5515 5516
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5517
	struct drm_i915_private *dev_priv = to_i915(dev);
5518
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
				      TGL_TRANS_DDI_PORT_MASK);
	trans_conf_value &= ~PIPECONF_ENABLE;
	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
}

static void
intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp, uint8_t lane_cnt)
{
5541 5542
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5543
	struct drm_i915_private *dev_priv = to_i915(dev);
5544 5545
	enum port port = dig_port->base.port;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
				    TGL_TRANS_DDI_SELECT_PORT(port);
	trans_conf_value |= PIPECONF_ENABLE;
	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
}

void intel_dp_process_phy_request(struct intel_dp *intel_dp)
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
	u8 link_status[DP_LINK_STATUS_SIZE];

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_DEBUG_KMS("failed to get link status\n");
		return;
	}

	/* retrieve vswing & pre-emphasis setting */
	intel_dp_get_adjust_train(intel_dp, link_status);

	intel_dp_autotest_phy_ddi_disable(intel_dp);

	intel_dp_set_signal_levels(intel_dp);

	intel_dp_phy_pattern_update(intel_dp);

	intel_dp_autotest_phy_ddi_enable(intel_dp, data->num_lanes);

	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
				    link_status[DP_DPCD_REV]);
}

5591
static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
5592
{
5593
	u8 test_result;
5594 5595 5596 5597 5598

	test_result = intel_dp_prepare_phytest(intel_dp);
	if (test_result != DP_TEST_ACK)
		DRM_ERROR("Phy test preparation failed\n");

5599 5600
	intel_dp_process_phy_request(intel_dp);

5601 5602 5603 5604 5605
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
5606
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5607 5608
	u8 response = DP_TEST_NAK;
	u8 request = 0;
5609
	int status;
5610

5611
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
5612
	if (status <= 0) {
5613 5614
		drm_dbg_kms(&i915->drm,
			    "Could not read test request from sink\n");
5615 5616 5617
		goto update_status;
	}

5618
	switch (request) {
5619
	case DP_TEST_LINK_TRAINING:
5620
		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
5621 5622 5623
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
5624
		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
5625 5626 5627
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
5628
		drm_dbg_kms(&i915->drm, "EDID test requested\n");
5629 5630 5631
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
5632
		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
5633 5634 5635
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
5636 5637
		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
			    request);
5638 5639 5640
		break;
	}

5641 5642 5643
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

5644
update_status:
5645
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
5646
	if (status <= 0)
5647 5648
		drm_dbg_kms(&i915->drm,
			    "Could not write test response to sink\n");
5649 5650
}

5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664
/**
 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
 * @intel_dp: Intel DP struct
 *
 * Read any pending MST interrupts, call MST core to handle these and ack the
 * interrupts. Check if the main and AUX link state is ok.
 *
 * Returns:
 * - %true if pending interrupts were serviced (or no interrupts were
 *   pending) w/o detecting an error condition.
 * - %false if an error condition - like AUX failure or a loss of link - is
 *   detected, which needs servicing from the hotplug work.
 */
static bool
5665 5666
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
5667
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5668
	bool link_ok = true;
5669

5670
	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
5671 5672 5673

	for (;;) {
		u8 esi[DP_DPRX_ESI_LEN] = {};
5674
		bool handled;
5675
		int retry;
5676

5677
		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
5678 5679
			drm_dbg_kms(&i915->drm,
				    "failed to get ESI - device may have failed\n");
5680 5681 5682
			link_ok = false;

			break;
5683
		}
5684

5685
		/* check link status - esi[10] = 0x200c */
5686
		if (intel_dp->active_mst_links > 0 && link_ok &&
5687 5688 5689
		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
			drm_dbg_kms(&i915->drm,
				    "channel EQ not ok, retraining\n");
5690
			link_ok = false;
5691
		}
5692

5693
		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
5694

5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706
		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
		if (!handled)
			break;

		for (retry = 0; retry < 3; retry++) {
			int wret;

			wret = drm_dp_dpcd_write(&intel_dp->aux,
						 DP_SINK_COUNT_ESI+1,
						 &esi[1], 3);
			if (wret == 3)
				break;
5707 5708
		}
	}
5709

5710
	return link_ok;
5711 5712
}

5713 5714 5715 5716 5717
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

5718
	if (!intel_dp->link_trained)
5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729
		return false;

	/*
	 * While PSR source HW is enabled, it will control main-link sending
	 * frames, enabling and disabling it so trying to do a retrain will fail
	 * as the link would or not be on or it could mix training patterns
	 * and frame data at the same time causing retrain to fail.
	 * Also when exiting PSR, HW will retrain the link anyways fixing
	 * any link status error.
	 */
	if (intel_psr_enabled(intel_dp))
5730 5731 5732
		return false;

	if (!intel_dp_get_link_status(intel_dp, link_status))
5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832
static bool intel_dp_has_connector(struct intel_dp *intel_dp,
				   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_encoder *encoder;
	enum pipe pipe;

	if (!conn_state->best_encoder)
		return false;

	/* SST */
	encoder = &dp_to_dig_port(intel_dp)->base;
	if (conn_state->best_encoder == &encoder->base)
		return true;

	/* MST */
	for_each_pipe(i915, pipe) {
		encoder = &intel_dp->mst_encoders[pipe]->base;
		if (conn_state->best_encoder == &encoder->base)
			return true;
	}

	return false;
}

static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
				      struct drm_modeset_acquire_ctx *ctx,
				      u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	if (!intel_dp_needs_link_retrain(intel_dp))
		*crtc_mask = 0;

	return ret;
}

static bool intel_dp_is_connected(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;

	return connector->base.status == connector_status_connected ||
		intel_dp->is_mst;
}

5833 5834
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
5835 5836
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5837
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5838
	struct intel_crtc *crtc;
5839
	u32 crtc_mask;
5840 5841
	int ret;

5842
	if (!intel_dp_is_connected(intel_dp))
5843 5844 5845 5846 5847 5848 5849
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

5850
	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
5851 5852 5853
	if (ret)
		return ret;

5854
	if (crtc_mask == 0)
5855 5856
		return 0;

5857 5858
	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
		    encoder->base.base.id, encoder->base.name);
5859

5860 5861 5862
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
5863

5864 5865 5866 5867 5868 5869
		/* Suppress underruns caused by re-training */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), false);
	}
5870 5871 5872 5873

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

5874 5875 5876
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
5877

5878 5879 5880 5881 5882 5883 5884 5885
		/* Keep underrun reporting disabled until things are stable */
		intel_wait_for_vblank(dev_priv, crtc->pipe);

		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), true);
	}
5886 5887

	return 0;
5888 5889
}

5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
5902 5903
static enum intel_hotplug_state
intel_dp_hotplug(struct intel_encoder *encoder,
5904
		 struct intel_connector *connector)
5905
{
5906
	struct drm_modeset_acquire_ctx ctx;
5907
	enum intel_hotplug_state state;
5908
	int ret;
5909

5910
	state = intel_encoder_hotplug(encoder, connector);
5911

5912
	drm_modeset_acquire_init(&ctx, 0);
5913

5914 5915
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
5916

5917 5918 5919 5920
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
5921

5922 5923
		break;
	}
5924

5925 5926
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
5927 5928
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
5929

5930 5931 5932 5933
	/*
	 * Keeping it consistent with intel_ddi_hotplug() and
	 * intel_hdmi_hotplug().
	 */
5934
	if (state == INTEL_HOTPLUG_UNCHANGED && !connector->hotplug_retries)
5935 5936
		state = INTEL_HOTPLUG_RETRY;

5937
	return state;
5938 5939
}

5940 5941
static void intel_dp_check_service_irq(struct intel_dp *intel_dp)
{
5942
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
		return;

	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);

	if (val & DP_AUTOMATED_TEST_REQUEST)
		intel_dp_handle_test_request(intel_dp);

5957
	if (val & DP_CP_IRQ)
5958
		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
5959 5960

	if (val & DP_SINK_SPECIFIC_IRQ)
5961
		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
5962 5963
}

5964 5965 5966 5967 5968 5969 5970
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
5971 5972 5973 5974 5975
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
5976
 */
5977
static bool
5978
intel_dp_short_pulse(struct intel_dp *intel_dp)
5979
{
5980
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5981 5982
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
5983

5984 5985 5986 5987
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
5988
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5989

5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
6001 6002
	}

6003
	intel_dp_check_service_irq(intel_dp);
6004

6005 6006 6007
	/* Handle CEC interrupts, if any */
	drm_dp_cec_irq(&intel_dp->aux);

6008 6009 6010
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
6011

6012 6013
	intel_psr_short_pulse(intel_dp);

6014
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
6015 6016
		drm_dbg_kms(&dev_priv->drm,
			    "Link Training Compliance Test requested\n");
6017
		/* Send a Hotplug Uevent to userspace to start modeset */
6018
		drm_kms_helper_hotplug_event(&dev_priv->drm);
6019
	}
6020 6021

	return true;
6022 6023
}

6024
/* XXX this is probably wrong for multiple downstream ports */
6025
static enum drm_connector_status
6026
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
6027
{
6028
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6029
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
6030 6031
	u8 *dpcd = intel_dp->dpcd;
	u8 type;
6032

6033
	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
6034 6035
		return connector_status_connected;

6036 6037 6038
	if (lspcon->active)
		lspcon_resume(lspcon);

6039 6040 6041 6042
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
6043
	if (!drm_dp_is_branch(dpcd))
6044
		return connector_status_connected;
6045 6046

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
6047
	if (intel_dp_has_sink_count(intel_dp) &&
6048
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
6049 6050
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
6051 6052
	}

6053 6054 6055
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

6056
	/* If no HPD, poke DDC gently */
6057
	if (drm_probe_ddc(&intel_dp->aux.ddc))
6058
		return connector_status_connected;
6059 6060

	/* Well we tried, say unknown for unreliable port types */
6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
6073 6074

	/* Anything else is out of spec, warn and ignore */
6075
	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
6076
	return connector_status_disconnected;
6077 6078
}

6079 6080 6081
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
6082
	return connector_status_connected;
6083 6084
}

6085
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
6086
{
6087
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6088
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
6089

6090
	return intel_de_read(dev_priv, SDEISR) & bit;
6091 6092
}

6093
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
6094
{
6095
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6096
	u32 bit;
6097

6098 6099
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
6100 6101
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
6102
	case HPD_PORT_C:
6103 6104
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
6105
	case HPD_PORT_D:
6106 6107 6108
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
6109
		MISSING_CASE(encoder->hpd_pin);
6110 6111 6112
		return false;
	}

6113
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
6114 6115
}

6116
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
6117
{
6118
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6119 6120
	u32 bit;

6121 6122
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
6123
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
6124
		break;
6125
	case HPD_PORT_C:
6126
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
6127
		break;
6128
	case HPD_PORT_D:
6129
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
6130 6131
		break;
	default:
6132
		MISSING_CASE(encoder->hpd_pin);
6133
		return false;
6134 6135
	}

6136
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
6137 6138
}

6139
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
6140
{
6141
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6142
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
6143

6144
	return intel_de_read(dev_priv, DEISR) & bit;
6145 6146
}

6147 6148
/*
 * intel_digital_port_connected - is the specified port connected?
6149
 * @encoder: intel_encoder
6150
 *
6151 6152 6153 6154 6155
 * In cases where there's a connector physically connected but it can't be used
 * by our hardware we also return false, since the rest of the driver should
 * pretty much treat the port as disconnected. This is relevant for type-C
 * (starting on ICL) where there's ownership involved.
 *
6156
 * Return %true if port is connected, %false otherwise.
6157
 */
6158 6159 6160
bool intel_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6161
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
6162
	bool is_connected = false;
6163 6164 6165
	intel_wakeref_t wakeref;

	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
6166
		is_connected = dig_port->connected(encoder);
6167 6168 6169 6170

	return is_connected;
}

6171
static struct edid *
6172
intel_dp_get_edid(struct intel_dp *intel_dp)
6173
{
6174
	struct intel_connector *intel_connector = intel_dp->attached_connector;
6175

6176 6177 6178 6179
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
6180 6181
			return NULL;

J
Jani Nikula 已提交
6182
		return drm_edid_duplicate(intel_connector->edid);
6183 6184 6185 6186
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
6187

6188
static void
6189 6190
intel_dp_update_dfp(struct intel_dp *intel_dp,
		    const struct edid *edid)
6191
{
6192 6193 6194 6195 6196
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;

	intel_dp->dfp.max_bpc =
		drm_dp_downstream_max_bpc(intel_dp->dpcd,
6197
					  intel_dp->downstream_ports, edid);
6198

6199 6200 6201 6202
	intel_dp->dfp.max_dotclock =
		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
					       intel_dp->downstream_ports);

6203 6204 6205 6206 6207 6208 6209 6210 6211
	intel_dp->dfp.min_tmds_clock =
		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);
	intel_dp->dfp.max_tmds_clock =
		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);

6212
	drm_dbg_kms(&i915->drm,
6213
		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d\n",
6214
		    connector->base.base.id, connector->base.name,
6215 6216 6217 6218
		    intel_dp->dfp.max_bpc,
		    intel_dp->dfp.max_dotclock,
		    intel_dp->dfp.min_tmds_clock,
		    intel_dp->dfp.max_tmds_clock);
6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279
}

static void
intel_dp_update_420(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;
	bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420;

	/* No YCbCr output support on gmch platforms */
	if (HAS_GMCH(i915))
		return;

	/*
	 * ILK doesn't seem capable of DP YCbCr output. The
	 * displayed image is severly corrupted. SNB+ is fine.
	 */
	if (IS_GEN(i915, 5))
		return;

	is_branch = drm_dp_is_branch(intel_dp->dpcd);
	ycbcr_420_passthrough =
		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
						  intel_dp->downstream_ports);
	ycbcr_444_to_420 =
		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
							intel_dp->downstream_ports);

	if (INTEL_GEN(i915) >= 11) {
		/* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */
		intel_dp->dfp.ycbcr_444_to_420 =
			ycbcr_444_to_420 && !ycbcr_420_passthrough;

		connector->base.ycbcr_420_allowed =
			!is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough;
	} else {
		/* 4:4:4->4:2:0 conversion is the only way */
		intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420;

		connector->base.ycbcr_420_allowed = ycbcr_444_to_420;
	}

	drm_dbg_kms(&i915->drm,
		    "[CONNECTOR:%d:%s] YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
		    connector->base.base.id, connector->base.name,
		    yesno(connector->base.ycbcr_420_allowed),
		    yesno(intel_dp->dfp.ycbcr_444_to_420));
}

static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;
	struct edid *edid;

	intel_dp_unset_edid(intel_dp);
	edid = intel_dp_get_edid(intel_dp);
	connector->detect_edid = edid;

	intel_dp_update_dfp(intel_dp, edid);
	intel_dp_update_420(intel_dp);
6280

6281 6282 6283 6284 6285
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
	}

6286
	drm_dp_cec_set_edid(&intel_dp->aux, edid);
L
Lyude Paul 已提交
6287
	intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
6288 6289
}

6290 6291
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
6292
{
6293
	struct intel_connector *connector = intel_dp->attached_connector;
6294

6295
	drm_dp_cec_unset_edid(&intel_dp->aux);
6296 6297
	kfree(connector->detect_edid);
	connector->detect_edid = NULL;
6298

6299
	intel_dp->has_hdmi_sink = false;
6300
	intel_dp->has_audio = false;
L
Lyude Paul 已提交
6301
	intel_dp->edid_quirks = 0;
6302 6303

	intel_dp->dfp.max_bpc = 0;
6304
	intel_dp->dfp.max_dotclock = 0;
6305 6306
	intel_dp->dfp.min_tmds_clock = 0;
	intel_dp->dfp.max_tmds_clock = 0;
6307 6308 6309

	intel_dp->dfp.ycbcr_444_to_420 = false;
	connector->base.ycbcr_420_allowed = false;
6310
}
6311

6312
static int
6313 6314 6315
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
Z
Zhenyu Wang 已提交
6316
{
6317
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6318
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6319 6320
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
Z
Zhenyu Wang 已提交
6321 6322
	enum drm_connector_status status;

6323 6324
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6325 6326
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
6327

6328 6329 6330
	if (!INTEL_DISPLAY_ENABLED(dev_priv))
		return connector_status_disconnected;

6331
	/* Can't disconnect eDP */
6332
	if (intel_dp_is_edp(intel_dp))
6333
		status = edp_detect(intel_dp);
6334
	else if (intel_digital_port_connected(encoder))
6335
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
6336
	else
6337 6338
		status = connector_status_disconnected;

6339
	if (status == connector_status_disconnected) {
6340
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6341
		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
6342

6343
		if (intel_dp->is_mst) {
6344 6345 6346 6347
			drm_dbg_kms(&dev_priv->drm,
				    "MST device may have disappeared %d vs %d\n",
				    intel_dp->is_mst,
				    intel_dp->mst_mgr.mst_state);
6348 6349 6350 6351 6352
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

6353
		goto out;
6354
	}
Z
Zhenyu Wang 已提交
6355

6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366
	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dp_get_dsc_sink_cap(intel_dp);

	intel_dp_configure_mst(intel_dp);

	/*
	 * TODO: Reset link params when switching to MST mode, until MST
	 * supports link training fallback params.
	 */
	if (intel_dp->reset_link_params || intel_dp->is_mst) {
6367 6368
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
6369

6370 6371
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
6372 6373 6374

		intel_dp->reset_link_params = false;
	}
6375

6376 6377
	intel_dp_print_rates(intel_dp);

6378
	if (intel_dp->is_mst) {
6379 6380 6381 6382 6383
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
6384 6385
		status = connector_status_disconnected;
		goto out;
6386 6387 6388 6389 6390 6391
	}

	/*
	 * Some external monitors do not signal loss of link synchronization
	 * with an IRQ_HPD, so force a link status check.
	 */
6392 6393 6394 6395
	if (!intel_dp_is_edp(intel_dp)) {
		int ret;

		ret = intel_dp_retrain_link(encoder, ctx);
6396
		if (ret)
6397 6398
			return ret;
	}
6399

6400 6401 6402 6403 6404 6405 6406 6407
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

6408
	intel_dp_set_edid(intel_dp);
6409 6410
	if (intel_dp_is_edp(intel_dp) ||
	    to_intel_connector(connector)->detect_edid)
6411
		status = connector_status_connected;
6412

6413
	intel_dp_check_service_irq(intel_dp);
6414

6415
out:
6416
	if (status != connector_status_connected && !intel_dp->is_mst)
6417
		intel_dp_unset_edid(intel_dp);
6418

6419 6420 6421 6422 6423 6424
	/*
	 * Make sure the refs for power wells enabled during detect are
	 * dropped to avoid a new detect cycle triggered by HPD polling.
	 */
	intel_display_power_flush_work(dev_priv);

6425 6426 6427 6428 6429
	if (!intel_dp_is_edp(intel_dp))
		drm_dp_set_subconnector_property(connector,
						 status,
						 intel_dp->dpcd,
						 intel_dp->downstream_ports);
6430
	return status;
6431 6432
}

6433 6434
static void
intel_dp_force(struct drm_connector *connector)
6435
{
6436
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6437 6438
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &dig_port->base;
6439
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6440 6441
	enum intel_display_power_domain aux_domain =
		intel_aux_power_domain(dig_port);
6442
	intel_wakeref_t wakeref;
6443

6444 6445
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6446
	intel_dp_unset_edid(intel_dp);
6447

6448 6449
	if (connector->status != connector_status_connected)
		return;
6450

6451
	wakeref = intel_display_power_get(dev_priv, aux_domain);
6452 6453 6454

	intel_dp_set_edid(intel_dp);

6455
	intel_display_power_put(dev_priv, aux_domain, wakeref);
6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
6469

6470
	/* if eDP has no EDID, fall back to fixed mode */
6471
	if (intel_dp_is_edp(intel_attached_dp(intel_connector)) &&
6472
	    intel_connector->panel.fixed_mode) {
6473
		struct drm_display_mode *mode;
6474 6475

		mode = drm_mode_duplicate(connector->dev,
6476
					  intel_connector->panel.fixed_mode);
6477
		if (mode) {
6478 6479 6480 6481
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
6482

6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495
	if (!edid) {
		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
		struct drm_display_mode *mode;

		mode = drm_dp_downstream_mode(connector->dev,
					      intel_dp->dpcd,
					      intel_dp->downstream_ports);
		if (mode) {
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}

6496
	return 0;
6497 6498
}

6499 6500 6501
static int
intel_dp_connector_register(struct drm_connector *connector)
{
6502
	struct drm_i915_private *i915 = to_i915(connector->dev);
6503
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6504 6505 6506 6507 6508
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
6509

6510 6511
	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
		    intel_dp->aux.name, connector->kdev->kobj.name);
6512 6513

	intel_dp->aux.dev = connector->kdev;
6514 6515
	ret = drm_dp_aux_register(&intel_dp->aux);
	if (!ret)
6516
		drm_dp_cec_register_connector(&intel_dp->aux, connector);
6517
	return ret;
6518 6519
}

6520 6521 6522
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
6523
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6524 6525 6526

	drm_dp_cec_unregister_connector(&intel_dp->aux);
	drm_dp_aux_unregister(&intel_dp->aux);
6527 6528 6529
	intel_connector_unregister(connector);
}

6530
void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
6531
{
6532 6533
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
	struct intel_dp *intel_dp = &dig_port->dp;
6534

6535
	intel_dp_mst_encoder_cleanup(dig_port);
6536
	if (intel_dp_is_edp(intel_dp)) {
6537 6538
		intel_wakeref_t wakeref;

6539
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6540 6541 6542 6543
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
6544 6545
		with_pps_lock(intel_dp, wakeref)
			edp_panel_vdd_off_sync(intel_dp);
6546

6547 6548 6549 6550
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
6551
	}
6552 6553

	intel_dp_aux_fini(intel_dp);
6554 6555 6556 6557 6558
}

static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	intel_dp_encoder_flush_work(encoder);
6559

6560
	drm_encoder_cleanup(encoder);
6561
	kfree(enc_to_dig_port(to_intel_encoder(encoder)));
6562 6563
}

6564
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
6565
{
6566
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
6567
	intel_wakeref_t wakeref;
6568

6569
	if (!intel_dp_is_edp(intel_dp))
6570 6571
		return;

6572 6573 6574 6575
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
6576
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6577 6578
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
6579 6580
}

6581 6582
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
6583
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6584
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
6597 6598
	drm_dbg_kms(&dev_priv->drm,
		    "VDD left on by BIOS, adjusting state tracking\n");
6599
	intel_display_power_get(dev_priv, intel_aux_power_domain(dig_port));
6600 6601 6602 6603

	edp_panel_vdd_schedule_off(intel_dp);
}

6604 6605
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
6606
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6607 6608
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum pipe pipe;
6609

6610 6611 6612
	if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				  encoder->port, &pipe))
		return pipe;
6613

6614
	return INVALID_PIPE;
6615 6616
}

6617
void intel_dp_encoder_reset(struct drm_encoder *encoder)
6618
{
6619
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
6620
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));
6621
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
6622
	intel_wakeref_t wakeref;
6623 6624

	if (!HAS_DDI(dev_priv))
6625
		intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
6626

6627
	if (lspcon->active)
6628 6629
		lspcon_resume(lspcon);

6630 6631
	intel_dp->reset_link_params = true;

6632 6633 6634 6635
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
	    !intel_dp_is_edp(intel_dp))
		return;

6636 6637 6638
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6639

6640 6641 6642 6643 6644 6645 6646 6647
		if (intel_dp_is_edp(intel_dp)) {
			/*
			 * Reinit the power sequencer, in case BIOS did
			 * something nasty with it.
			 */
			intel_dp_pps_init(intel_dp);
			intel_edp_panel_vdd_sanitize(intel_dp);
		}
6648
	}
6649 6650
}

6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687
static int intel_modeset_tile_group(struct intel_atomic_state *state,
				    int tile_group_id)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct drm_connector_list_iter conn_iter;
	struct drm_connector *connector;
	int ret = 0;

	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!connector->has_tile ||
		    connector->tile_group->id != tile_group_id)
			continue;

		conn_state = drm_atomic_get_connector_state(&state->base,
							    connector);
		if (IS_ERR(conn_state)) {
			ret = PTR_ERR(conn_state);
			break;
		}

		crtc = to_intel_crtc(conn_state->crtc);

		if (!crtc)
			continue;

		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			break;
	}
6688
	drm_connector_list_iter_end(&conn_iter);
6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727

	return ret;
}

static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	if (transcoders == 0)
		return 0;

	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

		if (!crtc_state->hw.enable)
			continue;

		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
			continue;

		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
		if (ret)
			return ret;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			return ret;

		transcoders &= ~BIT(crtc_state->cpu_transcoder);
	}

6728
	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769

	return 0;
}

static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
				      struct drm_connector *connector)
{
	const struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(&state->base, connector);
	const struct intel_crtc_state *old_crtc_state;
	struct intel_crtc *crtc;
	u8 transcoders;

	crtc = to_intel_crtc(old_conn_state->crtc);
	if (!crtc)
		return 0;

	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);

	if (!old_crtc_state->hw.active)
		return 0;

	transcoders = old_crtc_state->sync_mode_slaves_mask;
	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
		transcoders |= BIT(old_crtc_state->master_transcoder);

	return intel_modeset_affected_transcoders(state,
						  transcoders);
}

static int intel_dp_connector_atomic_check(struct drm_connector *conn,
					   struct drm_atomic_state *_state)
{
	struct drm_i915_private *dev_priv = to_i915(conn->dev);
	struct intel_atomic_state *state = to_intel_atomic_state(_state);
	int ret;

	ret = intel_digital_connector_atomic_check(conn, &state->base);
	if (ret)
		return ret;

6770 6771 6772 6773 6774
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788
		return 0;

	if (!intel_connector_needs_modeset(state, conn))
		return 0;

	if (conn->has_tile) {
		ret = intel_modeset_tile_group(state, conn->tile_group->id);
		if (ret)
			return ret;
	}

	return intel_modeset_synced_crtcs(state, conn);
}

6789
static const struct drm_connector_funcs intel_dp_connector_funcs = {
6790
	.force = intel_dp_force,
6791
	.fill_modes = drm_helper_probe_single_connector_modes,
6792 6793
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
6794
	.late_register = intel_dp_connector_register,
6795
	.early_unregister = intel_dp_connector_unregister,
6796
	.destroy = intel_connector_destroy,
6797
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6798
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
6799 6800 6801
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
6802
	.detect_ctx = intel_dp_detect,
6803 6804
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
6805
	.atomic_check = intel_dp_connector_atomic_check,
6806 6807 6808
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6809
	.reset = intel_dp_encoder_reset,
6810
	.destroy = intel_dp_encoder_destroy,
6811 6812
};

6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825
static bool intel_edp_have_power(struct intel_dp *intel_dp)
{
	intel_wakeref_t wakeref;
	bool have_power = false;

	with_pps_lock(intel_dp, wakeref) {
		have_power = edp_have_panel_power(intel_dp) &&
						  edp_have_panel_vdd(intel_dp);
	}

	return have_power;
}

6826
enum irqreturn
6827
intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
6828
{
6829 6830
	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
	struct intel_dp *intel_dp = &dig_port->dp;
6831

6832
	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
6833
	    (long_hpd || !intel_edp_have_power(intel_dp))) {
6834
		/*
6835
		 * vdd off can generate a long/short pulse on eDP which
6836 6837
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
6838
		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
6839
		 */
6840 6841 6842
		drm_dbg_kms(&i915->drm,
			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
			    long_hpd ? "long" : "short",
6843 6844
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
6845
		return IRQ_HANDLED;
6846 6847
	}

6848
	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
6849 6850
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
6851
		    long_hpd ? "long" : "short");
6852

6853
	if (long_hpd) {
6854
		intel_dp->reset_link_params = true;
6855 6856 6857 6858
		return IRQ_NONE;
	}

	if (intel_dp->is_mst) {
6859
		if (!intel_dp_check_mst_status(intel_dp))
6860
			return IRQ_NONE;
6861 6862
	} else if (!intel_dp_short_pulse(intel_dp)) {
		return IRQ_NONE;
6863
	}
6864

6865
	return IRQ_HANDLED;
6866 6867
}

6868
/* check the VBT to see whether the eDP is on another port */
6869
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
6870
{
6871 6872 6873 6874
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
6875
	if (INTEL_GEN(dev_priv) < 5)
6876 6877
		return false;

6878
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
6879 6880
		return true;

6881
	return intel_bios_is_port_edp(dev_priv, port);
6882 6883
}

6884
static void
6885 6886
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
6887
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6888 6889
	enum port port = dp_to_dig_port(intel_dp)->base.port;

6890 6891 6892
	if (!intel_dp_is_edp(intel_dp))
		drm_connector_attach_dp_subconnector_property(connector);

6893 6894
	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
6895

6896
	intel_attach_broadcast_rgb_property(connector);
R
Rodrigo Vivi 已提交
6897
	if (HAS_GMCH(dev_priv))
6898 6899 6900
		drm_connector_attach_max_bpc_property(connector, 6, 10);
	else if (INTEL_GEN(dev_priv) >= 5)
		drm_connector_attach_max_bpc_property(connector, 6, 12);
6901

6902 6903
	intel_attach_colorspace_property(connector);

6904 6905 6906 6907 6908
	if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
		drm_object_attach_property(&connector->base,
					   connector->dev->mode_config.hdr_output_metadata_property,
					   0);

6909
	if (intel_dp_is_edp(intel_dp)) {
6910 6911 6912
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
R
Rodrigo Vivi 已提交
6913
		if (!HAS_GMCH(dev_priv))
6914 6915 6916 6917
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

6918
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
6919

6920
	}
6921 6922
}

6923 6924
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
6925
	intel_dp->panel_power_off_time = ktime_get_boottime();
6926 6927 6928 6929
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

6930
static void
6931
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
6932
{
6933
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6934
	u32 pp_on, pp_off, pp_ctl;
6935
	struct pps_registers regs;
6936

6937
	intel_pps_get_registers(intel_dp, &regs);
6938

6939
	pp_ctl = ilk_get_pp_control(intel_dp);
6940

6941 6942
	/* Ensure PPS is unlocked */
	if (!HAS_DDI(dev_priv))
6943
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
6944

6945 6946
	pp_on = intel_de_read(dev_priv, regs.pp_on);
	pp_off = intel_de_read(dev_priv, regs.pp_off);
6947 6948

	/* Pull timing values out of registers */
6949 6950 6951 6952
	seq->t1_t3 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, pp_on);
	seq->t8 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, pp_on);
	seq->t9 = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, pp_off);
	seq->t10 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, pp_off);
6953

6954 6955 6956
	if (i915_mmio_reg_valid(regs.pp_div)) {
		u32 pp_div;

6957
		pp_div = intel_de_read(dev_priv, regs.pp_div);
6958

6959
		seq->t11_t12 = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, pp_div) * 1000;
6960
	} else {
6961
		seq->t11_t12 = REG_FIELD_GET(BXT_POWER_CYCLE_DELAY_MASK, pp_ctl) * 1000;
6962
	}
6963 6964
}

I
Imre Deak 已提交
6965 6966 6967 6968 6969 6970 6971 6972 6973
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
6974
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
6975 6976 6977 6978
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

6979
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
6980 6981 6982 6983 6984 6985 6986 6987 6988

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

6989
static void
6990
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
6991
{
6992
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6993 6994 6995 6996 6997 6998 6999 7000 7001
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

7002
	intel_pps_readout_hw_state(intel_dp, &cur);
7003

I
Imre Deak 已提交
7004
	intel_pps_dump_state("cur", &cur);
7005

7006
	vbt = dev_priv->vbt.edp.pps;
7007 7008 7009 7010 7011 7012
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
7013
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
7014 7015 7016
		drm_dbg_kms(&dev_priv->drm,
			    "Increasing T12 panel delay as per the quirk to %d\n",
			    vbt.t11_t12);
7017
	}
7018 7019 7020 7021 7022
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
7036
	intel_pps_dump_state("vbt", &vbt);
7037 7038 7039

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
7040
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
7041 7042 7043 7044 7045 7046 7047 7048 7049
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

7050
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
7051 7052 7053 7054 7055 7056 7057
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

7058 7059 7060 7061 7062
	drm_dbg_kms(&dev_priv->drm,
		    "panel power up delay %d, power down delay %d, power cycle delay %d\n",
		    intel_dp->panel_power_up_delay,
		    intel_dp->panel_power_down_delay,
		    intel_dp->panel_power_cycle_delay);
7063

7064 7065 7066
	drm_dbg_kms(&dev_priv->drm, "backlight on delay %d, off delay %d\n",
		    intel_dp->backlight_on_delay,
		    intel_dp->backlight_off_delay);
I
Imre Deak 已提交
7067 7068 7069 7070 7071 7072 7073 7074 7075 7076

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
7077 7078 7079 7080 7081 7082

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
7083 7084 7085
}

static void
7086
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
7087
					      bool force_disable_vdd)
7088
{
7089
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7090
	u32 pp_on, pp_off, port_sel = 0;
7091
	int div = RUNTIME_INFO(dev_priv)->rawclk_freq / 1000;
7092
	struct pps_registers regs;
7093
	enum port port = dp_to_dig_port(intel_dp)->base.port;
7094
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
7095

V
Ville Syrjälä 已提交
7096
	lockdep_assert_held(&dev_priv->pps_mutex);
7097

7098
	intel_pps_get_registers(intel_dp, &regs);
7099

7100 7101
	/*
	 * On some VLV machines the BIOS can leave the VDD
7102
	 * enabled even on power sequencers which aren't
7103 7104 7105 7106 7107 7108 7109
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
7110
	 * soon as the new power sequencer gets initialized.
7111 7112
	 */
	if (force_disable_vdd) {
7113
		u32 pp = ilk_get_pp_control(intel_dp);
7114

7115 7116
		drm_WARN(&dev_priv->drm, pp & PANEL_POWER_ON,
			 "Panel power already on\n");
7117 7118

		if (pp & EDP_FORCE_VDD)
7119 7120
			drm_dbg_kms(&dev_priv->drm,
				    "VDD already on, disabling first\n");
7121 7122 7123

		pp &= ~EDP_FORCE_VDD;

7124
		intel_de_write(dev_priv, regs.pp_ctrl, pp);
7125 7126
	}

7127 7128 7129 7130
	pp_on = REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, seq->t1_t3) |
		REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, seq->t8);
	pp_off = REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, seq->t9) |
		REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, seq->t10);
7131 7132 7133

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
7134
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7135
		port_sel = PANEL_PORT_SELECT_VLV(port);
7136
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
7137 7138
		switch (port) {
		case PORT_A:
7139
			port_sel = PANEL_PORT_SELECT_DPA;
7140 7141 7142 7143 7144
			break;
		case PORT_C:
			port_sel = PANEL_PORT_SELECT_DPC;
			break;
		case PORT_D:
7145
			port_sel = PANEL_PORT_SELECT_DPD;
7146 7147 7148 7149 7150
			break;
		default:
			MISSING_CASE(port);
			break;
		}
7151 7152
	}

7153 7154
	pp_on |= port_sel;

7155 7156
	intel_de_write(dev_priv, regs.pp_on, pp_on);
	intel_de_write(dev_priv, regs.pp_off, pp_off);
7157 7158 7159 7160 7161

	/*
	 * Compute the divisor for the pp clock, simply match the Bspec formula.
	 */
	if (i915_mmio_reg_valid(regs.pp_div)) {
7162 7163
		intel_de_write(dev_priv, regs.pp_div,
			       REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, (100 * div) / 2 - 1) | REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000)));
7164 7165 7166
	} else {
		u32 pp_ctl;

7167
		pp_ctl = intel_de_read(dev_priv, regs.pp_ctrl);
7168
		pp_ctl &= ~BXT_POWER_CYCLE_DELAY_MASK;
7169
		pp_ctl |= REG_FIELD_PREP(BXT_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000));
7170
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
7171
	}
7172

7173 7174
	drm_dbg_kms(&dev_priv->drm,
		    "panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
7175 7176
		    intel_de_read(dev_priv, regs.pp_on),
		    intel_de_read(dev_priv, regs.pp_off),
7177
		    i915_mmio_reg_valid(regs.pp_div) ?
7178 7179
		    intel_de_read(dev_priv, regs.pp_div) :
		    (intel_de_read(dev_priv, regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK));
7180 7181
}

7182
static void intel_dp_pps_init(struct intel_dp *intel_dp)
7183
{
7184
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7185 7186

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7187 7188
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
7189 7190
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
7191 7192 7193
	}
}

7194 7195
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
7196
 * @dev_priv: i915 device
7197
 * @crtc_state: a pointer to the active intel_crtc_state
7198 7199 7200 7201 7202 7203 7204 7205 7206
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
7207
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
7208
				    const struct intel_crtc_state *crtc_state,
7209
				    int refresh_rate)
7210
{
7211
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
7212
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
7213
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
7214 7215

	if (refresh_rate <= 0) {
7216 7217
		drm_dbg_kms(&dev_priv->drm,
			    "Refresh rate should be positive non-zero.\n");
7218 7219 7220
		return;
	}

7221
	if (intel_dp == NULL) {
7222
		drm_dbg_kms(&dev_priv->drm, "DRRS not supported.\n");
7223 7224 7225 7226
		return;
	}

	if (!intel_crtc) {
7227 7228
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS: intel_crtc not initialized\n");
7229 7230 7231
		return;
	}

7232
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
7233
		drm_dbg_kms(&dev_priv->drm, "Only Seamless DRRS supported.\n");
7234 7235 7236
		return;
	}

V
Ville Syrjälä 已提交
7237
	if (drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode) ==
7238
			refresh_rate)
7239 7240
		index = DRRS_LOW_RR;

7241
	if (index == dev_priv->drrs.refresh_rate_type) {
7242 7243
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS requested for previously set RR...ignoring\n");
7244 7245 7246
		return;
	}

7247
	if (!crtc_state->hw.active) {
7248 7249
		drm_dbg_kms(&dev_priv->drm,
			    "eDP encoder disabled. CRTC not Active\n");
7250 7251 7252
		return;
	}

7253
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
7254 7255
		switch (index) {
		case DRRS_HIGH_RR:
7256
			intel_dp_set_m_n(crtc_state, M1_N1);
7257 7258
			break;
		case DRRS_LOW_RR:
7259
			intel_dp_set_m_n(crtc_state, M2_N2);
7260 7261 7262
			break;
		case DRRS_MAX_RR:
		default:
7263 7264
			drm_err(&dev_priv->drm,
				"Unsupported refreshrate type\n");
7265
		}
7266 7267
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
7268
		u32 val;
7269

7270
		val = intel_de_read(dev_priv, reg);
7271
		if (index > DRRS_HIGH_RR) {
7272
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7273 7274 7275
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
7276
		} else {
7277
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7278 7279 7280
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
7281
		}
7282
		intel_de_write(dev_priv, reg, val);
7283 7284
	}

7285 7286
	dev_priv->drrs.refresh_rate_type = index;

7287 7288
	drm_dbg_kms(&dev_priv->drm, "eDP Refresh Rate set to : %dHz\n",
		    refresh_rate);
7289 7290
}

7291 7292 7293 7294 7295 7296 7297 7298 7299
static void
intel_edp_drrs_enable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	dev_priv->drrs.busy_frontbuffer_bits = 0;
	dev_priv->drrs.dp = intel_dp;
}

7300 7301 7302
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
7303
 * @crtc_state: A pointer to the active crtc state.
7304 7305 7306
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
7307
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
7308
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
7309
{
7310
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7311

7312
	if (!crtc_state->has_drrs)
V
Vandana Kannan 已提交
7313 7314
		return;

7315
	drm_dbg_kms(&dev_priv->drm, "Enabling DRRS\n");
7316

V
Vandana Kannan 已提交
7317
	mutex_lock(&dev_priv->drrs.mutex);
7318

7319
	if (dev_priv->drrs.dp) {
7320
		drm_warn(&dev_priv->drm, "DRRS already enabled\n");
V
Vandana Kannan 已提交
7321 7322 7323
		goto unlock;
	}

7324
	intel_edp_drrs_enable_locked(intel_dp);
V
Vandana Kannan 已提交
7325 7326 7327 7328 7329

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345
static void
intel_edp_drrs_disable_locked(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		int refresh;

		refresh = drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode);
		intel_dp_set_drrs_state(dev_priv, crtc_state, refresh);
	}

	dev_priv->drrs.dp = NULL;
}

7346 7347 7348
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
7349
 * @old_crtc_state: Pointer to old crtc_state.
7350 7351
 *
 */
7352
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
7353
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
7354
{
7355
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7356

7357
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
7358 7359 7360 7361 7362 7363 7364 7365
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7366
	intel_edp_drrs_disable_locked(intel_dp, old_crtc_state);
V
Vandana Kannan 已提交
7367 7368 7369 7370 7371
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404
/**
 * intel_edp_drrs_update - Update DRRS state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This function will update DRRS states, disabling or enabling DRRS when
 * executing fastsets. For full modeset, intel_edp_drrs_disable() and
 * intel_edp_drrs_enable() should be called instead.
 */
void
intel_edp_drrs_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	mutex_lock(&dev_priv->drrs.mutex);

	/* New state matches current one? */
	if (crtc_state->has_drrs == !!dev_priv->drrs.dp)
		goto unlock;

	if (crtc_state->has_drrs)
		intel_edp_drrs_enable_locked(intel_dp);
	else
		intel_edp_drrs_disable_locked(intel_dp, crtc_state);

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

7418
	/*
7419 7420
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
7421 7422
	 */

7423 7424
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
7425

7426 7427 7428 7429
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7430
			drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode));
7431
	}
7432

7433 7434
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
7435 7436
}

7437
/**
7438
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
7439
 * @dev_priv: i915 device
7440 7441
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
7442 7443
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
7444 7445 7446
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
7447 7448
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
7449
{
7450
	struct intel_dp *intel_dp;
7451 7452 7453
	struct drm_crtc *crtc;
	enum pipe pipe;

7454
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7455 7456
		return;

7457
	cancel_delayed_work(&dev_priv->drrs.work);
7458

7459
	mutex_lock(&dev_priv->drrs.mutex);
7460 7461 7462

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
7463 7464 7465 7466
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7467
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7468 7469
	pipe = to_intel_crtc(crtc)->pipe;

7470 7471 7472
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

7473
	/* invalidate means busy screen hence upclock */
7474
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7475
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7476
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
7477 7478 7479 7480

	mutex_unlock(&dev_priv->drrs.mutex);
}

7481
/**
7482
 * intel_edp_drrs_flush - Restart Idleness DRRS
7483
 * @dev_priv: i915 device
7484 7485
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
7486 7487 7488 7489
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
7490 7491 7492
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
7493 7494
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
7495
{
7496
	struct intel_dp *intel_dp;
7497 7498 7499
	struct drm_crtc *crtc;
	enum pipe pipe;

7500
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7501 7502
		return;

7503
	cancel_delayed_work(&dev_priv->drrs.work);
7504

7505
	mutex_lock(&dev_priv->drrs.mutex);
7506 7507 7508

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
7509 7510 7511 7512
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7513
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7514
	pipe = to_intel_crtc(crtc)->pipe;
7515 7516

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
7517 7518
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

7519
	/* flush means busy screen hence upclock */
7520
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7521
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7522
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
7523 7524 7525 7526 7527 7528

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
7529 7530 7531 7532 7533
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551 7552 7553 7554 7555 7556
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
7557 7558 7559 7560 7561 7562 7563 7564
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
7565 7566 7567 7568 7569 7570 7571 7572
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
7573
 * @connector: eDP connector
7574 7575 7576 7577 7578 7579 7580 7581 7582 7583
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
7584
static struct drm_display_mode *
7585 7586
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
7587
{
7588
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
7589 7590
	struct drm_display_mode *downclock_mode = NULL;

7591 7592 7593
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

7594
	if (INTEL_GEN(dev_priv) <= 6) {
7595 7596
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS supported for Gen7 and above\n");
7597 7598 7599 7600
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
7601
		drm_dbg_kms(&dev_priv->drm, "VBT doesn't support DRRS\n");
7602 7603 7604
		return NULL;
	}

7605
	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
7606
	if (!downclock_mode) {
7607 7608
		drm_dbg_kms(&dev_priv->drm,
			    "Downclock mode is not found. DRRS not supported\n");
7609 7610 7611
		return NULL;
	}

7612
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
7613

7614
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
7615 7616
	drm_dbg_kms(&dev_priv->drm,
		    "seamless DRRS supported for eDP panel.\n");
7617 7618 7619
	return downclock_mode;
}

7620
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
7621
				     struct intel_connector *intel_connector)
7622
{
7623 7624
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_device *dev = &dev_priv->drm;
7625
	struct drm_connector *connector = &intel_connector->base;
7626
	struct drm_display_mode *fixed_mode = NULL;
7627
	struct drm_display_mode *downclock_mode = NULL;
7628
	bool has_dpcd;
7629
	enum pipe pipe = INVALID_PIPE;
7630 7631
	intel_wakeref_t wakeref;
	struct edid *edid;
7632

7633
	if (!intel_dp_is_edp(intel_dp))
7634 7635
		return true;

7636 7637
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, edp_panel_vdd_work);

7638 7639 7640 7641 7642 7643
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
7644
	if (intel_get_lvds_encoder(dev_priv)) {
7645 7646
		drm_WARN_ON(dev,
			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
7647 7648
		drm_info(&dev_priv->drm,
			 "LVDS was detected, not registering eDP\n");
7649 7650 7651 7652

		return false;
	}

7653 7654 7655 7656 7657
	with_pps_lock(intel_dp, wakeref) {
		intel_dp_init_panel_power_timestamps(intel_dp);
		intel_dp_pps_init(intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
7658

7659
	/* Cache DPCD and EDID for edp. */
7660
	has_dpcd = intel_edp_init_dpcd(intel_dp);
7661

7662
	if (!has_dpcd) {
7663
		/* if this fails, presume the device is a ghost */
7664 7665
		drm_info(&dev_priv->drm,
			 "failed to retrieve link info, disabling eDP\n");
7666
		goto out_vdd_off;
7667 7668
	}

7669
	mutex_lock(&dev->mode_config.mutex);
7670
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
7671 7672
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
L
Lyude Paul 已提交
7673 7674
			drm_connector_update_edid_property(connector, edid);
			intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
7675 7676 7677 7678 7679 7680 7681 7682 7683
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

7684 7685 7686
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
7687 7688

	/* fallback to VBT if available for eDP */
7689 7690
	if (!fixed_mode)
		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
7691
	mutex_unlock(&dev->mode_config.mutex);
7692

7693
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7694 7695
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
7696 7697 7698 7699 7700 7701

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
7702
		pipe = vlv_active_pipe(intel_dp);
7703 7704 7705 7706 7707 7708 7709

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

7710 7711 7712
		drm_dbg_kms(&dev_priv->drm,
			    "using pipe %c for initial backlight setup\n",
			    pipe_name(pipe));
7713 7714
	}

7715
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
7716
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
7717
	intel_panel_setup_backlight(connector, pipe);
7718

7719 7720
	if (fixed_mode) {
		drm_connector_set_panel_orientation_with_quirk(connector,
7721
				dev_priv->vbt.orientation,
7722 7723
				fixed_mode->hdisplay, fixed_mode->vdisplay);
	}
7724

7725
	return true;
7726 7727 7728 7729 7730 7731 7732

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
7733 7734
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
7735 7736

	return false;
7737 7738
}

7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
7755 7756
	drm_connector_set_link_status_property(connector,
					       DRM_MODE_LINK_STATUS_BAD);
7757 7758 7759 7760 7761
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

7762
bool
7763
intel_dp_init_connector(struct intel_digital_port *dig_port,
7764
			struct intel_connector *intel_connector)
7765
{
7766
	struct drm_connector *connector = &intel_connector->base;
7767 7768
	struct intel_dp *intel_dp = &dig_port->dp;
	struct intel_encoder *intel_encoder = &dig_port->base;
7769
	struct drm_device *dev = intel_encoder->base.dev;
7770
	struct drm_i915_private *dev_priv = to_i915(dev);
7771
	enum port port = intel_encoder->port;
7772
	enum phy phy = intel_port_to_phy(dev_priv, port);
7773
	int type;
7774

7775 7776 7777 7778
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

7779
	if (drm_WARN(dev, dig_port->max_lanes < 1,
7780
		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
7781
		     dig_port->max_lanes, intel_encoder->base.base.id,
7782
		     intel_encoder->base.name))
7783 7784
		return false;

7785 7786
	intel_dp_set_source_rates(intel_dp);

7787
	intel_dp->reset_link_params = true;
7788
	intel_dp->pps_pipe = INVALID_PIPE;
7789
	intel_dp->active_pipe = INVALID_PIPE;
7790

7791
	/* Preserve the current hw state. */
7792
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
7793
	intel_dp->attached_connector = intel_connector;
7794

7795 7796 7797 7798 7799
	if (intel_dp_is_port_edp(dev_priv, port)) {
		/*
		 * Currently we don't support eDP on TypeC ports, although in
		 * theory it could work on TypeC legacy ports.
		 */
7800
		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
7801
		type = DRM_MODE_CONNECTOR_eDP;
7802
	} else {
7803
		type = DRM_MODE_CONNECTOR_DisplayPort;
7804
	}
7805

7806 7807 7808
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

	/* eDP only on port B and/or C on vlv/chv */
	if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
			      IS_CHERRYVIEW(dev_priv)) &&
			intel_dp_is_edp(intel_dp) &&
			port != PORT_B && port != PORT_C))
		return false;

7824 7825 7826 7827
	drm_dbg_kms(&dev_priv->drm,
		    "Adding %s connector on [ENCODER:%d:%s]\n",
		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
		    intel_encoder->base.base.id, intel_encoder->base.name);
7828

7829
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
7830 7831
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

R
Rodrigo Vivi 已提交
7832
	if (!HAS_GMCH(dev_priv))
7833
		connector->interlace_allowed = true;
7834 7835
	connector->doublescan_allowed = 0;

7836
	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
7837

7838
	intel_dp_aux_init(intel_dp);
7839

7840
	intel_connector_attach_encoder(intel_connector, intel_encoder);
7841

7842
	if (HAS_DDI(dev_priv))
7843 7844 7845 7846
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

7847
	/* init MST on ports that can support it */
7848
	intel_dp_mst_encoder_init(dig_port,
7849
				  intel_connector->base.base.id);
7850

7851
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
7852
		intel_dp_aux_fini(intel_dp);
7853
		intel_dp_mst_encoder_cleanup(dig_port);
7854
		goto fail;
7855
	}
7856

7857
	intel_dp_add_properties(intel_dp, connector);
7858

7859
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
7860
		int ret = intel_dp_init_hdcp(dig_port, intel_connector);
7861
		if (ret)
7862 7863
			drm_dbg_kms(&dev_priv->drm,
				    "HDCP init failed, skipping.\n");
7864
	}
7865

7866 7867 7868 7869
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
7870
	if (IS_G45(dev_priv)) {
7871 7872 7873
		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
			       (temp & ~0xf) | 0xd);
7874
	}
7875 7876

	return true;
7877 7878 7879 7880 7881

fail:
	drm_connector_cleanup(connector);

	return false;
7882
}
7883

7884
bool intel_dp_init(struct drm_i915_private *dev_priv,
7885 7886
		   i915_reg_t output_reg,
		   enum port port)
7887
{
7888
	struct intel_digital_port *dig_port;
7889 7890 7891 7892
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

7893 7894
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
7895
		return false;
7896

7897
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
7898 7899
	if (!intel_connector)
		goto err_connector_alloc;
7900

7901
	intel_encoder = &dig_port->base;
7902 7903
	encoder = &intel_encoder->base;

7904 7905
	mutex_init(&dig_port->hdcp_mutex);

7906 7907 7908
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
7909
		goto err_encoder_init;
7910

7911
	intel_encoder->hotplug = intel_dp_hotplug;
7912
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
7913
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
7914
	intel_encoder->get_config = intel_dp_get_config;
7915
	intel_encoder->update_pipe = intel_panel_update_backlight;
7916
	intel_encoder->suspend = intel_dp_encoder_suspend;
7917
	if (IS_CHERRYVIEW(dev_priv)) {
7918
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
7919 7920
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
7921
		intel_encoder->disable = vlv_disable_dp;
7922
		intel_encoder->post_disable = chv_post_disable_dp;
7923
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
7924
	} else if (IS_VALLEYVIEW(dev_priv)) {
7925
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
7926 7927
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
7928
		intel_encoder->disable = vlv_disable_dp;
7929
		intel_encoder->post_disable = vlv_post_disable_dp;
7930
	} else {
7931 7932
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
7933
		intel_encoder->disable = g4x_disable_dp;
7934
		intel_encoder->post_disable = g4x_post_disable_dp;
7935
	}
7936

7937 7938
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A))
7939
		dig_port->dp.set_link_train = cpt_set_link_train;
7940
	else
7941
		dig_port->dp.set_link_train = g4x_set_link_train;
7942

7943
	if (IS_CHERRYVIEW(dev_priv))
7944
		dig_port->dp.set_signal_levels = chv_set_signal_levels;
7945
	else if (IS_VALLEYVIEW(dev_priv))
7946
		dig_port->dp.set_signal_levels = vlv_set_signal_levels;
7947
	else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
7948
		dig_port->dp.set_signal_levels = ivb_cpu_edp_set_signal_levels;
7949
	else if (IS_GEN(dev_priv, 6) && port == PORT_A)
7950
		dig_port->dp.set_signal_levels = snb_cpu_edp_set_signal_levels;
7951
	else
7952
		dig_port->dp.set_signal_levels = g4x_set_signal_levels;
7953

7954 7955
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
	    (HAS_PCH_SPLIT(dev_priv) && port != PORT_A)) {
V
Ville Syrjälä 已提交
7956
		dig_port->dp.preemph_max = intel_dp_preemph_max_3;
7957
		dig_port->dp.voltage_max = intel_dp_voltage_max_3;
7958
	} else {
V
Ville Syrjälä 已提交
7959
		dig_port->dp.preemph_max = intel_dp_preemph_max_2;
7960
		dig_port->dp.voltage_max = intel_dp_voltage_max_2;
7961 7962
	}

7963 7964 7965 7966
	dig_port->dp.output_reg = output_reg;
	dig_port->max_lanes = 4;
	dig_port->dp.regs.dp_tp_ctl = DP_TP_CTL(port);
	dig_port->dp.regs.dp_tp_status = DP_TP_STATUS(port);
7967

7968
	intel_encoder->type = INTEL_OUTPUT_DP;
7969
	intel_encoder->power_domain = intel_port_to_power_domain(port);
7970
	if (IS_CHERRYVIEW(dev_priv)) {
7971
		if (port == PORT_D)
V
Ville Syrjälä 已提交
7972
			intel_encoder->pipe_mask = BIT(PIPE_C);
7973
		else
V
Ville Syrjälä 已提交
7974
			intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B);
7975
	} else {
7976
		intel_encoder->pipe_mask = ~0;
7977
	}
7978
	intel_encoder->cloneable = 0;
7979
	intel_encoder->port = port;
7980
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
7981

7982
	dig_port->hpd_pulse = intel_dp_hpd_pulse;
7983

7984 7985
	if (HAS_GMCH(dev_priv)) {
		if (IS_GM45(dev_priv))
7986
			dig_port->connected = gm45_digital_port_connected;
7987
		else
7988
			dig_port->connected = g4x_digital_port_connected;
7989
	} else {
7990
		if (port == PORT_A)
7991
			dig_port->connected = ilk_digital_port_connected;
7992
		else
7993
			dig_port->connected = ibx_digital_port_connected;
7994 7995
	}

7996
	if (port != PORT_A)
7997
		intel_infoframe_init(dig_port);
7998

7999 8000
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
	if (!intel_dp_init_connector(dig_port, intel_connector))
S
Sudip Mukherjee 已提交
8001 8002
		goto err_init_connector;

8003
	return true;
S
Sudip Mukherjee 已提交
8004 8005 8006

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
8007
err_encoder_init:
S
Sudip Mukherjee 已提交
8008 8009
	kfree(intel_connector);
err_connector_alloc:
8010
	kfree(dig_port);
8011
	return false;
8012
}
8013

8014
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
8015
{
8016 8017 8018 8019
	struct intel_encoder *encoder;

	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
8020

8021 8022
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;
8023

8024
		intel_dp = enc_to_intel_dp(encoder);
8025

8026
		if (!intel_dp->can_mst)
8027 8028
			continue;

8029 8030
		if (intel_dp->is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
8031 8032 8033
	}
}

8034
void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
8035
{
8036
	struct intel_encoder *encoder;
8037

8038 8039
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
8040
		int ret;
8041

8042 8043 8044
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;

8045
		intel_dp = enc_to_intel_dp(encoder);
8046 8047

		if (!intel_dp->can_mst)
8048
			continue;
8049

8050 8051
		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
						     true);
8052 8053 8054 8055 8056
		if (ret) {
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							false);
		}
8057 8058
	}
}