intel_dp.c 221.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

28
#include <linux/export.h>
29
#include <linux/i2c.h>
30 31
#include <linux/notifier.h>
#include <linux/reboot.h>
32 33
#include <linux/slab.h>
#include <linux/types.h>
34

35
#include <asm/byteorder.h>
36

37
#include <drm/drm_atomic_helper.h>
38
#include <drm/drm_crtc.h>
39
#include <drm/drm_dp_helper.h>
40
#include <drm/drm_edid.h>
41
#include <drm/drm_probe_helper.h>
42

43
#include "i915_debugfs.h"
44
#include "i915_drv.h"
45
#include "i915_trace.h"
46
#include "intel_atomic.h"
47
#include "intel_audio.h"
48
#include "intel_connector.h"
49
#include "intel_ddi.h"
50
#include "intel_display_types.h"
51
#include "intel_dp.h"
52
#include "intel_dp_link_training.h"
53
#include "intel_dp_mst.h"
54
#include "intel_dpio_phy.h"
55
#include "intel_fifo_underrun.h"
56
#include "intel_hdcp.h"
57
#include "intel_hdmi.h"
58
#include "intel_hotplug.h"
59
#include "intel_lspcon.h"
60
#include "intel_lvds.h"
61
#include "intel_panel.h"
62
#include "intel_psr.h"
63
#include "intel_sideband.h"
64
#include "intel_tc.h"
65
#include "intel_vdsc.h"
66

67
#define DP_DPRX_ESI_LEN 14
68

69 70 71 72 73
/* DP DSC throughput values used for slice count calculations KPixels/s */
#define DP_DSC_PEAK_PIXEL_RATE			2720000
#define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
#define DP_DSC_MAX_ENC_THROUGHPUT_1		400000

74 75
/* DP DSC FEC Overhead factor = 1/(0.972261) */
#define DP_DSC_FEC_OVERHEAD_FACTOR		972261
76

77 78 79 80 81 82
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

83
struct dp_link_dpll {
84
	int clock;
85 86 87
	struct dpll dpll;
};

88
static const struct dp_link_dpll g4x_dpll[] = {
89
	{ 162000,
90
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
91
	{ 270000,
92 93 94 95
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
96
	{ 162000,
97
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
98
	{ 270000,
99 100 101
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

102
static const struct dp_link_dpll vlv_dpll[] = {
103
	{ 162000,
C
Chon Ming Lee 已提交
104
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
105
	{ 270000,
106 107 108
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

109 110 111 112 113 114 115 116 117 118
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
119
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
120
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
121
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
122 123
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
124

125 126 127 128 129 130 131 132
/* Constants for DP DSC configurations */
static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};

/* With Single pipe configuration, HW is capable of supporting maximum
 * of 4 slices per line.
 */
static const u8 valid_dsc_slicecount[] = {1, 2, 4};

133
/**
134
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
135 136 137 138 139
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
140
bool intel_dp_is_edp(struct intel_dp *intel_dp)
141
{
142
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
143

144
	return dig_port->base.type == INTEL_OUTPUT_EDP;
145 146
}

147 148
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
149
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
150
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
151 152
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
153
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
154
				      enum pipe pipe);
155
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
156

157 158 159
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
160
	static const int dp_rates[] = {
161
		162000, 270000, 540000, 810000
162
	};
163
	int i, max_rate;
164

165 166 167 168 169 170 171 172 173 174 175
	if (drm_dp_has_quirk(&intel_dp->desc, 0,
			     DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
		static const int quirk_rates[] = { 162000, 270000, 324000 };

		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);

		return;
	}

176
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
177

178 179
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
180
			break;
181
		intel_dp->sink_rates[i] = dp_rates[i];
182
	}
183

184
	intel_dp->num_sink_rates = i;
185 186
}

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

209 210
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
211
{
212
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
213 214
}

215 216
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
217
{
218 219
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	int source_max = dig_port->max_lanes;
220
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
221
	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
222

223
	return min3(source_max, sink_max, fia_max);
224 225
}

226
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
227 228 229 230
{
	return intel_dp->max_link_lane_count;
}

231
int
232
intel_dp_link_required(int pixel_clock, int bpp)
233
{
234 235
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
236 237
}

238
int
239 240
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
241 242 243 244 245 246 247
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
248 249
}

250 251 252
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
253 254
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
255 256 257 258 259 260 261 262 263
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

264 265
	ds_max_dotclk = drm_dp_downstream_max_dotclock(intel_dp->dpcd,
						       intel_dp->downstream_ports);
266 267 268 269 270 271 272

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

273
static int cnl_max_source_rate(struct intel_dp *intel_dp)
274 275 276 277 278
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

279
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
280 281 282

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
283
		return 540000;
284 285 286

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
287
		return 810000;
288

289
	/* For other SKUs, max rate on ports A and D is 5.4G */
290
	if (port == PORT_A || port == PORT_D)
291
		return 540000;
292

293
	return 810000;
294 295
}

296 297 298
static int icl_max_source_rate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
299
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
300
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
301

302
	if (intel_phy_is_combo(dev_priv, phy) &&
303
	    !IS_ELKHARTLAKE(dev_priv) &&
304
	    !intel_dp_is_edp(intel_dp))
305 306 307 308 309
		return 540000;

	return 810000;
}

310 311
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
312
{
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
329
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
330
	struct intel_encoder *encoder = &dig_port->base;
331
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
332
	const int *source_rates;
333
	int size, max_rate = 0, vbt_max_rate;
334

335
	/* This should only be done once */
336 337
	drm_WARN_ON(&dev_priv->drm,
		    intel_dp->source_rates || intel_dp->num_source_rates);
338

339
	if (INTEL_GEN(dev_priv) >= 10) {
340
		source_rates = cnl_rates;
341
		size = ARRAY_SIZE(cnl_rates);
342
		if (IS_GEN(dev_priv, 10))
343 344 345
			max_rate = cnl_max_source_rate(intel_dp);
		else
			max_rate = icl_max_source_rate(intel_dp);
346 347 348
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
349
	} else if (IS_GEN9_BC(dev_priv)) {
350
		source_rates = skl_rates;
351
		size = ARRAY_SIZE(skl_rates);
352 353
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
354 355
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
356
	} else {
357 358
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
359 360
	}

361
	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
362 363 364 365 366
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

367 368 369
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

370 371
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

397 398 399 400 401 402 403 404 405 406 407 408
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

409
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
410
{
411 412 413 414
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_WARN_ON(&i915->drm,
		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
415

416 417 418 419 420 421 422
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
423
	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
424
		intel_dp->common_rates[0] = 162000;
425 426 427 428
		intel_dp->num_common_rates = 1;
	}
}

429
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
430
				       u8 lane_count)
431 432 433 434 435 436
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
437 438
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
439 440
		return false;

441 442
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
443 444 445 446 447
		return false;

	return true;
}

448 449
static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
						     int link_rate,
450
						     u8 lane_count)
451 452 453 454 455 456 457 458 459 460 461 462 463
{
	const struct drm_display_mode *fixed_mode =
		intel_dp->attached_connector->panel.fixed_mode;
	int mode_rate, max_rate;

	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
	if (mode_rate > max_rate)
		return false;

	return true;
}

464
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
465
					    int link_rate, u8 lane_count)
466
{
467
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
468
	int index;
469

470 471 472 473 474 475 476 477 478
	/*
	 * TODO: Enable fallback on MST links once MST link compute can handle
	 * the fallback params.
	 */
	if (intel_dp->is_mst) {
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
		return -1;
	}

479 480 481 482
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
483 484 485 486
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp->common_rates[index - 1],
							      lane_count)) {
487 488
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
489 490
			return 0;
		}
491 492
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
493
	} else if (lane_count > 1) {
494 495 496 497
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp_max_common_rate(intel_dp),
							      lane_count >> 1)) {
498 499
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
500 501
			return 0;
		}
502
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
503
		intel_dp->max_link_lane_count = lane_count >> 1;
504
	} else {
505
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
506 507 508 509 510 511
		return -1;
	}

	return 0;
}

512 513 514 515 516 517
u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
{
	return div_u64(mul_u32_u32(mode_clock, 1000000U),
		       DP_DSC_FEC_OVERHEAD_FACTOR);
}

518 519 520 521 522 523 524 525 526 527 528
static int
small_joiner_ram_size_bits(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 11)
		return 7680 * 8;
	else
		return 6144 * 8;
}

static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
				       u32 link_clock, u32 lane_count,
529 530 531 532 533 534 535 536 537 538 539 540 541
				       u32 mode_clock, u32 mode_hdisplay)
{
	u32 bits_per_pixel, max_bpp_small_joiner_ram;
	int i;

	/*
	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
	 * for SST -> TimeSlotsPerMTP is 1,
	 * for MST -> TimeSlotsPerMTP has to be calculated
	 */
	bits_per_pixel = (link_clock * lane_count * 8) /
			 intel_dp_mode_to_fec_clock(mode_clock);
542
	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
543 544

	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
545 546
	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
		mode_hdisplay;
547 548
	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
		    max_bpp_small_joiner_ram);
549 550 551 552 553 554 555 556 557

	/*
	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
	 * check, output bpp from small joiner RAM check)
	 */
	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);

	/* Error out if the max bpp is less than smallest allowed valid bpp */
	if (bits_per_pixel < valid_dsc_bpp[0]) {
558 559
		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
			    bits_per_pixel, valid_dsc_bpp[0]);
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		return 0;
	}

	/* Find the nearest match in the array of known BPPs from VESA */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
		if (bits_per_pixel < valid_dsc_bpp[i + 1])
			break;
	}
	bits_per_pixel = valid_dsc_bpp[i];

	/*
	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
	 * fractional part is 0
	 */
	return bits_per_pixel << 4;
}

static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
				       int mode_clock, int mode_hdisplay)
{
580
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
581 582 583 584 585 586 587 588 589 590 591 592
	u8 min_slice_count, i;
	int max_slice_width;

	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_0);
	else
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_1);

	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
593 594 595
		drm_dbg_kms(&i915->drm,
			    "Unsupported slice width %d by DP DSC Sink device\n",
			    max_slice_width);
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
		return 0;
	}
	/* Also take into account max slice width */
	min_slice_count = min_t(u8, min_slice_count,
				DIV_ROUND_UP(mode_hdisplay,
					     max_slice_width));

	/* Find the closest match to the valid slice count values */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
		if (valid_dsc_slicecount[i] >
		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
						    false))
			break;
		if (min_slice_count  <= valid_dsc_slicecount[i])
			return valid_dsc_slicecount[i];
	}

613 614
	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
		    min_slice_count);
615 616 617
	return 0;
}

618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
				  int hdisplay)
{
	/*
	 * Older platforms don't like hdisplay==4096 with DP.
	 *
	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
	 * and frame counter increment), but we don't get vblank interrupts,
	 * and the pipe underruns immediately. The link also doesn't seem
	 * to get trained properly.
	 *
	 * On CHV the vblank interrupts don't seem to disappear but
	 * otherwise the symptoms are similar.
	 *
	 * TODO: confirm the behaviour on HSW+
	 */
	return hdisplay == 4096 && !HAS_DDI(dev_priv);
}

637
static enum drm_mode_status
638 639 640
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
641
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
642 643
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
644
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
645 646
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
647
	int max_dotclk;
648 649
	u16 dsc_max_output_bpp = 0;
	u8 dsc_slice_count = 0;
650

651 652 653
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

654
	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
655

656
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
657
		if (mode->hdisplay > fixed_mode->hdisplay)
658 659
			return MODE_PANEL;

660
		if (mode->vdisplay > fixed_mode->vdisplay)
661
			return MODE_PANEL;
662 663

		target_clock = fixed_mode->clock;
664 665
	}

666
	max_link_clock = intel_dp_max_link_rate(intel_dp);
667
	max_lanes = intel_dp_max_lane_count(intel_dp);
668 669 670 671

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

672 673 674
	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
		return MODE_H_ILLEGAL;

675 676 677 678 679 680 681 682 683 684 685 686
	/*
	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
	 * integer value since we support only integer values of bpp.
	 */
	if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
		if (intel_dp_is_edp(intel_dp)) {
			dsc_max_output_bpp =
				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
			dsc_slice_count =
				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
								true);
687
		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
688
			dsc_max_output_bpp =
689 690
				intel_dp_dsc_get_output_bpp(dev_priv,
							    max_link_clock,
691 692 693 694 695 696 697 698 699 700 701 702
							    max_lanes,
							    target_clock,
							    mode->hdisplay) >> 4;
			dsc_slice_count =
				intel_dp_dsc_get_slice_count(intel_dp,
							     target_clock,
							     mode->hdisplay);
		}
	}

	if ((mode_rate > max_rate && !(dsc_max_output_bpp && dsc_slice_count)) ||
	    target_clock > max_dotclk)
703
		return MODE_CLOCK_HIGH;
704 705 706 707

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

708 709 710
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

711
	return intel_mode_valid_max_plane_size(dev_priv, mode);
712 713
}

714
u32 intel_dp_pack_aux(const u8 *src, int src_bytes)
715
{
716 717
	int i;
	u32 v = 0;
718 719 720 721

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
722
		v |= ((u32)src[i]) << ((3 - i) * 8);
723 724 725
	return v;
}

726
static void intel_dp_unpack_aux(u32 src, u8 *dst, int dst_bytes)
727 728 729 730 731 732 733 734
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

735
static void
736
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
737
static void
738
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
739
					      bool force_disable_vdd);
740
static void
741
intel_dp_pps_init(struct intel_dp *intel_dp);
742

743 744
static intel_wakeref_t
pps_lock(struct intel_dp *intel_dp)
745
{
746
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
747
	intel_wakeref_t wakeref;
748 749

	/*
750
	 * See intel_power_sequencer_reset() why we need
751 752
	 * a power domain reference here.
	 */
753 754
	wakeref = intel_display_power_get(dev_priv,
					  intel_aux_power_domain(dp_to_dig_port(intel_dp)));
755 756

	mutex_lock(&dev_priv->pps_mutex);
757 758

	return wakeref;
759 760
}

761 762
static intel_wakeref_t
pps_unlock(struct intel_dp *intel_dp, intel_wakeref_t wakeref)
763
{
764
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
765 766

	mutex_unlock(&dev_priv->pps_mutex);
767 768 769 770
	intel_display_power_put(dev_priv,
				intel_aux_power_domain(dp_to_dig_port(intel_dp)),
				wakeref);
	return 0;
771 772
}

773 774 775
#define with_pps_lock(dp, wf) \
	for ((wf) = pps_lock(dp); (wf); (wf) = pps_unlock((dp), (wf)))

776 777 778
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
779
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
780
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
781
	enum pipe pipe = intel_dp->pps_pipe;
782 783 784
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
785
	u32 DP;
786

787 788 789
	if (drm_WARN(&dev_priv->drm,
		     intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN,
		     "skipping pipe %c power sequencer kick due to [ENCODER:%d:%s] being active\n",
790 791
		     pipe_name(pipe), dig_port->base.base.base.id,
		     dig_port->base.base.name))
792 793
		return;

794 795
	drm_dbg_kms(&dev_priv->drm,
		    "kicking pipe %c power sequencer for [ENCODER:%d:%s]\n",
796 797
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
798 799 800 801

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
802
	DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
803 804 805 806
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

807
	if (IS_CHERRYVIEW(dev_priv))
808 809 810
		DP |= DP_PIPE_SEL_CHV(pipe);
	else
		DP |= DP_PIPE_SEL(pipe);
811

812
	pll_enabled = intel_de_read(dev_priv, DPLL(pipe)) & DPLL_VCO_ENABLE;
813 814 815 816 817

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
818
	if (!pll_enabled) {
819
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
820 821
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

822
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
823
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
824 825 826
			drm_err(&dev_priv->drm,
				"Failed to force on pll for pipe %c!\n",
				pipe_name(pipe));
827 828
			return;
		}
829
	}
830

831 832 833
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
834
	 * to make this power sequencer lock onto the port.
835 836
	 * Otherwise even VDD force bit won't work.
	 */
837 838
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
839

840 841
	intel_de_write(dev_priv, intel_dp->output_reg, DP | DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
842

843 844
	intel_de_write(dev_priv, intel_dp->output_reg, DP & ~DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
845

846
	if (!pll_enabled) {
847
		vlv_force_pll_off(dev_priv, pipe);
848 849 850 851

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
852 853
}

854 855 856 857 858 859 860 861 862
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
863
	for_each_intel_dp(&dev_priv->drm, encoder) {
864
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
865 866

		if (encoder->type == INTEL_OUTPUT_EDP) {
867 868 869 870
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->active_pipe != INVALID_PIPE &&
				    intel_dp->active_pipe !=
				    intel_dp->pps_pipe);
871 872 873 874

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
875 876
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->pps_pipe != INVALID_PIPE);
877 878 879 880 881 882 883 884 885 886 887 888

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

889 890 891
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
892
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
893
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
894
	enum pipe pipe;
895

V
Ville Syrjälä 已提交
896
	lockdep_assert_held(&dev_priv->pps_mutex);
897

898
	/* We should never land here with regular DP ports */
899
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
900

901 902
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE &&
		    intel_dp->active_pipe != intel_dp->pps_pipe);
903

904 905 906
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

907
	pipe = vlv_find_free_pps(dev_priv);
908 909 910 911 912

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
913
	if (drm_WARN_ON(&dev_priv->drm, pipe == INVALID_PIPE))
914
		pipe = PIPE_A;
915

916
	vlv_steal_power_sequencer(dev_priv, pipe);
917
	intel_dp->pps_pipe = pipe;
918

919 920 921
	drm_dbg_kms(&dev_priv->drm,
		    "picked pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe),
922 923
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
924 925

	/* init power sequencer on this pipe and port */
926 927
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
928

929 930 931 932 933
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
934 935 936 937

	return intel_dp->pps_pipe;
}

938 939 940
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
941
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
942
	int backlight_controller = dev_priv->vbt.backlight.controller;
943 944 945 946

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
947
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
948 949

	if (!intel_dp->pps_reset)
950
		return backlight_controller;
951 952 953 954 955 956 957

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
958
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
959

960
	return backlight_controller;
961 962
}

963 964 965 966 967 968
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
969
	return intel_de_read(dev_priv, PP_STATUS(pipe)) & PP_ON;
970 971 972 973 974
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
975
	return intel_de_read(dev_priv, PP_CONTROL(pipe)) & EDP_FORCE_VDD;
976 977 978 979 980 981 982
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
983

984
static enum pipe
985 986 987
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
988 989
{
	enum pipe pipe;
990 991

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
992
		u32 port_sel = intel_de_read(dev_priv, PP_ON_DELAYS(pipe)) &
993
			PANEL_PORT_SELECT_MASK;
994 995 996 997

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

998 999 1000
		if (!pipe_check(dev_priv, pipe))
			continue;

1001
		return pipe;
1002 1003
	}

1004 1005 1006 1007 1008 1009
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
1010
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1011 1012
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum port port = dig_port->base.port;
1013 1014 1015 1016

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
1028 1029 1030

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
1031 1032
		drm_dbg_kms(&dev_priv->drm,
			    "no initial power sequencer for [ENCODER:%d:%s]\n",
1033 1034
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
1035
		return;
1036 1037
	}

1038 1039
	drm_dbg_kms(&dev_priv->drm,
		    "initial power sequencer for [ENCODER:%d:%s]: pipe %c\n",
1040 1041
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
1042
		    pipe_name(intel_dp->pps_pipe));
1043

1044 1045
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1046 1047
}

1048
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
1049 1050 1051
{
	struct intel_encoder *encoder;

1052 1053 1054 1055
	if (drm_WARN_ON(&dev_priv->drm,
			!(IS_VALLEYVIEW(dev_priv) ||
			  IS_CHERRYVIEW(dev_priv) ||
			  IS_GEN9_LP(dev_priv))))
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

1068
	for_each_intel_dp(&dev_priv->drm, encoder) {
1069
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1070

1071 1072
		drm_WARN_ON(&dev_priv->drm,
			    intel_dp->active_pipe != INVALID_PIPE);
1073 1074 1075 1076

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

1077
		if (IS_GEN9_LP(dev_priv))
1078 1079 1080
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
1081
	}
1082 1083
}

1084 1085 1086 1087 1088 1089 1090 1091
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

1092
static void intel_pps_get_registers(struct intel_dp *intel_dp,
1093 1094
				    struct pps_registers *regs)
{
1095
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1096 1097
	int pps_idx = 0;

1098 1099
	memset(regs, 0, sizeof(*regs));

1100
	if (IS_GEN9_LP(dev_priv))
1101 1102 1103
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
1104

1105 1106 1107 1108
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
1109 1110

	/* Cycle delay moved from PP_DIVISOR to PP_CONTROL */
1111
	if (IS_GEN9_LP(dev_priv) || INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
1112 1113
		regs->pp_div = INVALID_MMIO_REG;
	else
1114
		regs->pp_div = PP_DIVISOR(pps_idx);
1115 1116
}

1117 1118
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
1119
{
1120
	struct pps_registers regs;
1121

1122
	intel_pps_get_registers(intel_dp, &regs);
1123 1124

	return regs.pp_ctrl;
1125 1126
}

1127 1128
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
1129
{
1130
	struct pps_registers regs;
1131

1132
	intel_pps_get_registers(intel_dp, &regs);
1133 1134

	return regs.pp_stat;
1135 1136
}

1137 1138 1139 1140 1141 1142 1143
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
1144
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1145
	intel_wakeref_t wakeref;
1146

1147
	if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
1148 1149
		return 0;

1150 1151 1152 1153 1154 1155 1156 1157
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
			i915_reg_t pp_ctrl_reg, pp_div_reg;
			u32 pp_div;

			pp_ctrl_reg = PP_CONTROL(pipe);
			pp_div_reg  = PP_DIVISOR(pipe);
1158
			pp_div = intel_de_read(dev_priv, pp_div_reg);
1159 1160 1161
			pp_div &= PP_REFERENCE_DIVIDER_MASK;

			/* 0x1F write to PP_DIV_REG sets max cycle delay */
1162 1163 1164
			intel_de_write(dev_priv, pp_div_reg, pp_div | 0x1F);
			intel_de_write(dev_priv, pp_ctrl_reg,
				       PANEL_UNLOCK_REGS);
1165 1166
			msleep(intel_dp->panel_power_cycle_delay);
		}
1167 1168 1169 1170 1171
	}

	return 0;
}

1172
static bool edp_have_panel_power(struct intel_dp *intel_dp)
1173
{
1174
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1175

V
Ville Syrjälä 已提交
1176 1177
	lockdep_assert_held(&dev_priv->pps_mutex);

1178
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1179 1180 1181
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1182
	return (intel_de_read(dev_priv, _pp_stat_reg(intel_dp)) & PP_ON) != 0;
1183 1184
}

1185
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
1186
{
1187
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1188

V
Ville Syrjälä 已提交
1189 1190
	lockdep_assert_held(&dev_priv->pps_mutex);

1191
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1192 1193 1194
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1195
	return intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
1196 1197
}

1198 1199 1200
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
1201
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1202

1203
	if (!intel_dp_is_edp(intel_dp))
1204
		return;
1205

1206
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
1207 1208
		drm_WARN(&dev_priv->drm, 1,
			 "eDP powered off while attempting aux channel communication.\n");
1209
		drm_dbg_kms(&dev_priv->drm, "Status 0x%08x Control 0x%08x\n",
1210 1211
			    intel_de_read(dev_priv, _pp_stat_reg(intel_dp)),
			    intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)));
1212 1213 1214
	}
}

1215
static u32
1216
intel_dp_aux_wait_done(struct intel_dp *intel_dp)
1217
{
1218
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1219
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1220
	const unsigned int timeout_ms = 10;
1221
	u32 status;
1222 1223
	bool done;

1224 1225
#define C (((status = intel_uncore_read_notrace(&i915->uncore, ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
	done = wait_event_timeout(i915->gmbus_wait_queue, C,
1226
				  msecs_to_jiffies_timeout(timeout_ms));
1227 1228 1229 1230

	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);

1231
	if (!done)
1232
		drm_err(&i915->drm,
1233
			"%s: did not complete or timeout within %ums (status 0x%08x)\n",
1234
			intel_dp->aux.name, timeout_ms, status);
1235 1236 1237 1238 1239
#undef C

	return status;
}

1240
static u32 g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1241
{
1242
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1243

1244 1245 1246
	if (index)
		return 0;

1247 1248
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
1249
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
1250
	 */
1251
	return DIV_ROUND_CLOSEST(RUNTIME_INFO(dev_priv)->rawclk_freq, 2000);
1252 1253
}

1254
static u32 ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1255
{
1256
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1257
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1258
	u32 freq;
1259 1260 1261 1262

	if (index)
		return 0;

1263 1264 1265 1266 1267
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
1268
	if (dig_port->aux_ch == AUX_CH_A)
1269
		freq = dev_priv->cdclk.hw.cdclk;
1270
	else
1271 1272
		freq = RUNTIME_INFO(dev_priv)->rawclk_freq;
	return DIV_ROUND_CLOSEST(freq, 2000);
1273 1274
}

1275
static u32 hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1276
{
1277
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1278
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1279

1280
	if (dig_port->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
1281
		/* Workaround for non-ULT HSW */
1282 1283 1284 1285 1286
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1287
	}
1288 1289

	return ilk_get_aux_clock_divider(intel_dp, index);
1290 1291
}

1292
static u32 skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1293 1294 1295 1296 1297 1298 1299 1300 1301
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1302 1303 1304
static u32 g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 aux_clock_divider)
1305
{
1306
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1307
	struct drm_i915_private *dev_priv =
1308
			to_i915(dig_port->base.base.dev);
1309
	u32 precharge, timeout;
1310

1311
	if (IS_GEN(dev_priv, 6))
1312 1313 1314 1315
		precharge = 3;
	else
		precharge = 5;

1316
	if (IS_BROADWELL(dev_priv))
1317 1318 1319 1320 1321
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1322
	       DP_AUX_CH_CTL_DONE |
1323
	       DP_AUX_CH_CTL_INTERRUPT |
1324
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1325
	       timeout |
1326
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1327 1328
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1329
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1330 1331
}

1332 1333 1334
static u32 skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 unused)
1335
{
1336
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1337
	struct drm_i915_private *i915 =
1338 1339
			to_i915(dig_port->base.base.dev);
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1340
	u32 ret;
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351

	ret = DP_AUX_CH_CTL_SEND_BUSY |
	      DP_AUX_CH_CTL_DONE |
	      DP_AUX_CH_CTL_INTERRUPT |
	      DP_AUX_CH_CTL_TIME_OUT_ERROR |
	      DP_AUX_CH_CTL_TIME_OUT_MAX |
	      DP_AUX_CH_CTL_RECEIVE_ERROR |
	      (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	      DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
	      DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);

1352
	if (intel_phy_is_tc(i915, phy) &&
1353
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
1354 1355 1356
		ret |= DP_AUX_CH_CTL_TBT_IO;

	return ret;
1357 1358
}

1359
static int
1360
intel_dp_aux_xfer(struct intel_dp *intel_dp,
1361 1362
		  const u8 *send, int send_bytes,
		  u8 *recv, int recv_size,
1363
		  u32 aux_send_ctl_flags)
1364
{
1365
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1366
	struct drm_i915_private *i915 =
1367
			to_i915(dig_port->base.base.dev);
1368
	struct intel_uncore *uncore = &i915->uncore;
1369
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1370
	bool is_tc_port = intel_phy_is_tc(i915, phy);
1371
	i915_reg_t ch_ctl, ch_data[5];
1372
	u32 aux_clock_divider;
1373
	enum intel_display_power_domain aux_domain;
1374 1375
	intel_wakeref_t aux_wakeref;
	intel_wakeref_t pps_wakeref;
1376
	int i, ret, recv_bytes;
1377
	int try, clock = 0;
1378
	u32 status;
1379 1380
	bool vdd;

1381 1382 1383 1384
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1385
	if (is_tc_port)
1386
		intel_tc_port_lock(dig_port);
1387

1388
	aux_domain = intel_aux_power_domain(dig_port);
1389

1390
	aux_wakeref = intel_display_power_get(i915, aux_domain);
1391
	pps_wakeref = pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1392

1393 1394 1395 1396 1397 1398
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1399
	vdd = edp_panel_vdd_on(intel_dp);
1400 1401 1402 1403 1404

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
1405
	cpu_latency_qos_update_request(&i915->pm_qos, 0);
1406 1407

	intel_dp_check_edp(intel_dp);
1408

1409 1410
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1411
		status = intel_uncore_read_notrace(uncore, ch_ctl);
1412 1413 1414 1415
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}
1416 1417
	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);
1418 1419

	if (try == 3) {
1420
		const u32 status = intel_uncore_read(uncore, ch_ctl);
1421

1422
		if (status != intel_dp->aux_busy_last_status) {
1423 1424 1425
			drm_WARN(&i915->drm, 1,
				 "%s: not started (status 0x%08x)\n",
				 intel_dp->aux.name, status);
1426
			intel_dp->aux_busy_last_status = status;
1427 1428
		}

1429 1430
		ret = -EBUSY;
		goto out;
1431 1432
	}

1433
	/* Only 5 data registers! */
1434
	if (drm_WARN_ON(&i915->drm, send_bytes > 20 || recv_size > 20)) {
1435 1436 1437 1438
		ret = -E2BIG;
		goto out;
	}

1439
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1440 1441 1442 1443 1444
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1445

1446 1447 1448 1449
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1450 1451 1452 1453
				intel_uncore_write(uncore,
						   ch_data[i >> 2],
						   intel_dp_pack_aux(send + i,
								     send_bytes - i));
1454 1455

			/* Send the command and wait for it to complete */
1456
			intel_uncore_write(uncore, ch_ctl, send_ctl);
1457

1458
			status = intel_dp_aux_wait_done(intel_dp);
1459 1460

			/* Clear done status and any errors */
1461 1462 1463 1464 1465 1466
			intel_uncore_write(uncore,
					   ch_ctl,
					   status |
					   DP_AUX_CH_CTL_DONE |
					   DP_AUX_CH_CTL_TIME_OUT_ERROR |
					   DP_AUX_CH_CTL_RECEIVE_ERROR);
1467

1468 1469 1470 1471 1472
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1473 1474 1475
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1476 1477
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1478
				continue;
1479
			}
1480
			if (status & DP_AUX_CH_CTL_DONE)
1481
				goto done;
1482
		}
1483 1484 1485
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1486 1487
		drm_err(&i915->drm, "%s: not done (status 0x%08x)\n",
			intel_dp->aux.name, status);
1488 1489
		ret = -EBUSY;
		goto out;
1490 1491
	}

1492
done:
1493 1494 1495
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1496
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1497 1498
		drm_err(&i915->drm, "%s: receive error (status 0x%08x)\n",
			intel_dp->aux.name, status);
1499 1500
		ret = -EIO;
		goto out;
1501
	}
1502 1503 1504

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1505
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1506 1507
		drm_dbg_kms(&i915->drm, "%s: timeout (status 0x%08x)\n",
			    intel_dp->aux.name, status);
1508 1509
		ret = -ETIMEDOUT;
		goto out;
1510 1511 1512 1513 1514
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1515 1516 1517 1518 1519 1520 1521

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
1522
		drm_dbg_kms(&i915->drm,
1523 1524
			    "%s: Forbidden recv_bytes = %d on aux transaction\n",
			    intel_dp->aux.name, recv_bytes);
1525 1526 1527 1528
		ret = -EBUSY;
		goto out;
	}

1529 1530
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1531

1532
	for (i = 0; i < recv_bytes; i += 4)
1533
		intel_dp_unpack_aux(intel_uncore_read(uncore, ch_data[i >> 2]),
1534
				    recv + i, recv_bytes - i);
1535

1536 1537
	ret = recv_bytes;
out:
1538
	cpu_latency_qos_update_request(&i915->pm_qos, PM_QOS_DEFAULT_VALUE);
1539

1540 1541 1542
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1543
	pps_unlock(intel_dp, pps_wakeref);
1544
	intel_display_power_put_async(i915, aux_domain, aux_wakeref);
V
Ville Syrjälä 已提交
1545

1546
	if (is_tc_port)
1547
		intel_tc_port_unlock(dig_port);
1548

1549
	return ret;
1550 1551
}

1552 1553
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
static u32 intel_dp_aux_xfer_flags(const struct drm_dp_aux_msg *msg)
{
	/*
	 * If we're trying to send the HDCP Aksv, we need to set a the Aksv
	 * select bit to inform the hardware to send the Aksv after our header
	 * since we can't access that data from software.
	 */
	if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE &&
	    msg->address == DP_AUX_HDCP_AKSV)
		return DP_AUX_CH_CTL_AUX_AKSV_SELECT;

	return 0;
}

1579 1580
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1581
{
1582
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1583
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1584
	u8 txbuf[20], rxbuf[20];
1585
	size_t txsize, rxsize;
1586
	u32 flags = intel_dp_aux_xfer_flags(msg);
1587 1588
	int ret;

1589
	intel_dp_aux_header(txbuf, msg);
1590

1591 1592 1593
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1594
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1595
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1596
		rxsize = 2; /* 0 or 1 data bytes */
1597

1598
		if (drm_WARN_ON(&i915->drm, txsize > 20))
1599
			return -E2BIG;
1600

1601
		drm_WARN_ON(&i915->drm, !msg->buffer != !msg->size);
1602

1603 1604
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1605

1606
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1607
					rxbuf, rxsize, flags);
1608 1609
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1610

1611 1612 1613 1614 1615 1616 1617
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1618 1619
		}
		break;
1620

1621 1622
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1623
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1624
		rxsize = msg->size + 1;
1625

1626
		if (drm_WARN_ON(&i915->drm, rxsize > 20))
1627
			return -E2BIG;
1628

1629
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1630
					rxbuf, rxsize, flags);
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1641
		}
1642 1643 1644 1645 1646
		break;

	default:
		ret = -EINVAL;
		break;
1647
	}
1648

1649
	return ret;
1650 1651
}

1652

1653
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1654
{
1655
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1656 1657
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1658

1659 1660 1661 1662 1663
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1664
	default:
1665 1666
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1667 1668 1669
	}
}

1670
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1671
{
1672
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1673 1674
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1675

1676 1677 1678 1679 1680
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1681
	default:
1682 1683
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1684 1685 1686
	}
}

1687
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1688
{
1689
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1690 1691
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1692

1693 1694 1695 1696 1697 1698 1699
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1700
	default:
1701 1702
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1703 1704 1705
	}
}

1706
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1707
{
1708
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1709 1710
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1711

1712 1713 1714 1715 1716 1717 1718
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1719
	default:
1720 1721
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1722 1723 1724
	}
}

1725
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1726
{
1727
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1728 1729
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1730

1731 1732 1733 1734 1735
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1736
	case AUX_CH_E:
1737
	case AUX_CH_F:
1738
	case AUX_CH_G:
1739
		return DP_AUX_CH_CTL(aux_ch);
1740
	default:
1741 1742
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1743 1744 1745
	}
}

1746
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1747
{
1748
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1749 1750
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1751

1752 1753 1754 1755 1756
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1757
	case AUX_CH_E:
1758
	case AUX_CH_F:
1759
	case AUX_CH_G:
1760
		return DP_AUX_CH_DATA(aux_ch, index);
1761
	default:
1762 1763
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1764 1765 1766
	}
}

1767 1768 1769 1770 1771 1772 1773 1774
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1775
{
1776
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1777 1778
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
1779

1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
	if (INTEL_GEN(dev_priv) >= 9) {
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1790

1791 1792 1793 1794 1795 1796 1797 1798
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1799

1800 1801 1802 1803
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1804

1805
	drm_dp_aux_init(&intel_dp->aux);
1806

1807
	/* Failure to allocate our preferred name is not critical */
1808 1809
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX %c/port %c",
				       aux_ch_name(dig_port->aux_ch),
1810
				       port_name(encoder->port));
1811
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1812 1813
}

1814
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1815
{
1816
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1817

1818
	return max_rate >= 540000;
1819 1820
}

1821 1822 1823 1824 1825 1826 1827
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
{
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];

	return max_rate >= 810000;
}

1828 1829
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1830
		   struct intel_crtc_state *pipe_config)
1831
{
1832
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1833 1834
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1835

1836
	if (IS_G4X(dev_priv)) {
1837 1838
		divisor = g4x_dpll;
		count = ARRAY_SIZE(g4x_dpll);
1839
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1840 1841
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1842
	} else if (IS_CHERRYVIEW(dev_priv)) {
1843 1844
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1845
	} else if (IS_VALLEYVIEW(dev_priv)) {
1846 1847
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1848
	}
1849 1850 1851

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1852
			if (pipe_config->port_clock == divisor[i].clock) {
1853 1854 1855 1856 1857
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1858 1859 1860
	}
}

1861 1862 1863 1864 1865 1866 1867 1868
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1869
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1870 1871 1872 1873 1874 1875 1876 1877 1878
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
1879
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1880 1881
	char str[128]; /* FIXME: too big for stack? */

1882
	if (!drm_debug_enabled(DRM_UT_KMS))
1883 1884
		return;

1885 1886
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1887
	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
1888

1889 1890
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1891
	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
1892

1893 1894
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1895
	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
1896 1897
}

1898 1899 1900
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
1901
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1902 1903
	int len;

1904
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1905
	if (drm_WARN_ON(&i915->drm, len <= 0))
1906 1907
		return 162000;

1908
	return intel_dp->common_rates[len - 1];
1909 1910
}

1911 1912
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1913
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1914 1915
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1916

1917
	if (drm_WARN_ON(&i915->drm, i < 0))
1918 1919 1920
		i = 0;

	return i;
1921 1922
}

1923
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1924
			   u8 *link_bw, u8 *rate_select)
1925
{
1926 1927
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1928 1929 1930 1931 1932 1933 1934 1935 1936
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1937
static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1938 1939 1940 1941
					 const struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

1942 1943 1944 1945 1946 1947 1948 1949
	/* On TGL, FEC is supported on all Pipes */
	if (INTEL_GEN(dev_priv) >= 12)
		return true;

	if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
		return true;

	return false;
1950 1951 1952 1953 1954 1955 1956 1957 1958
}

static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *pipe_config)
{
	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
		drm_dp_sink_supports_fec(intel_dp->fec_capable);
}

1959
static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
1960
				  const struct intel_crtc_state *crtc_state)
1961
{
1962 1963 1964
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;

	if (!intel_dp_is_edp(intel_dp) && !crtc_state->fec_enable)
1965 1966
		return false;

1967
	return intel_dsc_source_support(encoder, crtc_state) &&
1968 1969 1970
		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
}

1971 1972
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1973
{
1974
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1975
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1976
	int bpp;
1977 1978 1979

	bpp = pipe_config->pipe_bpp;

1980 1981
	if (intel_dp->dfp.max_bpc)
		bpp = min(bpp, 3 * intel_dp->dfp.max_bpc);
1982

1983 1984 1985 1986
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1987 1988 1989
			drm_dbg_kms(&dev_priv->drm,
				    "clamping bpp for eDP panel to BIOS-provided %i\n",
				    dev_priv->vbt.edp.bpp);
1990 1991 1992 1993
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

1994 1995 1996
	return bpp;
}

1997
/* Adjust link config limits based on compliance test requests. */
1998
void
1999 2000 2001 2002
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
2003 2004
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2005 2006 2007 2008 2009 2010 2011
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

2012
		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
static int intel_dp_output_bpp(const struct intel_crtc_state *crtc_state, int bpp)
{
	/*
	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
	 * format of the number of bytes per pixel will be half the number
	 * of bytes of RGB pixel.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		bpp /= 2;

	return bpp;
}

2048
/* Optimize link config in order: max bpp, min clock, min lanes */
2049
static int
2050 2051 2052 2053
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
2054
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2055 2056 2057 2058
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
2059 2060
		int output_bpp = intel_dp_output_bpp(pipe_config, bpp);

2061
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
2062
						   output_bpp);
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

2077
					return 0;
2078 2079 2080 2081 2082
				}
			}
		}
	}

2083
	return -EINVAL;
2084 2085
}

2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
{
	int i, num_bpc;
	u8 dsc_bpc[3] = {0};

	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
						       dsc_bpc);
	for (i = 0; i < num_bpc; i++) {
		if (dsc_max_bpc >= dsc_bpc[i])
			return dsc_bpc[i] * 3;
	}

	return 0;
}

2101 2102 2103 2104 2105
#define DSC_SUPPORTED_VERSION_MIN		1

static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
{
2106
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2107
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2108 2109 2110 2111 2112 2113 2114 2115
	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u8 line_buf_depth;
	int ret;

	ret = intel_dsc_compute_params(encoder, crtc_state);
	if (ret)
		return ret;

2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
	/*
	 * Slice Height of 8 works for all currently available panels. So start
	 * with that if pic_height is an integral multiple of 8. Eventually add
	 * logic to try multiple slice heights.
	 */
	if (vdsc_cfg->pic_height % 8 == 0)
		vdsc_cfg->slice_height = 8;
	else if (vdsc_cfg->pic_height % 4 == 0)
		vdsc_cfg->slice_height = 4;
	else
		vdsc_cfg->slice_height = 2;

2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	vdsc_cfg->dsc_version_major =
		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
	vdsc_cfg->dsc_version_minor =
		min(DSC_SUPPORTED_VERSION_MIN,
		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);

	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
		DP_DSC_RGB;

	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
	if (!line_buf_depth) {
2141 2142
		drm_dbg_kms(&i915->drm,
			    "DSC Sink Line Buffer Depth invalid\n");
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
		return -EINVAL;
	}

	if (vdsc_cfg->dsc_version_minor == 2)
		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
	else
		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;

	vdsc_cfg->block_pred_enable =
		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;

	return drm_dsc_compute_rc_parameters(vdsc_cfg);
}

2160 2161 2162 2163
static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct drm_connector_state *conn_state,
				       struct link_config_limits *limits)
2164 2165 2166
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2167 2168
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2169 2170
	u8 dsc_max_bpc;
	int pipe_bpp;
2171
	int ret;
2172

2173 2174 2175
	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
		intel_dp_supports_fec(intel_dp, pipe_config);

2176
	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
2177
		return -EINVAL;
2178

2179 2180 2181 2182 2183 2184
	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
	if (INTEL_GEN(dev_priv) >= 12)
		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
	else
		dsc_max_bpc = min_t(u8, 10,
				    conn_state->max_requested_bpc);
2185 2186

	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
2187 2188 2189

	/* Min Input BPC for ICL+ is 8 */
	if (pipe_bpp < 8 * 3) {
2190 2191
		drm_dbg_kms(&dev_priv->drm,
			    "No DSC support for less than 8bpc\n");
2192
		return -EINVAL;
2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	}

	/*
	 * For now enable DSC for max bpp, max link rate, max lane count.
	 * Optimize this later for the minimum possible link rate/lane count
	 * with DSC enabled for the requested mode.
	 */
	pipe_config->pipe_bpp = pipe_bpp;
	pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
	pipe_config->lane_count = limits->max_lane_count;

	if (intel_dp_is_edp(intel_dp)) {
2205
		pipe_config->dsc.compressed_bpp =
2206 2207
			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
			      pipe_config->pipe_bpp);
2208
		pipe_config->dsc.slice_count =
2209 2210 2211 2212 2213 2214 2215
			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
							true);
	} else {
		u16 dsc_max_output_bpp;
		u8 dsc_dp_slice_count;

		dsc_max_output_bpp =
2216 2217
			intel_dp_dsc_get_output_bpp(dev_priv,
						    pipe_config->port_clock,
2218 2219 2220 2221 2222 2223 2224 2225
						    pipe_config->lane_count,
						    adjusted_mode->crtc_clock,
						    adjusted_mode->crtc_hdisplay);
		dsc_dp_slice_count =
			intel_dp_dsc_get_slice_count(intel_dp,
						     adjusted_mode->crtc_clock,
						     adjusted_mode->crtc_hdisplay);
		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
2226 2227
			drm_dbg_kms(&dev_priv->drm,
				    "Compressed BPP/Slice Count not supported\n");
2228
			return -EINVAL;
2229
		}
2230
		pipe_config->dsc.compressed_bpp = min_t(u16,
2231 2232
							       dsc_max_output_bpp >> 4,
							       pipe_config->pipe_bpp);
2233
		pipe_config->dsc.slice_count = dsc_dp_slice_count;
2234 2235 2236 2237 2238 2239 2240
	}
	/*
	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
	 * is greater than the maximum Cdclock and if slice count is even
	 * then we need to use 2 VDSC instances.
	 */
	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq) {
2241 2242
		if (pipe_config->dsc.slice_count > 1) {
			pipe_config->dsc.dsc_split = true;
2243
		} else {
2244 2245
			drm_dbg_kms(&dev_priv->drm,
				    "Cannot split stream to use 2 VDSC instances\n");
2246
			return -EINVAL;
2247 2248
		}
	}
2249

2250
	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
2251
	if (ret < 0) {
2252 2253 2254 2255 2256
		drm_dbg_kms(&dev_priv->drm,
			    "Cannot compute valid DSC parameters for Input Bpp = %d "
			    "Compressed BPP = %d\n",
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);
2257
		return ret;
2258
	}
2259

2260
	pipe_config->dsc.compression_enable = true;
2261 2262 2263 2264 2265
	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
		    "Compressed Bpp = %d Slice Count = %d\n",
		    pipe_config->pipe_bpp,
		    pipe_config->dsc.compressed_bpp,
		    pipe_config->dsc.slice_count);
2266

2267
	return 0;
2268 2269
}

2270 2271 2272 2273 2274 2275 2276 2277
int intel_dp_min_bpp(const struct intel_crtc_state *crtc_state)
{
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_RGB)
		return 6 * 3;
	else
		return 8 * 3;
}

2278
static int
2279
intel_dp_compute_link_config(struct intel_encoder *encoder,
2280 2281
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
2282
{
2283
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2284 2285
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2286
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2287
	struct link_config_limits limits;
2288
	int common_len;
2289
	int ret;
2290

2291
	common_len = intel_dp_common_len_rate_limit(intel_dp,
2292
						    intel_dp->max_link_rate);
2293 2294

	/* No common link rates between source and sink */
2295
	drm_WARN_ON(encoder->base.dev, common_len <= 0);
2296

2297 2298 2299 2300 2301 2302
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

2303
	limits.min_bpp = intel_dp_min_bpp(pipe_config);
2304
	limits.max_bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
2305

2306
	if (intel_dp_is_edp(intel_dp)) {
2307 2308
		/*
		 * Use the maximum clock and number of lanes the eDP panel
2309 2310 2311 2312
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
2313
		 */
2314 2315
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
2316
	}
2317

2318 2319
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

2320 2321 2322 2323 2324
	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
		    "max rate %d max bpp %d pixel clock %iKHz\n",
		    limits.max_lane_count,
		    intel_dp->common_rates[limits.max_clock],
		    limits.max_bpp, adjusted_mode->crtc_clock);
2325

2326 2327 2328 2329 2330
	/*
	 * Optimize for slow and wide. This is the place to add alternative
	 * optimization policy.
	 */
	ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
2331 2332

	/* enable compression if the mode doesn't fit available BW */
2333
	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
2334 2335 2336 2337 2338
	if (ret || intel_dp->force_dsc_en) {
		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
						  conn_state, &limits);
		if (ret < 0)
			return ret;
2339
	}
2340

2341
	if (pipe_config->dsc.compression_enable) {
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		drm_dbg_kms(&i915->drm,
			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);

		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->dsc.compressed_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2354
	} else {
2355 2356 2357
		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp);
2358

2359 2360 2361 2362 2363 2364
		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->pipe_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2365
	}
2366
	return 0;
2367 2368
}

2369 2370
static int
intel_dp_ycbcr420_config(struct intel_dp *intel_dp,
2371 2372
			 struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
2373
{
2374
	struct drm_connector *connector = conn_state->connector;
2375 2376
	const struct drm_display_info *info = &connector->display_info;
	const struct drm_display_mode *adjusted_mode =
2377
		&crtc_state->hw.adjusted_mode;
2378 2379 2380 2381 2382 2383 2384 2385

	if (!drm_mode_is_420_only(info, adjusted_mode) ||
	    !intel_dp_get_colorimetry_status(intel_dp) ||
	    !connector->ycbcr_420_allowed)
		return 0;

	crtc_state->output_format = INTEL_OUTPUT_FORMAT_YCBCR420;

2386
	return intel_pch_panel_fitting(crtc_state, conn_state);
2387 2388
}

2389 2390 2391 2392 2393 2394
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	const struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode =
2395
		&crtc_state->hw.adjusted_mode;
2396

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	/*
	 * Our YCbCr output is always limited range.
	 * crtc_state->limited_color_range only applies to RGB,
	 * and it must never be set for YCbCr or we risk setting
	 * some conflicting bits in PIPECONF which will mess up
	 * the colors on the monitor.
	 */
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
		return false;

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
		return crtc_state->pipe_bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
	} else {
		return intel_conn_state->broadcast_rgb ==
			INTEL_BROADCAST_RGB_LIMITED;
	}
}

2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
				    enum port port)
{
	if (IS_G4X(dev_priv))
		return false;
	if (INTEL_GEN(dev_priv) < 12 && port == PORT_A)
		return false;

	return true;
}

2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
					     const struct drm_connector_state *conn_state,
					     struct drm_dp_vsc_sdp *vsc)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	/*
	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
	 * Colorimetry Format indication.
	 */
	vsc->revision = 0x5;
	vsc->length = 0x13;

	/* DP 1.4a spec, Table 2-120 */
	switch (crtc_state->output_format) {
	case INTEL_OUTPUT_FORMAT_YCBCR444:
		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
		break;
	case INTEL_OUTPUT_FORMAT_YCBCR420:
		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
		break;
	case INTEL_OUTPUT_FORMAT_RGB:
	default:
		vsc->pixelformat = DP_PIXELFORMAT_RGB;
	}

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_BT709_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_709:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
		break;
	case DRM_MODE_COLORIMETRY_SYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_OPYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
		break;
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
		break;
	default:
		/*
		 * RGB->YCBCR color conversion uses the BT.709
		 * color space.
		 */
		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		else
			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
		break;
	}

	vsc->bpc = crtc_state->pipe_bpp / 3;

	/* only RGB pixelformat supports 6 bpc */
	drm_WARN_ON(&dev_priv->drm,
		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);

	/* all YCbCr are always limited range */
	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
}

static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;

2519 2520
	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
	if (crtc_state->has_psr)
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
		return;

	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
		return;

	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
	vsc->sdp_type = DP_SDP_VSC;
	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
					 &crtc_state->infoframes.vsc);
}

2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state,
				  struct drm_dp_vsc_sdp *vsc)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	vsc->sdp_type = DP_SDP_VSC;

	if (dev_priv->psr.psr2_enabled) {
		if (dev_priv->psr.colorimetry_support &&
		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
			/* [PSR2, +Colorimetry] */
			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
							 vsc);
		} else {
			/*
			 * [PSR2, -Colorimetry]
			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
			 * 3D stereo + PSR/PSR2 + Y-coordinate.
			 */
			vsc->revision = 0x4;
			vsc->length = 0xe;
		}
	} else {
		/*
		 * [PSR1]
		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
		 * higher).
		 */
		vsc->revision = 0x2;
		vsc->length = 0x8;
	}
}

2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
					    struct intel_crtc_state *crtc_state,
					    const struct drm_connector_state *conn_state)
{
	int ret;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;

	if (!conn_state->hdr_output_metadata)
		return;

	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);

	if (ret) {
		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
		return;
	}

	crtc_state->infoframes.enable |=
		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
}

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
static void
intel_dp_drrs_compute_config(struct intel_dp *intel_dp,
			     struct intel_crtc_state *pipe_config,
			     int output_bpp, bool constant_n)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/*
	 * DRRS and PSR can't be enable together, so giving preference to PSR
	 * as it allows more power-savings by complete shutting down display,
	 * so to guarantee this, intel_dp_drrs_compute_config() must be called
	 * after intel_psr_compute_config().
	 */
	if (pipe_config->has_psr)
		return;

	if (!intel_connector->panel.downclock_mode ||
	    dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	pipe_config->has_drrs = true;
	intel_link_compute_m_n(output_bpp, pipe_config->lane_count,
			       intel_connector->panel.downclock_mode->clock,
			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
			       constant_n, pipe_config->fec_enable);
}

2619
int
2620 2621 2622 2623 2624
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2625
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2626 2627
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = enc_to_intel_lspcon(encoder);
2628 2629 2630 2631
	enum port port = encoder->port;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
L
Lyude Paul 已提交
2632
	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, 0,
2633
					   DP_DPCD_QUIRK_CONSTANT_N);
2634
	int ret = 0, output_bpp;
2635 2636 2637 2638

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

2639
	pipe_config->output_format = INTEL_OUTPUT_FORMAT_RGB;
2640

2641 2642
	if (lspcon->active)
		lspcon_ycbcr420_config(&intel_connector->base, pipe_config);
2643
	else
2644 2645
		ret = intel_dp_ycbcr420_config(intel_dp, pipe_config,
					       conn_state);
2646 2647
	if (ret)
		return ret;
2648

2649
	if (!intel_dp_port_has_audio(dev_priv, port))
2650 2651 2652 2653 2654 2655 2656
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2657 2658
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
2659

R
Rodrigo Vivi 已提交
2660
		if (HAS_GMCH(dev_priv))
2661
			ret = intel_gmch_panel_fitting(pipe_config, conn_state);
2662
		else
2663 2664 2665
			ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
2666 2667
	}

2668
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2669
		return -EINVAL;
2670

R
Rodrigo Vivi 已提交
2671
	if (HAS_GMCH(dev_priv) &&
2672
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2673
		return -EINVAL;
2674 2675

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2676
		return -EINVAL;
2677

2678 2679 2680
	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
		return -EINVAL;

2681 2682 2683
	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
	if (ret < 0)
		return ret;
2684

2685 2686
	pipe_config->limited_color_range =
		intel_dp_limited_color_range(pipe_config, conn_state);
2687

2688 2689
	if (pipe_config->dsc.compression_enable)
		output_bpp = pipe_config->dsc.compressed_bpp;
2690
	else
2691
		output_bpp = intel_dp_output_bpp(pipe_config, pipe_config->pipe_bpp);
2692 2693 2694 2695 2696 2697

	intel_link_compute_m_n(output_bpp,
			       pipe_config->lane_count,
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
			       &pipe_config->dp_m_n,
2698
			       constant_n, pipe_config->fec_enable);
2699

2700
	if (!HAS_DDI(dev_priv))
2701
		intel_dp_set_clock(encoder, pipe_config);
2702

2703
	intel_psr_compute_config(intel_dp, pipe_config);
2704 2705
	intel_dp_drrs_compute_config(intel_dp, pipe_config, output_bpp,
				     constant_n);
2706
	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
2707
	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
2708

2709
	return 0;
2710 2711
}

2712
void intel_dp_set_link_params(struct intel_dp *intel_dp,
2713
			      int link_rate, u8 lane_count,
2714
			      bool link_mst)
2715
{
2716
	intel_dp->link_trained = false;
2717 2718 2719
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
2720 2721
}

2722
static void intel_dp_prepare(struct intel_encoder *encoder,
2723
			     const struct intel_crtc_state *pipe_config)
2724
{
2725
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2726
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2727
	enum port port = encoder->port;
2728
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2729
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2730

2731 2732 2733 2734
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
2735

2736
	/*
K
Keith Packard 已提交
2737
	 * There are four kinds of DP registers:
2738 2739
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
2740 2741
	 * 	SNB CPU
	 *	IVB CPU
2742 2743 2744 2745 2746 2747 2748 2749
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
2750
	 * configuration happens (oddly) in ilk_pch_enable
2751
	 */
2752

2753 2754 2755
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
2756
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
2757

2758 2759
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
2760
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
2761

2762
	/* Split out the IBX/CPU vs CPT settings */
2763

2764
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
2765 2766 2767 2768 2769 2770
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

2771
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
2772 2773
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2774
		intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
2775
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2776 2777
		u32 trans_dp;

2778
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2779

2780
		trans_dp = intel_de_read(dev_priv, TRANS_DP_CTL(crtc->pipe));
2781 2782 2783 2784
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
2785
		intel_de_write(dev_priv, TRANS_DP_CTL(crtc->pipe), trans_dp);
2786
	} else {
2787
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
2788
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
2789 2790 2791 2792 2793 2794 2795

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

2796
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2797 2798
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2799
		if (IS_CHERRYVIEW(dev_priv))
2800 2801 2802
			intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
		else
			intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
2803
	}
2804 2805
}

2806 2807
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2808

2809 2810
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2811

2812 2813
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2814

2815
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2816

2817
static void wait_panel_status(struct intel_dp *intel_dp,
2818 2819
				       u32 mask,
				       u32 value)
2820
{
2821
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2822
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2823

V
Ville Syrjälä 已提交
2824 2825
	lockdep_assert_held(&dev_priv->pps_mutex);

2826
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2827

2828 2829
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2830

2831 2832 2833
	drm_dbg_kms(&dev_priv->drm,
		    "mask %08x value %08x status %08x control %08x\n",
		    mask, value,
2834 2835
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
2836

2837 2838
	if (intel_de_wait_for_register(dev_priv, pp_stat_reg,
				       mask, value, 5000))
2839 2840
		drm_err(&dev_priv->drm,
			"Panel status timeout: status %08x control %08x\n",
2841 2842
			intel_de_read(dev_priv, pp_stat_reg),
			intel_de_read(dev_priv, pp_ctrl_reg));
2843

2844
	drm_dbg_kms(&dev_priv->drm, "Wait complete\n");
2845
}
2846

2847
static void wait_panel_on(struct intel_dp *intel_dp)
2848
{
2849 2850 2851
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power on\n");
2852
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
2853 2854
}

2855
static void wait_panel_off(struct intel_dp *intel_dp)
2856
{
2857 2858 2859
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power off time\n");
2860
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
2861 2862
}

2863
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
2864
{
2865
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2866 2867 2868
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

2869
	drm_dbg_kms(&i915->drm, "Wait for panel power cycle\n");
2870

2871 2872 2873 2874 2875
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

2876 2877
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
2878 2879 2880
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
2881

2882
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
2883 2884
}

2885
static void wait_backlight_on(struct intel_dp *intel_dp)
2886 2887 2888 2889 2890
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

2891
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
2892 2893 2894 2895
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2896

2897 2898 2899 2900
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2901
static  u32 ilk_get_pp_control(struct intel_dp *intel_dp)
2902
{
2903
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2904
	u32 control;
2905

V
Ville Syrjälä 已提交
2906 2907
	lockdep_assert_held(&dev_priv->pps_mutex);

2908
	control = intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp));
2909 2910
	if (drm_WARN_ON(&dev_priv->drm, !HAS_DDI(dev_priv) &&
			(control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2911 2912 2913
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2914
	return control;
2915 2916
}

2917 2918 2919 2920 2921
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2922
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2923
{
2924
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2925
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2926
	u32 pp;
2927
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2928
	bool need_to_disable = !intel_dp->want_panel_vdd;
2929

V
Ville Syrjälä 已提交
2930 2931
	lockdep_assert_held(&dev_priv->pps_mutex);

2932
	if (!intel_dp_is_edp(intel_dp))
2933
		return false;
2934

2935
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2936
	intel_dp->want_panel_vdd = true;
2937

2938
	if (edp_have_panel_vdd(intel_dp))
2939
		return need_to_disable;
2940

2941
	intel_display_power_get(dev_priv,
2942
				intel_aux_power_domain(dig_port));
2943

2944
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD on\n",
2945 2946
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
2947

2948 2949
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2950

2951
	pp = ilk_get_pp_control(intel_dp);
2952
	pp |= EDP_FORCE_VDD;
2953

2954 2955
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2956

2957 2958
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
2959
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2960 2961
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
2962 2963 2964
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2965
	if (!edp_have_panel_power(intel_dp)) {
2966 2967
		drm_dbg_kms(&dev_priv->drm,
			    "[ENCODER:%d:%s] panel power wasn't enabled\n",
2968 2969
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
2970 2971
		msleep(intel_dp->panel_power_up_delay);
	}
2972 2973 2974 2975

	return need_to_disable;
}

2976 2977 2978 2979 2980 2981 2982
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2983
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2984
{
2985
	intel_wakeref_t wakeref;
2986
	bool vdd;
2987

2988
	if (!intel_dp_is_edp(intel_dp))
2989 2990
		return;

2991 2992 2993
	vdd = false;
	with_pps_lock(intel_dp, wakeref)
		vdd = edp_panel_vdd_on(intel_dp);
2994 2995 2996
	I915_STATE_WARN(!vdd, "[ENCODER:%d:%s] VDD already requested on\n",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
2997 2998
}

2999
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
3000
{
3001
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3002
	struct intel_digital_port *dig_port =
3003
		dp_to_dig_port(intel_dp);
3004
	u32 pp;
3005
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
3006

V
Ville Syrjälä 已提交
3007
	lockdep_assert_held(&dev_priv->pps_mutex);
3008

3009
	drm_WARN_ON(&dev_priv->drm, intel_dp->want_panel_vdd);
3010

3011
	if (!edp_have_panel_vdd(intel_dp))
3012
		return;
3013

3014
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD off\n",
3015 3016
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
3017

3018
	pp = ilk_get_pp_control(intel_dp);
3019
	pp &= ~EDP_FORCE_VDD;
3020

3021 3022
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
3023

3024 3025
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
P
Paulo Zanoni 已提交
3026

3027
	/* Make sure sequencer is idle before allowing subsequent activity */
3028
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
3029 3030
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3031

3032
	if ((pp & PANEL_POWER_ON) == 0)
3033
		intel_dp->panel_power_off_time = ktime_get_boottime();
3034

3035
	intel_display_power_put_unchecked(dev_priv,
3036
					  intel_aux_power_domain(dig_port));
3037
}
3038

3039
static void edp_panel_vdd_work(struct work_struct *__work)
3040
{
3041 3042 3043 3044
	struct intel_dp *intel_dp =
		container_of(to_delayed_work(__work),
			     struct intel_dp, panel_vdd_work);
	intel_wakeref_t wakeref;
3045

3046 3047 3048 3049
	with_pps_lock(intel_dp, wakeref) {
		if (!intel_dp->want_panel_vdd)
			edp_panel_vdd_off_sync(intel_dp);
	}
3050 3051
}

3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

3065 3066 3067 3068 3069
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
3070
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
3071
{
3072
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Ville Syrjälä 已提交
3073 3074 3075

	lockdep_assert_held(&dev_priv->pps_mutex);

3076
	if (!intel_dp_is_edp(intel_dp))
3077
		return;
3078

3079 3080 3081
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "[ENCODER:%d:%s] VDD not forced on",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
3082

3083 3084
	intel_dp->want_panel_vdd = false;

3085
	if (sync)
3086
		edp_panel_vdd_off_sync(intel_dp);
3087 3088
	else
		edp_panel_vdd_schedule_off(intel_dp);
3089 3090
}

3091
static void edp_panel_on(struct intel_dp *intel_dp)
3092
{
3093
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3094
	u32 pp;
3095
	i915_reg_t pp_ctrl_reg;
3096

3097 3098
	lockdep_assert_held(&dev_priv->pps_mutex);

3099
	if (!intel_dp_is_edp(intel_dp))
3100
		return;
3101

3102 3103 3104
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power on\n",
		    dp_to_dig_port(intel_dp)->base.base.base.id,
		    dp_to_dig_port(intel_dp)->base.base.name);
V
Ville Syrjälä 已提交
3105

3106 3107 3108 3109
	if (drm_WARN(&dev_priv->drm, edp_have_panel_power(intel_dp),
		     "[ENCODER:%d:%s] panel power already on\n",
		     dp_to_dig_port(intel_dp)->base.base.base.id,
		     dp_to_dig_port(intel_dp)->base.base.name))
3110
		return;
3111

3112
	wait_panel_power_cycle(intel_dp);
3113

3114
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3115
	pp = ilk_get_pp_control(intel_dp);
3116
	if (IS_GEN(dev_priv, 5)) {
3117 3118
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
3119 3120
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3121
	}
3122

3123
	pp |= PANEL_POWER_ON;
3124
	if (!IS_GEN(dev_priv, 5))
3125 3126
		pp |= PANEL_POWER_RESET;

3127 3128
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3129

3130
	wait_panel_on(intel_dp);
3131
	intel_dp->last_power_on = jiffies;
3132

3133
	if (IS_GEN(dev_priv, 5)) {
3134
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
3135 3136
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3137
	}
3138
}
V
Ville Syrjälä 已提交
3139

3140 3141
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
3142 3143
	intel_wakeref_t wakeref;

3144
	if (!intel_dp_is_edp(intel_dp))
3145 3146
		return;

3147 3148
	with_pps_lock(intel_dp, wakeref)
		edp_panel_on(intel_dp);
3149 3150
}

3151 3152

static void edp_panel_off(struct intel_dp *intel_dp)
3153
{
3154
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3155
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3156
	u32 pp;
3157
	i915_reg_t pp_ctrl_reg;
3158

3159 3160
	lockdep_assert_held(&dev_priv->pps_mutex);

3161
	if (!intel_dp_is_edp(intel_dp))
3162
		return;
3163

3164 3165
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power off\n",
		    dig_port->base.base.base.id, dig_port->base.base.name);
3166

3167 3168 3169
	drm_WARN(&dev_priv->drm, !intel_dp->want_panel_vdd,
		 "Need [ENCODER:%d:%s] VDD to turn off panel\n",
		 dig_port->base.base.base.id, dig_port->base.base.name);
3170

3171
	pp = ilk_get_pp_control(intel_dp);
3172 3173
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
3174
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
3175
		EDP_BLC_ENABLE);
3176

3177
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3178

3179 3180
	intel_dp->want_panel_vdd = false;

3181 3182
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3183

3184
	wait_panel_off(intel_dp);
3185
	intel_dp->panel_power_off_time = ktime_get_boottime();
3186 3187

	/* We got a reference when we enabled the VDD. */
3188
	intel_display_power_put_unchecked(dev_priv, intel_aux_power_domain(dig_port));
3189
}
V
Ville Syrjälä 已提交
3190

3191 3192
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
3193 3194
	intel_wakeref_t wakeref;

3195
	if (!intel_dp_is_edp(intel_dp))
3196
		return;
V
Ville Syrjälä 已提交
3197

3198 3199
	with_pps_lock(intel_dp, wakeref)
		edp_panel_off(intel_dp);
3200 3201
}

3202 3203
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
3204
{
3205
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3206
	intel_wakeref_t wakeref;
3207

3208 3209 3210 3211 3212 3213
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
3214
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
3215

3216 3217 3218
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
3219

3220
		pp = ilk_get_pp_control(intel_dp);
3221
		pp |= EDP_BLC_ENABLE;
3222

3223 3224
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3225
	}
3226 3227
}

3228
/* Enable backlight PWM and backlight PP control. */
3229 3230
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
3231
{
3232
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
3233
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3234

3235
	if (!intel_dp_is_edp(intel_dp))
3236 3237
		return;

3238
	drm_dbg_kms(&i915->drm, "\n");
3239

3240
	intel_panel_enable_backlight(crtc_state, conn_state);
3241 3242 3243 3244 3245
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
3246
{
3247
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3248
	intel_wakeref_t wakeref;
3249

3250
	if (!intel_dp_is_edp(intel_dp))
3251 3252
		return;

3253 3254 3255
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
V
Ville Syrjälä 已提交
3256

3257
		pp = ilk_get_pp_control(intel_dp);
3258
		pp &= ~EDP_BLC_ENABLE;
3259

3260 3261
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3262
	}
V
Ville Syrjälä 已提交
3263 3264

	intel_dp->last_backlight_off = jiffies;
3265
	edp_wait_backlight_off(intel_dp);
3266
}
3267

3268
/* Disable backlight PP control and backlight PWM. */
3269
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
3270
{
3271
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
3272
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3273

3274
	if (!intel_dp_is_edp(intel_dp))
3275 3276
		return;

3277
	drm_dbg_kms(&i915->drm, "\n");
3278

3279
	_intel_edp_backlight_off(intel_dp);
3280
	intel_panel_disable_backlight(old_conn_state);
3281
}
3282

3283 3284 3285 3286 3287 3288 3289
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
3290
	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3291
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3292
	intel_wakeref_t wakeref;
V
Ville Syrjälä 已提交
3293 3294
	bool is_enabled;

3295 3296
	is_enabled = false;
	with_pps_lock(intel_dp, wakeref)
3297
		is_enabled = ilk_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
3298 3299 3300
	if (is_enabled == enable)
		return;

3301 3302
	drm_dbg_kms(&i915->drm, "panel power control backlight %s\n",
		    enable ? "enable" : "disable");
3303 3304 3305 3306 3307 3308 3309

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

3310 3311 3312 3313
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3314
	bool cur_state = intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN;
3315 3316

	I915_STATE_WARN(cur_state != state,
3317 3318
			"[ENCODER:%d:%s] state assertion failure (expected %s, current %s)\n",
			dig_port->base.base.base.id, dig_port->base.base.name,
3319
			onoff(state), onoff(cur_state));
3320 3321 3322 3323 3324
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
3325
	bool cur_state = intel_de_read(dev_priv, DP_A) & DP_PLL_ENABLE;
3326 3327 3328

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
3329
			onoff(state), onoff(cur_state));
3330 3331 3332 3333
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

3334 3335
static void ilk_edp_pll_on(struct intel_dp *intel_dp,
			   const struct intel_crtc_state *pipe_config)
3336
{
3337
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3338
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3339

3340
	assert_pipe_disabled(dev_priv, pipe_config->cpu_transcoder);
3341 3342
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
3343

3344 3345
	drm_dbg_kms(&dev_priv->drm, "enabling eDP PLL for clock %d\n",
		    pipe_config->port_clock);
3346 3347 3348

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

3349
	if (pipe_config->port_clock == 162000)
3350 3351 3352 3353
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

3354 3355
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3356 3357
	udelay(500);

3358 3359 3360 3361 3362 3363
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
3364
	if (IS_GEN(dev_priv, 5))
3365
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
3366

3367
	intel_dp->DP |= DP_PLL_ENABLE;
3368

3369 3370
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3371
	udelay(200);
3372 3373
}

3374 3375
static void ilk_edp_pll_off(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
3376
{
3377
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
3378
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3379

3380
	assert_pipe_disabled(dev_priv, old_crtc_state->cpu_transcoder);
3381 3382
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
3383

3384
	drm_dbg_kms(&dev_priv->drm, "disabling eDP PLL\n");
3385

3386
	intel_dp->DP &= ~DP_PLL_ENABLE;
3387

3388 3389
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3390 3391 3392
	udelay(200);
}

3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
3404
		drm_dp_is_branch(intel_dp->dpcd) &&
3405 3406 3407
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

3408 3409 3410 3411
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable)
{
3412
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3413 3414
	int ret;

3415
	if (!crtc_state->dsc.compression_enable)
3416 3417 3418 3419 3420
		return;

	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
				 enable ? DP_DECOMPRESSION_EN : 0);
	if (ret < 0)
3421 3422 3423
		drm_dbg_kms(&i915->drm,
			    "Failed to %s sink decompression state\n",
			    enable ? "enable" : "disable");
3424 3425
}

3426
/* If the sink supports it, try to set the power state appropriately */
3427
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
3428
{
3429
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3430 3431 3432 3433 3434 3435 3436
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
3437 3438 3439
		if (downstream_hpd_needs_d0(intel_dp))
			return;

3440 3441
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
3442
	} else {
3443 3444
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

3445 3446 3447 3448 3449
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
3450 3451
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
3452 3453 3454 3455
			if (ret == 1)
				break;
			msleep(1);
		}
3456 3457 3458

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
3459
	}
3460 3461

	if (ret != 1)
3462 3463
		drm_dbg_kms(&i915->drm, "failed to %s sink power state\n",
			    mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
3464 3465
}

3466 3467 3468 3469 3470 3471
static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
				 enum port port, enum pipe *pipe)
{
	enum pipe p;

	for_each_pipe(dev_priv, p) {
3472
		u32 val = intel_de_read(dev_priv, TRANS_DP_CTL(p));
3473 3474 3475 3476 3477 3478 3479

		if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
			*pipe = p;
			return true;
		}
	}

3480 3481
	drm_dbg_kms(&dev_priv->drm, "No pipe for DP port %c found\n",
		    port_name(port));
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495

	/* must initialize pipe to something for the asserts */
	*pipe = PIPE_A;

	return false;
}

bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe)
{
	bool ret;
	u32 val;

3496
	val = intel_de_read(dev_priv, dp_reg);
3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512

	ret = val & DP_PORT_EN;

	/* asserts want to know the pipe even if the port is disabled */
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
		*pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
		ret &= cpt_dp_port_selected(dev_priv, port, pipe);
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;

	return ret;
}

3513 3514
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
3515
{
3516
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3517
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3518
	intel_wakeref_t wakeref;
3519
	bool ret;
3520

3521 3522 3523
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
3524 3525
		return false;

3526 3527
	ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				    encoder->port, pipe);
3528

3529
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
3530 3531

	return ret;
3532
}
3533

3534
static void intel_dp_get_config(struct intel_encoder *encoder,
3535
				struct intel_crtc_state *pipe_config)
3536
{
3537
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3538
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3539
	u32 tmp, flags = 0;
3540
	enum port port = encoder->port;
3541
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3542

3543 3544 3545 3546
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
3547

3548
	tmp = intel_de_read(dev_priv, intel_dp->output_reg);
3549 3550

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
3551

3552
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
3553 3554
		u32 trans_dp = intel_de_read(dev_priv,
					     TRANS_DP_CTL(crtc->pipe));
3555 3556

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
3557 3558 3559
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3560

3561
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
3562 3563 3564 3565
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
3566
		if (tmp & DP_SYNC_HS_HIGH)
3567 3568 3569
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3570

3571
		if (tmp & DP_SYNC_VS_HIGH)
3572 3573 3574 3575
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
3576

3577
	pipe_config->hw.adjusted_mode.flags |= flags;
3578

3579
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
3580 3581
		pipe_config->limited_color_range = true;

3582 3583 3584
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

3585 3586
	intel_dp_get_m_n(crtc, pipe_config);

3587
	if (port == PORT_A) {
3588
		if ((intel_de_read(dev_priv, DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
3589 3590 3591 3592
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
3593

3594
	pipe_config->hw.adjusted_mode.crtc_clock =
3595 3596
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
3597

3598
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
3599
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3613 3614 3615
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3616
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3617
	}
3618 3619
}

3620 3621
static void intel_disable_dp(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3622 3623
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
3624
{
3625
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3626

3627 3628
	intel_dp->link_trained = false;

3629
	if (old_crtc_state->has_audio)
3630 3631
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3632 3633 3634

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
3635
	intel_edp_panel_vdd_on(intel_dp);
3636
	intel_edp_backlight_off(old_conn_state);
3637
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
3638
	intel_edp_panel_off(intel_dp);
3639 3640
}

3641 3642
static void g4x_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3643 3644 3645
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3646
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3647 3648
}

3649 3650
static void vlv_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3651 3652 3653
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3654
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3655 3656
}

3657 3658
static void g4x_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3659 3660
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3661
{
3662
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3663
	enum port port = encoder->port;
3664

3665 3666 3667 3668 3669 3670
	/*
	 * Bspec does not list a specific disable sequence for g4x DP.
	 * Follow the ilk+ sequence (disable pipe before the port) for
	 * g4x DP as it does not suffer from underruns like the normal
	 * g4x modeset sequence (disable pipe after the port).
	 */
3671
	intel_dp_link_down(encoder, old_crtc_state);
3672 3673

	/* Only ilk+ has port A */
3674
	if (port == PORT_A)
3675
		ilk_edp_pll_off(intel_dp, old_crtc_state);
3676 3677
}

3678 3679
static void vlv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3680 3681
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3682
{
3683
	intel_dp_link_down(encoder, old_crtc_state);
3684 3685
}

3686 3687
static void chv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3688 3689
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3690
{
3691
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3692

3693
	intel_dp_link_down(encoder, old_crtc_state);
3694

3695
	vlv_dpio_get(dev_priv);
3696 3697

	/* Assert data lane reset */
3698
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
3699

3700
	vlv_dpio_put(dev_priv);
3701 3702
}

3703
static void
3704 3705
cpt_set_link_train(struct intel_dp *intel_dp,
		   u8 dp_train_pat)
3706
{
3707
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3708
	u32 *DP = &intel_dp->DP;
3709

3710
	*DP &= ~DP_LINK_TRAIN_MASK_CPT;
3711

3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727
	switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF_CPT;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1_CPT;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	}
3728

3729 3730 3731
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}
3732

3733 3734 3735 3736 3737 3738
static void
g4x_set_link_train(struct intel_dp *intel_dp,
		   u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 *DP = &intel_dp->DP;
3739

3740
	*DP &= ~DP_LINK_TRAIN_MASK;
3741

3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
	switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
3757
	}
3758 3759 3760

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3761 3762
}

3763
static void intel_dp_enable_port(struct intel_dp *intel_dp,
3764
				 const struct intel_crtc_state *old_crtc_state)
3765
{
3766
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3767 3768 3769

	/* enable with pattern 1 (as per spec) */

3770
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
3771 3772 3773 3774 3775 3776 3777 3778

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
3779
	if (old_crtc_state->has_audio)
3780
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
3781

3782 3783
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3784 3785
}

3786 3787
static void intel_enable_dp(struct intel_atomic_state *state,
			    struct intel_encoder *encoder,
3788 3789
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
3790
{
3791
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3792
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3793
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3794
	u32 dp_reg = intel_de_read(dev_priv, intel_dp->output_reg);
3795
	enum pipe pipe = crtc->pipe;
3796
	intel_wakeref_t wakeref;
3797

3798
	if (drm_WARN_ON(&dev_priv->drm, dp_reg & DP_PORT_EN))
3799
		return;
3800

3801 3802 3803
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_init_panel_power_sequencer(encoder, pipe_config);
3804

3805
		intel_dp_enable_port(intel_dp, pipe_config);
3806

3807 3808 3809 3810
		edp_panel_vdd_on(intel_dp);
		edp_panel_on(intel_dp);
		edp_panel_vdd_off(intel_dp, true);
	}
3811

3812
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3813 3814
		unsigned int lane_mask = 0x0;

3815
		if (IS_CHERRYVIEW(dev_priv))
3816
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
3817

3818 3819
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
3820
	}
3821

3822
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
3823
	intel_dp_start_link_train(intel_dp);
3824
	intel_dp_stop_link_train(intel_dp);
3825

3826
	if (pipe_config->has_audio) {
3827 3828
		drm_dbg(&dev_priv->drm, "Enabling DP audio on pipe %c\n",
			pipe_name(pipe));
3829
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
3830
	}
3831
}
3832

3833 3834
static void g4x_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
3835 3836
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3837
{
3838
	intel_enable_dp(state, encoder, pipe_config, conn_state);
3839
	intel_edp_backlight_on(pipe_config, conn_state);
3840
}
3841

3842 3843
static void vlv_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
3844 3845
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3846
{
3847
	intel_edp_backlight_on(pipe_config, conn_state);
3848 3849
}

3850 3851
static void g4x_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3852 3853
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3854
{
3855
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3856
	enum port port = encoder->port;
3857

3858
	intel_dp_prepare(encoder, pipe_config);
3859

3860
	/* Only ilk+ has port A */
3861
	if (port == PORT_A)
3862
		ilk_edp_pll_on(intel_dp, pipe_config);
3863 3864
}

3865 3866
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
3867 3868
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3869
	enum pipe pipe = intel_dp->pps_pipe;
3870
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
3871

3872
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
3873

3874
	if (drm_WARN_ON(&dev_priv->drm, pipe != PIPE_A && pipe != PIPE_B))
3875 3876
		return;

3877 3878 3879
	edp_panel_vdd_off_sync(intel_dp);

	/*
3880
	 * VLV seems to get confused when multiple power sequencers
3881 3882 3883
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
3884
	 * selected in multiple power sequencers, but let's clear the
3885 3886 3887
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
3888 3889
	drm_dbg_kms(&dev_priv->drm,
		    "detaching pipe %c power sequencer from [ENCODER:%d:%s]\n",
3890 3891
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
3892 3893
	intel_de_write(dev_priv, pp_on_reg, 0);
	intel_de_posting_read(dev_priv, pp_on_reg);
3894 3895 3896 3897

	intel_dp->pps_pipe = INVALID_PIPE;
}

3898
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
3899 3900 3901 3902 3903 3904
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

3905
	for_each_intel_dp(&dev_priv->drm, encoder) {
3906
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3907

3908 3909 3910 3911
		drm_WARN(&dev_priv->drm, intel_dp->active_pipe == pipe,
			 "stealing pipe %c power sequencer from active [ENCODER:%d:%s]\n",
			 pipe_name(pipe), encoder->base.base.id,
			 encoder->base.name);
3912

3913 3914 3915
		if (intel_dp->pps_pipe != pipe)
			continue;

3916 3917 3918 3919
		drm_dbg_kms(&dev_priv->drm,
			    "stealing pipe %c power sequencer from [ENCODER:%d:%s]\n",
			    pipe_name(pipe), encoder->base.base.id,
			    encoder->base.name);
3920 3921

		/* make sure vdd is off before we steal it */
3922
		vlv_detach_power_sequencer(intel_dp);
3923 3924 3925
	}
}

3926 3927
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
3928
{
3929
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3930
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3931
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
3932 3933 3934

	lockdep_assert_held(&dev_priv->pps_mutex);

3935
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
3936

3937 3938 3939 3940 3941 3942 3943
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
3944
		vlv_detach_power_sequencer(intel_dp);
3945
	}
3946 3947 3948 3949 3950

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
3951
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
3952

3953 3954
	intel_dp->active_pipe = crtc->pipe;

3955
	if (!intel_dp_is_edp(intel_dp))
3956 3957
		return;

3958 3959 3960
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

3961 3962 3963 3964
	drm_dbg_kms(&dev_priv->drm,
		    "initializing pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe), encoder->base.base.id,
		    encoder->base.name);
3965 3966

	/* init power sequencer on this pipe and port */
3967 3968
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
3969 3970
}

3971 3972
static void vlv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3973 3974
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3975
{
3976
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3977

3978
	intel_enable_dp(state, encoder, pipe_config, conn_state);
3979 3980
}

3981 3982
static void vlv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3983 3984
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3985
{
3986
	intel_dp_prepare(encoder, pipe_config);
3987

3988
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3989 3990
}

3991 3992
static void chv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3993 3994
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3995
{
3996
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3997

3998
	intel_enable_dp(state, encoder, pipe_config, conn_state);
3999 4000

	/* Second common lane will stay alive on its own now */
4001
	chv_phy_release_cl2_override(encoder);
4002 4003
}

4004 4005
static void chv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4006 4007
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
4008
{
4009
	intel_dp_prepare(encoder, pipe_config);
4010

4011
	chv_phy_pre_pll_enable(encoder, pipe_config);
4012 4013
}

4014 4015
static void chv_dp_post_pll_disable(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
4016 4017
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
4018
{
4019
	chv_phy_post_pll_disable(encoder, old_crtc_state);
4020 4021
}

4022 4023 4024 4025
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
4026
bool
4027
intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE])
4028
{
4029 4030
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
4031 4032
}

4033
static u8 intel_dp_voltage_max_2(struct intel_dp *intel_dp)
4034
{
4035 4036
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
}
K
Keith Packard 已提交
4037

4038 4039 4040
static u8 intel_dp_voltage_max_3(struct intel_dp *intel_dp)
{
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
4041 4042
}

4043
static u8 intel_dp_pre_empemph_max_2(struct intel_dp *intel_dp)
K
Keith Packard 已提交
4044
{
4045 4046
	return DP_TRAIN_PRE_EMPH_LEVEL_2;
}
K
Keith Packard 已提交
4047

4048 4049 4050
static u8 intel_dp_pre_empemph_max_3(struct intel_dp *intel_dp)
{
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
4051 4052
}

4053
static void vlv_set_signal_levels(struct intel_dp *intel_dp)
4054
{
4055
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4056 4057
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
4058
	u8 train_set = intel_dp->train_set[0];
4059 4060

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4061
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4062 4063
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4064
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4065 4066 4067
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
4068
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4069 4070 4071
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
4072
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4073 4074 4075
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
4076
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4077 4078 4079 4080
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
4081
			return;
4082 4083
		}
		break;
4084
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4085 4086
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4087
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4088 4089 4090
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
4091
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4092 4093 4094
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
4095
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4096 4097 4098 4099
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4100
			return;
4101 4102
		}
		break;
4103
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4104 4105
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4106
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4107 4108 4109
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
4110
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4111 4112 4113 4114
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4115
			return;
4116 4117
		}
		break;
4118
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4119 4120
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4121
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4122 4123 4124 4125
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4126
			return;
4127 4128 4129
		}
		break;
	default:
4130
		return;
4131 4132
	}

4133 4134
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
4135 4136
}

4137
static void chv_set_signal_levels(struct intel_dp *intel_dp)
4138
{
4139 4140 4141
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
4142
	u8 train_set = intel_dp->train_set[0];
4143 4144

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4145
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4146
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4147
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4148 4149 4150
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
4151
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4152 4153 4154
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
4155
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4156 4157 4158
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
4159
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4160 4161
			deemph_reg_value = 128;
			margin_reg_value = 154;
4162
			uniq_trans_scale = true;
4163 4164
			break;
		default:
4165
			return;
4166 4167
		}
		break;
4168
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4169
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4170
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4171 4172 4173
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
4174
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4175 4176 4177
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
4178
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4179 4180 4181 4182
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
4183
			return;
4184 4185
		}
		break;
4186
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4187
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4188
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4189 4190 4191
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
4192
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4193 4194 4195 4196
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
4197
			return;
4198 4199
		}
		break;
4200
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4201
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4202
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4203 4204 4205 4206
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
4207
			return;
4208 4209 4210
		}
		break;
	default:
4211
		return;
4212 4213
	}

4214 4215
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
4216 4217
}

4218
static u32 g4x_signal_levels(u8 train_set)
4219
{
4220
	u32 signal_levels = 0;
4221

4222
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4223
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4224 4225 4226
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
4227
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4228 4229
		signal_levels |= DP_VOLTAGE_0_6;
		break;
4230
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4231 4232
		signal_levels |= DP_VOLTAGE_0_8;
		break;
4233
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4234 4235 4236
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
4237
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4238
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4239 4240 4241
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
4242
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4243 4244
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
4245
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4246 4247
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
4248
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4249 4250 4251 4252 4253 4254
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
static void
g4x_set_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = g4x_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~(DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK);
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4274
/* SNB CPU eDP voltage swing and pre-emphasis control */
4275
static u32 snb_cpu_edp_signal_levels(u8 train_set)
4276
{
4277 4278 4279
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

4280
	switch (signal_levels) {
4281 4282
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4283
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4284
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4285
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
4286 4287
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4288
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
4289 4290
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4291
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
4292 4293
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4294
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
4295
	default:
4296 4297 4298
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4299 4300 4301
	}
}

4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320
static void
snb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = snb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4321
/* IVB CPU eDP voltage swing and pre-emphasis control */
4322
static u32 ivb_cpu_edp_signal_levels(u8 train_set)
K
Keith Packard 已提交
4323
{
4324 4325 4326
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

K
Keith Packard 已提交
4327
	switch (signal_levels) {
4328
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4329
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
4330
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4331
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
4332
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4333
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
4334 4335
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

4336
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4337
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
4338
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4339 4340
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

4341
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4342
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
4343
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4344 4345 4346 4347 4348 4349 4350 4351 4352
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

4353 4354
static void
ivb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp)
4355
{
4356
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4357
	u8 train_set = intel_dp->train_set[0];
4358
	u32 signal_levels;
4359

4360 4361 4362 4363 4364 4365 4366
	signal_levels = ivb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	intel_dp->DP |= signal_levels;
4367

4368 4369 4370 4371 4372 4373 4374 4375
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

void intel_dp_set_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
4376 4377 4378 4379 4380 4381 4382 4383 4384

	drm_dbg_kms(&dev_priv->drm, "Using vswing level %d%s\n",
		    train_set & DP_TRAIN_VOLTAGE_SWING_MASK,
		    train_set & DP_TRAIN_MAX_SWING_REACHED ? " (max)" : "");
	drm_dbg_kms(&dev_priv->drm, "Using pre-emphasis level %d%s\n",
		    (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
		    DP_TRAIN_PRE_EMPHASIS_SHIFT,
		    train_set & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED ?
		    " (max)" : "");
4385

4386
	intel_dp->set_signal_levels(intel_dp);
4387 4388
}

4389
void
4390
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
4391
				       u8 dp_train_pat)
4392
{
4393 4394
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_pat_mask = drm_dp_training_pattern_mask(intel_dp->dpcd);
4395

4396 4397 4398 4399
	if (dp_train_pat & train_pat_mask)
		drm_dbg_kms(&dev_priv->drm,
			    "Using DP training pattern TPS%d\n",
			    dp_train_pat & train_pat_mask);
4400

4401
	intel_dp->set_link_train(intel_dp, dp_train_pat);
4402 4403
}

4404
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
4405
{
4406 4407
	if (intel_dp->set_idle_link_train)
		intel_dp->set_idle_link_train(intel_dp);
4408 4409
}

4410
static void
4411 4412
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
4413
{
4414
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4415
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4416
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
4417
	enum port port = encoder->port;
4418
	u32 DP = intel_dp->DP;
4419

4420 4421 4422
	if (drm_WARN_ON(&dev_priv->drm,
			(intel_de_read(dev_priv, intel_dp->output_reg) &
			 DP_PORT_EN) == 0))
4423 4424
		return;

4425
	drm_dbg_kms(&dev_priv->drm, "\n");
4426

4427
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
4428
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
4429
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
4430
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
4431
	} else {
4432
		DP &= ~DP_LINK_TRAIN_MASK;
4433
		DP |= DP_LINK_TRAIN_PAT_IDLE;
4434
	}
4435 4436
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4437

4438
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
4439 4440
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4441 4442 4443 4444 4445 4446

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
4447
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
4448 4449 4450 4451 4452 4453 4454
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

4455
		/* always enable with pattern 1 (as per spec) */
4456 4457 4458
		DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
			DP_LINK_TRAIN_PAT_1;
4459 4460
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4461 4462

		DP &= ~DP_PORT_EN;
4463 4464
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4465

4466
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
4467 4468
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
4469 4470
	}

4471
	msleep(intel_dp->panel_power_down_delay);
4472 4473

	intel_dp->DP = DP;
4474 4475

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4476 4477 4478 4479
		intel_wakeref_t wakeref;

		with_pps_lock(intel_dp, wakeref)
			intel_dp->active_pipe = INVALID_PIPE;
4480
	}
4481 4482
}

4483 4484 4485 4486 4487 4488 4489 4490 4491 4492
bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	u8 dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

4493 4494
static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
{
4495 4496
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

4497 4498 4499 4500 4501 4502
	/*
	 * Clear the cached register set to avoid using stale values
	 * for the sinks that do not support DSC.
	 */
	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));

4503 4504 4505
	/* Clear fec_capable to avoid using stale values */
	intel_dp->fec_capable = 0;

4506 4507 4508 4509 4510 4511
	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
				     intel_dp->dsc_dpcd,
				     sizeof(intel_dp->dsc_dpcd)) < 0)
4512 4513 4514
			drm_err(&i915->drm,
				"Failed to read DPCD register 0x%x\n",
				DP_DSC_SUPPORT);
4515

4516 4517 4518
		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
			    (int)sizeof(intel_dp->dsc_dpcd),
			    intel_dp->dsc_dpcd);
4519

4520
		/* FEC is supported only on DP 1.4 */
4521 4522 4523
		if (!intel_dp_is_edp(intel_dp) &&
		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
				      &intel_dp->fec_capable) < 0)
4524 4525
			drm_err(&i915->drm,
				"Failed to read FEC DPCD register\n");
4526

4527 4528
		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
			    intel_dp->fec_capable);
4529 4530 4531
	}
}

4532 4533 4534 4535 4536
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4537

4538
	/* this function is meant to be called only once */
4539
	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
4540

4541
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
4542 4543
		return false;

4544 4545
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4546

4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
4557 4558
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
4559 4560 4561
		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
			    (int)sizeof(intel_dp->edp_dpcd),
			    intel_dp->edp_dpcd);
4562

4563 4564 4565 4566 4567 4568
	/*
	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
	 */
	intel_psr_init_dpcd(intel_dp);

4569 4570
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
4571
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
4572 4573
		int i;

4574 4575
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
4576

4577 4578
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
4579 4580 4581 4582

			if (val == 0)
				break;

4583 4584 4585 4586 4587 4588
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
4589
			intel_dp->sink_rates[i] = (val * 200) / 10;
4590
		}
4591
		intel_dp->num_sink_rates = i;
4592
	}
4593

4594 4595 4596 4597
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
4598 4599 4600 4601 4602
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

4603 4604
	intel_dp_set_common_rates(intel_dp);

4605 4606 4607 4608
	/* Read the eDP DSC DPCD registers */
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		intel_dp_get_dsc_sink_cap(intel_dp);

4609 4610 4611
	return true;
}

4612 4613 4614 4615 4616 4617 4618 4619 4620 4621
static bool
intel_dp_has_sink_count(struct intel_dp *intel_dp)
{
	if (!intel_dp->attached_connector)
		return false;

	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
					  intel_dp->dpcd,
					  &intel_dp->desc);
}
4622 4623 4624 4625

static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
4626 4627
	int ret;

4628
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd))
4629 4630
		return false;

4631 4632 4633 4634
	/*
	 * Don't clobber cached eDP rates. Also skip re-reading
	 * the OUI/ID since we know it won't change.
	 */
4635
	if (!intel_dp_is_edp(intel_dp)) {
4636 4637 4638
		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
				 drm_dp_is_branch(intel_dp->dpcd));

4639
		intel_dp_set_sink_rates(intel_dp);
4640 4641
		intel_dp_set_common_rates(intel_dp);
	}
4642

4643
	if (intel_dp_has_sink_count(intel_dp)) {
4644 4645
		ret = drm_dp_read_sink_count(&intel_dp->aux);
		if (ret < 0)
4646 4647 4648 4649 4650 4651 4652
			return false;

		/*
		 * Sink count can change between short pulse hpd hence
		 * a member variable in intel_dp will track any changes
		 * between short pulse interrupts.
		 */
4653
		intel_dp->sink_count = ret;
4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664

		/*
		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
		 * a dongle is present but no display. Unless we require to know
		 * if a dongle is present or not, we don't need to update
		 * downstream port information. So, an early return here saves
		 * time from performing other operations which are not required.
		 */
		if (!intel_dp->sink_count)
			return false;
	}
4665

4666 4667
	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
					   intel_dp->downstream_ports) == 0;
4668 4669
}

4670 4671 4672
static bool
intel_dp_can_mst(struct intel_dp *intel_dp)
{
4673 4674 4675
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	return i915->params.enable_dp_mst &&
4676
		intel_dp->can_mst &&
4677
		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4678 4679
}

4680 4681 4682
static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
4683
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4684 4685
	struct intel_encoder *encoder =
		&dp_to_dig_port(intel_dp)->base;
4686
	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4687

4688 4689 4690 4691
	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
		    encoder->base.base.id, encoder->base.name,
		    yesno(intel_dp->can_mst), yesno(sink_can_mst),
4692
		    yesno(i915->params.enable_dp_mst));
4693 4694 4695 4696

	if (!intel_dp->can_mst)
		return;

4697
	intel_dp->is_mst = sink_can_mst &&
4698
		i915->params.enable_dp_mst;
4699 4700 4701

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
4702 4703 4704 4705 4706
}

static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4707 4708 4709
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4710 4711
}

4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737
bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
		       const struct drm_connector_state *conn_state)
{
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut], in order to
	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		return true;

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_SYCC_601:
	case DRM_MODE_COLORIMETRY_OPYCC_601:
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		return true;
	default:
		break;
	}

	return false;
}

4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756
static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
				     struct dp_sdp *sdp, size_t size)
{
	size_t length = sizeof(struct dp_sdp);

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	/*
	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
	 * VSC SDP Header Bytes
	 */
	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */

4757 4758 4759 4760 4761 4762 4763
	/*
	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
	 * per DP 1.4a spec.
	 */
	if (vsc->revision != 0x5)
		goto out;

4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795
	/* VSC SDP Payload for DB16 through DB18 */
	/* Pixel Encoding and Colorimetry Formats  */
	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */

	switch (vsc->bpc) {
	case 6:
		/* 6bpc: 0x0 */
		break;
	case 8:
		sdp->db[17] = 0x1; /* DB17[3:0] */
		break;
	case 10:
		sdp->db[17] = 0x2;
		break;
	case 12:
		sdp->db[17] = 0x3;
		break;
	case 16:
		sdp->db[17] = 0x4;
		break;
	default:
		MISSING_CASE(vsc->bpc);
		break;
	}
	/* Dynamic Range and Component Bit Depth */
	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
		sdp->db[17] |= 0x80;  /* DB17[7] */

	/* Content Type */
	sdp->db[18] = vsc->content_type & 0x7;

4796
out:
4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879
	return length;
}

static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
					 struct dp_sdp *sdp,
					 size_t size)
{
	size_t length = sizeof(struct dp_sdp);
	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
	ssize_t len;

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
	if (len < 0) {
		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
		return -ENOSPC;
	}

	if (len != infoframe_size) {
		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
		return -ENOSPC;
	}

	/*
	 * Set up the infoframe sdp packet for HDR static metadata.
	 * Prepare VSC Header for SU as per DP 1.4a spec,
	 * Table 2-100 and Table 2-101
	 */

	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
	sdp->sdp_header.HB0 = 0;
	/*
	 * Packet Type 80h + Non-audio INFOFRAME Type value
	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
	 * - 80h + Non-audio INFOFRAME Type value
	 * - InfoFrame Type: 0x07
	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
	 */
	sdp->sdp_header.HB1 = drm_infoframe->type;
	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * infoframe_size - 1
	 */
	sdp->sdp_header.HB2 = 0x1D;
	/* INFOFRAME SDP Version Number */
	sdp->sdp_header.HB3 = (0x13 << 2);
	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	sdp->db[0] = drm_infoframe->version;
	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	sdp->db[1] = drm_infoframe->length;
	/*
	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
	 * HDMI_INFOFRAME_HEADER_SIZE
	 */
	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
	       HDMI_DRM_INFOFRAME_SIZE);

	/*
	 * Size of DP infoframe sdp packet for HDR static metadata consists of
	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
	 * - Two Data Blocks: 2 bytes
	 *    CTA Header Byte2 (INFOFRAME Version Number)
	 *    CTA Header Byte3 (Length of INFOFRAME)
	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
	 *
	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
	 * will pad rest of the size.
	 */
	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
}

static void intel_write_dp_sdp(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type)
{
4880
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

	switch (type) {
	case DP_SDP_VSC:
		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
					    sizeof(sdp));
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
							       &sdp, sizeof(sdp));
		break;
	default:
		MISSING_CASE(type);
4900
		return;
4901 4902 4903 4904 4905
	}

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

4906
	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
4907 4908
}

4909 4910 4911 4912
void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    struct drm_dp_vsc_sdp *vsc)
{
4913
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4914 4915 4916 4917 4918 4919 4920 4921 4922
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

4923
	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
4924 4925 4926
					&sdp, len);
}

4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962
void intel_dp_set_infoframes(struct intel_encoder *encoder,
			     bool enable,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
	u32 val = intel_de_read(dev_priv, reg);

	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
	/* When PSR is enabled, this routine doesn't disable VSC DIP */
	if (intel_psr_enabled(intel_dp))
		val &= ~dip_enable;
	else
		val &= ~(dip_enable | VIDEO_DIP_ENABLE_VSC_HSW);

	if (!enable) {
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
		return;
	}

	intel_de_write(dev_priv, reg, val);
	intel_de_posting_read(dev_priv, reg);

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (!intel_psr_enabled(intel_dp))
		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);

	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
}

G
Gwan-gyeong Mun 已提交
4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082
static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
				   const void *buffer, size_t size)
{
	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	memset(vsc, 0, size);

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
		return -EINVAL;

	vsc->sdp_type = sdp->sdp_header.HB1;
	vsc->revision = sdp->sdp_header.HB2;
	vsc->length = sdp->sdp_header.HB3;

	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
		/*
		 * - HB2 = 0x2, HB3 = 0x8
		 *   VSC SDP supporting 3D stereo + PSR
		 * - HB2 = 0x4, HB3 = 0xe
		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
		 *   first scan line of the SU region (applies to eDP v1.4b
		 *   and higher).
		 */
		return 0;
	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
		/*
		 * - HB2 = 0x5, HB3 = 0x13
		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
		 *   Format.
		 */
		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
		vsc->colorimetry = sdp->db[16] & 0xf;
		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;

		switch (sdp->db[17] & 0x7) {
		case 0x0:
			vsc->bpc = 6;
			break;
		case 0x1:
			vsc->bpc = 8;
			break;
		case 0x2:
			vsc->bpc = 10;
			break;
		case 0x3:
			vsc->bpc = 12;
			break;
		case 0x4:
			vsc->bpc = 16;
			break;
		default:
			MISSING_CASE(sdp->db[17] & 0x7);
			return -EINVAL;
		}

		vsc->content_type = sdp->db[18] & 0x7;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
					   const void *buffer, size_t size)
{
	int ret;

	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
		return -EINVAL;

	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * 1Dh (i.e., Data Byte Count = 30 bytes).
	 */
	if (sdp->sdp_header.HB2 != 0x1D)
		return -EINVAL;

	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
	if ((sdp->sdp_header.HB3 & 0x3) != 0)
		return -EINVAL;

	/* INFOFRAME SDP Version Number */
	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
		return -EINVAL;

	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	if (sdp->db[0] != 1)
		return -EINVAL;

	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
		return -EINVAL;

	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
					     HDMI_DRM_INFOFRAME_SIZE);

	return ret;
}

static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state,
				  struct drm_dp_vsc_sdp *vsc)
{
5083
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = DP_SDP_VSC;
	struct dp_sdp sdp = {};
	int ret;

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (intel_psr_enabled(intel_dp))
		return;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

5098
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109

	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
}

static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
						     struct intel_crtc_state *crtc_state,
						     struct hdmi_drm_infoframe *drm_infoframe)
{
5110
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5111 5112 5113 5114 5115 5116 5117 5118 5119
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
	struct dp_sdp sdp = {};
	int ret;

	if ((crtc_state->infoframes.enable &
	    intel_hdmi_infoframe_enable(type)) == 0)
		return;

5120 5121
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
				 sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134

	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
							 sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm,
			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
}

void intel_read_dp_sdp(struct intel_encoder *encoder,
		       struct intel_crtc_state *crtc_state,
		       unsigned int type)
{
5135 5136 5137
	if (encoder->type != INTEL_OUTPUT_DDI)
		return;

G
Gwan-gyeong Mun 已提交
5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152
	switch (type) {
	case DP_SDP_VSC:
		intel_read_dp_vsc_sdp(encoder, crtc_state,
				      &crtc_state->infoframes.vsc);
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
							 &crtc_state->infoframes.drm.drm);
		break;
	default:
		MISSING_CASE(type);
		break;
	}
}

5153
static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
5154
{
5155
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5156
	int status = 0;
5157
	int test_link_rate;
5158
	u8 test_lane_count, test_link_bw;
5159 5160 5161 5162 5163 5164 5165 5166
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
5167
		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
5168 5169 5170 5171 5172 5173 5174
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
5175
		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
5176 5177 5178
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
5179 5180 5181 5182

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
5183 5184 5185 5186 5187 5188
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
5189 5190
}

5191
static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
5192
{
5193
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5194 5195
	u8 test_pattern;
	u8 test_misc;
5196 5197 5198 5199
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
5200 5201
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
5202
	if (status <= 0) {
5203
		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
5204 5205 5206 5207 5208 5209 5210 5211
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
5212
		drm_dbg_kms(&i915->drm, "H Width read failed\n");
5213 5214 5215 5216 5217 5218
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
5219
		drm_dbg_kms(&i915->drm, "V Height read failed\n");
5220 5221 5222
		return DP_TEST_NAK;
	}

5223 5224
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
5225
	if (status <= 0) {
5226
		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
5248
	intel_dp->compliance.test_active = true;
5249 5250

	return DP_TEST_ACK;
5251 5252
}

5253
static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
5254
{
5255
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5256
	u8 test_result = DP_TEST_ACK;
5257 5258 5259 5260
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
5261
	    connector->edid_corrupt ||
5262 5263 5264 5265 5266 5267 5268 5269 5270 5271
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
5272 5273 5274 5275
			drm_dbg_kms(&i915->drm,
				    "EDID read had %d NACKs, %d DEFERs\n",
				    intel_dp->aux.i2c_nack_count,
				    intel_dp->aux.i2c_defer_count);
5276
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
5277
	} else {
5278 5279 5280 5281 5282 5283 5284
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

5285 5286
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
5287 5288
			drm_dbg_kms(&i915->drm,
				    "Failed to write EDID checksum\n");
5289 5290

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
5291
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
5292 5293 5294
	}

	/* Set test active flag here so userspace doesn't interrupt things */
5295
	intel_dp->compliance.test_active = true;
5296

5297 5298 5299
	return test_result;
}

5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318
static u8 intel_dp_prepare_phytest(struct intel_dp *intel_dp)
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;

	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
		return DP_TEST_NAK;
	}

	/*
	 * link_mst is set to false to avoid executing mst related code
	 * during compliance testing.
	 */
	intel_dp->link_mst = false;

	return DP_TEST_ACK;
}

5319 5320 5321 5322
static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
5323
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5324 5325
	struct drm_dp_phy_test_params *data =
			&intel_dp->compliance.test_data.phytest;
5326
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387
	enum pipe pipe = crtc->pipe;
	u32 pattern_val;

	switch (data->phy_pattern) {
	case DP_PHY_TEST_PATTERN_NONE:
		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
		break;
	case DP_PHY_TEST_PATTERN_D10_2:
		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
		break;
	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_SCRAMBLED_0);
		break;
	case DP_PHY_TEST_PATTERN_PRBS7:
		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
		break;
	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x250. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
		pattern_val = 0x3e0f83e0;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
		pattern_val = 0x0f83e0f8;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
		pattern_val = 0x0000f83e;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_CUSTOM80);
		break;
	case DP_PHY_TEST_PATTERN_CP2520:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
		pattern_val = 0xFB;
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
			       pattern_val);
		break;
	default:
		WARN(1, "Invalid Phy Test Pattern\n");
	}
}

static void
intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp)
{
5388 5389
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5390
	struct drm_i915_private *dev_priv = to_i915(dev);
5391
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
				      TGL_TRANS_DDI_PORT_MASK);
	trans_conf_value &= ~PIPECONF_ENABLE;
	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
}

static void
intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp, uint8_t lane_cnt)
{
5414 5415
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5416
	struct drm_i915_private *dev_priv = to_i915(dev);
5417 5418
	enum port port = dig_port->base.port;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
				    TGL_TRANS_DDI_SELECT_PORT(port);
	trans_conf_value |= PIPECONF_ENABLE;
	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
}

void intel_dp_process_phy_request(struct intel_dp *intel_dp)
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
	u8 link_status[DP_LINK_STATUS_SIZE];

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_DEBUG_KMS("failed to get link status\n");
		return;
	}

	/* retrieve vswing & pre-emphasis setting */
	intel_dp_get_adjust_train(intel_dp, link_status);

	intel_dp_autotest_phy_ddi_disable(intel_dp);

	intel_dp_set_signal_levels(intel_dp);

	intel_dp_phy_pattern_update(intel_dp);

	intel_dp_autotest_phy_ddi_enable(intel_dp, data->num_lanes);

	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
				    link_status[DP_DPCD_REV]);
}

5464
static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
5465
{
5466
	u8 test_result;
5467 5468 5469 5470 5471

	test_result = intel_dp_prepare_phytest(intel_dp);
	if (test_result != DP_TEST_ACK)
		DRM_ERROR("Phy test preparation failed\n");

5472 5473
	intel_dp_process_phy_request(intel_dp);

5474 5475 5476 5477 5478
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
5479
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5480 5481
	u8 response = DP_TEST_NAK;
	u8 request = 0;
5482
	int status;
5483

5484
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
5485
	if (status <= 0) {
5486 5487
		drm_dbg_kms(&i915->drm,
			    "Could not read test request from sink\n");
5488 5489 5490
		goto update_status;
	}

5491
	switch (request) {
5492
	case DP_TEST_LINK_TRAINING:
5493
		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
5494 5495 5496
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
5497
		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
5498 5499 5500
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
5501
		drm_dbg_kms(&i915->drm, "EDID test requested\n");
5502 5503 5504
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
5505
		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
5506 5507 5508
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
5509 5510
		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
			    request);
5511 5512 5513
		break;
	}

5514 5515 5516
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

5517
update_status:
5518
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
5519
	if (status <= 0)
5520 5521
		drm_dbg_kms(&i915->drm,
			    "Could not write test response to sink\n");
5522 5523
}

5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537
/**
 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
 * @intel_dp: Intel DP struct
 *
 * Read any pending MST interrupts, call MST core to handle these and ack the
 * interrupts. Check if the main and AUX link state is ok.
 *
 * Returns:
 * - %true if pending interrupts were serviced (or no interrupts were
 *   pending) w/o detecting an error condition.
 * - %false if an error condition - like AUX failure or a loss of link - is
 *   detected, which needs servicing from the hotplug work.
 */
static bool
5538 5539
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
5540
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5541
	bool link_ok = true;
5542

5543
	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
5544 5545 5546

	for (;;) {
		u8 esi[DP_DPRX_ESI_LEN] = {};
5547
		bool handled;
5548
		int retry;
5549

5550
		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
5551 5552
			drm_dbg_kms(&i915->drm,
				    "failed to get ESI - device may have failed\n");
5553 5554 5555
			link_ok = false;

			break;
5556
		}
5557

5558
		/* check link status - esi[10] = 0x200c */
5559
		if (intel_dp->active_mst_links > 0 && link_ok &&
5560 5561 5562
		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
			drm_dbg_kms(&i915->drm,
				    "channel EQ not ok, retraining\n");
5563
			link_ok = false;
5564
		}
5565

5566
		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
5567

5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579
		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
		if (!handled)
			break;

		for (retry = 0; retry < 3; retry++) {
			int wret;

			wret = drm_dp_dpcd_write(&intel_dp->aux,
						 DP_SINK_COUNT_ESI+1,
						 &esi[1], 3);
			if (wret == 3)
				break;
5580 5581
		}
	}
5582

5583
	return link_ok;
5584 5585
}

5586 5587 5588 5589 5590
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

5591
	if (!intel_dp->link_trained)
5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602
		return false;

	/*
	 * While PSR source HW is enabled, it will control main-link sending
	 * frames, enabling and disabling it so trying to do a retrain will fail
	 * as the link would or not be on or it could mix training patterns
	 * and frame data at the same time causing retrain to fail.
	 * Also when exiting PSR, HW will retrain the link anyways fixing
	 * any link status error.
	 */
	if (intel_psr_enabled(intel_dp))
5603 5604 5605
		return false;

	if (!intel_dp_get_link_status(intel_dp, link_status))
5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705
static bool intel_dp_has_connector(struct intel_dp *intel_dp,
				   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_encoder *encoder;
	enum pipe pipe;

	if (!conn_state->best_encoder)
		return false;

	/* SST */
	encoder = &dp_to_dig_port(intel_dp)->base;
	if (conn_state->best_encoder == &encoder->base)
		return true;

	/* MST */
	for_each_pipe(i915, pipe) {
		encoder = &intel_dp->mst_encoders[pipe]->base;
		if (conn_state->best_encoder == &encoder->base)
			return true;
	}

	return false;
}

static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
				      struct drm_modeset_acquire_ctx *ctx,
				      u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	if (!intel_dp_needs_link_retrain(intel_dp))
		*crtc_mask = 0;

	return ret;
}

static bool intel_dp_is_connected(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;

	return connector->base.status == connector_status_connected ||
		intel_dp->is_mst;
}

5706 5707
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
5708 5709
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5710
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5711
	struct intel_crtc *crtc;
5712
	u32 crtc_mask;
5713 5714
	int ret;

5715
	if (!intel_dp_is_connected(intel_dp))
5716 5717 5718 5719 5720 5721 5722
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

5723
	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
5724 5725 5726
	if (ret)
		return ret;

5727
	if (crtc_mask == 0)
5728 5729
		return 0;

5730 5731
	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
		    encoder->base.base.id, encoder->base.name);
5732

5733 5734 5735
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
5736

5737 5738 5739 5740 5741 5742
		/* Suppress underruns caused by re-training */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), false);
	}
5743 5744 5745 5746

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

5747 5748 5749
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
5750

5751 5752 5753 5754 5755 5756 5757 5758
		/* Keep underrun reporting disabled until things are stable */
		intel_wait_for_vblank(dev_priv, crtc->pipe);

		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), true);
	}
5759 5760

	return 0;
5761 5762
}

5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
5775 5776
static enum intel_hotplug_state
intel_dp_hotplug(struct intel_encoder *encoder,
5777
		 struct intel_connector *connector)
5778
{
5779
	struct drm_modeset_acquire_ctx ctx;
5780
	enum intel_hotplug_state state;
5781
	int ret;
5782

5783
	state = intel_encoder_hotplug(encoder, connector);
5784

5785
	drm_modeset_acquire_init(&ctx, 0);
5786

5787 5788
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
5789

5790 5791 5792 5793
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
5794

5795 5796
		break;
	}
5797

5798 5799
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
5800 5801
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
5802

5803 5804 5805 5806
	/*
	 * Keeping it consistent with intel_ddi_hotplug() and
	 * intel_hdmi_hotplug().
	 */
5807
	if (state == INTEL_HOTPLUG_UNCHANGED && !connector->hotplug_retries)
5808 5809
		state = INTEL_HOTPLUG_RETRY;

5810
	return state;
5811 5812
}

5813 5814
static void intel_dp_check_service_irq(struct intel_dp *intel_dp)
{
5815
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
		return;

	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);

	if (val & DP_AUTOMATED_TEST_REQUEST)
		intel_dp_handle_test_request(intel_dp);

5830
	if (val & DP_CP_IRQ)
5831
		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
5832 5833

	if (val & DP_SINK_SPECIFIC_IRQ)
5834
		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
5835 5836
}

5837 5838 5839 5840 5841 5842 5843
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
5844 5845 5846 5847 5848
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
5849
 */
5850
static bool
5851
intel_dp_short_pulse(struct intel_dp *intel_dp)
5852
{
5853
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5854 5855
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
5856

5857 5858 5859 5860
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
5861
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5862

5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
5874 5875
	}

5876
	intel_dp_check_service_irq(intel_dp);
5877

5878 5879 5880
	/* Handle CEC interrupts, if any */
	drm_dp_cec_irq(&intel_dp->aux);

5881 5882 5883
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
5884

5885 5886
	intel_psr_short_pulse(intel_dp);

5887
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
5888 5889
		drm_dbg_kms(&dev_priv->drm,
			    "Link Training Compliance Test requested\n");
5890
		/* Send a Hotplug Uevent to userspace to start modeset */
5891
		drm_kms_helper_hotplug_event(&dev_priv->drm);
5892
	}
5893 5894

	return true;
5895 5896
}

5897
/* XXX this is probably wrong for multiple downstream ports */
5898
static enum drm_connector_status
5899
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
5900
{
5901
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5902
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5903 5904
	u8 *dpcd = intel_dp->dpcd;
	u8 type;
5905

5906
	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
5907 5908
		return connector_status_connected;

5909 5910 5911
	if (lspcon->active)
		lspcon_resume(lspcon);

5912 5913 5914 5915
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
5916
	if (!drm_dp_is_branch(dpcd))
5917
		return connector_status_connected;
5918 5919

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
5920
	if (intel_dp_has_sink_count(intel_dp) &&
5921
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
5922 5923
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
5924 5925
	}

5926 5927 5928
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

5929
	/* If no HPD, poke DDC gently */
5930
	if (drm_probe_ddc(&intel_dp->aux.ddc))
5931
		return connector_status_connected;
5932 5933

	/* Well we tried, say unknown for unreliable port types */
5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
5946 5947

	/* Anything else is out of spec, warn and ignore */
5948
	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
5949
	return connector_status_disconnected;
5950 5951
}

5952 5953 5954
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
5955
	return connector_status_connected;
5956 5957
}

5958
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
5959
{
5960
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5961
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
5962

5963
	return intel_de_read(dev_priv, SDEISR) & bit;
5964 5965
}

5966
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
5967
{
5968
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5969
	u32 bit;
5970

5971 5972
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
5973 5974
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
5975
	case HPD_PORT_C:
5976 5977
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
5978
	case HPD_PORT_D:
5979 5980 5981
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
5982
		MISSING_CASE(encoder->hpd_pin);
5983 5984 5985
		return false;
	}

5986
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
5987 5988
}

5989
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
5990
{
5991
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5992 5993
	u32 bit;

5994 5995
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
5996
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
5997
		break;
5998
	case HPD_PORT_C:
5999
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
6000
		break;
6001
	case HPD_PORT_D:
6002
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
6003 6004
		break;
	default:
6005
		MISSING_CASE(encoder->hpd_pin);
6006
		return false;
6007 6008
	}

6009
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
6010 6011
}

6012
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
6013
{
6014
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6015
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
6016

6017
	return intel_de_read(dev_priv, DEISR) & bit;
6018 6019
}

6020 6021
/*
 * intel_digital_port_connected - is the specified port connected?
6022
 * @encoder: intel_encoder
6023
 *
6024 6025 6026 6027 6028
 * In cases where there's a connector physically connected but it can't be used
 * by our hardware we also return false, since the rest of the driver should
 * pretty much treat the port as disconnected. This is relevant for type-C
 * (starting on ICL) where there's ownership involved.
 *
6029
 * Return %true if port is connected, %false otherwise.
6030
 */
6031 6032 6033
bool intel_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6034
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
6035
	bool is_connected = false;
6036 6037 6038
	intel_wakeref_t wakeref;

	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
6039
		is_connected = dig_port->connected(encoder);
6040 6041 6042 6043

	return is_connected;
}

6044
static struct edid *
6045
intel_dp_get_edid(struct intel_dp *intel_dp)
6046
{
6047
	struct intel_connector *intel_connector = intel_dp->attached_connector;
6048

6049 6050 6051 6052
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
6053 6054
			return NULL;

J
Jani Nikula 已提交
6055
		return drm_edid_duplicate(intel_connector->edid);
6056 6057 6058 6059
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
6060

6061 6062 6063
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
6064 6065
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;
6066
	struct edid *edid;
6067

6068
	intel_dp_unset_edid(intel_dp);
6069
	edid = intel_dp_get_edid(intel_dp);
6070 6071 6072 6073
	connector->detect_edid = edid;

	intel_dp->dfp.max_bpc =
		drm_dp_downstream_max_bpc(intel_dp->dpcd,
6074
					  intel_dp->downstream_ports, edid);
6075 6076 6077 6078

	drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] DFP max bpc %d\n",
		    connector->base.base.id, connector->base.name,
		    intel_dp->dfp.max_bpc);
6079

6080 6081 6082 6083 6084
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
	}

6085
	drm_dp_cec_set_edid(&intel_dp->aux, edid);
L
Lyude Paul 已提交
6086
	intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
6087 6088
}

6089 6090
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
6091
{
6092
	struct intel_connector *intel_connector = intel_dp->attached_connector;
6093

6094
	drm_dp_cec_unset_edid(&intel_dp->aux);
6095 6096
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
6097

6098
	intel_dp->has_hdmi_sink = false;
6099
	intel_dp->has_audio = false;
L
Lyude Paul 已提交
6100
	intel_dp->edid_quirks = 0;
6101 6102

	intel_dp->dfp.max_bpc = 0;
6103
}
6104

6105
static int
6106 6107 6108
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
Z
Zhenyu Wang 已提交
6109
{
6110
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6111
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6112 6113
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
Z
Zhenyu Wang 已提交
6114 6115
	enum drm_connector_status status;

6116 6117
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6118 6119
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
6120

6121 6122 6123
	if (!INTEL_DISPLAY_ENABLED(dev_priv))
		return connector_status_disconnected;

6124
	/* Can't disconnect eDP */
6125
	if (intel_dp_is_edp(intel_dp))
6126
		status = edp_detect(intel_dp);
6127
	else if (intel_digital_port_connected(encoder))
6128
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
6129
	else
6130 6131
		status = connector_status_disconnected;

6132
	if (status == connector_status_disconnected) {
6133
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6134
		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
6135

6136
		if (intel_dp->is_mst) {
6137 6138 6139 6140
			drm_dbg_kms(&dev_priv->drm,
				    "MST device may have disappeared %d vs %d\n",
				    intel_dp->is_mst,
				    intel_dp->mst_mgr.mst_state);
6141 6142 6143 6144 6145
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

6146
		goto out;
6147
	}
Z
Zhenyu Wang 已提交
6148

6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159
	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dp_get_dsc_sink_cap(intel_dp);

	intel_dp_configure_mst(intel_dp);

	/*
	 * TODO: Reset link params when switching to MST mode, until MST
	 * supports link training fallback params.
	 */
	if (intel_dp->reset_link_params || intel_dp->is_mst) {
6160 6161
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
6162

6163 6164
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
6165 6166 6167

		intel_dp->reset_link_params = false;
	}
6168

6169 6170
	intel_dp_print_rates(intel_dp);

6171
	if (intel_dp->is_mst) {
6172 6173 6174 6175 6176
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
6177 6178
		status = connector_status_disconnected;
		goto out;
6179 6180 6181 6182 6183 6184
	}

	/*
	 * Some external monitors do not signal loss of link synchronization
	 * with an IRQ_HPD, so force a link status check.
	 */
6185 6186 6187 6188
	if (!intel_dp_is_edp(intel_dp)) {
		int ret;

		ret = intel_dp_retrain_link(encoder, ctx);
6189
		if (ret)
6190 6191
			return ret;
	}
6192

6193 6194 6195 6196 6197 6198 6199 6200
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

6201
	intel_dp_set_edid(intel_dp);
6202 6203
	if (intel_dp_is_edp(intel_dp) ||
	    to_intel_connector(connector)->detect_edid)
6204
		status = connector_status_connected;
6205

6206
	intel_dp_check_service_irq(intel_dp);
6207

6208
out:
6209
	if (status != connector_status_connected && !intel_dp->is_mst)
6210
		intel_dp_unset_edid(intel_dp);
6211

6212 6213 6214 6215 6216 6217
	/*
	 * Make sure the refs for power wells enabled during detect are
	 * dropped to avoid a new detect cycle triggered by HPD polling.
	 */
	intel_display_power_flush_work(dev_priv);

6218 6219 6220 6221 6222
	if (!intel_dp_is_edp(intel_dp))
		drm_dp_set_subconnector_property(connector,
						 status,
						 intel_dp->dpcd,
						 intel_dp->downstream_ports);
6223
	return status;
6224 6225
}

6226 6227
static void
intel_dp_force(struct drm_connector *connector)
6228
{
6229
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6230 6231
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &dig_port->base;
6232
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6233 6234
	enum intel_display_power_domain aux_domain =
		intel_aux_power_domain(dig_port);
6235
	intel_wakeref_t wakeref;
6236

6237 6238
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6239
	intel_dp_unset_edid(intel_dp);
6240

6241 6242
	if (connector->status != connector_status_connected)
		return;
6243

6244
	wakeref = intel_display_power_get(dev_priv, aux_domain);
6245 6246 6247

	intel_dp_set_edid(intel_dp);

6248
	intel_display_power_put(dev_priv, aux_domain, wakeref);
6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
6262

6263
	/* if eDP has no EDID, fall back to fixed mode */
6264
	if (intel_dp_is_edp(intel_attached_dp(to_intel_connector(connector))) &&
6265
	    intel_connector->panel.fixed_mode) {
6266
		struct drm_display_mode *mode;
6267 6268

		mode = drm_mode_duplicate(connector->dev,
6269
					  intel_connector->panel.fixed_mode);
6270
		if (mode) {
6271 6272 6273 6274
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
6275

6276
	return 0;
6277 6278
}

6279 6280 6281
static int
intel_dp_connector_register(struct drm_connector *connector)
{
6282
	struct drm_i915_private *i915 = to_i915(connector->dev);
6283
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6284 6285 6286 6287 6288
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
6289

6290 6291
	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
		    intel_dp->aux.name, connector->kdev->kobj.name);
6292 6293

	intel_dp->aux.dev = connector->kdev;
6294 6295
	ret = drm_dp_aux_register(&intel_dp->aux);
	if (!ret)
6296
		drm_dp_cec_register_connector(&intel_dp->aux, connector);
6297
	return ret;
6298 6299
}

6300 6301 6302
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
6303
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6304 6305 6306

	drm_dp_cec_unregister_connector(&intel_dp->aux);
	drm_dp_aux_unregister(&intel_dp->aux);
6307 6308 6309
	intel_connector_unregister(connector);
}

6310
void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
6311
{
6312 6313
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
	struct intel_dp *intel_dp = &dig_port->dp;
6314

6315
	intel_dp_mst_encoder_cleanup(dig_port);
6316
	if (intel_dp_is_edp(intel_dp)) {
6317 6318
		intel_wakeref_t wakeref;

6319
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6320 6321 6322 6323
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
6324 6325
		with_pps_lock(intel_dp, wakeref)
			edp_panel_vdd_off_sync(intel_dp);
6326

6327 6328 6329 6330
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
6331
	}
6332 6333

	intel_dp_aux_fini(intel_dp);
6334 6335 6336 6337 6338
}

static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	intel_dp_encoder_flush_work(encoder);
6339

6340
	drm_encoder_cleanup(encoder);
6341
	kfree(enc_to_dig_port(to_intel_encoder(encoder)));
6342 6343
}

6344
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
6345
{
6346
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
6347
	intel_wakeref_t wakeref;
6348

6349
	if (!intel_dp_is_edp(intel_dp))
6350 6351
		return;

6352 6353 6354 6355
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
6356
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6357 6358
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
6359 6360
}

6361 6362
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
6363
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6364
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
6377 6378
	drm_dbg_kms(&dev_priv->drm,
		    "VDD left on by BIOS, adjusting state tracking\n");
6379
	intel_display_power_get(dev_priv, intel_aux_power_domain(dig_port));
6380 6381 6382 6383

	edp_panel_vdd_schedule_off(intel_dp);
}

6384 6385
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
6386
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6387 6388
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum pipe pipe;
6389

6390 6391 6392
	if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				  encoder->port, &pipe))
		return pipe;
6393

6394
	return INVALID_PIPE;
6395 6396
}

6397
void intel_dp_encoder_reset(struct drm_encoder *encoder)
6398
{
6399
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
6400
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));
6401
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
6402
	intel_wakeref_t wakeref;
6403 6404

	if (!HAS_DDI(dev_priv))
6405
		intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
6406

6407
	if (lspcon->active)
6408 6409
		lspcon_resume(lspcon);

6410 6411
	intel_dp->reset_link_params = true;

6412 6413 6414 6415
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
	    !intel_dp_is_edp(intel_dp))
		return;

6416 6417 6418
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6419

6420 6421 6422 6423 6424 6425 6426 6427
		if (intel_dp_is_edp(intel_dp)) {
			/*
			 * Reinit the power sequencer, in case BIOS did
			 * something nasty with it.
			 */
			intel_dp_pps_init(intel_dp);
			intel_edp_panel_vdd_sanitize(intel_dp);
		}
6428
	}
6429 6430
}

6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467
static int intel_modeset_tile_group(struct intel_atomic_state *state,
				    int tile_group_id)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct drm_connector_list_iter conn_iter;
	struct drm_connector *connector;
	int ret = 0;

	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!connector->has_tile ||
		    connector->tile_group->id != tile_group_id)
			continue;

		conn_state = drm_atomic_get_connector_state(&state->base,
							    connector);
		if (IS_ERR(conn_state)) {
			ret = PTR_ERR(conn_state);
			break;
		}

		crtc = to_intel_crtc(conn_state->crtc);

		if (!crtc)
			continue;

		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			break;
	}
6468
	drm_connector_list_iter_end(&conn_iter);
6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507

	return ret;
}

static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	if (transcoders == 0)
		return 0;

	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

		if (!crtc_state->hw.enable)
			continue;

		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
			continue;

		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
		if (ret)
			return ret;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			return ret;

		transcoders &= ~BIT(crtc_state->cpu_transcoder);
	}

6508
	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549

	return 0;
}

static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
				      struct drm_connector *connector)
{
	const struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(&state->base, connector);
	const struct intel_crtc_state *old_crtc_state;
	struct intel_crtc *crtc;
	u8 transcoders;

	crtc = to_intel_crtc(old_conn_state->crtc);
	if (!crtc)
		return 0;

	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);

	if (!old_crtc_state->hw.active)
		return 0;

	transcoders = old_crtc_state->sync_mode_slaves_mask;
	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
		transcoders |= BIT(old_crtc_state->master_transcoder);

	return intel_modeset_affected_transcoders(state,
						  transcoders);
}

static int intel_dp_connector_atomic_check(struct drm_connector *conn,
					   struct drm_atomic_state *_state)
{
	struct drm_i915_private *dev_priv = to_i915(conn->dev);
	struct intel_atomic_state *state = to_intel_atomic_state(_state);
	int ret;

	ret = intel_digital_connector_atomic_check(conn, &state->base);
	if (ret)
		return ret;

6550 6551 6552 6553 6554
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568
		return 0;

	if (!intel_connector_needs_modeset(state, conn))
		return 0;

	if (conn->has_tile) {
		ret = intel_modeset_tile_group(state, conn->tile_group->id);
		if (ret)
			return ret;
	}

	return intel_modeset_synced_crtcs(state, conn);
}

6569
static const struct drm_connector_funcs intel_dp_connector_funcs = {
6570
	.force = intel_dp_force,
6571
	.fill_modes = drm_helper_probe_single_connector_modes,
6572 6573
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
6574
	.late_register = intel_dp_connector_register,
6575
	.early_unregister = intel_dp_connector_unregister,
6576
	.destroy = intel_connector_destroy,
6577
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6578
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
6579 6580 6581
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
6582
	.detect_ctx = intel_dp_detect,
6583 6584
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
6585
	.atomic_check = intel_dp_connector_atomic_check,
6586 6587 6588
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6589
	.reset = intel_dp_encoder_reset,
6590
	.destroy = intel_dp_encoder_destroy,
6591 6592
};

6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605
static bool intel_edp_have_power(struct intel_dp *intel_dp)
{
	intel_wakeref_t wakeref;
	bool have_power = false;

	with_pps_lock(intel_dp, wakeref) {
		have_power = edp_have_panel_power(intel_dp) &&
						  edp_have_panel_vdd(intel_dp);
	}

	return have_power;
}

6606
enum irqreturn
6607
intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
6608
{
6609 6610
	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
	struct intel_dp *intel_dp = &dig_port->dp;
6611

6612
	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
6613
	    (long_hpd || !intel_edp_have_power(intel_dp))) {
6614
		/*
6615
		 * vdd off can generate a long/short pulse on eDP which
6616 6617
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
6618
		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
6619
		 */
6620 6621 6622
		drm_dbg_kms(&i915->drm,
			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
			    long_hpd ? "long" : "short",
6623 6624
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
6625
		return IRQ_HANDLED;
6626 6627
	}

6628
	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
6629 6630
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
6631
		    long_hpd ? "long" : "short");
6632

6633
	if (long_hpd) {
6634
		intel_dp->reset_link_params = true;
6635 6636 6637 6638
		return IRQ_NONE;
	}

	if (intel_dp->is_mst) {
6639
		if (!intel_dp_check_mst_status(intel_dp))
6640
			return IRQ_NONE;
6641 6642
	} else if (!intel_dp_short_pulse(intel_dp)) {
		return IRQ_NONE;
6643
	}
6644

6645
	return IRQ_HANDLED;
6646 6647
}

6648
/* check the VBT to see whether the eDP is on another port */
6649
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
6650
{
6651 6652 6653 6654
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
6655
	if (INTEL_GEN(dev_priv) < 5)
6656 6657
		return false;

6658
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
6659 6660
		return true;

6661
	return intel_bios_is_port_edp(dev_priv, port);
6662 6663
}

6664
static void
6665 6666
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
6667
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6668 6669
	enum port port = dp_to_dig_port(intel_dp)->base.port;

6670 6671 6672
	if (!intel_dp_is_edp(intel_dp))
		drm_connector_attach_dp_subconnector_property(connector);

6673 6674
	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
6675

6676
	intel_attach_broadcast_rgb_property(connector);
R
Rodrigo Vivi 已提交
6677
	if (HAS_GMCH(dev_priv))
6678 6679 6680
		drm_connector_attach_max_bpc_property(connector, 6, 10);
	else if (INTEL_GEN(dev_priv) >= 5)
		drm_connector_attach_max_bpc_property(connector, 6, 12);
6681

6682 6683
	intel_attach_colorspace_property(connector);

6684 6685 6686 6687 6688
	if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
		drm_object_attach_property(&connector->base,
					   connector->dev->mode_config.hdr_output_metadata_property,
					   0);

6689
	if (intel_dp_is_edp(intel_dp)) {
6690 6691 6692
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
R
Rodrigo Vivi 已提交
6693
		if (!HAS_GMCH(dev_priv))
6694 6695 6696 6697
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

6698
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
6699

6700
	}
6701 6702
}

6703 6704
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
6705
	intel_dp->panel_power_off_time = ktime_get_boottime();
6706 6707 6708 6709
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

6710
static void
6711
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
6712
{
6713
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6714
	u32 pp_on, pp_off, pp_ctl;
6715
	struct pps_registers regs;
6716

6717
	intel_pps_get_registers(intel_dp, &regs);
6718

6719
	pp_ctl = ilk_get_pp_control(intel_dp);
6720

6721 6722
	/* Ensure PPS is unlocked */
	if (!HAS_DDI(dev_priv))
6723
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
6724

6725 6726
	pp_on = intel_de_read(dev_priv, regs.pp_on);
	pp_off = intel_de_read(dev_priv, regs.pp_off);
6727 6728

	/* Pull timing values out of registers */
6729 6730 6731 6732
	seq->t1_t3 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, pp_on);
	seq->t8 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, pp_on);
	seq->t9 = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, pp_off);
	seq->t10 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, pp_off);
6733

6734 6735 6736
	if (i915_mmio_reg_valid(regs.pp_div)) {
		u32 pp_div;

6737
		pp_div = intel_de_read(dev_priv, regs.pp_div);
6738

6739
		seq->t11_t12 = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, pp_div) * 1000;
6740
	} else {
6741
		seq->t11_t12 = REG_FIELD_GET(BXT_POWER_CYCLE_DELAY_MASK, pp_ctl) * 1000;
6742
	}
6743 6744
}

I
Imre Deak 已提交
6745 6746 6747 6748 6749 6750 6751 6752 6753
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
6754
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
6755 6756 6757 6758
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

6759
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
6760 6761 6762 6763 6764 6765 6766 6767 6768

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

6769
static void
6770
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
6771
{
6772
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6773 6774 6775 6776 6777 6778 6779 6780 6781
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

6782
	intel_pps_readout_hw_state(intel_dp, &cur);
6783

I
Imre Deak 已提交
6784
	intel_pps_dump_state("cur", &cur);
6785

6786
	vbt = dev_priv->vbt.edp.pps;
6787 6788 6789 6790 6791 6792
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
6793
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
6794 6795 6796
		drm_dbg_kms(&dev_priv->drm,
			    "Increasing T12 panel delay as per the quirk to %d\n",
			    vbt.t11_t12);
6797
	}
6798 6799 6800 6801 6802
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
6816
	intel_pps_dump_state("vbt", &vbt);
6817 6818 6819

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
6820
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
6821 6822 6823 6824 6825 6826 6827 6828 6829
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

6830
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
6831 6832 6833 6834 6835 6836 6837
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

6838 6839 6840 6841 6842
	drm_dbg_kms(&dev_priv->drm,
		    "panel power up delay %d, power down delay %d, power cycle delay %d\n",
		    intel_dp->panel_power_up_delay,
		    intel_dp->panel_power_down_delay,
		    intel_dp->panel_power_cycle_delay);
6843

6844 6845 6846
	drm_dbg_kms(&dev_priv->drm, "backlight on delay %d, off delay %d\n",
		    intel_dp->backlight_on_delay,
		    intel_dp->backlight_off_delay);
I
Imre Deak 已提交
6847 6848 6849 6850 6851 6852 6853 6854 6855 6856

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
6857 6858 6859 6860 6861 6862

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
6863 6864 6865
}

static void
6866
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
6867
					      bool force_disable_vdd)
6868
{
6869
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6870
	u32 pp_on, pp_off, port_sel = 0;
6871
	int div = RUNTIME_INFO(dev_priv)->rawclk_freq / 1000;
6872
	struct pps_registers regs;
6873
	enum port port = dp_to_dig_port(intel_dp)->base.port;
6874
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
6875

V
Ville Syrjälä 已提交
6876
	lockdep_assert_held(&dev_priv->pps_mutex);
6877

6878
	intel_pps_get_registers(intel_dp, &regs);
6879

6880 6881
	/*
	 * On some VLV machines the BIOS can leave the VDD
6882
	 * enabled even on power sequencers which aren't
6883 6884 6885 6886 6887 6888 6889
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
6890
	 * soon as the new power sequencer gets initialized.
6891 6892
	 */
	if (force_disable_vdd) {
6893
		u32 pp = ilk_get_pp_control(intel_dp);
6894

6895 6896
		drm_WARN(&dev_priv->drm, pp & PANEL_POWER_ON,
			 "Panel power already on\n");
6897 6898

		if (pp & EDP_FORCE_VDD)
6899 6900
			drm_dbg_kms(&dev_priv->drm,
				    "VDD already on, disabling first\n");
6901 6902 6903

		pp &= ~EDP_FORCE_VDD;

6904
		intel_de_write(dev_priv, regs.pp_ctrl, pp);
6905 6906
	}

6907 6908 6909 6910
	pp_on = REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, seq->t1_t3) |
		REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, seq->t8);
	pp_off = REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, seq->t9) |
		REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, seq->t10);
6911 6912 6913

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
6914
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6915
		port_sel = PANEL_PORT_SELECT_VLV(port);
6916
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
6917 6918
		switch (port) {
		case PORT_A:
6919
			port_sel = PANEL_PORT_SELECT_DPA;
6920 6921 6922 6923 6924
			break;
		case PORT_C:
			port_sel = PANEL_PORT_SELECT_DPC;
			break;
		case PORT_D:
6925
			port_sel = PANEL_PORT_SELECT_DPD;
6926 6927 6928 6929 6930
			break;
		default:
			MISSING_CASE(port);
			break;
		}
6931 6932
	}

6933 6934
	pp_on |= port_sel;

6935 6936
	intel_de_write(dev_priv, regs.pp_on, pp_on);
	intel_de_write(dev_priv, regs.pp_off, pp_off);
6937 6938 6939 6940 6941

	/*
	 * Compute the divisor for the pp clock, simply match the Bspec formula.
	 */
	if (i915_mmio_reg_valid(regs.pp_div)) {
6942 6943
		intel_de_write(dev_priv, regs.pp_div,
			       REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, (100 * div) / 2 - 1) | REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000)));
6944 6945 6946
	} else {
		u32 pp_ctl;

6947
		pp_ctl = intel_de_read(dev_priv, regs.pp_ctrl);
6948
		pp_ctl &= ~BXT_POWER_CYCLE_DELAY_MASK;
6949
		pp_ctl |= REG_FIELD_PREP(BXT_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000));
6950
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
6951
	}
6952

6953 6954
	drm_dbg_kms(&dev_priv->drm,
		    "panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
6955 6956
		    intel_de_read(dev_priv, regs.pp_on),
		    intel_de_read(dev_priv, regs.pp_off),
6957
		    i915_mmio_reg_valid(regs.pp_div) ?
6958 6959
		    intel_de_read(dev_priv, regs.pp_div) :
		    (intel_de_read(dev_priv, regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK));
6960 6961
}

6962
static void intel_dp_pps_init(struct intel_dp *intel_dp)
6963
{
6964
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6965 6966

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
6967 6968
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
6969 6970
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
6971 6972 6973
	}
}

6974 6975
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
6976
 * @dev_priv: i915 device
6977
 * @crtc_state: a pointer to the active intel_crtc_state
6978 6979 6980 6981 6982 6983 6984 6985 6986
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
6987
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
6988
				    const struct intel_crtc_state *crtc_state,
6989
				    int refresh_rate)
6990
{
6991
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
6992
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
6993
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
6994 6995

	if (refresh_rate <= 0) {
6996 6997
		drm_dbg_kms(&dev_priv->drm,
			    "Refresh rate should be positive non-zero.\n");
6998 6999 7000
		return;
	}

7001
	if (intel_dp == NULL) {
7002
		drm_dbg_kms(&dev_priv->drm, "DRRS not supported.\n");
7003 7004 7005 7006
		return;
	}

	if (!intel_crtc) {
7007 7008
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS: intel_crtc not initialized\n");
7009 7010 7011
		return;
	}

7012
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
7013
		drm_dbg_kms(&dev_priv->drm, "Only Seamless DRRS supported.\n");
7014 7015 7016
		return;
	}

V
Ville Syrjälä 已提交
7017
	if (drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode) ==
7018
			refresh_rate)
7019 7020
		index = DRRS_LOW_RR;

7021
	if (index == dev_priv->drrs.refresh_rate_type) {
7022 7023
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS requested for previously set RR...ignoring\n");
7024 7025 7026
		return;
	}

7027
	if (!crtc_state->hw.active) {
7028 7029
		drm_dbg_kms(&dev_priv->drm,
			    "eDP encoder disabled. CRTC not Active\n");
7030 7031 7032
		return;
	}

7033
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
7034 7035
		switch (index) {
		case DRRS_HIGH_RR:
7036
			intel_dp_set_m_n(crtc_state, M1_N1);
7037 7038
			break;
		case DRRS_LOW_RR:
7039
			intel_dp_set_m_n(crtc_state, M2_N2);
7040 7041 7042
			break;
		case DRRS_MAX_RR:
		default:
7043 7044
			drm_err(&dev_priv->drm,
				"Unsupported refreshrate type\n");
7045
		}
7046 7047
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
7048
		u32 val;
7049

7050
		val = intel_de_read(dev_priv, reg);
7051
		if (index > DRRS_HIGH_RR) {
7052
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7053 7054 7055
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
7056
		} else {
7057
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7058 7059 7060
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
7061
		}
7062
		intel_de_write(dev_priv, reg, val);
7063 7064
	}

7065 7066
	dev_priv->drrs.refresh_rate_type = index;

7067 7068
	drm_dbg_kms(&dev_priv->drm, "eDP Refresh Rate set to : %dHz\n",
		    refresh_rate);
7069 7070
}

7071 7072 7073 7074 7075 7076 7077 7078 7079
static void
intel_edp_drrs_enable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	dev_priv->drrs.busy_frontbuffer_bits = 0;
	dev_priv->drrs.dp = intel_dp;
}

7080 7081 7082
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
7083
 * @crtc_state: A pointer to the active crtc state.
7084 7085 7086
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
7087
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
7088
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
7089
{
7090
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7091

7092
	if (!crtc_state->has_drrs)
V
Vandana Kannan 已提交
7093 7094
		return;

7095
	drm_dbg_kms(&dev_priv->drm, "Enabling DRRS\n");
7096

V
Vandana Kannan 已提交
7097
	mutex_lock(&dev_priv->drrs.mutex);
7098

7099
	if (dev_priv->drrs.dp) {
7100
		drm_warn(&dev_priv->drm, "DRRS already enabled\n");
V
Vandana Kannan 已提交
7101 7102 7103
		goto unlock;
	}

7104
	intel_edp_drrs_enable_locked(intel_dp);
V
Vandana Kannan 已提交
7105 7106 7107 7108 7109

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125
static void
intel_edp_drrs_disable_locked(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		int refresh;

		refresh = drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode);
		intel_dp_set_drrs_state(dev_priv, crtc_state, refresh);
	}

	dev_priv->drrs.dp = NULL;
}

7126 7127 7128
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
7129
 * @old_crtc_state: Pointer to old crtc_state.
7130 7131
 *
 */
7132
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
7133
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
7134
{
7135
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7136

7137
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
7138 7139 7140 7141 7142 7143 7144 7145
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7146
	intel_edp_drrs_disable_locked(intel_dp, old_crtc_state);
V
Vandana Kannan 已提交
7147 7148 7149 7150 7151
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184
/**
 * intel_edp_drrs_update - Update DRRS state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This function will update DRRS states, disabling or enabling DRRS when
 * executing fastsets. For full modeset, intel_edp_drrs_disable() and
 * intel_edp_drrs_enable() should be called instead.
 */
void
intel_edp_drrs_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	mutex_lock(&dev_priv->drrs.mutex);

	/* New state matches current one? */
	if (crtc_state->has_drrs == !!dev_priv->drrs.dp)
		goto unlock;

	if (crtc_state->has_drrs)
		intel_edp_drrs_enable_locked(intel_dp);
	else
		intel_edp_drrs_disable_locked(intel_dp, crtc_state);

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

7198
	/*
7199 7200
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
7201 7202
	 */

7203 7204
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
7205

7206 7207 7208 7209
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7210
			drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode));
7211
	}
7212

7213 7214
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
7215 7216
}

7217
/**
7218
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
7219
 * @dev_priv: i915 device
7220 7221
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
7222 7223
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
7224 7225 7226
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
7227 7228
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
7229
{
7230
	struct intel_dp *intel_dp;
7231 7232 7233
	struct drm_crtc *crtc;
	enum pipe pipe;

7234
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7235 7236
		return;

7237
	cancel_delayed_work(&dev_priv->drrs.work);
7238

7239
	mutex_lock(&dev_priv->drrs.mutex);
7240 7241 7242

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
7243 7244 7245 7246
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7247
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7248 7249
	pipe = to_intel_crtc(crtc)->pipe;

7250 7251 7252
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

7253
	/* invalidate means busy screen hence upclock */
7254
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7255
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7256
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
7257 7258 7259 7260

	mutex_unlock(&dev_priv->drrs.mutex);
}

7261
/**
7262
 * intel_edp_drrs_flush - Restart Idleness DRRS
7263
 * @dev_priv: i915 device
7264 7265
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
7266 7267 7268 7269
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
7270 7271 7272
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
7273 7274
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
7275
{
7276
	struct intel_dp *intel_dp;
7277 7278 7279
	struct drm_crtc *crtc;
	enum pipe pipe;

7280
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7281 7282
		return;

7283
	cancel_delayed_work(&dev_priv->drrs.work);
7284

7285
	mutex_lock(&dev_priv->drrs.mutex);
7286 7287 7288

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
7289 7290 7291 7292
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7293
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7294
	pipe = to_intel_crtc(crtc)->pipe;
7295 7296

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
7297 7298
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

7299
	/* flush means busy screen hence upclock */
7300
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7301
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7302
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
7303 7304 7305 7306 7307 7308

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
7309 7310 7311 7312 7313
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
7337 7338 7339 7340 7341 7342 7343 7344
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
7345 7346 7347 7348 7349 7350 7351 7352
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
7353
 * @connector: eDP connector
7354 7355 7356 7357 7358 7359 7360 7361 7362 7363
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
7364
static struct drm_display_mode *
7365 7366
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
7367
{
7368
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
7369 7370
	struct drm_display_mode *downclock_mode = NULL;

7371 7372 7373
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

7374
	if (INTEL_GEN(dev_priv) <= 6) {
7375 7376
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS supported for Gen7 and above\n");
7377 7378 7379 7380
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
7381
		drm_dbg_kms(&dev_priv->drm, "VBT doesn't support DRRS\n");
7382 7383 7384
		return NULL;
	}

7385
	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
7386
	if (!downclock_mode) {
7387 7388
		drm_dbg_kms(&dev_priv->drm,
			    "Downclock mode is not found. DRRS not supported\n");
7389 7390 7391
		return NULL;
	}

7392
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
7393

7394
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
7395 7396
	drm_dbg_kms(&dev_priv->drm,
		    "seamless DRRS supported for eDP panel.\n");
7397 7398 7399
	return downclock_mode;
}

7400
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
7401
				     struct intel_connector *intel_connector)
7402
{
7403 7404
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_device *dev = &dev_priv->drm;
7405
	struct drm_connector *connector = &intel_connector->base;
7406
	struct drm_display_mode *fixed_mode = NULL;
7407
	struct drm_display_mode *downclock_mode = NULL;
7408
	bool has_dpcd;
7409
	enum pipe pipe = INVALID_PIPE;
7410 7411
	intel_wakeref_t wakeref;
	struct edid *edid;
7412

7413
	if (!intel_dp_is_edp(intel_dp))
7414 7415
		return true;

7416 7417
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, edp_panel_vdd_work);

7418 7419 7420 7421 7422 7423
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
7424
	if (intel_get_lvds_encoder(dev_priv)) {
7425 7426
		drm_WARN_ON(dev,
			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
7427 7428
		drm_info(&dev_priv->drm,
			 "LVDS was detected, not registering eDP\n");
7429 7430 7431 7432

		return false;
	}

7433 7434 7435 7436 7437
	with_pps_lock(intel_dp, wakeref) {
		intel_dp_init_panel_power_timestamps(intel_dp);
		intel_dp_pps_init(intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
7438

7439
	/* Cache DPCD and EDID for edp. */
7440
	has_dpcd = intel_edp_init_dpcd(intel_dp);
7441

7442
	if (!has_dpcd) {
7443
		/* if this fails, presume the device is a ghost */
7444 7445
		drm_info(&dev_priv->drm,
			 "failed to retrieve link info, disabling eDP\n");
7446
		goto out_vdd_off;
7447 7448
	}

7449
	mutex_lock(&dev->mode_config.mutex);
7450
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
7451 7452
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
L
Lyude Paul 已提交
7453 7454
			drm_connector_update_edid_property(connector, edid);
			intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
7455 7456 7457 7458 7459 7460 7461 7462 7463
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

7464 7465 7466
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
7467 7468

	/* fallback to VBT if available for eDP */
7469 7470
	if (!fixed_mode)
		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
7471
	mutex_unlock(&dev->mode_config.mutex);
7472

7473
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7474 7475
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
7476 7477 7478 7479 7480 7481

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
7482
		pipe = vlv_active_pipe(intel_dp);
7483 7484 7485 7486 7487 7488 7489

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

7490 7491 7492
		drm_dbg_kms(&dev_priv->drm,
			    "using pipe %c for initial backlight setup\n",
			    pipe_name(pipe));
7493 7494
	}

7495
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
7496
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
7497
	intel_panel_setup_backlight(connector, pipe);
7498

7499 7500
	if (fixed_mode) {
		drm_connector_set_panel_orientation_with_quirk(connector,
7501
				dev_priv->vbt.orientation,
7502 7503
				fixed_mode->hdisplay, fixed_mode->vdisplay);
	}
7504

7505
	return true;
7506 7507 7508 7509 7510 7511 7512

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
7513 7514
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
7515 7516

	return false;
7517 7518
}

7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
7535 7536
	drm_connector_set_link_status_property(connector,
					       DRM_MODE_LINK_STATUS_BAD);
7537 7538 7539 7540 7541
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

7542
bool
7543
intel_dp_init_connector(struct intel_digital_port *dig_port,
7544
			struct intel_connector *intel_connector)
7545
{
7546
	struct drm_connector *connector = &intel_connector->base;
7547 7548
	struct intel_dp *intel_dp = &dig_port->dp;
	struct intel_encoder *intel_encoder = &dig_port->base;
7549
	struct drm_device *dev = intel_encoder->base.dev;
7550
	struct drm_i915_private *dev_priv = to_i915(dev);
7551
	enum port port = intel_encoder->port;
7552
	enum phy phy = intel_port_to_phy(dev_priv, port);
7553
	int type;
7554

7555 7556 7557 7558
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

7559
	if (drm_WARN(dev, dig_port->max_lanes < 1,
7560
		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
7561
		     dig_port->max_lanes, intel_encoder->base.base.id,
7562
		     intel_encoder->base.name))
7563 7564
		return false;

7565 7566
	intel_dp_set_source_rates(intel_dp);

7567
	intel_dp->reset_link_params = true;
7568
	intel_dp->pps_pipe = INVALID_PIPE;
7569
	intel_dp->active_pipe = INVALID_PIPE;
7570

7571
	/* Preserve the current hw state. */
7572
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
7573
	intel_dp->attached_connector = intel_connector;
7574

7575 7576 7577 7578 7579
	if (intel_dp_is_port_edp(dev_priv, port)) {
		/*
		 * Currently we don't support eDP on TypeC ports, although in
		 * theory it could work on TypeC legacy ports.
		 */
7580
		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
7581
		type = DRM_MODE_CONNECTOR_eDP;
7582
	} else {
7583
		type = DRM_MODE_CONNECTOR_DisplayPort;
7584
	}
7585

7586 7587 7588
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

	/* eDP only on port B and/or C on vlv/chv */
	if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
			      IS_CHERRYVIEW(dev_priv)) &&
			intel_dp_is_edp(intel_dp) &&
			port != PORT_B && port != PORT_C))
		return false;

7604 7605 7606 7607
	drm_dbg_kms(&dev_priv->drm,
		    "Adding %s connector on [ENCODER:%d:%s]\n",
		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
		    intel_encoder->base.base.id, intel_encoder->base.name);
7608

7609
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
7610 7611
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

R
Rodrigo Vivi 已提交
7612
	if (!HAS_GMCH(dev_priv))
7613
		connector->interlace_allowed = true;
7614 7615
	connector->doublescan_allowed = 0;

7616 7617 7618
	if (INTEL_GEN(dev_priv) >= 11)
		connector->ycbcr_420_allowed = true;

7619
	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
7620

7621
	intel_dp_aux_init(intel_dp);
7622

7623
	intel_connector_attach_encoder(intel_connector, intel_encoder);
7624

7625
	if (HAS_DDI(dev_priv))
7626 7627 7628 7629
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

7630
	/* init MST on ports that can support it */
7631
	intel_dp_mst_encoder_init(dig_port,
7632
				  intel_connector->base.base.id);
7633

7634
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
7635
		intel_dp_aux_fini(intel_dp);
7636
		intel_dp_mst_encoder_cleanup(dig_port);
7637
		goto fail;
7638
	}
7639

7640
	intel_dp_add_properties(intel_dp, connector);
7641

7642
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
7643
		int ret = intel_dp_init_hdcp(dig_port, intel_connector);
7644
		if (ret)
7645 7646
			drm_dbg_kms(&dev_priv->drm,
				    "HDCP init failed, skipping.\n");
7647
	}
7648

7649 7650 7651 7652
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
7653
	if (IS_G45(dev_priv)) {
7654 7655 7656
		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
			       (temp & ~0xf) | 0xd);
7657
	}
7658 7659

	return true;
7660 7661 7662 7663 7664

fail:
	drm_connector_cleanup(connector);

	return false;
7665
}
7666

7667
bool intel_dp_init(struct drm_i915_private *dev_priv,
7668 7669
		   i915_reg_t output_reg,
		   enum port port)
7670
{
7671
	struct intel_digital_port *dig_port;
7672 7673 7674 7675
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

7676 7677
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
7678
		return false;
7679

7680
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
7681 7682
	if (!intel_connector)
		goto err_connector_alloc;
7683

7684
	intel_encoder = &dig_port->base;
7685 7686
	encoder = &intel_encoder->base;

7687 7688
	mutex_init(&dig_port->hdcp_mutex);

7689 7690 7691
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
7692
		goto err_encoder_init;
7693

7694
	intel_encoder->hotplug = intel_dp_hotplug;
7695
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
7696
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
7697
	intel_encoder->get_config = intel_dp_get_config;
7698
	intel_encoder->update_pipe = intel_panel_update_backlight;
7699
	intel_encoder->suspend = intel_dp_encoder_suspend;
7700
	if (IS_CHERRYVIEW(dev_priv)) {
7701
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
7702 7703
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
7704
		intel_encoder->disable = vlv_disable_dp;
7705
		intel_encoder->post_disable = chv_post_disable_dp;
7706
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
7707
	} else if (IS_VALLEYVIEW(dev_priv)) {
7708
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
7709 7710
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
7711
		intel_encoder->disable = vlv_disable_dp;
7712
		intel_encoder->post_disable = vlv_post_disable_dp;
7713
	} else {
7714 7715
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
7716
		intel_encoder->disable = g4x_disable_dp;
7717
		intel_encoder->post_disable = g4x_post_disable_dp;
7718
	}
7719

7720 7721
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A))
7722
		dig_port->dp.set_link_train = cpt_set_link_train;
7723
	else
7724
		dig_port->dp.set_link_train = g4x_set_link_train;
7725

7726
	if (IS_CHERRYVIEW(dev_priv))
7727
		dig_port->dp.set_signal_levels = chv_set_signal_levels;
7728
	else if (IS_VALLEYVIEW(dev_priv))
7729
		dig_port->dp.set_signal_levels = vlv_set_signal_levels;
7730
	else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
7731
		dig_port->dp.set_signal_levels = ivb_cpu_edp_set_signal_levels;
7732
	else if (IS_GEN(dev_priv, 6) && port == PORT_A)
7733
		dig_port->dp.set_signal_levels = snb_cpu_edp_set_signal_levels;
7734
	else
7735
		dig_port->dp.set_signal_levels = g4x_set_signal_levels;
7736

7737 7738
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
	    (HAS_PCH_SPLIT(dev_priv) && port != PORT_A)) {
7739 7740
		dig_port->dp.preemph_max = intel_dp_pre_empemph_max_3;
		dig_port->dp.voltage_max = intel_dp_voltage_max_3;
7741
	} else {
7742 7743
		dig_port->dp.preemph_max = intel_dp_pre_empemph_max_2;
		dig_port->dp.voltage_max = intel_dp_voltage_max_2;
7744 7745
	}

7746 7747 7748 7749
	dig_port->dp.output_reg = output_reg;
	dig_port->max_lanes = 4;
	dig_port->dp.regs.dp_tp_ctl = DP_TP_CTL(port);
	dig_port->dp.regs.dp_tp_status = DP_TP_STATUS(port);
7750

7751
	intel_encoder->type = INTEL_OUTPUT_DP;
7752
	intel_encoder->power_domain = intel_port_to_power_domain(port);
7753
	if (IS_CHERRYVIEW(dev_priv)) {
7754
		if (port == PORT_D)
V
Ville Syrjälä 已提交
7755
			intel_encoder->pipe_mask = BIT(PIPE_C);
7756
		else
V
Ville Syrjälä 已提交
7757
			intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B);
7758
	} else {
7759
		intel_encoder->pipe_mask = ~0;
7760
	}
7761
	intel_encoder->cloneable = 0;
7762
	intel_encoder->port = port;
7763
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
7764

7765
	dig_port->hpd_pulse = intel_dp_hpd_pulse;
7766

7767 7768
	if (HAS_GMCH(dev_priv)) {
		if (IS_GM45(dev_priv))
7769
			dig_port->connected = gm45_digital_port_connected;
7770
		else
7771
			dig_port->connected = g4x_digital_port_connected;
7772
	} else {
7773
		if (port == PORT_A)
7774
			dig_port->connected = ilk_digital_port_connected;
7775
		else
7776
			dig_port->connected = ibx_digital_port_connected;
7777 7778
	}

7779
	if (port != PORT_A)
7780
		intel_infoframe_init(dig_port);
7781

7782 7783
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
	if (!intel_dp_init_connector(dig_port, intel_connector))
S
Sudip Mukherjee 已提交
7784 7785
		goto err_init_connector;

7786
	return true;
S
Sudip Mukherjee 已提交
7787 7788 7789

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
7790
err_encoder_init:
S
Sudip Mukherjee 已提交
7791 7792
	kfree(intel_connector);
err_connector_alloc:
7793
	kfree(dig_port);
7794
	return false;
7795
}
7796

7797
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
7798
{
7799 7800 7801 7802
	struct intel_encoder *encoder;

	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
7803

7804 7805
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;
7806

7807
		intel_dp = enc_to_intel_dp(encoder);
7808

7809
		if (!intel_dp->can_mst)
7810 7811
			continue;

7812 7813
		if (intel_dp->is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
7814 7815 7816
	}
}

7817
void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
7818
{
7819
	struct intel_encoder *encoder;
7820

7821 7822
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
7823
		int ret;
7824

7825 7826 7827
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;

7828
		intel_dp = enc_to_intel_dp(encoder);
7829 7830

		if (!intel_dp->can_mst)
7831
			continue;
7832

7833 7834
		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
						     true);
7835 7836 7837 7838 7839
		if (ret) {
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							false);
		}
7840 7841
	}
}