intel_dp.c 236.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

28
#include <linux/export.h>
29
#include <linux/i2c.h>
30
#include <linux/notifier.h>
31 32
#include <linux/slab.h>
#include <linux/types.h>
33

34
#include <asm/byteorder.h>
35

36
#include <drm/drm_atomic_helper.h>
37
#include <drm/drm_crtc.h>
38
#include <drm/drm_dp_helper.h>
39
#include <drm/drm_edid.h>
40
#include <drm/drm_probe_helper.h>
41

42
#include "i915_debugfs.h"
43
#include "i915_drv.h"
44
#include "i915_trace.h"
45
#include "intel_atomic.h"
46
#include "intel_audio.h"
47
#include "intel_connector.h"
48
#include "intel_ddi.h"
49
#include "intel_display_types.h"
50
#include "intel_dp.h"
51
#include "intel_dp_link_training.h"
52
#include "intel_dp_mst.h"
53
#include "intel_dpio_phy.h"
54
#include "intel_fifo_underrun.h"
55
#include "intel_hdcp.h"
56
#include "intel_hdmi.h"
57
#include "intel_hotplug.h"
58
#include "intel_lspcon.h"
59
#include "intel_lvds.h"
60
#include "intel_panel.h"
61
#include "intel_psr.h"
62
#include "intel_sideband.h"
63
#include "intel_tc.h"
64
#include "intel_vdsc.h"
65

66
#define DP_DPRX_ESI_LEN 14
67

68 69 70 71 72
/* DP DSC throughput values used for slice count calculations KPixels/s */
#define DP_DSC_PEAK_PIXEL_RATE			2720000
#define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
#define DP_DSC_MAX_ENC_THROUGHPUT_1		400000

73 74
/* DP DSC FEC Overhead factor = 1/(0.972261) */
#define DP_DSC_FEC_OVERHEAD_FACTOR		972261
75

76 77 78 79 80 81
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

82
struct dp_link_dpll {
83
	int clock;
84 85 86
	struct dpll dpll;
};

87
static const struct dp_link_dpll g4x_dpll[] = {
88
	{ 162000,
89
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
90
	{ 270000,
91 92 93 94
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
95
	{ 162000,
96
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
97
	{ 270000,
98 99 100
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

101
static const struct dp_link_dpll vlv_dpll[] = {
102
	{ 162000,
C
Chon Ming Lee 已提交
103
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
104
	{ 270000,
105 106 107
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

108 109 110 111 112 113 114 115 116 117
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
118
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
119
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
120
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
121 122
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
123

124 125 126 127 128 129 130 131
/* Constants for DP DSC configurations */
static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};

/* With Single pipe configuration, HW is capable of supporting maximum
 * of 4 slices per line.
 */
static const u8 valid_dsc_slicecount[] = {1, 2, 4};

132
/**
133
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
134 135 136 137 138
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
139
bool intel_dp_is_edp(struct intel_dp *intel_dp)
140
{
141
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
142

143
	return dig_port->base.type == INTEL_OUTPUT_EDP;
144 145
}

146 147
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
148
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
149
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
150 151
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
152
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
153
				      enum pipe pipe);
154
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
155

156 157 158
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
159
	static const int dp_rates[] = {
160
		162000, 270000, 540000, 810000
161
	};
162
	int i, max_rate;
163
	int max_lttpr_rate;
164

165 166 167 168 169 170 171 172 173 174 175
	if (drm_dp_has_quirk(&intel_dp->desc, 0,
			     DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
		static const int quirk_rates[] = { 162000, 270000, 324000 };

		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);

		return;
	}

176
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
177 178 179
	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
	if (max_lttpr_rate)
		max_rate = min(max_rate, max_lttpr_rate);
180

181 182
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
183
			break;
184
		intel_dp->sink_rates[i] = dp_rates[i];
185
	}
186

187
	intel_dp->num_sink_rates = i;
188 189
}

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

212 213
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
214
{
215
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
216 217
}

218 219
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
220
{
221 222
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	int source_max = dig_port->max_lanes;
223
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
224
	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
225 226 227 228
	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);

	if (lttpr_max)
		sink_max = min(sink_max, lttpr_max);
229

230
	return min3(source_max, sink_max, fia_max);
231 232
}

233
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
234 235 236 237
{
	return intel_dp->max_link_lane_count;
}

238
int
239
intel_dp_link_required(int pixel_clock, int bpp)
240
{
241 242
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
243 244
}

245
int
246 247
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
248 249 250 251 252 253 254
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
255 256
}

257 258 259 260 261 262 263 264 265 266 267
bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	return INTEL_GEN(dev_priv) >= 12 ||
		(INTEL_GEN(dev_priv) == 11 &&
		 encoder->port != PORT_A);
}

268
static int cnl_max_source_rate(struct intel_dp *intel_dp)
269 270 271 272 273
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

274
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
275 276 277

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
278
		return 540000;
279 280 281

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
282
		return 810000;
283

284
	/* For other SKUs, max rate on ports A and D is 5.4G */
285
	if (port == PORT_A || port == PORT_D)
286
		return 540000;
287

288
	return 810000;
289 290
}

291 292 293
static int icl_max_source_rate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
294
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
295
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
296

297
	if (intel_phy_is_combo(dev_priv, phy) &&
298
	    !intel_dp_is_edp(intel_dp))
299 300 301 302 303
		return 540000;

	return 810000;
}

304 305 306 307 308 309 310 311
static int ehl_max_source_rate(struct intel_dp *intel_dp)
{
	if (intel_dp_is_edp(intel_dp))
		return 540000;

	return 810000;
}

312 313
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
314
{
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
331
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
332
	struct intel_encoder *encoder = &dig_port->base;
333
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
334
	const int *source_rates;
335
	int size, max_rate = 0, vbt_max_rate;
336

337
	/* This should only be done once */
338 339
	drm_WARN_ON(&dev_priv->drm,
		    intel_dp->source_rates || intel_dp->num_source_rates);
340

341
	if (INTEL_GEN(dev_priv) >= 10) {
342
		source_rates = cnl_rates;
343
		size = ARRAY_SIZE(cnl_rates);
344
		if (IS_GEN(dev_priv, 10))
345
			max_rate = cnl_max_source_rate(intel_dp);
346
		else if (IS_JSL_EHL(dev_priv))
347
			max_rate = ehl_max_source_rate(intel_dp);
348 349
		else
			max_rate = icl_max_source_rate(intel_dp);
350 351 352
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
353
	} else if (IS_GEN9_BC(dev_priv)) {
354
		source_rates = skl_rates;
355
		size = ARRAY_SIZE(skl_rates);
356 357
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
358 359
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
360
	} else {
361 362
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
363 364
	}

365
	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
366 367 368 369 370
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

371 372 373
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

374 375
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

401 402 403 404 405 406 407 408 409 410 411 412
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

413
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
414
{
415 416 417 418
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_WARN_ON(&i915->drm,
		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
419

420 421 422 423 424 425 426
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
427
	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
428
		intel_dp->common_rates[0] = 162000;
429 430 431 432
		intel_dp->num_common_rates = 1;
	}
}

433
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
434
				       u8 lane_count)
435 436 437 438 439 440
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
441 442
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
443 444
		return false;

445 446
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
447 448 449 450 451
		return false;

	return true;
}

452 453
static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
						     int link_rate,
454
						     u8 lane_count)
455 456 457 458 459 460 461 462 463 464 465 466 467
{
	const struct drm_display_mode *fixed_mode =
		intel_dp->attached_connector->panel.fixed_mode;
	int mode_rate, max_rate;

	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
	if (mode_rate > max_rate)
		return false;

	return true;
}

468
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
469
					    int link_rate, u8 lane_count)
470
{
471
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
472
	int index;
473

474 475 476 477 478 479 480 481 482
	/*
	 * TODO: Enable fallback on MST links once MST link compute can handle
	 * the fallback params.
	 */
	if (intel_dp->is_mst) {
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
		return -1;
	}

483 484 485 486
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
487 488 489 490
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp->common_rates[index - 1],
							      lane_count)) {
491 492
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
493 494
			return 0;
		}
495 496
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
497
	} else if (lane_count > 1) {
498 499 500 501
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp_max_common_rate(intel_dp),
							      lane_count >> 1)) {
502 503
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
504 505
			return 0;
		}
506
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
507
		intel_dp->max_link_lane_count = lane_count >> 1;
508
	} else {
509
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
510 511 512 513 514 515
		return -1;
	}

	return 0;
}

516 517 518 519 520 521
u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
{
	return div_u64(mul_u32_u32(mode_clock, 1000000U),
		       DP_DSC_FEC_OVERHEAD_FACTOR);
}

522 523 524 525 526 527 528 529 530 531 532
static int
small_joiner_ram_size_bits(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 11)
		return 7680 * 8;
	else
		return 6144 * 8;
}

static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
				       u32 link_clock, u32 lane_count,
533 534
				       u32 mode_clock, u32 mode_hdisplay,
				       bool bigjoiner)
535 536 537 538 539 540 541 542 543 544 545 546
{
	u32 bits_per_pixel, max_bpp_small_joiner_ram;
	int i;

	/*
	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
	 * for SST -> TimeSlotsPerMTP is 1,
	 * for MST -> TimeSlotsPerMTP has to be calculated
	 */
	bits_per_pixel = (link_clock * lane_count * 8) /
			 intel_dp_mode_to_fec_clock(mode_clock);
547
	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
548 549

	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
550 551
	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
		mode_hdisplay;
552 553 554 555

	if (bigjoiner)
		max_bpp_small_joiner_ram *= 2;

556 557
	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
		    max_bpp_small_joiner_ram);
558 559 560 561 562 563 564

	/*
	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
	 * check, output bpp from small joiner RAM check)
	 */
	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);

565 566 567 568 569 570 571 572 573
	if (bigjoiner) {
		u32 max_bpp_bigjoiner =
			i915->max_cdclk_freq * 48 /
			intel_dp_mode_to_fec_clock(mode_clock);

		DRM_DEBUG_KMS("Max big joiner bpp: %u\n", max_bpp_bigjoiner);
		bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner);
	}

574 575
	/* Error out if the max bpp is less than smallest allowed valid bpp */
	if (bits_per_pixel < valid_dsc_bpp[0]) {
576 577
		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
			    bits_per_pixel, valid_dsc_bpp[0]);
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
		return 0;
	}

	/* Find the nearest match in the array of known BPPs from VESA */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
		if (bits_per_pixel < valid_dsc_bpp[i + 1])
			break;
	}
	bits_per_pixel = valid_dsc_bpp[i];

	/*
	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
	 * fractional part is 0
	 */
	return bits_per_pixel << 4;
}

static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
596 597
				       int mode_clock, int mode_hdisplay,
				       bool bigjoiner)
598
{
599
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
600 601 602 603 604 605 606 607 608 609 610 611
	u8 min_slice_count, i;
	int max_slice_width;

	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_0);
	else
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_1);

	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
612 613 614
		drm_dbg_kms(&i915->drm,
			    "Unsupported slice width %d by DP DSC Sink device\n",
			    max_slice_width);
615 616 617
		return 0;
	}
	/* Also take into account max slice width */
618
	min_slice_count = max_t(u8, min_slice_count,
619 620 621 622 623
				DIV_ROUND_UP(mode_hdisplay,
					     max_slice_width));

	/* Find the closest match to the valid slice count values */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
624 625 626 627
		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;

		if (test_slice_count >
		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false))
628
			break;
629 630 631 632 633 634 635

		/* big joiner needs small joiner to be enabled */
		if (bigjoiner && test_slice_count < 4)
			continue;

		if (min_slice_count <= test_slice_count)
			return test_slice_count;
636 637
	}

638 639
	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
		    min_slice_count);
640 641 642
	return 0;
}

643 644 645 646 647 648 649
static enum intel_output_format
intel_dp_output_format(struct drm_connector *connector,
		       const struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
	const struct drm_display_info *info = &connector->display_info;

650 651
	if (!connector->ycbcr_420_allowed ||
	    !drm_mode_is_420_only(info, mode))
652 653 654 655 656 657 658 659
		return INTEL_OUTPUT_FORMAT_RGB;

	if (intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_YCBCR444;
	else
		return INTEL_OUTPUT_FORMAT_YCBCR420;
}

660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
int intel_dp_min_bpp(enum intel_output_format output_format)
{
	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
		return 6 * 3;
	else
		return 8 * 3;
}

static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
{
	/*
	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
	 * format of the number of bytes per pixel will be half the number
	 * of bytes of RGB pixel.
	 */
	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		bpp /= 2;

	return bpp;
}

static int
intel_dp_mode_min_output_bpp(struct drm_connector *connector,
			     const struct drm_display_mode *mode)
{
	enum intel_output_format output_format =
		intel_dp_output_format(connector, mode);

	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
}

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
				  int hdisplay)
{
	/*
	 * Older platforms don't like hdisplay==4096 with DP.
	 *
	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
	 * and frame counter increment), but we don't get vblank interrupts,
	 * and the pipe underruns immediately. The link also doesn't seem
	 * to get trained properly.
	 *
	 * On CHV the vblank interrupts don't seem to disappear but
	 * otherwise the symptoms are similar.
	 *
	 * TODO: confirm the behaviour on HSW+
	 */
	return hdisplay == 4096 && !HAS_DDI(dev_priv);
}

710 711
static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector *connector,
712
			       const struct drm_display_mode *mode,
713 714 715
			       int target_clock)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
716 717
	const struct drm_display_info *info = &connector->base.display_info;
	int tmds_clock;
718 719 720 721 722

	if (intel_dp->dfp.max_dotclock &&
	    target_clock > intel_dp->dfp.max_dotclock)
		return MODE_CLOCK_HIGH;

723 724 725 726 727 728 729 730 731 732 733 734
	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
	tmds_clock = target_clock;
	if (drm_mode_is_420_only(info, mode))
		tmds_clock /= 2;

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return MODE_CLOCK_LOW;
	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return MODE_CLOCK_HIGH;

735 736 737
	return MODE_OK;
}

738
static enum drm_mode_status
739 740 741
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
742
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
743 744
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
745
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
746 747
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
748
	int max_dotclk = dev_priv->max_dotclk_freq;
749 750
	u16 dsc_max_output_bpp = 0;
	u8 dsc_slice_count = 0;
751
	enum drm_mode_status status;
752
	bool dsc = false, bigjoiner = false;
753

754 755 756
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

757 758 759
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

760
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
761
		if (mode->hdisplay > fixed_mode->hdisplay)
762 763
			return MODE_PANEL;

764
		if (mode->vdisplay > fixed_mode->vdisplay)
765
			return MODE_PANEL;
766 767

		target_clock = fixed_mode->clock;
768 769
	}

770 771 772
	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

773 774 775 776 777 778 779 780
	if ((target_clock > max_dotclk || mode->hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp)) {
		bigjoiner = true;
		max_dotclk *= 2;
	}
	if (target_clock > max_dotclk)
		return MODE_CLOCK_HIGH;

781
	max_link_clock = intel_dp_max_link_rate(intel_dp);
782
	max_lanes = intel_dp_max_lane_count(intel_dp);
783 784

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
785 786
	mode_rate = intel_dp_link_required(target_clock,
					   intel_dp_mode_min_output_bpp(connector, mode));
787

788 789 790
	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
		return MODE_H_ILLEGAL;

791 792 793 794 795 796 797 798 799 800 801 802
	/*
	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
	 * integer value since we support only integer values of bpp.
	 */
	if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
		if (intel_dp_is_edp(intel_dp)) {
			dsc_max_output_bpp =
				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
			dsc_slice_count =
				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
								true);
803
		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
804
			dsc_max_output_bpp =
805 806
				intel_dp_dsc_get_output_bpp(dev_priv,
							    max_link_clock,
807 808
							    max_lanes,
							    target_clock,
809 810
							    mode->hdisplay,
							    bigjoiner) >> 4;
811 812 813
			dsc_slice_count =
				intel_dp_dsc_get_slice_count(intel_dp,
							     target_clock,
814 815
							     mode->hdisplay,
							     bigjoiner);
816
		}
817 818

		dsc = dsc_max_output_bpp && dsc_slice_count;
819 820
	}

821 822 823 824 825
	/* big joiner configuration needs DSC */
	if (bigjoiner && !dsc)
		return MODE_CLOCK_HIGH;

	if (mode_rate > max_rate && !dsc)
826
		return MODE_CLOCK_HIGH;
827

828 829
	status = intel_dp_mode_valid_downstream(intel_connector,
						mode, target_clock);
830 831 832
	if (status != MODE_OK)
		return status;

833
	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
834 835
}

836
u32 intel_dp_pack_aux(const u8 *src, int src_bytes)
837
{
838 839
	int i;
	u32 v = 0;
840 841 842 843

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
844
		v |= ((u32)src[i]) << ((3 - i) * 8);
845 846 847
	return v;
}

848
static void intel_dp_unpack_aux(u32 src, u8 *dst, int dst_bytes)
849 850 851 852 853 854 855 856
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

857
static void
858
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
859
static void
860
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
861
					      bool force_disable_vdd);
862
static void
863
intel_dp_pps_init(struct intel_dp *intel_dp);
864

865 866
static intel_wakeref_t
pps_lock(struct intel_dp *intel_dp)
867
{
868
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
869
	intel_wakeref_t wakeref;
870 871

	/*
872
	 * See intel_power_sequencer_reset() why we need
873 874
	 * a power domain reference here.
	 */
875 876
	wakeref = intel_display_power_get(dev_priv,
					  intel_aux_power_domain(dp_to_dig_port(intel_dp)));
877 878

	mutex_lock(&dev_priv->pps_mutex);
879 880

	return wakeref;
881 882
}

883 884
static intel_wakeref_t
pps_unlock(struct intel_dp *intel_dp, intel_wakeref_t wakeref)
885
{
886
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
887 888

	mutex_unlock(&dev_priv->pps_mutex);
889 890 891 892
	intel_display_power_put(dev_priv,
				intel_aux_power_domain(dp_to_dig_port(intel_dp)),
				wakeref);
	return 0;
893 894
}

895 896 897
#define with_pps_lock(dp, wf) \
	for ((wf) = pps_lock(dp); (wf); (wf) = pps_unlock((dp), (wf)))

898 899 900
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
901
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
902
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
903
	enum pipe pipe = intel_dp->pps_pipe;
904 905 906
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
907
	u32 DP;
908

909 910 911
	if (drm_WARN(&dev_priv->drm,
		     intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN,
		     "skipping pipe %c power sequencer kick due to [ENCODER:%d:%s] being active\n",
912 913
		     pipe_name(pipe), dig_port->base.base.base.id,
		     dig_port->base.base.name))
914 915
		return;

916 917
	drm_dbg_kms(&dev_priv->drm,
		    "kicking pipe %c power sequencer for [ENCODER:%d:%s]\n",
918 919
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
920 921 922 923

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
924
	DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
925 926 927 928
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

929
	if (IS_CHERRYVIEW(dev_priv))
930 931 932
		DP |= DP_PIPE_SEL_CHV(pipe);
	else
		DP |= DP_PIPE_SEL(pipe);
933

934
	pll_enabled = intel_de_read(dev_priv, DPLL(pipe)) & DPLL_VCO_ENABLE;
935 936 937 938 939

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
940
	if (!pll_enabled) {
941
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
942 943
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

944
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
945
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
946 947 948
			drm_err(&dev_priv->drm,
				"Failed to force on pll for pipe %c!\n",
				pipe_name(pipe));
949 950
			return;
		}
951
	}
952

953 954 955
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
956
	 * to make this power sequencer lock onto the port.
957 958
	 * Otherwise even VDD force bit won't work.
	 */
959 960
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
961

962 963
	intel_de_write(dev_priv, intel_dp->output_reg, DP | DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
964

965 966
	intel_de_write(dev_priv, intel_dp->output_reg, DP & ~DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
967

968
	if (!pll_enabled) {
969
		vlv_force_pll_off(dev_priv, pipe);
970 971 972 973

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
974 975
}

976 977 978 979 980 981 982 983 984
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
985
	for_each_intel_dp(&dev_priv->drm, encoder) {
986
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
987 988

		if (encoder->type == INTEL_OUTPUT_EDP) {
989 990 991 992
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->active_pipe != INVALID_PIPE &&
				    intel_dp->active_pipe !=
				    intel_dp->pps_pipe);
993 994 995 996

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
997 998
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->pps_pipe != INVALID_PIPE);
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

1011 1012 1013
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
1014
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1015
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1016
	enum pipe pipe;
1017

V
Ville Syrjälä 已提交
1018
	lockdep_assert_held(&dev_priv->pps_mutex);
1019

1020
	/* We should never land here with regular DP ports */
1021
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
1022

1023 1024
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE &&
		    intel_dp->active_pipe != intel_dp->pps_pipe);
1025

1026 1027 1028
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

1029
	pipe = vlv_find_free_pps(dev_priv);
1030 1031 1032 1033 1034

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
1035
	if (drm_WARN_ON(&dev_priv->drm, pipe == INVALID_PIPE))
1036
		pipe = PIPE_A;
1037

1038
	vlv_steal_power_sequencer(dev_priv, pipe);
1039
	intel_dp->pps_pipe = pipe;
1040

1041 1042 1043
	drm_dbg_kms(&dev_priv->drm,
		    "picked pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe),
1044 1045
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
1046 1047

	/* init power sequencer on this pipe and port */
1048 1049
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
1050

1051 1052 1053 1054 1055
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
1056 1057 1058 1059

	return intel_dp->pps_pipe;
}

1060 1061 1062
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
1063
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1064
	int backlight_controller = dev_priv->vbt.backlight.controller;
1065 1066 1067 1068

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
1069
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
1070 1071

	if (!intel_dp->pps_reset)
1072
		return backlight_controller;
1073 1074 1075 1076 1077 1078 1079

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
1080
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1081

1082
	return backlight_controller;
1083 1084
}

1085 1086 1087 1088 1089 1090
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1091
	return intel_de_read(dev_priv, PP_STATUS(pipe)) & PP_ON;
1092 1093 1094 1095 1096
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
1097
	return intel_de_read(dev_priv, PP_CONTROL(pipe)) & EDP_FORCE_VDD;
1098 1099 1100 1101 1102 1103 1104
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
1105

1106
static enum pipe
1107 1108 1109
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
1110 1111
{
	enum pipe pipe;
1112 1113

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
1114
		u32 port_sel = intel_de_read(dev_priv, PP_ON_DELAYS(pipe)) &
1115
			PANEL_PORT_SELECT_MASK;
1116 1117 1118 1119

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

1120 1121 1122
		if (!pipe_check(dev_priv, pipe))
			continue;

1123
		return pipe;
1124 1125
	}

1126 1127 1128 1129 1130 1131
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
1132
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1133 1134
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum port port = dig_port->base.port;
1135 1136 1137 1138

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
1150 1151 1152

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
1153 1154
		drm_dbg_kms(&dev_priv->drm,
			    "no initial power sequencer for [ENCODER:%d:%s]\n",
1155 1156
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
1157
		return;
1158 1159
	}

1160 1161
	drm_dbg_kms(&dev_priv->drm,
		    "initial power sequencer for [ENCODER:%d:%s]: pipe %c\n",
1162 1163
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
1164
		    pipe_name(intel_dp->pps_pipe));
1165

1166 1167
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1168 1169
}

1170
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
1171 1172 1173
{
	struct intel_encoder *encoder;

1174 1175 1176 1177
	if (drm_WARN_ON(&dev_priv->drm,
			!(IS_VALLEYVIEW(dev_priv) ||
			  IS_CHERRYVIEW(dev_priv) ||
			  IS_GEN9_LP(dev_priv))))
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

1190
	for_each_intel_dp(&dev_priv->drm, encoder) {
1191
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1192

1193 1194
		drm_WARN_ON(&dev_priv->drm,
			    intel_dp->active_pipe != INVALID_PIPE);
1195 1196 1197 1198

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

1199
		if (IS_GEN9_LP(dev_priv))
1200 1201 1202
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
1203
	}
1204 1205
}

1206 1207 1208 1209 1210 1211 1212 1213
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

1214
static void intel_pps_get_registers(struct intel_dp *intel_dp,
1215 1216
				    struct pps_registers *regs)
{
1217
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1218 1219
	int pps_idx = 0;

1220 1221
	memset(regs, 0, sizeof(*regs));

1222
	if (IS_GEN9_LP(dev_priv))
1223 1224 1225
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
1226

1227 1228 1229 1230
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
1231 1232

	/* Cycle delay moved from PP_DIVISOR to PP_CONTROL */
1233
	if (IS_GEN9_LP(dev_priv) || INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
1234 1235
		regs->pp_div = INVALID_MMIO_REG;
	else
1236
		regs->pp_div = PP_DIVISOR(pps_idx);
1237 1238
}

1239 1240
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
1241
{
1242
	struct pps_registers regs;
1243

1244
	intel_pps_get_registers(intel_dp, &regs);
1245 1246

	return regs.pp_ctrl;
1247 1248
}

1249 1250
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
1251
{
1252
	struct pps_registers regs;
1253

1254
	intel_pps_get_registers(intel_dp, &regs);
1255 1256

	return regs.pp_stat;
1257 1258
}

1259
static bool edp_have_panel_power(struct intel_dp *intel_dp)
1260
{
1261
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1262

V
Ville Syrjälä 已提交
1263 1264
	lockdep_assert_held(&dev_priv->pps_mutex);

1265
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1266 1267 1268
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1269
	return (intel_de_read(dev_priv, _pp_stat_reg(intel_dp)) & PP_ON) != 0;
1270 1271
}

1272
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
1273
{
1274
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1275

V
Ville Syrjälä 已提交
1276 1277
	lockdep_assert_held(&dev_priv->pps_mutex);

1278
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1279 1280 1281
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1282
	return intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
1283 1284
}

1285 1286 1287
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
1288
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1289

1290
	if (!intel_dp_is_edp(intel_dp))
1291
		return;
1292

1293
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
1294 1295
		drm_WARN(&dev_priv->drm, 1,
			 "eDP powered off while attempting aux channel communication.\n");
1296
		drm_dbg_kms(&dev_priv->drm, "Status 0x%08x Control 0x%08x\n",
1297 1298
			    intel_de_read(dev_priv, _pp_stat_reg(intel_dp)),
			    intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)));
1299 1300 1301
	}
}

1302
static u32
1303
intel_dp_aux_wait_done(struct intel_dp *intel_dp)
1304
{
1305
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1306
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1307
	const unsigned int timeout_ms = 10;
1308
	u32 status;
1309 1310
	bool done;

1311 1312
#define C (((status = intel_uncore_read_notrace(&i915->uncore, ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
	done = wait_event_timeout(i915->gmbus_wait_queue, C,
1313
				  msecs_to_jiffies_timeout(timeout_ms));
1314 1315 1316 1317

	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);

1318
	if (!done)
1319
		drm_err(&i915->drm,
1320
			"%s: did not complete or timeout within %ums (status 0x%08x)\n",
1321
			intel_dp->aux.name, timeout_ms, status);
1322 1323 1324 1325 1326
#undef C

	return status;
}

1327
static u32 g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1328
{
1329
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1330

1331 1332 1333
	if (index)
		return 0;

1334 1335
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
1336
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
1337
	 */
1338
	return DIV_ROUND_CLOSEST(RUNTIME_INFO(dev_priv)->rawclk_freq, 2000);
1339 1340
}

1341
static u32 ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1342
{
1343
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1344
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1345
	u32 freq;
1346 1347 1348 1349

	if (index)
		return 0;

1350 1351 1352 1353 1354
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
1355
	if (dig_port->aux_ch == AUX_CH_A)
1356
		freq = dev_priv->cdclk.hw.cdclk;
1357
	else
1358 1359
		freq = RUNTIME_INFO(dev_priv)->rawclk_freq;
	return DIV_ROUND_CLOSEST(freq, 2000);
1360 1361
}

1362
static u32 hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1363
{
1364
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1365
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1366

1367
	if (dig_port->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
1368
		/* Workaround for non-ULT HSW */
1369 1370 1371 1372 1373
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1374
	}
1375 1376

	return ilk_get_aux_clock_divider(intel_dp, index);
1377 1378
}

1379
static u32 skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1380 1381 1382 1383 1384 1385 1386 1387 1388
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1389 1390 1391
static u32 g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 aux_clock_divider)
1392
{
1393
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1394
	struct drm_i915_private *dev_priv =
1395
			to_i915(dig_port->base.base.dev);
1396
	u32 precharge, timeout;
1397

1398
	if (IS_GEN(dev_priv, 6))
1399 1400 1401 1402
		precharge = 3;
	else
		precharge = 5;

1403
	if (IS_BROADWELL(dev_priv))
1404 1405 1406 1407 1408
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1409
	       DP_AUX_CH_CTL_DONE |
1410
	       DP_AUX_CH_CTL_INTERRUPT |
1411
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1412
	       timeout |
1413
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1414 1415
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1416
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1417 1418
}

1419 1420 1421
static u32 skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 unused)
1422
{
1423
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1424
	struct drm_i915_private *i915 =
1425 1426
			to_i915(dig_port->base.base.dev);
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1427
	u32 ret;
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438

	ret = DP_AUX_CH_CTL_SEND_BUSY |
	      DP_AUX_CH_CTL_DONE |
	      DP_AUX_CH_CTL_INTERRUPT |
	      DP_AUX_CH_CTL_TIME_OUT_ERROR |
	      DP_AUX_CH_CTL_TIME_OUT_MAX |
	      DP_AUX_CH_CTL_RECEIVE_ERROR |
	      (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	      DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
	      DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);

1439
	if (intel_phy_is_tc(i915, phy) &&
1440
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
1441 1442 1443
		ret |= DP_AUX_CH_CTL_TBT_IO;

	return ret;
1444 1445
}

1446
static int
1447
intel_dp_aux_xfer(struct intel_dp *intel_dp,
1448 1449
		  const u8 *send, int send_bytes,
		  u8 *recv, int recv_size,
1450
		  u32 aux_send_ctl_flags)
1451
{
1452
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1453
	struct drm_i915_private *i915 =
1454
			to_i915(dig_port->base.base.dev);
1455
	struct intel_uncore *uncore = &i915->uncore;
1456
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1457
	bool is_tc_port = intel_phy_is_tc(i915, phy);
1458
	i915_reg_t ch_ctl, ch_data[5];
1459
	u32 aux_clock_divider;
1460
	enum intel_display_power_domain aux_domain;
1461 1462
	intel_wakeref_t aux_wakeref;
	intel_wakeref_t pps_wakeref;
1463
	int i, ret, recv_bytes;
1464
	int try, clock = 0;
1465
	u32 status;
1466 1467
	bool vdd;

1468 1469 1470 1471
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1472
	if (is_tc_port)
1473
		intel_tc_port_lock(dig_port);
1474

1475
	aux_domain = intel_aux_power_domain(dig_port);
1476

1477
	aux_wakeref = intel_display_power_get(i915, aux_domain);
1478
	pps_wakeref = pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1479

1480 1481 1482 1483 1484 1485
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1486
	vdd = edp_panel_vdd_on(intel_dp);
1487 1488 1489 1490 1491

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
1492
	cpu_latency_qos_update_request(&i915->pm_qos, 0);
1493 1494

	intel_dp_check_edp(intel_dp);
1495

1496 1497
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1498
		status = intel_uncore_read_notrace(uncore, ch_ctl);
1499 1500 1501 1502
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}
1503 1504
	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);
1505 1506

	if (try == 3) {
1507
		const u32 status = intel_uncore_read(uncore, ch_ctl);
1508

1509
		if (status != intel_dp->aux_busy_last_status) {
1510 1511 1512
			drm_WARN(&i915->drm, 1,
				 "%s: not started (status 0x%08x)\n",
				 intel_dp->aux.name, status);
1513
			intel_dp->aux_busy_last_status = status;
1514 1515
		}

1516 1517
		ret = -EBUSY;
		goto out;
1518 1519
	}

1520
	/* Only 5 data registers! */
1521
	if (drm_WARN_ON(&i915->drm, send_bytes > 20 || recv_size > 20)) {
1522 1523 1524 1525
		ret = -E2BIG;
		goto out;
	}

1526
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1527 1528 1529 1530 1531
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1532

1533 1534 1535 1536
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1537 1538 1539 1540
				intel_uncore_write(uncore,
						   ch_data[i >> 2],
						   intel_dp_pack_aux(send + i,
								     send_bytes - i));
1541 1542

			/* Send the command and wait for it to complete */
1543
			intel_uncore_write(uncore, ch_ctl, send_ctl);
1544

1545
			status = intel_dp_aux_wait_done(intel_dp);
1546 1547

			/* Clear done status and any errors */
1548 1549 1550 1551 1552 1553
			intel_uncore_write(uncore,
					   ch_ctl,
					   status |
					   DP_AUX_CH_CTL_DONE |
					   DP_AUX_CH_CTL_TIME_OUT_ERROR |
					   DP_AUX_CH_CTL_RECEIVE_ERROR);
1554

1555 1556 1557 1558 1559
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1560 1561 1562
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1563 1564
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1565
				continue;
1566
			}
1567
			if (status & DP_AUX_CH_CTL_DONE)
1568
				goto done;
1569
		}
1570 1571 1572
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1573 1574
		drm_err(&i915->drm, "%s: not done (status 0x%08x)\n",
			intel_dp->aux.name, status);
1575 1576
		ret = -EBUSY;
		goto out;
1577 1578
	}

1579
done:
1580 1581 1582
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1583
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1584 1585
		drm_err(&i915->drm, "%s: receive error (status 0x%08x)\n",
			intel_dp->aux.name, status);
1586 1587
		ret = -EIO;
		goto out;
1588
	}
1589 1590 1591

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1592
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1593 1594
		drm_dbg_kms(&i915->drm, "%s: timeout (status 0x%08x)\n",
			    intel_dp->aux.name, status);
1595 1596
		ret = -ETIMEDOUT;
		goto out;
1597 1598 1599 1600 1601
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1602 1603 1604 1605 1606 1607 1608

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
1609
		drm_dbg_kms(&i915->drm,
1610 1611
			    "%s: Forbidden recv_bytes = %d on aux transaction\n",
			    intel_dp->aux.name, recv_bytes);
1612 1613 1614 1615
		ret = -EBUSY;
		goto out;
	}

1616 1617
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1618

1619
	for (i = 0; i < recv_bytes; i += 4)
1620
		intel_dp_unpack_aux(intel_uncore_read(uncore, ch_data[i >> 2]),
1621
				    recv + i, recv_bytes - i);
1622

1623 1624
	ret = recv_bytes;
out:
1625
	cpu_latency_qos_update_request(&i915->pm_qos, PM_QOS_DEFAULT_VALUE);
1626

1627 1628 1629
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1630
	pps_unlock(intel_dp, pps_wakeref);
1631
	intel_display_power_put_async(i915, aux_domain, aux_wakeref);
V
Ville Syrjälä 已提交
1632

1633
	if (is_tc_port)
1634
		intel_tc_port_unlock(dig_port);
1635

1636
	return ret;
1637 1638
}

1639 1640
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
static u32 intel_dp_aux_xfer_flags(const struct drm_dp_aux_msg *msg)
{
	/*
	 * If we're trying to send the HDCP Aksv, we need to set a the Aksv
	 * select bit to inform the hardware to send the Aksv after our header
	 * since we can't access that data from software.
	 */
	if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE &&
	    msg->address == DP_AUX_HDCP_AKSV)
		return DP_AUX_CH_CTL_AUX_AKSV_SELECT;

	return 0;
}

1666 1667
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1668
{
1669
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1670
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1671
	u8 txbuf[20], rxbuf[20];
1672
	size_t txsize, rxsize;
1673
	u32 flags = intel_dp_aux_xfer_flags(msg);
1674 1675
	int ret;

1676
	intel_dp_aux_header(txbuf, msg);
1677

1678 1679 1680
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1681
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1682
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1683
		rxsize = 2; /* 0 or 1 data bytes */
1684

1685
		if (drm_WARN_ON(&i915->drm, txsize > 20))
1686
			return -E2BIG;
1687

1688
		drm_WARN_ON(&i915->drm, !msg->buffer != !msg->size);
1689

1690 1691
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1692

1693
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1694
					rxbuf, rxsize, flags);
1695 1696
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1697

1698 1699 1700 1701 1702 1703 1704
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1705 1706
		}
		break;
1707

1708 1709
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1710
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1711
		rxsize = msg->size + 1;
1712

1713
		if (drm_WARN_ON(&i915->drm, rxsize > 20))
1714
			return -E2BIG;
1715

1716
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1717
					rxbuf, rxsize, flags);
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1728
		}
1729 1730 1731 1732 1733
		break;

	default:
		ret = -EINVAL;
		break;
1734
	}
1735

1736
	return ret;
1737 1738
}

1739

1740
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1741
{
1742
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1743 1744
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1745

1746 1747 1748 1749 1750
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1751
	default:
1752 1753
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1754 1755 1756
	}
}

1757
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1758
{
1759
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1760 1761
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1762

1763 1764 1765 1766 1767
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1768
	default:
1769 1770
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1771 1772 1773
	}
}

1774
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1775
{
1776
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1777 1778
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1779

1780 1781 1782 1783 1784 1785 1786
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1787
	default:
1788 1789
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1790 1791 1792
	}
}

1793
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1794
{
1795
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1796 1797
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1798

1799 1800 1801 1802 1803 1804 1805
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1806
	default:
1807 1808
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1809 1810 1811
	}
}

1812
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1813
{
1814
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1815 1816
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1817

1818 1819 1820 1821 1822
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1823
	case AUX_CH_E:
1824 1825
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1826
	default:
1827 1828
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1829 1830 1831
	}
}

1832
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1833
{
1834
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1835 1836
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1837

1838 1839 1840 1841 1842
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1843
	case AUX_CH_E:
1844
	case AUX_CH_F:
V
Ville Syrjälä 已提交
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
		return DP_AUX_CH_DATA(aux_ch, index);
	default:
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
	}
}

static i915_reg_t tgl_aux_ctl_reg(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;

	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_USBC1:
	case AUX_CH_USBC2:
	case AUX_CH_USBC3:
	case AUX_CH_USBC4:
	case AUX_CH_USBC5:
	case AUX_CH_USBC6:
		return DP_AUX_CH_CTL(aux_ch);
	default:
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
	}
}

static i915_reg_t tgl_aux_data_reg(struct intel_dp *intel_dp, int index)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;

	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_USBC1:
	case AUX_CH_USBC2:
	case AUX_CH_USBC3:
	case AUX_CH_USBC4:
	case AUX_CH_USBC5:
	case AUX_CH_USBC6:
1891
		return DP_AUX_CH_DATA(aux_ch, index);
1892
	default:
1893 1894
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1895 1896 1897
	}
}

1898 1899 1900 1901 1902 1903 1904 1905
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1906
{
1907
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1908 1909
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
V
Ville Syrjälä 已提交
1910
	enum aux_ch aux_ch = dig_port->aux_ch;
1911

V
Ville Syrjälä 已提交
1912 1913 1914 1915
	if (INTEL_GEN(dev_priv) >= 12) {
		intel_dp->aux_ch_ctl_reg = tgl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = tgl_aux_data_reg;
	} else if (INTEL_GEN(dev_priv) >= 9) {
1916 1917 1918 1919 1920 1921 1922 1923 1924
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1925

1926 1927 1928 1929 1930 1931 1932 1933
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1934

1935 1936 1937 1938
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1939

1940
	drm_dp_aux_init(&intel_dp->aux);
1941

1942
	/* Failure to allocate our preferred name is not critical */
V
Ville Syrjälä 已提交
1943 1944 1945 1946 1947 1948 1949 1950 1951
	if (INTEL_GEN(dev_priv) >= 12 && aux_ch >= AUX_CH_USBC1)
		intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX USBC%c/%s",
					       aux_ch - AUX_CH_USBC1 + '1',
					       encoder->base.name);
	else
		intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX %c/%s",
					       aux_ch_name(aux_ch),
					       encoder->base.name);

1952
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1953 1954
}

1955
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1956
{
1957
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1958

1959
	return max_rate >= 540000;
1960 1961
}

1962 1963 1964 1965 1966 1967 1968
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
{
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];

	return max_rate >= 810000;
}

1969 1970
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1971
		   struct intel_crtc_state *pipe_config)
1972
{
1973
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1974 1975
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1976

1977
	if (IS_G4X(dev_priv)) {
1978 1979
		divisor = g4x_dpll;
		count = ARRAY_SIZE(g4x_dpll);
1980
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1981 1982
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1983
	} else if (IS_CHERRYVIEW(dev_priv)) {
1984 1985
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1986
	} else if (IS_VALLEYVIEW(dev_priv)) {
1987 1988
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1989
	}
1990 1991 1992

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1993
			if (pipe_config->port_clock == divisor[i].clock) {
1994 1995 1996 1997 1998
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1999 2000 2001
	}
}

2002 2003 2004 2005 2006 2007 2008 2009
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
2010
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
2011 2012 2013 2014 2015 2016 2017 2018 2019
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
2020
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2021 2022
	char str[128]; /* FIXME: too big for stack? */

2023
	if (!drm_debug_enabled(DRM_UT_KMS))
2024 2025
		return;

2026 2027
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
2028
	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
2029

2030 2031
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
2032
	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
2033

2034 2035
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
2036
	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
2037 2038
}

2039 2040 2041
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
2042
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2043 2044
	int len;

2045
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
2046
	if (drm_WARN_ON(&i915->drm, len <= 0))
2047 2048
		return 162000;

2049
	return intel_dp->common_rates[len - 1];
2050 2051
}

2052 2053
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
2054
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2055 2056
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
2057

2058
	if (drm_WARN_ON(&i915->drm, i < 0))
2059 2060 2061
		i = 0;

	return i;
2062 2063
}

2064
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
2065
			   u8 *link_bw, u8 *rate_select)
2066
{
2067 2068
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
2069 2070 2071 2072 2073 2074 2075 2076 2077
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

2078
static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
2079 2080 2081 2082
					 const struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

2083 2084 2085 2086 2087 2088 2089 2090
	/* On TGL, FEC is supported on all Pipes */
	if (INTEL_GEN(dev_priv) >= 12)
		return true;

	if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
		return true;

	return false;
2091 2092 2093 2094 2095 2096 2097 2098 2099
}

static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *pipe_config)
{
	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
		drm_dp_sink_supports_fec(intel_dp->fec_capable);
}

2100
static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
2101
				  const struct intel_crtc_state *crtc_state)
2102
{
2103
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
2104 2105
		return false;

2106
	return intel_dsc_source_support(crtc_state) &&
2107 2108 2109
		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
}

2110 2111 2112
static bool intel_dp_hdmi_ycbcr420(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
{
2113 2114 2115
	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
		(crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		 intel_dp->dfp.ycbcr_444_to_420);
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
}

static int intel_dp_hdmi_tmds_clock(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state, int bpc)
{
	int clock = crtc_state->hw.adjusted_mode.crtc_clock * bpc / 8;

	if (intel_dp_hdmi_ycbcr420(intel_dp, crtc_state))
		clock /= 2;

	return clock;
}

static bool intel_dp_hdmi_tmds_clock_valid(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state, int bpc)
{
	int tmds_clock = intel_dp_hdmi_tmds_clock(intel_dp, crtc_state, bpc);

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return false;

	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return false;

	return true;
}

static bool intel_dp_hdmi_deep_color_possible(struct intel_dp *intel_dp,
					      const struct intel_crtc_state *crtc_state,
					      int bpc)
{

2150 2151 2152
	return intel_hdmi_deep_color_possible(crtc_state, bpc,
					      intel_dp->has_hdmi_sink,
					      intel_dp_hdmi_ycbcr420(intel_dp, crtc_state)) &&
2153 2154 2155 2156 2157
		intel_dp_hdmi_tmds_clock_valid(intel_dp, crtc_state, bpc);
}

static int intel_dp_max_bpp(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
2158
{
2159
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2160
	struct intel_connector *intel_connector = intel_dp->attached_connector;
2161
	int bpp, bpc;
2162

2163
	bpc = crtc_state->pipe_bpp / 3;
2164

2165
	if (intel_dp->dfp.max_bpc)
2166 2167 2168 2169 2170 2171 2172 2173
		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);

	if (intel_dp->dfp.min_tmds_clock) {
		for (; bpc >= 10; bpc -= 2) {
			if (intel_dp_hdmi_deep_color_possible(intel_dp, crtc_state, bpc))
				break;
		}
	}
2174

2175
	bpp = bpc * 3;
2176 2177 2178 2179
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
2180 2181 2182
			drm_dbg_kms(&dev_priv->drm,
				    "clamping bpp for eDP panel to BIOS-provided %i\n",
				    dev_priv->vbt.edp.bpp);
2183 2184 2185 2186
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

2187 2188 2189
	return bpp;
}

2190
/* Adjust link config limits based on compliance test requests. */
2191
void
2192 2193 2194 2195
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
2196 2197
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2198 2199 2200 2201 2202 2203 2204
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

2205
		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

2228
/* Optimize link config in order: max bpp, min clock, min lanes */
2229
static int
2230 2231 2232 2233
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
2234
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2235 2236 2237 2238
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
2239
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
2240

2241
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
2242
						   output_bpp);
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

2257
					return 0;
2258 2259 2260 2261 2262
				}
			}
		}
	}

2263
	return -EINVAL;
2264 2265
}

2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
{
	int i, num_bpc;
	u8 dsc_bpc[3] = {0};

	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
						       dsc_bpc);
	for (i = 0; i < num_bpc; i++) {
		if (dsc_max_bpc >= dsc_bpc[i])
			return dsc_bpc[i] * 3;
	}

	return 0;
}

2281 2282 2283 2284 2285
#define DSC_SUPPORTED_VERSION_MIN		1

static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
{
2286
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2287
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2288 2289 2290 2291 2292 2293 2294 2295
	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u8 line_buf_depth;
	int ret;

	ret = intel_dsc_compute_params(encoder, crtc_state);
	if (ret)
		return ret;

2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
	/*
	 * Slice Height of 8 works for all currently available panels. So start
	 * with that if pic_height is an integral multiple of 8. Eventually add
	 * logic to try multiple slice heights.
	 */
	if (vdsc_cfg->pic_height % 8 == 0)
		vdsc_cfg->slice_height = 8;
	else if (vdsc_cfg->pic_height % 4 == 0)
		vdsc_cfg->slice_height = 4;
	else
		vdsc_cfg->slice_height = 2;

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
	vdsc_cfg->dsc_version_major =
		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
	vdsc_cfg->dsc_version_minor =
		min(DSC_SUPPORTED_VERSION_MIN,
		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);

	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
		DP_DSC_RGB;

	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
	if (!line_buf_depth) {
2321 2322
		drm_dbg_kms(&i915->drm,
			    "DSC Sink Line Buffer Depth invalid\n");
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
		return -EINVAL;
	}

	if (vdsc_cfg->dsc_version_minor == 2)
		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
	else
		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;

	vdsc_cfg->block_pred_enable =
		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;

	return drm_dsc_compute_rc_parameters(vdsc_cfg);
}

2340 2341 2342 2343
static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct drm_connector_state *conn_state,
				       struct link_config_limits *limits)
2344 2345 2346
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2347 2348
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2349 2350
	u8 dsc_max_bpc;
	int pipe_bpp;
2351
	int ret;
2352

2353 2354 2355
	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
		intel_dp_supports_fec(intel_dp, pipe_config);

2356
	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
2357
		return -EINVAL;
2358

2359 2360 2361 2362 2363 2364
	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
	if (INTEL_GEN(dev_priv) >= 12)
		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
	else
		dsc_max_bpc = min_t(u8, 10,
				    conn_state->max_requested_bpc);
2365 2366

	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
2367 2368 2369

	/* Min Input BPC for ICL+ is 8 */
	if (pipe_bpp < 8 * 3) {
2370 2371
		drm_dbg_kms(&dev_priv->drm,
			    "No DSC support for less than 8bpc\n");
2372
		return -EINVAL;
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
	}

	/*
	 * For now enable DSC for max bpp, max link rate, max lane count.
	 * Optimize this later for the minimum possible link rate/lane count
	 * with DSC enabled for the requested mode.
	 */
	pipe_config->pipe_bpp = pipe_bpp;
	pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
	pipe_config->lane_count = limits->max_lane_count;

	if (intel_dp_is_edp(intel_dp)) {
2385
		pipe_config->dsc.compressed_bpp =
2386 2387
			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
			      pipe_config->pipe_bpp);
2388
		pipe_config->dsc.slice_count =
2389 2390 2391 2392 2393 2394 2395
			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
							true);
	} else {
		u16 dsc_max_output_bpp;
		u8 dsc_dp_slice_count;

		dsc_max_output_bpp =
2396 2397
			intel_dp_dsc_get_output_bpp(dev_priv,
						    pipe_config->port_clock,
2398 2399
						    pipe_config->lane_count,
						    adjusted_mode->crtc_clock,
2400
						    adjusted_mode->crtc_hdisplay,
2401
						    pipe_config->bigjoiner);
2402 2403 2404
		dsc_dp_slice_count =
			intel_dp_dsc_get_slice_count(intel_dp,
						     adjusted_mode->crtc_clock,
2405
						     adjusted_mode->crtc_hdisplay,
2406
						     pipe_config->bigjoiner);
2407
		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
2408 2409
			drm_dbg_kms(&dev_priv->drm,
				    "Compressed BPP/Slice Count not supported\n");
2410
			return -EINVAL;
2411
		}
2412
		pipe_config->dsc.compressed_bpp = min_t(u16,
2413 2414
							       dsc_max_output_bpp >> 4,
							       pipe_config->pipe_bpp);
2415
		pipe_config->dsc.slice_count = dsc_dp_slice_count;
2416 2417 2418 2419 2420 2421
	}
	/*
	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
	 * is greater than the maximum Cdclock and if slice count is even
	 * then we need to use 2 VDSC instances.
	 */
2422 2423 2424
	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq ||
	    pipe_config->bigjoiner) {
		if (pipe_config->dsc.slice_count < 2) {
2425 2426
			drm_dbg_kms(&dev_priv->drm,
				    "Cannot split stream to use 2 VDSC instances\n");
2427
			return -EINVAL;
2428
		}
2429 2430

		pipe_config->dsc.dsc_split = true;
2431
	}
2432

2433
	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
2434
	if (ret < 0) {
2435 2436 2437 2438 2439
		drm_dbg_kms(&dev_priv->drm,
			    "Cannot compute valid DSC parameters for Input Bpp = %d "
			    "Compressed BPP = %d\n",
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);
2440
		return ret;
2441
	}
2442

2443
	pipe_config->dsc.compression_enable = true;
2444 2445 2446 2447 2448
	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
		    "Compressed Bpp = %d Slice Count = %d\n",
		    pipe_config->pipe_bpp,
		    pipe_config->dsc.compressed_bpp,
		    pipe_config->dsc.slice_count);
2449

2450
	return 0;
2451 2452
}

2453
static int
2454
intel_dp_compute_link_config(struct intel_encoder *encoder,
2455 2456
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
2457
{
2458
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2459 2460
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2461
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2462
	struct link_config_limits limits;
2463
	int common_len;
2464
	int ret;
2465

2466
	common_len = intel_dp_common_len_rate_limit(intel_dp,
2467
						    intel_dp->max_link_rate);
2468 2469

	/* No common link rates between source and sink */
2470
	drm_WARN_ON(encoder->base.dev, common_len <= 0);
2471

2472 2473 2474 2475 2476 2477
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

2478
	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
2479
	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config);
2480

2481
	if (intel_dp_is_edp(intel_dp)) {
2482 2483
		/*
		 * Use the maximum clock and number of lanes the eDP panel
2484 2485 2486 2487
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
2488
		 */
2489 2490
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
2491
	}
2492

2493 2494
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

2495 2496 2497 2498 2499
	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
		    "max rate %d max bpp %d pixel clock %iKHz\n",
		    limits.max_lane_count,
		    intel_dp->common_rates[limits.max_clock],
		    limits.max_bpp, adjusted_mode->crtc_clock);
2500

2501 2502 2503 2504 2505
	if ((adjusted_mode->crtc_clock > i915->max_dotclk_freq ||
	     adjusted_mode->crtc_hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp))
		pipe_config->bigjoiner = true;

2506 2507 2508 2509 2510
	/*
	 * Optimize for slow and wide. This is the place to add alternative
	 * optimization policy.
	 */
	ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
2511 2512

	/* enable compression if the mode doesn't fit available BW */
2513
	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
2514
	if (ret || intel_dp->force_dsc_en || pipe_config->bigjoiner) {
2515 2516 2517 2518
		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
						  conn_state, &limits);
		if (ret < 0)
			return ret;
2519
	}
2520

2521
	if (pipe_config->dsc.compression_enable) {
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
		drm_dbg_kms(&i915->drm,
			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);

		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->dsc.compressed_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2534
	} else {
2535 2536 2537
		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp);
2538

2539 2540 2541 2542 2543 2544
		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->pipe_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2545
	}
2546
	return 0;
2547 2548
}

2549 2550 2551 2552 2553 2554
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	const struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode =
2555
		&crtc_state->hw.adjusted_mode;
2556

2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
	/*
	 * Our YCbCr output is always limited range.
	 * crtc_state->limited_color_range only applies to RGB,
	 * and it must never be set for YCbCr or we risk setting
	 * some conflicting bits in PIPECONF which will mess up
	 * the colors on the monitor.
	 */
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
		return false;

2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
		return crtc_state->pipe_bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
	} else {
		return intel_conn_state->broadcast_rgb ==
			INTEL_BROADCAST_RGB_LIMITED;
	}
}

2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
				    enum port port)
{
	if (IS_G4X(dev_priv))
		return false;
	if (INTEL_GEN(dev_priv) < 12 && port == PORT_A)
		return false;

	return true;
}

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
					     const struct drm_connector_state *conn_state,
					     struct drm_dp_vsc_sdp *vsc)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	/*
	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
	 * Colorimetry Format indication.
	 */
	vsc->revision = 0x5;
	vsc->length = 0x13;

	/* DP 1.4a spec, Table 2-120 */
	switch (crtc_state->output_format) {
	case INTEL_OUTPUT_FORMAT_YCBCR444:
		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
		break;
	case INTEL_OUTPUT_FORMAT_YCBCR420:
		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
		break;
	case INTEL_OUTPUT_FORMAT_RGB:
	default:
		vsc->pixelformat = DP_PIXELFORMAT_RGB;
	}

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_BT709_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_709:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
		break;
	case DRM_MODE_COLORIMETRY_SYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_OPYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
		break;
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
		break;
	default:
		/*
		 * RGB->YCBCR color conversion uses the BT.709
		 * color space.
		 */
		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		else
			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
		break;
	}

	vsc->bpc = crtc_state->pipe_bpp / 3;

	/* only RGB pixelformat supports 6 bpc */
	drm_WARN_ON(&dev_priv->drm,
		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);

	/* all YCbCr are always limited range */
	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
}

static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;

2679 2680
	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
	if (crtc_state->has_psr)
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691
		return;

	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
		return;

	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
	vsc->sdp_type = DP_SDP_VSC;
	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
					 &crtc_state->infoframes.vsc);
}

2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state,
				  struct drm_dp_vsc_sdp *vsc)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	vsc->sdp_type = DP_SDP_VSC;

	if (dev_priv->psr.psr2_enabled) {
		if (dev_priv->psr.colorimetry_support &&
		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
			/* [PSR2, +Colorimetry] */
			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
							 vsc);
		} else {
			/*
			 * [PSR2, -Colorimetry]
			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
			 * 3D stereo + PSR/PSR2 + Y-coordinate.
			 */
			vsc->revision = 0x4;
			vsc->length = 0xe;
		}
	} else {
		/*
		 * [PSR1]
		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
		 * higher).
		 */
		vsc->revision = 0x2;
		vsc->length = 0x8;
	}
}

2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
					    struct intel_crtc_state *crtc_state,
					    const struct drm_connector_state *conn_state)
{
	int ret;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;

	if (!conn_state->hdr_output_metadata)
		return;

	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);

	if (ret) {
		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
		return;
	}

	crtc_state->infoframes.enable |=
		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
}

2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
static void
intel_dp_drrs_compute_config(struct intel_dp *intel_dp,
			     struct intel_crtc_state *pipe_config,
			     int output_bpp, bool constant_n)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/*
	 * DRRS and PSR can't be enable together, so giving preference to PSR
	 * as it allows more power-savings by complete shutting down display,
	 * so to guarantee this, intel_dp_drrs_compute_config() must be called
	 * after intel_psr_compute_config().
	 */
	if (pipe_config->has_psr)
		return;

	if (!intel_connector->panel.downclock_mode ||
	    dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	pipe_config->has_drrs = true;
	intel_link_compute_m_n(output_bpp, pipe_config->lane_count,
			       intel_connector->panel.downclock_mode->clock,
			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
			       constant_n, pipe_config->fec_enable);
}

2779
int
2780 2781 2782 2783 2784
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2785
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2786
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2787 2788 2789 2790
	enum port port = encoder->port;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
L
Lyude Paul 已提交
2791
	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, 0,
2792
					   DP_DPCD_QUIRK_CONSTANT_N);
2793
	int ret = 0, output_bpp;
2794 2795 2796 2797

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

2798 2799
	pipe_config->output_format = intel_dp_output_format(&intel_connector->base,
							    adjusted_mode);
2800

2801 2802 2803 2804 2805
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
		ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
	}
2806

2807
	if (!intel_dp_port_has_audio(dev_priv, port))
2808 2809 2810 2811 2812 2813 2814
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2815 2816
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
2817

R
Rodrigo Vivi 已提交
2818
		if (HAS_GMCH(dev_priv))
2819
			ret = intel_gmch_panel_fitting(pipe_config, conn_state);
2820
		else
2821 2822 2823
			ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
2824 2825
	}

2826
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2827
		return -EINVAL;
2828

R
Rodrigo Vivi 已提交
2829
	if (HAS_GMCH(dev_priv) &&
2830
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2831
		return -EINVAL;
2832 2833

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2834
		return -EINVAL;
2835

2836 2837 2838
	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
		return -EINVAL;

2839 2840 2841
	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
	if (ret < 0)
		return ret;
2842

2843 2844
	pipe_config->limited_color_range =
		intel_dp_limited_color_range(pipe_config, conn_state);
2845

2846 2847
	if (pipe_config->dsc.compression_enable)
		output_bpp = pipe_config->dsc.compressed_bpp;
2848
	else
2849 2850
		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
						 pipe_config->pipe_bpp);
2851 2852 2853 2854 2855 2856

	intel_link_compute_m_n(output_bpp,
			       pipe_config->lane_count,
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
			       &pipe_config->dp_m_n,
2857
			       constant_n, pipe_config->fec_enable);
2858

2859
	if (!HAS_DDI(dev_priv))
2860
		intel_dp_set_clock(encoder, pipe_config);
2861

2862
	intel_psr_compute_config(intel_dp, pipe_config);
2863 2864
	intel_dp_drrs_compute_config(intel_dp, pipe_config, output_bpp,
				     constant_n);
2865
	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
2866
	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
2867

2868
	return 0;
2869 2870
}

2871
void intel_dp_set_link_params(struct intel_dp *intel_dp,
2872
			      int link_rate, int lane_count)
2873
{
2874
	intel_dp->link_trained = false;
2875 2876
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
2877 2878
}

2879
static void intel_dp_prepare(struct intel_encoder *encoder,
2880
			     const struct intel_crtc_state *pipe_config)
2881
{
2882
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2883
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2884
	enum port port = encoder->port;
2885
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2886
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2887

2888 2889 2890
	intel_dp_set_link_params(intel_dp,
				 pipe_config->port_clock,
				 pipe_config->lane_count);
2891

2892
	/*
K
Keith Packard 已提交
2893
	 * There are four kinds of DP registers:
2894 2895
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
2896 2897
	 * 	SNB CPU
	 *	IVB CPU
2898 2899 2900 2901 2902 2903 2904 2905
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
2906
	 * configuration happens (oddly) in ilk_pch_enable
2907
	 */
2908

2909 2910 2911
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
2912
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
2913

2914 2915
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
2916
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
2917

2918
	/* Split out the IBX/CPU vs CPT settings */
2919

2920
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
2921 2922 2923 2924 2925 2926
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

2927
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
2928 2929
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2930
		intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
2931
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2932 2933
		u32 trans_dp;

2934
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2935

2936
		trans_dp = intel_de_read(dev_priv, TRANS_DP_CTL(crtc->pipe));
2937 2938 2939 2940
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
2941
		intel_de_write(dev_priv, TRANS_DP_CTL(crtc->pipe), trans_dp);
2942
	} else {
2943
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
2944
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
2945 2946 2947 2948 2949 2950 2951

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

2952
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2953 2954
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2955
		if (IS_CHERRYVIEW(dev_priv))
2956 2957 2958
			intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
		else
			intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
2959
	}
2960 2961
}

2962 2963
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2964

2965 2966
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2967

2968 2969
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2970

2971
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2972

2973
static void wait_panel_status(struct intel_dp *intel_dp,
2974 2975
				       u32 mask,
				       u32 value)
2976
{
2977
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2978
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2979

V
Ville Syrjälä 已提交
2980 2981
	lockdep_assert_held(&dev_priv->pps_mutex);

2982
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
2983

2984 2985
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2986

2987 2988 2989
	drm_dbg_kms(&dev_priv->drm,
		    "mask %08x value %08x status %08x control %08x\n",
		    mask, value,
2990 2991
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
2992

2993 2994
	if (intel_de_wait_for_register(dev_priv, pp_stat_reg,
				       mask, value, 5000))
2995 2996
		drm_err(&dev_priv->drm,
			"Panel status timeout: status %08x control %08x\n",
2997 2998
			intel_de_read(dev_priv, pp_stat_reg),
			intel_de_read(dev_priv, pp_ctrl_reg));
2999

3000
	drm_dbg_kms(&dev_priv->drm, "Wait complete\n");
3001
}
3002

3003
static void wait_panel_on(struct intel_dp *intel_dp)
3004
{
3005 3006 3007
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power on\n");
3008
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
3009 3010
}

3011
static void wait_panel_off(struct intel_dp *intel_dp)
3012
{
3013 3014 3015
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power off time\n");
3016
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
3017 3018
}

3019
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
3020
{
3021
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3022 3023 3024
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

3025
	drm_dbg_kms(&i915->drm, "Wait for panel power cycle\n");
3026

3027 3028 3029 3030 3031
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

3032 3033
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
3034 3035 3036
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
3037

3038
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
3039 3040
}

3041
static void wait_backlight_on(struct intel_dp *intel_dp)
3042 3043 3044 3045 3046
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

3047
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
3048 3049 3050 3051
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
3052

3053 3054 3055 3056
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

3057
static  u32 ilk_get_pp_control(struct intel_dp *intel_dp)
3058
{
3059
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3060
	u32 control;
3061

V
Ville Syrjälä 已提交
3062 3063
	lockdep_assert_held(&dev_priv->pps_mutex);

3064
	control = intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp));
3065 3066
	if (drm_WARN_ON(&dev_priv->drm, !HAS_DDI(dev_priv) &&
			(control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
3067 3068 3069
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
3070
	return control;
3071 3072
}

3073 3074 3075 3076 3077
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
3078
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
3079
{
3080
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3081
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3082
	u32 pp;
3083
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
3084
	bool need_to_disable = !intel_dp->want_panel_vdd;
3085

V
Ville Syrjälä 已提交
3086 3087
	lockdep_assert_held(&dev_priv->pps_mutex);

3088
	if (!intel_dp_is_edp(intel_dp))
3089
		return false;
3090

3091
	cancel_delayed_work(&intel_dp->panel_vdd_work);
3092
	intel_dp->want_panel_vdd = true;
3093

3094
	if (edp_have_panel_vdd(intel_dp))
3095
		return need_to_disable;
3096

3097 3098 3099
	drm_WARN_ON(&dev_priv->drm, intel_dp->vdd_wakeref);
	intel_dp->vdd_wakeref = intel_display_power_get(dev_priv,
							intel_aux_power_domain(dig_port));
3100

3101
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD on\n",
3102 3103
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
3104

3105 3106
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
3107

3108
	pp = ilk_get_pp_control(intel_dp);
3109
	pp |= EDP_FORCE_VDD;
3110

3111 3112
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3113

3114 3115
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3116
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
3117 3118
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3119 3120 3121
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
3122
	if (!edp_have_panel_power(intel_dp)) {
3123 3124
		drm_dbg_kms(&dev_priv->drm,
			    "[ENCODER:%d:%s] panel power wasn't enabled\n",
3125 3126
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
3127 3128
		msleep(intel_dp->panel_power_up_delay);
	}
3129 3130 3131 3132

	return need_to_disable;
}

3133 3134 3135 3136 3137 3138 3139
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
3140
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
3141
{
3142
	intel_wakeref_t wakeref;
3143
	bool vdd;
3144

3145
	if (!intel_dp_is_edp(intel_dp))
3146 3147
		return;

3148 3149 3150
	vdd = false;
	with_pps_lock(intel_dp, wakeref)
		vdd = edp_panel_vdd_on(intel_dp);
3151 3152 3153
	I915_STATE_WARN(!vdd, "[ENCODER:%d:%s] VDD already requested on\n",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
3154 3155
}

3156
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
3157
{
3158
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3159
	struct intel_digital_port *dig_port =
3160
		dp_to_dig_port(intel_dp);
3161
	u32 pp;
3162
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
3163

V
Ville Syrjälä 已提交
3164
	lockdep_assert_held(&dev_priv->pps_mutex);
3165

3166
	drm_WARN_ON(&dev_priv->drm, intel_dp->want_panel_vdd);
3167

3168
	if (!edp_have_panel_vdd(intel_dp))
3169
		return;
3170

3171
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD off\n",
3172 3173
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
3174

3175
	pp = ilk_get_pp_control(intel_dp);
3176
	pp &= ~EDP_FORCE_VDD;
3177

3178 3179
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
3180

3181 3182
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
P
Paulo Zanoni 已提交
3183

3184
	/* Make sure sequencer is idle before allowing subsequent activity */
3185
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
3186 3187
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3188

3189
	if ((pp & PANEL_POWER_ON) == 0)
3190
		intel_dp->panel_power_off_time = ktime_get_boottime();
3191

3192 3193 3194
	intel_display_power_put(dev_priv,
				intel_aux_power_domain(dig_port),
				fetch_and_zero(&intel_dp->vdd_wakeref));
3195
}
3196

3197
static void edp_panel_vdd_work(struct work_struct *__work)
3198
{
3199 3200 3201 3202
	struct intel_dp *intel_dp =
		container_of(to_delayed_work(__work),
			     struct intel_dp, panel_vdd_work);
	intel_wakeref_t wakeref;
3203

3204 3205 3206 3207
	with_pps_lock(intel_dp, wakeref) {
		if (!intel_dp->want_panel_vdd)
			edp_panel_vdd_off_sync(intel_dp);
	}
3208 3209
}

3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

3223 3224 3225 3226 3227
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
3228
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
3229
{
3230
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Ville Syrjälä 已提交
3231 3232 3233

	lockdep_assert_held(&dev_priv->pps_mutex);

3234
	if (!intel_dp_is_edp(intel_dp))
3235
		return;
3236

3237 3238 3239
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "[ENCODER:%d:%s] VDD not forced on",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
3240

3241 3242
	intel_dp->want_panel_vdd = false;

3243
	if (sync)
3244
		edp_panel_vdd_off_sync(intel_dp);
3245 3246
	else
		edp_panel_vdd_schedule_off(intel_dp);
3247 3248
}

3249
static void edp_panel_on(struct intel_dp *intel_dp)
3250
{
3251
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3252
	u32 pp;
3253
	i915_reg_t pp_ctrl_reg;
3254

3255 3256
	lockdep_assert_held(&dev_priv->pps_mutex);

3257
	if (!intel_dp_is_edp(intel_dp))
3258
		return;
3259

3260 3261 3262
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power on\n",
		    dp_to_dig_port(intel_dp)->base.base.base.id,
		    dp_to_dig_port(intel_dp)->base.base.name);
V
Ville Syrjälä 已提交
3263

3264 3265 3266 3267
	if (drm_WARN(&dev_priv->drm, edp_have_panel_power(intel_dp),
		     "[ENCODER:%d:%s] panel power already on\n",
		     dp_to_dig_port(intel_dp)->base.base.base.id,
		     dp_to_dig_port(intel_dp)->base.base.name))
3268
		return;
3269

3270
	wait_panel_power_cycle(intel_dp);
3271

3272
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3273
	pp = ilk_get_pp_control(intel_dp);
3274
	if (IS_GEN(dev_priv, 5)) {
3275 3276
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
3277 3278
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3279
	}
3280

3281
	pp |= PANEL_POWER_ON;
3282
	if (!IS_GEN(dev_priv, 5))
3283 3284
		pp |= PANEL_POWER_RESET;

3285 3286
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3287

3288
	wait_panel_on(intel_dp);
3289
	intel_dp->last_power_on = jiffies;
3290

3291
	if (IS_GEN(dev_priv, 5)) {
3292
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
3293 3294
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3295
	}
3296
}
V
Ville Syrjälä 已提交
3297

3298 3299
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
3300 3301
	intel_wakeref_t wakeref;

3302
	if (!intel_dp_is_edp(intel_dp))
3303 3304
		return;

3305 3306
	with_pps_lock(intel_dp, wakeref)
		edp_panel_on(intel_dp);
3307 3308
}

3309 3310

static void edp_panel_off(struct intel_dp *intel_dp)
3311
{
3312
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3313
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3314
	u32 pp;
3315
	i915_reg_t pp_ctrl_reg;
3316

3317 3318
	lockdep_assert_held(&dev_priv->pps_mutex);

3319
	if (!intel_dp_is_edp(intel_dp))
3320
		return;
3321

3322 3323
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power off\n",
		    dig_port->base.base.base.id, dig_port->base.base.name);
3324

3325 3326 3327
	drm_WARN(&dev_priv->drm, !intel_dp->want_panel_vdd,
		 "Need [ENCODER:%d:%s] VDD to turn off panel\n",
		 dig_port->base.base.base.id, dig_port->base.base.name);
3328

3329
	pp = ilk_get_pp_control(intel_dp);
3330 3331
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
3332
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
3333
		EDP_BLC_ENABLE);
3334

3335
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3336

3337 3338
	intel_dp->want_panel_vdd = false;

3339 3340
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3341

3342
	wait_panel_off(intel_dp);
3343
	intel_dp->panel_power_off_time = ktime_get_boottime();
3344 3345

	/* We got a reference when we enabled the VDD. */
3346 3347 3348
	intel_display_power_put(dev_priv,
				intel_aux_power_domain(dig_port),
				fetch_and_zero(&intel_dp->vdd_wakeref));
3349
}
V
Ville Syrjälä 已提交
3350

3351 3352
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
3353 3354
	intel_wakeref_t wakeref;

3355
	if (!intel_dp_is_edp(intel_dp))
3356
		return;
V
Ville Syrjälä 已提交
3357

3358 3359
	with_pps_lock(intel_dp, wakeref)
		edp_panel_off(intel_dp);
3360 3361
}

3362 3363
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
3364
{
3365
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3366
	intel_wakeref_t wakeref;
3367

3368 3369 3370 3371 3372 3373
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
3374
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
3375

3376 3377 3378
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
3379

3380
		pp = ilk_get_pp_control(intel_dp);
3381
		pp |= EDP_BLC_ENABLE;
3382

3383 3384
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3385
	}
3386 3387
}

3388
/* Enable backlight PWM and backlight PP control. */
3389 3390
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
3391
{
3392
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
3393
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3394

3395
	if (!intel_dp_is_edp(intel_dp))
3396 3397
		return;

3398
	drm_dbg_kms(&i915->drm, "\n");
3399

3400
	intel_panel_enable_backlight(crtc_state, conn_state);
3401 3402 3403 3404 3405
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
3406
{
3407
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3408
	intel_wakeref_t wakeref;
3409

3410
	if (!intel_dp_is_edp(intel_dp))
3411 3412
		return;

3413 3414 3415
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
V
Ville Syrjälä 已提交
3416

3417
		pp = ilk_get_pp_control(intel_dp);
3418
		pp &= ~EDP_BLC_ENABLE;
3419

3420 3421
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3422
	}
V
Ville Syrjälä 已提交
3423 3424

	intel_dp->last_backlight_off = jiffies;
3425
	edp_wait_backlight_off(intel_dp);
3426
}
3427

3428
/* Disable backlight PP control and backlight PWM. */
3429
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
3430
{
3431
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
3432
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3433

3434
	if (!intel_dp_is_edp(intel_dp))
3435 3436
		return;

3437
	drm_dbg_kms(&i915->drm, "\n");
3438

3439
	_intel_edp_backlight_off(intel_dp);
3440
	intel_panel_disable_backlight(old_conn_state);
3441
}
3442

3443 3444 3445 3446 3447 3448 3449
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
3450
	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3451
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3452
	intel_wakeref_t wakeref;
V
Ville Syrjälä 已提交
3453 3454
	bool is_enabled;

3455 3456
	is_enabled = false;
	with_pps_lock(intel_dp, wakeref)
3457
		is_enabled = ilk_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
3458 3459 3460
	if (is_enabled == enable)
		return;

3461 3462
	drm_dbg_kms(&i915->drm, "panel power control backlight %s\n",
		    enable ? "enable" : "disable");
3463 3464 3465 3466 3467 3468 3469

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

3470 3471 3472 3473
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3474
	bool cur_state = intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN;
3475 3476

	I915_STATE_WARN(cur_state != state,
3477 3478
			"[ENCODER:%d:%s] state assertion failure (expected %s, current %s)\n",
			dig_port->base.base.base.id, dig_port->base.base.name,
3479
			onoff(state), onoff(cur_state));
3480 3481 3482 3483 3484
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
3485
	bool cur_state = intel_de_read(dev_priv, DP_A) & DP_PLL_ENABLE;
3486 3487 3488

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
3489
			onoff(state), onoff(cur_state));
3490 3491 3492 3493
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

3494 3495
static void ilk_edp_pll_on(struct intel_dp *intel_dp,
			   const struct intel_crtc_state *pipe_config)
3496
{
3497
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3498
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3499

3500
	assert_pipe_disabled(dev_priv, pipe_config->cpu_transcoder);
3501 3502
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
3503

3504 3505
	drm_dbg_kms(&dev_priv->drm, "enabling eDP PLL for clock %d\n",
		    pipe_config->port_clock);
3506 3507 3508

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

3509
	if (pipe_config->port_clock == 162000)
3510 3511 3512 3513
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

3514 3515
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3516 3517
	udelay(500);

3518 3519 3520 3521 3522 3523
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
3524
	if (IS_GEN(dev_priv, 5))
3525
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
3526

3527
	intel_dp->DP |= DP_PLL_ENABLE;
3528

3529 3530
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3531
	udelay(200);
3532 3533
}

3534 3535
static void ilk_edp_pll_off(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
3536
{
3537
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
3538
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3539

3540
	assert_pipe_disabled(dev_priv, old_crtc_state->cpu_transcoder);
3541 3542
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
3543

3544
	drm_dbg_kms(&dev_priv->drm, "disabling eDP PLL\n");
3545

3546
	intel_dp->DP &= ~DP_PLL_ENABLE;
3547

3548 3549
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3550 3551 3552
	udelay(200);
}

3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
3564
		drm_dp_is_branch(intel_dp->dpcd) &&
3565 3566 3567
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

3568 3569 3570 3571
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable)
{
3572
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3573 3574
	int ret;

3575
	if (!crtc_state->dsc.compression_enable)
3576 3577 3578 3579 3580
		return;

	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
				 enable ? DP_DECOMPRESSION_EN : 0);
	if (ret < 0)
3581 3582 3583
		drm_dbg_kms(&i915->drm,
			    "Failed to %s sink decompression state\n",
			    enable ? "enable" : "disable");
3584 3585
}

3586 3587
/* If the device supports it, try to set the power state appropriately */
void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
3588
{
3589 3590
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3591 3592 3593 3594 3595 3596
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

3597
	if (mode != DP_SET_POWER_D0) {
3598 3599 3600
		if (downstream_hpd_needs_d0(intel_dp))
			return;

3601
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3602
	} else {
3603 3604
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

3605 3606
		lspcon_resume(dp_to_dig_port(intel_dp));

3607 3608 3609 3610 3611
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
3612
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3613 3614 3615 3616
			if (ret == 1)
				break;
			msleep(1);
		}
3617 3618 3619

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
3620
	}
3621 3622

	if (ret != 1)
3623 3624 3625
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
			    encoder->base.base.id, encoder->base.name,
			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
3626 3627
}

3628 3629 3630 3631 3632 3633
static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
				 enum port port, enum pipe *pipe)
{
	enum pipe p;

	for_each_pipe(dev_priv, p) {
3634
		u32 val = intel_de_read(dev_priv, TRANS_DP_CTL(p));
3635 3636 3637 3638 3639 3640 3641

		if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
			*pipe = p;
			return true;
		}
	}

3642 3643
	drm_dbg_kms(&dev_priv->drm, "No pipe for DP port %c found\n",
		    port_name(port));
3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657

	/* must initialize pipe to something for the asserts */
	*pipe = PIPE_A;

	return false;
}

bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe)
{
	bool ret;
	u32 val;

3658
	val = intel_de_read(dev_priv, dp_reg);
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674

	ret = val & DP_PORT_EN;

	/* asserts want to know the pipe even if the port is disabled */
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
		*pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
		ret &= cpt_dp_port_selected(dev_priv, port, pipe);
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;

	return ret;
}

3675 3676
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
3677
{
3678
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3679
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3680
	intel_wakeref_t wakeref;
3681
	bool ret;
3682

3683 3684 3685
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
3686 3687
		return false;

3688 3689
	ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				    encoder->port, pipe);
3690

3691
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
3692 3693

	return ret;
3694
}
3695

3696
static void intel_dp_get_config(struct intel_encoder *encoder,
3697
				struct intel_crtc_state *pipe_config)
3698
{
3699
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3700
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3701
	u32 tmp, flags = 0;
3702
	enum port port = encoder->port;
3703
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3704

3705 3706 3707 3708
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
3709

3710
	tmp = intel_de_read(dev_priv, intel_dp->output_reg);
3711 3712

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
3713

3714
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
3715 3716
		u32 trans_dp = intel_de_read(dev_priv,
					     TRANS_DP_CTL(crtc->pipe));
3717 3718

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
3719 3720 3721
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3722

3723
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
3724 3725 3726 3727
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
3728
		if (tmp & DP_SYNC_HS_HIGH)
3729 3730 3731
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3732

3733
		if (tmp & DP_SYNC_VS_HIGH)
3734 3735 3736 3737
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
3738

3739
	pipe_config->hw.adjusted_mode.flags |= flags;
3740

3741
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
3742 3743
		pipe_config->limited_color_range = true;

3744 3745 3746
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

3747 3748
	intel_dp_get_m_n(crtc, pipe_config);

3749
	if (port == PORT_A) {
3750
		if ((intel_de_read(dev_priv, DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
3751 3752 3753 3754
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
3755

3756
	pipe_config->hw.adjusted_mode.crtc_clock =
3757 3758
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
3759

3760
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
3761
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3775 3776 3777
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3778
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3779
	}
3780 3781
}

3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp);

/**
 * intel_dp_sync_state - sync the encoder state during init/resume
 * @encoder: intel encoder to sync
 * @crtc_state: state for the CRTC connected to the encoder
 *
 * Sync any state stored in the encoder wrt. HW state during driver init
 * and system resume.
 */
void intel_dp_sync_state(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * Don't clobber DPCD if it's been already read out during output
	 * setup (eDP) or detect.
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		intel_dp_get_dpcd(intel_dp);

	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
}

3809 3810 3811 3812
bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
				    struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * If BIOS has set an unsupported or non-standard link rate for some
	 * reason force an encoder recompute and full modeset.
	 */
	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
				crtc_state->port_clock) < 0) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to unsupported link rate\n");
		crtc_state->uapi.connectors_changed = true;
		return false;
	}
3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838

	/*
	 * FIXME hack to force full modeset when DSC is being used.
	 *
	 * As long as we do not have full state readout and config comparison
	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
	 * Remove once we have readout for DSC.
	 */
	if (crtc_state->dsc.compression_enable) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to DSC being enabled\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

3839 3840 3841 3842 3843 3844
	if (CAN_PSR(i915) && intel_dp_is_edp(intel_dp)) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset to compute PSR state\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

3845 3846 3847
	return true;
}

3848 3849
static void intel_disable_dp(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3850 3851
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
3852
{
3853
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3854

3855 3856
	intel_dp->link_trained = false;

3857
	if (old_crtc_state->has_audio)
3858 3859
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3860 3861 3862

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
3863
	intel_edp_panel_vdd_on(intel_dp);
3864
	intel_edp_backlight_off(old_conn_state);
3865
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
3866
	intel_edp_panel_off(intel_dp);
3867 3868
}

3869 3870
static void g4x_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3871 3872 3873
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3874
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3875 3876
}

3877 3878
static void vlv_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3879 3880 3881
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3882
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3883 3884
}

3885 3886
static void g4x_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3887 3888
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3889
{
3890
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3891
	enum port port = encoder->port;
3892

3893 3894 3895 3896 3897 3898
	/*
	 * Bspec does not list a specific disable sequence for g4x DP.
	 * Follow the ilk+ sequence (disable pipe before the port) for
	 * g4x DP as it does not suffer from underruns like the normal
	 * g4x modeset sequence (disable pipe after the port).
	 */
3899
	intel_dp_link_down(encoder, old_crtc_state);
3900 3901

	/* Only ilk+ has port A */
3902
	if (port == PORT_A)
3903
		ilk_edp_pll_off(intel_dp, old_crtc_state);
3904 3905
}

3906 3907
static void vlv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3908 3909
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3910
{
3911
	intel_dp_link_down(encoder, old_crtc_state);
3912 3913
}

3914 3915
static void chv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3916 3917
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3918
{
3919
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3920

3921
	intel_dp_link_down(encoder, old_crtc_state);
3922

3923
	vlv_dpio_get(dev_priv);
3924 3925

	/* Assert data lane reset */
3926
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
3927

3928
	vlv_dpio_put(dev_priv);
3929 3930
}

3931
static void
3932
cpt_set_link_train(struct intel_dp *intel_dp,
3933
		   const struct intel_crtc_state *crtc_state,
3934
		   u8 dp_train_pat)
3935
{
3936
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3937
	u32 *DP = &intel_dp->DP;
3938

3939
	*DP &= ~DP_LINK_TRAIN_MASK_CPT;
3940

3941
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF_CPT;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1_CPT;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	}
3957

3958 3959 3960
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}
3961

3962 3963
static void
g4x_set_link_train(struct intel_dp *intel_dp,
3964
		   const struct intel_crtc_state *crtc_state,
3965 3966 3967 3968
		   u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 *DP = &intel_dp->DP;
3969

3970
	*DP &= ~DP_LINK_TRAIN_MASK;
3971

3972
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
3987
	}
3988 3989 3990

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3991 3992
}

3993
static void intel_dp_enable_port(struct intel_dp *intel_dp,
3994
				 const struct intel_crtc_state *crtc_state)
3995
{
3996
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3997 3998 3999

	/* enable with pattern 1 (as per spec) */

4000 4001
	intel_dp_program_link_training_pattern(intel_dp, crtc_state,
					       DP_TRAINING_PATTERN_1);
4002 4003 4004 4005 4006 4007 4008 4009

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
4010
	if (crtc_state->has_audio)
4011
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
4012

4013 4014
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4015 4016
}

4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031
void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 tmp;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
		return;

	if (!drm_dp_is_branch(intel_dp->dpcd))
		return;

	tmp = intel_dp->has_hdmi_sink ?
		DP_HDMI_DVI_OUTPUT_CONFIG : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
4032
			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
4033 4034 4035
		drm_dbg_kms(&i915->drm, "Failed to set protocol converter HDMI mode to %s\n",
			    enableddisabled(intel_dp->has_hdmi_sink));

4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
	tmp = intel_dp->dfp.ycbcr_444_to_420 ?
		DP_CONVERSION_TO_YCBCR420_ENABLE : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:0 conversion mode to %s\n",
			    enableddisabled(intel_dp->dfp.ycbcr_444_to_420));

	tmp = 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_2, tmp) <= 0)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:2 conversion mode to %s\n",
			    enableddisabled(false));
4052 4053
}

4054 4055
static void intel_enable_dp(struct intel_atomic_state *state,
			    struct intel_encoder *encoder,
4056 4057
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
4058
{
4059
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4060
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4061
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4062
	u32 dp_reg = intel_de_read(dev_priv, intel_dp->output_reg);
4063
	enum pipe pipe = crtc->pipe;
4064
	intel_wakeref_t wakeref;
4065

4066
	if (drm_WARN_ON(&dev_priv->drm, dp_reg & DP_PORT_EN))
4067
		return;
4068

4069 4070 4071
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_init_panel_power_sequencer(encoder, pipe_config);
4072

4073
		intel_dp_enable_port(intel_dp, pipe_config);
4074

4075 4076 4077 4078
		edp_panel_vdd_on(intel_dp);
		edp_panel_on(intel_dp);
		edp_panel_vdd_off(intel_dp, true);
	}
4079

4080
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4081 4082
		unsigned int lane_mask = 0x0;

4083
		if (IS_CHERRYVIEW(dev_priv))
4084
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
4085

4086 4087
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
4088
	}
4089

4090
	intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
4091
	intel_dp_configure_protocol_converter(intel_dp);
4092 4093
	intel_dp_start_link_train(intel_dp, pipe_config);
	intel_dp_stop_link_train(intel_dp, pipe_config);
4094

4095
	if (pipe_config->has_audio) {
4096 4097
		drm_dbg(&dev_priv->drm, "Enabling DP audio on pipe %c\n",
			pipe_name(pipe));
4098
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
4099
	}
4100
}
4101

4102 4103
static void g4x_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
4104 4105
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
4106
{
4107
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4108
	intel_edp_backlight_on(pipe_config, conn_state);
4109
}
4110

4111 4112
static void vlv_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
4113 4114
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
4115
{
4116
	intel_edp_backlight_on(pipe_config, conn_state);
4117 4118
}

4119 4120
static void g4x_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4121 4122
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4123
{
4124
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4125
	enum port port = encoder->port;
4126

4127
	intel_dp_prepare(encoder, pipe_config);
4128

4129
	/* Only ilk+ has port A */
4130
	if (port == PORT_A)
4131
		ilk_edp_pll_on(intel_dp, pipe_config);
4132 4133
}

4134 4135
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
4136 4137
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4138
	enum pipe pipe = intel_dp->pps_pipe;
4139
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
4140

4141
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
4142

4143
	if (drm_WARN_ON(&dev_priv->drm, pipe != PIPE_A && pipe != PIPE_B))
4144 4145
		return;

4146 4147 4148
	edp_panel_vdd_off_sync(intel_dp);

	/*
4149
	 * VLV seems to get confused when multiple power sequencers
4150 4151 4152
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
4153
	 * selected in multiple power sequencers, but let's clear the
4154 4155 4156
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
4157 4158
	drm_dbg_kms(&dev_priv->drm,
		    "detaching pipe %c power sequencer from [ENCODER:%d:%s]\n",
4159 4160
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
4161 4162
	intel_de_write(dev_priv, pp_on_reg, 0);
	intel_de_posting_read(dev_priv, pp_on_reg);
4163 4164 4165 4166

	intel_dp->pps_pipe = INVALID_PIPE;
}

4167
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
4168 4169 4170 4171 4172 4173
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

4174
	for_each_intel_dp(&dev_priv->drm, encoder) {
4175
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4176

4177 4178 4179 4180
		drm_WARN(&dev_priv->drm, intel_dp->active_pipe == pipe,
			 "stealing pipe %c power sequencer from active [ENCODER:%d:%s]\n",
			 pipe_name(pipe), encoder->base.base.id,
			 encoder->base.name);
4181

4182 4183 4184
		if (intel_dp->pps_pipe != pipe)
			continue;

4185 4186 4187 4188
		drm_dbg_kms(&dev_priv->drm,
			    "stealing pipe %c power sequencer from [ENCODER:%d:%s]\n",
			    pipe_name(pipe), encoder->base.base.id,
			    encoder->base.name);
4189 4190

		/* make sure vdd is off before we steal it */
4191
		vlv_detach_power_sequencer(intel_dp);
4192 4193 4194
	}
}

4195 4196
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
4197
{
4198
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4199
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4200
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4201 4202 4203

	lockdep_assert_held(&dev_priv->pps_mutex);

4204
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
4205

4206 4207 4208 4209 4210 4211 4212
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
4213
		vlv_detach_power_sequencer(intel_dp);
4214
	}
4215 4216 4217 4218 4219

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
4220
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
4221

4222 4223
	intel_dp->active_pipe = crtc->pipe;

4224
	if (!intel_dp_is_edp(intel_dp))
4225 4226
		return;

4227 4228 4229
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

4230 4231 4232 4233
	drm_dbg_kms(&dev_priv->drm,
		    "initializing pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe), encoder->base.base.id,
		    encoder->base.name);
4234 4235

	/* init power sequencer on this pipe and port */
4236 4237
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
4238 4239
}

4240 4241
static void vlv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4242 4243
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4244
{
4245
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
4246

4247
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4248 4249
}

4250 4251
static void vlv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4252 4253
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
4254
{
4255
	intel_dp_prepare(encoder, pipe_config);
4256

4257
	vlv_phy_pre_pll_enable(encoder, pipe_config);
4258 4259
}

4260 4261
static void chv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4262 4263
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4264
{
4265
	chv_phy_pre_encoder_enable(encoder, pipe_config);
4266

4267
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4268 4269

	/* Second common lane will stay alive on its own now */
4270
	chv_phy_release_cl2_override(encoder);
4271 4272
}

4273 4274
static void chv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4275 4276
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
4277
{
4278
	intel_dp_prepare(encoder, pipe_config);
4279

4280
	chv_phy_pre_pll_enable(encoder, pipe_config);
4281 4282
}

4283 4284
static void chv_dp_post_pll_disable(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
4285 4286
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
4287
{
4288
	chv_phy_post_pll_disable(encoder, old_crtc_state);
4289 4290
}

4291 4292
static u8 intel_dp_voltage_max_2(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
4293
{
4294 4295
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
}
K
Keith Packard 已提交
4296

4297 4298
static u8 intel_dp_voltage_max_3(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
4299 4300
{
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
4301 4302
}

V
Ville Syrjälä 已提交
4303
static u8 intel_dp_preemph_max_2(struct intel_dp *intel_dp)
K
Keith Packard 已提交
4304
{
4305 4306
	return DP_TRAIN_PRE_EMPH_LEVEL_2;
}
K
Keith Packard 已提交
4307

V
Ville Syrjälä 已提交
4308
static u8 intel_dp_preemph_max_3(struct intel_dp *intel_dp)
4309 4310
{
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
4311 4312
}

4313 4314
static void vlv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
4315
{
4316
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4317 4318
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
4319
	u8 train_set = intel_dp->train_set[0];
4320 4321

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4322
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4323 4324
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4325
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4326 4327 4328
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
4329
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4330 4331 4332
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
4333
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4334 4335 4336
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
4337
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4338 4339 4340 4341
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
4342
			return;
4343 4344
		}
		break;
4345
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4346 4347
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4348
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4349 4350 4351
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
4352
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4353 4354 4355
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
4356
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4357 4358 4359 4360
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4361
			return;
4362 4363
		}
		break;
4364
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4365 4366
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4367
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4368 4369 4370
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
4371
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4372 4373 4374 4375
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4376
			return;
4377 4378
		}
		break;
4379
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4380 4381
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4382
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4383 4384 4385 4386
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4387
			return;
4388 4389 4390
		}
		break;
	default:
4391
		return;
4392 4393
	}

4394 4395
	vlv_set_phy_signal_level(encoder, crtc_state,
				 demph_reg_value, preemph_reg_value,
4396
				 uniqtranscale_reg_value, 0);
4397 4398
}

4399 4400
static void chv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
4401
{
4402 4403 4404
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
4405
	u8 train_set = intel_dp->train_set[0];
4406 4407

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4408
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4409
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4410
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4411 4412 4413
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
4414
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4415 4416 4417
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
4418
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4419 4420 4421
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
4422
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4423 4424
			deemph_reg_value = 128;
			margin_reg_value = 154;
4425
			uniq_trans_scale = true;
4426 4427
			break;
		default:
4428
			return;
4429 4430
		}
		break;
4431
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4432
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4433
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4434 4435 4436
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
4437
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4438 4439 4440
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
4441
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4442 4443 4444 4445
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
4446
			return;
4447 4448
		}
		break;
4449
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4450
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4451
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4452 4453 4454
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
4455
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4456 4457 4458 4459
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
4460
			return;
4461 4462
		}
		break;
4463
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4464
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4465
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4466 4467 4468 4469
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
4470
			return;
4471 4472 4473
		}
		break;
	default:
4474
		return;
4475 4476
	}

4477 4478 4479
	chv_set_phy_signal_level(encoder, crtc_state,
				 deemph_reg_value, margin_reg_value,
				 uniq_trans_scale);
4480 4481
}

4482
static u32 g4x_signal_levels(u8 train_set)
4483
{
4484
	u32 signal_levels = 0;
4485

4486
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4487
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4488 4489 4490
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
4491
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4492 4493
		signal_levels |= DP_VOLTAGE_0_6;
		break;
4494
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4495 4496
		signal_levels |= DP_VOLTAGE_0_8;
		break;
4497
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4498 4499 4500
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
4501
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4502
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4503 4504 4505
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
4506
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4507 4508
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
4509
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4510 4511
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
4512
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4513 4514 4515 4516 4517 4518
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

4519
static void
4520 4521
g4x_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = g4x_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~(DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK);
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4539
/* SNB CPU eDP voltage swing and pre-emphasis control */
4540
static u32 snb_cpu_edp_signal_levels(u8 train_set)
4541
{
4542 4543 4544
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

4545
	switch (signal_levels) {
4546 4547
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4548
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4549
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4550
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
4551 4552
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4553
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
4554 4555
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4556
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
4557 4558
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4559
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
4560
	default:
4561 4562 4563
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4564 4565 4566
	}
}

4567
static void
4568 4569
snb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = snb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4587
/* IVB CPU eDP voltage swing and pre-emphasis control */
4588
static u32 ivb_cpu_edp_signal_levels(u8 train_set)
K
Keith Packard 已提交
4589
{
4590 4591 4592
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

K
Keith Packard 已提交
4593
	switch (signal_levels) {
4594
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4595
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
4596
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4597
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
4598
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4599
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
4600 4601
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

4602
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4603
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
4604
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4605 4606
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

4607
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4608
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
4609
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4610 4611 4612 4613 4614 4615 4616 4617 4618
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

4619
static void
4620 4621
ivb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
4622
{
4623
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4624
	u8 train_set = intel_dp->train_set[0];
4625
	u32 signal_levels;
4626

4627 4628 4629 4630 4631 4632 4633
	signal_levels = ivb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	intel_dp->DP |= signal_levels;
4634

4635 4636 4637 4638
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4639 4640
void intel_dp_set_signal_levels(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
4641 4642 4643
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
4644 4645 4646 4647 4648 4649 4650 4651 4652

	drm_dbg_kms(&dev_priv->drm, "Using vswing level %d%s\n",
		    train_set & DP_TRAIN_VOLTAGE_SWING_MASK,
		    train_set & DP_TRAIN_MAX_SWING_REACHED ? " (max)" : "");
	drm_dbg_kms(&dev_priv->drm, "Using pre-emphasis level %d%s\n",
		    (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
		    DP_TRAIN_PRE_EMPHASIS_SHIFT,
		    train_set & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED ?
		    " (max)" : "");
4653

4654
	intel_dp->set_signal_levels(intel_dp, crtc_state);
4655 4656
}

4657
void
4658
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
4659
				       const struct intel_crtc_state *crtc_state,
4660
				       u8 dp_train_pat)
4661
{
4662
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4663

4664 4665
	if ((intel_dp_training_pattern_symbol(dp_train_pat)) !=
	    DP_TRAINING_PATTERN_DISABLE)
4666 4667
		drm_dbg_kms(&dev_priv->drm,
			    "Using DP training pattern TPS%d\n",
4668
			    intel_dp_training_pattern_symbol(dp_train_pat));
4669

4670
	intel_dp->set_link_train(intel_dp, crtc_state, dp_train_pat);
4671 4672
}

4673
static void
4674 4675
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
4676
{
4677
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4678
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4679
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
4680
	enum port port = encoder->port;
4681
	u32 DP = intel_dp->DP;
4682

4683 4684 4685
	if (drm_WARN_ON(&dev_priv->drm,
			(intel_de_read(dev_priv, intel_dp->output_reg) &
			 DP_PORT_EN) == 0))
4686 4687
		return;

4688
	drm_dbg_kms(&dev_priv->drm, "\n");
4689

4690
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
4691
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
4692
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
4693
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
4694
	} else {
4695
		DP &= ~DP_LINK_TRAIN_MASK;
4696
		DP |= DP_LINK_TRAIN_PAT_IDLE;
4697
	}
4698 4699
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4700

4701
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
4702 4703
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4704 4705 4706 4707 4708 4709

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
4710
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
4711 4712 4713 4714 4715 4716 4717
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

4718
		/* always enable with pattern 1 (as per spec) */
4719 4720 4721
		DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
			DP_LINK_TRAIN_PAT_1;
4722 4723
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4724 4725

		DP &= ~DP_PORT_EN;
4726 4727
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4728

4729
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
4730 4731
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
4732 4733
	}

4734
	msleep(intel_dp->panel_power_down_delay);
4735 4736

	intel_dp->DP = DP;
4737 4738

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4739 4740 4741 4742
		intel_wakeref_t wakeref;

		with_pps_lock(intel_dp, wakeref)
			intel_dp->active_pipe = INVALID_PIPE;
4743
	}
4744 4745
}

4746 4747 4748 4749 4750 4751 4752 4753 4754 4755
bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	u8 dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

4756 4757
static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
{
4758 4759
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

4760 4761 4762 4763 4764 4765
	/*
	 * Clear the cached register set to avoid using stale values
	 * for the sinks that do not support DSC.
	 */
	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));

4766 4767 4768
	/* Clear fec_capable to avoid using stale values */
	intel_dp->fec_capable = 0;

4769 4770 4771 4772 4773 4774
	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
				     intel_dp->dsc_dpcd,
				     sizeof(intel_dp->dsc_dpcd)) < 0)
4775 4776 4777
			drm_err(&i915->drm,
				"Failed to read DPCD register 0x%x\n",
				DP_DSC_SUPPORT);
4778

4779 4780 4781
		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
			    (int)sizeof(intel_dp->dsc_dpcd),
			    intel_dp->dsc_dpcd);
4782

4783
		/* FEC is supported only on DP 1.4 */
4784 4785 4786
		if (!intel_dp_is_edp(intel_dp) &&
		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
				      &intel_dp->fec_capable) < 0)
4787 4788
			drm_err(&i915->drm,
				"Failed to read FEC DPCD register\n");
4789

4790 4791
		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
			    intel_dp->fec_capable);
4792 4793 4794
	}
}

4795 4796 4797 4798 4799
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4800

4801
	/* this function is meant to be called only once */
4802
	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
4803

4804
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
4805 4806
		return false;

4807 4808
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4809

4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
4820 4821
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
4822 4823 4824
		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
			    (int)sizeof(intel_dp->edp_dpcd),
			    intel_dp->edp_dpcd);
4825

4826 4827 4828 4829 4830 4831
	/*
	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
	 */
	intel_psr_init_dpcd(intel_dp);

4832 4833
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
4834
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
4835 4836
		int i;

4837 4838
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
4839

4840 4841
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
4842 4843 4844 4845

			if (val == 0)
				break;

4846 4847 4848 4849 4850 4851
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
4852
			intel_dp->sink_rates[i] = (val * 200) / 10;
4853
		}
4854
		intel_dp->num_sink_rates = i;
4855
	}
4856

4857 4858 4859 4860
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
4861 4862 4863 4864 4865
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

4866 4867
	intel_dp_set_common_rates(intel_dp);

4868 4869 4870 4871
	/* Read the eDP DSC DPCD registers */
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		intel_dp_get_dsc_sink_cap(intel_dp);

4872 4873 4874
	return true;
}

4875 4876 4877 4878 4879 4880 4881 4882 4883 4884
static bool
intel_dp_has_sink_count(struct intel_dp *intel_dp)
{
	if (!intel_dp->attached_connector)
		return false;

	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
					  intel_dp->dpcd,
					  &intel_dp->desc);
}
4885 4886 4887 4888

static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
4889 4890
	int ret;

4891 4892
	intel_dp_lttpr_init(intel_dp);

4893
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd))
4894 4895
		return false;

4896 4897 4898 4899
	/*
	 * Don't clobber cached eDP rates. Also skip re-reading
	 * the OUI/ID since we know it won't change.
	 */
4900
	if (!intel_dp_is_edp(intel_dp)) {
4901 4902 4903
		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
				 drm_dp_is_branch(intel_dp->dpcd));

4904
		intel_dp_set_sink_rates(intel_dp);
4905 4906
		intel_dp_set_common_rates(intel_dp);
	}
4907

4908
	if (intel_dp_has_sink_count(intel_dp)) {
4909 4910
		ret = drm_dp_read_sink_count(&intel_dp->aux);
		if (ret < 0)
4911 4912 4913 4914 4915 4916 4917
			return false;

		/*
		 * Sink count can change between short pulse hpd hence
		 * a member variable in intel_dp will track any changes
		 * between short pulse interrupts.
		 */
4918
		intel_dp->sink_count = ret;
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929

		/*
		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
		 * a dongle is present but no display. Unless we require to know
		 * if a dongle is present or not, we don't need to update
		 * downstream port information. So, an early return here saves
		 * time from performing other operations which are not required.
		 */
		if (!intel_dp->sink_count)
			return false;
	}
4930

4931 4932
	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
					   intel_dp->downstream_ports) == 0;
4933 4934
}

4935 4936 4937
static bool
intel_dp_can_mst(struct intel_dp *intel_dp)
{
4938 4939 4940
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	return i915->params.enable_dp_mst &&
4941
		intel_dp->can_mst &&
4942
		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4943 4944
}

4945 4946 4947
static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
4948
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4949 4950
	struct intel_encoder *encoder =
		&dp_to_dig_port(intel_dp)->base;
4951
	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4952

4953 4954 4955 4956
	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
		    encoder->base.base.id, encoder->base.name,
		    yesno(intel_dp->can_mst), yesno(sink_can_mst),
4957
		    yesno(i915->params.enable_dp_mst));
4958 4959 4960 4961

	if (!intel_dp->can_mst)
		return;

4962
	intel_dp->is_mst = sink_can_mst &&
4963
		i915->params.enable_dp_mst;
4964 4965 4966

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
4967 4968 4969 4970 4971
}

static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4972 4973 4974
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4975 4976
}

4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002
bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
		       const struct drm_connector_state *conn_state)
{
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut], in order to
	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		return true;

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_SYCC_601:
	case DRM_MODE_COLORIMETRY_OPYCC_601:
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		return true;
	default:
		break;
	}

	return false;
}

5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021
static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
				     struct dp_sdp *sdp, size_t size)
{
	size_t length = sizeof(struct dp_sdp);

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	/*
	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
	 * VSC SDP Header Bytes
	 */
	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */

5022 5023 5024 5025 5026 5027 5028
	/*
	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
	 * per DP 1.4a spec.
	 */
	if (vsc->revision != 0x5)
		goto out;

5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060
	/* VSC SDP Payload for DB16 through DB18 */
	/* Pixel Encoding and Colorimetry Formats  */
	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */

	switch (vsc->bpc) {
	case 6:
		/* 6bpc: 0x0 */
		break;
	case 8:
		sdp->db[17] = 0x1; /* DB17[3:0] */
		break;
	case 10:
		sdp->db[17] = 0x2;
		break;
	case 12:
		sdp->db[17] = 0x3;
		break;
	case 16:
		sdp->db[17] = 0x4;
		break;
	default:
		MISSING_CASE(vsc->bpc);
		break;
	}
	/* Dynamic Range and Component Bit Depth */
	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
		sdp->db[17] |= 0x80;  /* DB17[7] */

	/* Content Type */
	sdp->db[18] = vsc->content_type & 0x7;

5061
out:
5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144
	return length;
}

static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
					 struct dp_sdp *sdp,
					 size_t size)
{
	size_t length = sizeof(struct dp_sdp);
	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
	ssize_t len;

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
	if (len < 0) {
		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
		return -ENOSPC;
	}

	if (len != infoframe_size) {
		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
		return -ENOSPC;
	}

	/*
	 * Set up the infoframe sdp packet for HDR static metadata.
	 * Prepare VSC Header for SU as per DP 1.4a spec,
	 * Table 2-100 and Table 2-101
	 */

	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
	sdp->sdp_header.HB0 = 0;
	/*
	 * Packet Type 80h + Non-audio INFOFRAME Type value
	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
	 * - 80h + Non-audio INFOFRAME Type value
	 * - InfoFrame Type: 0x07
	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
	 */
	sdp->sdp_header.HB1 = drm_infoframe->type;
	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * infoframe_size - 1
	 */
	sdp->sdp_header.HB2 = 0x1D;
	/* INFOFRAME SDP Version Number */
	sdp->sdp_header.HB3 = (0x13 << 2);
	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	sdp->db[0] = drm_infoframe->version;
	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	sdp->db[1] = drm_infoframe->length;
	/*
	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
	 * HDMI_INFOFRAME_HEADER_SIZE
	 */
	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
	       HDMI_DRM_INFOFRAME_SIZE);

	/*
	 * Size of DP infoframe sdp packet for HDR static metadata consists of
	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
	 * - Two Data Blocks: 2 bytes
	 *    CTA Header Byte2 (INFOFRAME Version Number)
	 *    CTA Header Byte3 (Length of INFOFRAME)
	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
	 *
	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
	 * will pad rest of the size.
	 */
	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
}

static void intel_write_dp_sdp(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type)
{
5145
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

	switch (type) {
	case DP_SDP_VSC:
		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
					    sizeof(sdp));
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
							       &sdp, sizeof(sdp));
		break;
	default:
		MISSING_CASE(type);
5165
		return;
5166 5167 5168 5169 5170
	}

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

5171
	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
5172 5173
}

5174 5175 5176 5177
void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    struct drm_dp_vsc_sdp *vsc)
{
5178
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5179 5180 5181 5182 5183 5184 5185 5186 5187
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

5188
	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
5189 5190 5191
					&sdp, len);
}

5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227
void intel_dp_set_infoframes(struct intel_encoder *encoder,
			     bool enable,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
	u32 val = intel_de_read(dev_priv, reg);

	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
	/* When PSR is enabled, this routine doesn't disable VSC DIP */
	if (intel_psr_enabled(intel_dp))
		val &= ~dip_enable;
	else
		val &= ~(dip_enable | VIDEO_DIP_ENABLE_VSC_HSW);

	if (!enable) {
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
		return;
	}

	intel_de_write(dev_priv, reg, val);
	intel_de_posting_read(dev_priv, reg);

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (!intel_psr_enabled(intel_dp))
		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);

	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
}

G
Gwan-gyeong Mun 已提交
5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347
static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
				   const void *buffer, size_t size)
{
	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	memset(vsc, 0, size);

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
		return -EINVAL;

	vsc->sdp_type = sdp->sdp_header.HB1;
	vsc->revision = sdp->sdp_header.HB2;
	vsc->length = sdp->sdp_header.HB3;

	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
		/*
		 * - HB2 = 0x2, HB3 = 0x8
		 *   VSC SDP supporting 3D stereo + PSR
		 * - HB2 = 0x4, HB3 = 0xe
		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
		 *   first scan line of the SU region (applies to eDP v1.4b
		 *   and higher).
		 */
		return 0;
	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
		/*
		 * - HB2 = 0x5, HB3 = 0x13
		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
		 *   Format.
		 */
		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
		vsc->colorimetry = sdp->db[16] & 0xf;
		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;

		switch (sdp->db[17] & 0x7) {
		case 0x0:
			vsc->bpc = 6;
			break;
		case 0x1:
			vsc->bpc = 8;
			break;
		case 0x2:
			vsc->bpc = 10;
			break;
		case 0x3:
			vsc->bpc = 12;
			break;
		case 0x4:
			vsc->bpc = 16;
			break;
		default:
			MISSING_CASE(sdp->db[17] & 0x7);
			return -EINVAL;
		}

		vsc->content_type = sdp->db[18] & 0x7;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
					   const void *buffer, size_t size)
{
	int ret;

	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
		return -EINVAL;

	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * 1Dh (i.e., Data Byte Count = 30 bytes).
	 */
	if (sdp->sdp_header.HB2 != 0x1D)
		return -EINVAL;

	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
	if ((sdp->sdp_header.HB3 & 0x3) != 0)
		return -EINVAL;

	/* INFOFRAME SDP Version Number */
	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
		return -EINVAL;

	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	if (sdp->db[0] != 1)
		return -EINVAL;

	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
		return -EINVAL;

	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
					     HDMI_DRM_INFOFRAME_SIZE);

	return ret;
}

static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state,
				  struct drm_dp_vsc_sdp *vsc)
{
5348
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = DP_SDP_VSC;
	struct dp_sdp sdp = {};
	int ret;

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (intel_psr_enabled(intel_dp))
		return;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

5363
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374

	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
}

static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
						     struct intel_crtc_state *crtc_state,
						     struct hdmi_drm_infoframe *drm_infoframe)
{
5375
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5376 5377 5378 5379 5380 5381 5382 5383 5384
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
	struct dp_sdp sdp = {};
	int ret;

	if ((crtc_state->infoframes.enable &
	    intel_hdmi_infoframe_enable(type)) == 0)
		return;

5385 5386
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
				 sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399

	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
							 sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm,
			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
}

void intel_read_dp_sdp(struct intel_encoder *encoder,
		       struct intel_crtc_state *crtc_state,
		       unsigned int type)
{
5400 5401 5402
	if (encoder->type != INTEL_OUTPUT_DDI)
		return;

G
Gwan-gyeong Mun 已提交
5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417
	switch (type) {
	case DP_SDP_VSC:
		intel_read_dp_vsc_sdp(encoder, crtc_state,
				      &crtc_state->infoframes.vsc);
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
							 &crtc_state->infoframes.drm.drm);
		break;
	default:
		MISSING_CASE(type);
		break;
	}
}

5418
static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
5419
{
5420
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5421
	int status = 0;
5422
	int test_link_rate;
5423
	u8 test_lane_count, test_link_bw;
5424 5425 5426 5427 5428 5429 5430 5431
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
5432
		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
5433 5434 5435 5436 5437 5438 5439
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
5440
		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
5441 5442 5443
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
5444 5445 5446 5447

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
5448 5449 5450 5451 5452 5453
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
5454 5455
}

5456
static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
5457
{
5458
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5459 5460
	u8 test_pattern;
	u8 test_misc;
5461 5462 5463 5464
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
5465 5466
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
5467
	if (status <= 0) {
5468
		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
5469 5470 5471 5472 5473 5474 5475 5476
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
5477
		drm_dbg_kms(&i915->drm, "H Width read failed\n");
5478 5479 5480 5481 5482 5483
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
5484
		drm_dbg_kms(&i915->drm, "V Height read failed\n");
5485 5486 5487
		return DP_TEST_NAK;
	}

5488 5489
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
5490
	if (status <= 0) {
5491
		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
5513
	intel_dp->compliance.test_active = true;
5514 5515

	return DP_TEST_ACK;
5516 5517
}

5518
static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
5519
{
5520
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5521
	u8 test_result = DP_TEST_ACK;
5522 5523 5524 5525
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
5526
	    connector->edid_corrupt ||
5527 5528 5529 5530 5531 5532 5533 5534 5535 5536
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
5537 5538 5539 5540
			drm_dbg_kms(&i915->drm,
				    "EDID read had %d NACKs, %d DEFERs\n",
				    intel_dp->aux.i2c_nack_count,
				    intel_dp->aux.i2c_defer_count);
5541
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
5542
	} else {
5543 5544 5545 5546 5547 5548 5549
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

5550 5551
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
5552 5553
			drm_dbg_kms(&i915->drm,
				    "Failed to write EDID checksum\n");
5554 5555

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
5556
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
5557 5558 5559
	}

	/* Set test active flag here so userspace doesn't interrupt things */
5560
	intel_dp->compliance.test_active = true;
5561

5562 5563 5564
	return test_result;
}

5565 5566
static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
5567 5568 5569 5570 5571
{
	struct drm_i915_private *dev_priv =
			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
	struct drm_dp_phy_test_params *data =
			&intel_dp->compliance.test_data.phytest;
5572
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631
	enum pipe pipe = crtc->pipe;
	u32 pattern_val;

	switch (data->phy_pattern) {
	case DP_PHY_TEST_PATTERN_NONE:
		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
		break;
	case DP_PHY_TEST_PATTERN_D10_2:
		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
		break;
	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_SCRAMBLED_0);
		break;
	case DP_PHY_TEST_PATTERN_PRBS7:
		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
		break;
	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x250. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
		pattern_val = 0x3e0f83e0;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
		pattern_val = 0x0f83e0f8;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
		pattern_val = 0x0000f83e;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_CUSTOM80);
		break;
	case DP_PHY_TEST_PATTERN_CP2520:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
		pattern_val = 0xFB;
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
			       pattern_val);
		break;
	default:
		WARN(1, "Invalid Phy Test Pattern\n");
	}
}

static void
5632 5633
intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
5634
{
5635 5636
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5637
	struct drm_i915_private *dev_priv = to_i915(dev);
5638
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
				      TGL_TRANS_DDI_PORT_MASK);
	trans_conf_value &= ~PIPECONF_ENABLE;
	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
}

static void
5659 5660
intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
5661
{
5662 5663
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5664
	struct drm_i915_private *dev_priv = to_i915(dev);
5665 5666
	enum port port = dig_port->base.port;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
				    TGL_TRANS_DDI_SELECT_PORT(port);
	trans_conf_value |= PIPECONF_ENABLE;
	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
}

5686 5687
static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
					 const struct intel_crtc_state *crtc_state)
5688 5689 5690 5691 5692
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
	u8 link_status[DP_LINK_STATUS_SIZE];

5693 5694
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0) {
5695 5696 5697 5698 5699
		DRM_DEBUG_KMS("failed to get link status\n");
		return;
	}

	/* retrieve vswing & pre-emphasis setting */
5700 5701
	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
				  link_status);
5702

5703
	intel_dp_autotest_phy_ddi_disable(intel_dp, crtc_state);
5704

5705
	intel_dp_set_signal_levels(intel_dp, crtc_state);
5706

5707
	intel_dp_phy_pattern_update(intel_dp, crtc_state);
5708

5709
	intel_dp_autotest_phy_ddi_enable(intel_dp, crtc_state);
5710 5711 5712 5713 5714

	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
				    link_status[DP_DPCD_REV]);
}

5715
static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
5716
{
5717 5718
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
5719

5720 5721 5722 5723
	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
		return DP_TEST_NAK;
	}
5724

5725 5726
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = true;
5727

5728
	return DP_TEST_ACK;
5729 5730 5731 5732
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
5733
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5734 5735
	u8 response = DP_TEST_NAK;
	u8 request = 0;
5736
	int status;
5737

5738
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
5739
	if (status <= 0) {
5740 5741
		drm_dbg_kms(&i915->drm,
			    "Could not read test request from sink\n");
5742 5743 5744
		goto update_status;
	}

5745
	switch (request) {
5746
	case DP_TEST_LINK_TRAINING:
5747
		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
5748 5749 5750
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
5751
		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
5752 5753 5754
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
5755
		drm_dbg_kms(&i915->drm, "EDID test requested\n");
5756 5757 5758
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
5759
		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
5760 5761 5762
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
5763 5764
		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
			    request);
5765 5766 5767
		break;
	}

5768 5769 5770
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

5771
update_status:
5772
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
5773
	if (status <= 0)
5774 5775
		drm_dbg_kms(&i915->drm,
			    "Could not write test response to sink\n");
5776 5777
}

5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791
/**
 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
 * @intel_dp: Intel DP struct
 *
 * Read any pending MST interrupts, call MST core to handle these and ack the
 * interrupts. Check if the main and AUX link state is ok.
 *
 * Returns:
 * - %true if pending interrupts were serviced (or no interrupts were
 *   pending) w/o detecting an error condition.
 * - %false if an error condition - like AUX failure or a loss of link - is
 *   detected, which needs servicing from the hotplug work.
 */
static bool
5792 5793
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
5794
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5795
	bool link_ok = true;
5796

5797
	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
5798 5799 5800

	for (;;) {
		u8 esi[DP_DPRX_ESI_LEN] = {};
5801
		bool handled;
5802
		int retry;
5803

5804
		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
5805 5806
			drm_dbg_kms(&i915->drm,
				    "failed to get ESI - device may have failed\n");
5807 5808 5809
			link_ok = false;

			break;
5810
		}
5811

5812
		/* check link status - esi[10] = 0x200c */
5813
		if (intel_dp->active_mst_links > 0 && link_ok &&
5814 5815 5816
		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
			drm_dbg_kms(&i915->drm,
				    "channel EQ not ok, retraining\n");
5817
			link_ok = false;
5818
		}
5819

5820
		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
5821

5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833
		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
		if (!handled)
			break;

		for (retry = 0; retry < 3; retry++) {
			int wret;

			wret = drm_dp_dpcd_write(&intel_dp->aux,
						 DP_SINK_COUNT_ESI+1,
						 &esi[1], 3);
			if (wret == 3)
				break;
5834 5835
		}
	}
5836

5837
	return link_ok;
5838 5839
}

5840 5841 5842 5843 5844
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

5845
	if (!intel_dp->link_trained)
5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856
		return false;

	/*
	 * While PSR source HW is enabled, it will control main-link sending
	 * frames, enabling and disabling it so trying to do a retrain will fail
	 * as the link would or not be on or it could mix training patterns
	 * and frame data at the same time causing retrain to fail.
	 * Also when exiting PSR, HW will retrain the link anyways fixing
	 * any link status error.
	 */
	if (intel_psr_enabled(intel_dp))
5857 5858
		return false;

5859 5860
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0)
5861 5862 5863 5864 5865
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
5866 5867 5868 5869
	 *
	 * FIXME would be nice to user the crtc state here, but since
	 * we need to call this from the short HPD handler that seems
	 * a bit hard.
5870 5871 5872 5873 5874 5875 5876 5877 5878
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964
static bool intel_dp_has_connector(struct intel_dp *intel_dp,
				   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_encoder *encoder;
	enum pipe pipe;

	if (!conn_state->best_encoder)
		return false;

	/* SST */
	encoder = &dp_to_dig_port(intel_dp)->base;
	if (conn_state->best_encoder == &encoder->base)
		return true;

	/* MST */
	for_each_pipe(i915, pipe) {
		encoder = &intel_dp->mst_encoders[pipe]->base;
		if (conn_state->best_encoder == &encoder->base)
			return true;
	}

	return false;
}

static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
				      struct drm_modeset_acquire_ctx *ctx,
				      u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	if (!intel_dp_needs_link_retrain(intel_dp))
		*crtc_mask = 0;

	return ret;
}

static bool intel_dp_is_connected(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;

	return connector->base.status == connector_status_connected ||
		intel_dp->is_mst;
}

5965 5966
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
5967 5968
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5969
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5970
	struct intel_crtc *crtc;
5971
	u32 crtc_mask;
5972 5973
	int ret;

5974
	if (!intel_dp_is_connected(intel_dp))
5975 5976 5977 5978 5979 5980 5981
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

5982
	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
5983 5984 5985
	if (ret)
		return ret;

5986
	if (crtc_mask == 0)
5987 5988
		return 0;

5989 5990
	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
		    encoder->base.base.id, encoder->base.name);
5991

5992 5993 5994
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
5995

5996 5997 5998 5999 6000 6001
		/* Suppress underruns caused by re-training */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), false);
	}
6002

6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* retrain on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

		intel_dp_start_link_train(intel_dp, crtc_state);
		intel_dp_stop_link_train(intel_dp, crtc_state);
		break;
	}
6017

6018 6019 6020
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
6021

6022 6023 6024 6025 6026 6027 6028 6029
		/* Keep underrun reporting disabled until things are stable */
		intel_wait_for_vblank(dev_priv, crtc->pipe);

		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), true);
	}
6030 6031

	return 0;
6032 6033
}

6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085
static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
				  struct drm_modeset_acquire_ctx *ctx,
				  u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	return ret;
}

static int intel_dp_do_phy_test(struct intel_encoder *encoder,
				struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
6086
	struct intel_crtc *crtc;
6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103
	u32 crtc_mask;
	int ret;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	ret = intel_dp_prep_phy_test(intel_dp, ctx, &crtc_mask);
	if (ret)
		return ret;

	if (crtc_mask == 0)
		return 0;

	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
		    encoder->base.base.id, encoder->base.name);
6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117

	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* test on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

		intel_dp_process_phy_request(intel_dp, crtc_state);
		break;
	}
6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145

	return 0;
}

static void intel_dp_phy_test(struct intel_encoder *encoder)
{
	struct drm_modeset_acquire_ctx ctx;
	int ret;

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
		ret = intel_dp_do_phy_test(encoder, &ctx);

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
}

6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
6158 6159
static enum intel_hotplug_state
intel_dp_hotplug(struct intel_encoder *encoder,
6160
		 struct intel_connector *connector)
6161
{
6162
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
6163
	struct drm_modeset_acquire_ctx ctx;
6164
	enum intel_hotplug_state state;
6165
	int ret;
6166

6167 6168 6169 6170 6171 6172 6173
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

6174
	state = intel_encoder_hotplug(encoder, connector);
6175

6176
	drm_modeset_acquire_init(&ctx, 0);
6177

6178 6179
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
6180

6181 6182 6183 6184
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
6185

6186 6187
		break;
	}
6188

6189 6190
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
6191 6192
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
6193

6194 6195 6196 6197
	/*
	 * Keeping it consistent with intel_ddi_hotplug() and
	 * intel_hdmi_hotplug().
	 */
6198
	if (state == INTEL_HOTPLUG_UNCHANGED && !connector->hotplug_retries)
6199 6200
		state = INTEL_HOTPLUG_RETRY;

6201
	return state;
6202 6203
}

6204 6205
static void intel_dp_check_service_irq(struct intel_dp *intel_dp)
{
6206
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
		return;

	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);

	if (val & DP_AUTOMATED_TEST_REQUEST)
		intel_dp_handle_test_request(intel_dp);

6221
	if (val & DP_CP_IRQ)
6222
		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
6223 6224

	if (val & DP_SINK_SPECIFIC_IRQ)
6225
		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
6226 6227
}

6228 6229 6230 6231 6232 6233 6234
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
6235 6236 6237 6238 6239
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
6240
 */
6241
static bool
6242
intel_dp_short_pulse(struct intel_dp *intel_dp)
6243
{
6244
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6245 6246
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
6247

6248 6249 6250 6251
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
6252
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6253

6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
6265 6266
	}

6267
	intel_dp_check_service_irq(intel_dp);
6268

6269 6270 6271
	/* Handle CEC interrupts, if any */
	drm_dp_cec_irq(&intel_dp->aux);

6272 6273 6274
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
6275

6276 6277
	intel_psr_short_pulse(intel_dp);

6278 6279
	switch (intel_dp->compliance.test_type) {
	case DP_TEST_LINK_TRAINING:
6280 6281
		drm_dbg_kms(&dev_priv->drm,
			    "Link Training Compliance Test requested\n");
6282
		/* Send a Hotplug Uevent to userspace to start modeset */
6283
		drm_kms_helper_hotplug_event(&dev_priv->drm);
6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		drm_dbg_kms(&dev_priv->drm,
			    "PHY test pattern Compliance Test requested\n");
		/*
		 * Schedule long hpd to do the test
		 *
		 * FIXME get rid of the ad-hoc phy test modeset code
		 * and properly incorporate it into the normal modeset.
		 */
		return false;
6295
	}
6296 6297

	return true;
6298 6299
}

6300
/* XXX this is probably wrong for multiple downstream ports */
6301
static enum drm_connector_status
6302
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
6303
{
6304
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6305
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6306 6307
	u8 *dpcd = intel_dp->dpcd;
	u8 type;
6308

6309
	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
6310 6311
		return connector_status_connected;

6312
	lspcon_resume(dig_port);
6313

6314 6315 6316 6317
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
6318
	if (!drm_dp_is_branch(dpcd))
6319
		return connector_status_connected;
6320 6321

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
6322
	if (intel_dp_has_sink_count(intel_dp) &&
6323
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
6324 6325
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
6326 6327
	}

6328 6329 6330
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

6331
	/* If no HPD, poke DDC gently */
6332
	if (drm_probe_ddc(&intel_dp->aux.ddc))
6333
		return connector_status_connected;
6334 6335

	/* Well we tried, say unknown for unreliable port types */
6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
6348 6349

	/* Anything else is out of spec, warn and ignore */
6350
	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
6351
	return connector_status_disconnected;
6352 6353
}

6354 6355 6356
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
6357
	return connector_status_connected;
6358 6359
}

6360
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
6361
{
6362
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6363
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
6364

6365
	return intel_de_read(dev_priv, SDEISR) & bit;
6366 6367
}

6368
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
6369
{
6370
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6371
	u32 bit;
6372

6373 6374
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
6375 6376
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
6377
	case HPD_PORT_C:
6378 6379
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
6380
	case HPD_PORT_D:
6381 6382 6383
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
6384
		MISSING_CASE(encoder->hpd_pin);
6385 6386 6387
		return false;
	}

6388
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
6389 6390
}

6391
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
6392
{
6393
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6394 6395
	u32 bit;

6396 6397
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
6398
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
6399
		break;
6400
	case HPD_PORT_C:
6401
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
6402
		break;
6403
	case HPD_PORT_D:
6404
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
6405 6406
		break;
	default:
6407
		MISSING_CASE(encoder->hpd_pin);
6408
		return false;
6409 6410
	}

6411
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
6412 6413
}

6414
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
6415
{
6416
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6417
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
6418

6419
	return intel_de_read(dev_priv, DEISR) & bit;
6420 6421
}

6422 6423
/*
 * intel_digital_port_connected - is the specified port connected?
6424
 * @encoder: intel_encoder
6425
 *
6426 6427 6428 6429 6430
 * In cases where there's a connector physically connected but it can't be used
 * by our hardware we also return false, since the rest of the driver should
 * pretty much treat the port as disconnected. This is relevant for type-C
 * (starting on ICL) where there's ownership involved.
 *
6431
 * Return %true if port is connected, %false otherwise.
6432
 */
6433 6434 6435
bool intel_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6436
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
6437
	bool is_connected = false;
6438 6439 6440
	intel_wakeref_t wakeref;

	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
6441
		is_connected = dig_port->connected(encoder);
6442 6443 6444 6445

	return is_connected;
}

6446
static struct edid *
6447
intel_dp_get_edid(struct intel_dp *intel_dp)
6448
{
6449
	struct intel_connector *intel_connector = intel_dp->attached_connector;
6450

6451 6452 6453 6454
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
6455 6456
			return NULL;

J
Jani Nikula 已提交
6457
		return drm_edid_duplicate(intel_connector->edid);
6458 6459 6460 6461
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
6462

6463
static void
6464 6465
intel_dp_update_dfp(struct intel_dp *intel_dp,
		    const struct edid *edid)
6466
{
6467 6468 6469 6470 6471
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;

	intel_dp->dfp.max_bpc =
		drm_dp_downstream_max_bpc(intel_dp->dpcd,
6472
					  intel_dp->downstream_ports, edid);
6473

6474 6475 6476 6477
	intel_dp->dfp.max_dotclock =
		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
					       intel_dp->downstream_ports);

6478 6479 6480 6481 6482 6483 6484 6485 6486
	intel_dp->dfp.min_tmds_clock =
		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);
	intel_dp->dfp.max_tmds_clock =
		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);

6487
	drm_dbg_kms(&i915->drm,
6488
		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d\n",
6489
		    connector->base.base.id, connector->base.name,
6490 6491 6492 6493
		    intel_dp->dfp.max_bpc,
		    intel_dp->dfp.max_dotclock,
		    intel_dp->dfp.min_tmds_clock,
		    intel_dp->dfp.max_tmds_clock);
6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517
}

static void
intel_dp_update_420(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;
	bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420;

	/* No YCbCr output support on gmch platforms */
	if (HAS_GMCH(i915))
		return;

	/*
	 * ILK doesn't seem capable of DP YCbCr output. The
	 * displayed image is severly corrupted. SNB+ is fine.
	 */
	if (IS_GEN(i915, 5))
		return;

	is_branch = drm_dp_is_branch(intel_dp->dpcd);
	ycbcr_420_passthrough =
		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
						  intel_dp->downstream_ports);
6518
	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
6519
	ycbcr_444_to_420 =
6520
		dp_to_dig_port(intel_dp)->lspcon.active ||
6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556
		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
							intel_dp->downstream_ports);

	if (INTEL_GEN(i915) >= 11) {
		/* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */
		intel_dp->dfp.ycbcr_444_to_420 =
			ycbcr_444_to_420 && !ycbcr_420_passthrough;

		connector->base.ycbcr_420_allowed =
			!is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough;
	} else {
		/* 4:4:4->4:2:0 conversion is the only way */
		intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420;

		connector->base.ycbcr_420_allowed = ycbcr_444_to_420;
	}

	drm_dbg_kms(&i915->drm,
		    "[CONNECTOR:%d:%s] YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
		    connector->base.base.id, connector->base.name,
		    yesno(connector->base.ycbcr_420_allowed),
		    yesno(intel_dp->dfp.ycbcr_444_to_420));
}

static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;
	struct edid *edid;

	intel_dp_unset_edid(intel_dp);
	edid = intel_dp_get_edid(intel_dp);
	connector->detect_edid = edid;

	intel_dp_update_dfp(intel_dp, edid);
	intel_dp_update_420(intel_dp);
6557

6558 6559 6560 6561 6562
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
	}

6563
	drm_dp_cec_set_edid(&intel_dp->aux, edid);
L
Lyude Paul 已提交
6564
	intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
6565 6566
}

6567 6568
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
6569
{
6570
	struct intel_connector *connector = intel_dp->attached_connector;
6571

6572
	drm_dp_cec_unset_edid(&intel_dp->aux);
6573 6574
	kfree(connector->detect_edid);
	connector->detect_edid = NULL;
6575

6576
	intel_dp->has_hdmi_sink = false;
6577
	intel_dp->has_audio = false;
L
Lyude Paul 已提交
6578
	intel_dp->edid_quirks = 0;
6579 6580

	intel_dp->dfp.max_bpc = 0;
6581
	intel_dp->dfp.max_dotclock = 0;
6582 6583
	intel_dp->dfp.min_tmds_clock = 0;
	intel_dp->dfp.max_tmds_clock = 0;
6584 6585 6586

	intel_dp->dfp.ycbcr_444_to_420 = false;
	connector->base.ycbcr_420_allowed = false;
6587
}
6588

6589
static int
6590 6591 6592
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
Z
Zhenyu Wang 已提交
6593
{
6594
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6595
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6596 6597
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
Z
Zhenyu Wang 已提交
6598 6599
	enum drm_connector_status status;

6600 6601
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6602 6603
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
6604

6605 6606 6607
	if (!INTEL_DISPLAY_ENABLED(dev_priv))
		return connector_status_disconnected;

6608
	/* Can't disconnect eDP */
6609
	if (intel_dp_is_edp(intel_dp))
6610
		status = edp_detect(intel_dp);
6611
	else if (intel_digital_port_connected(encoder))
6612
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
6613
	else
6614 6615
		status = connector_status_disconnected;

6616
	if (status == connector_status_disconnected) {
6617
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6618
		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
6619

6620
		if (intel_dp->is_mst) {
6621 6622 6623 6624
			drm_dbg_kms(&dev_priv->drm,
				    "MST device may have disappeared %d vs %d\n",
				    intel_dp->is_mst,
				    intel_dp->mst_mgr.mst_state);
6625 6626 6627 6628 6629
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

6630
		goto out;
6631
	}
Z
Zhenyu Wang 已提交
6632

6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643
	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dp_get_dsc_sink_cap(intel_dp);

	intel_dp_configure_mst(intel_dp);

	/*
	 * TODO: Reset link params when switching to MST mode, until MST
	 * supports link training fallback params.
	 */
	if (intel_dp->reset_link_params || intel_dp->is_mst) {
6644 6645
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
6646

6647 6648
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
6649 6650 6651

		intel_dp->reset_link_params = false;
	}
6652

6653 6654
	intel_dp_print_rates(intel_dp);

6655
	if (intel_dp->is_mst) {
6656 6657 6658 6659 6660
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
6661 6662
		status = connector_status_disconnected;
		goto out;
6663 6664 6665 6666 6667 6668
	}

	/*
	 * Some external monitors do not signal loss of link synchronization
	 * with an IRQ_HPD, so force a link status check.
	 */
6669 6670 6671 6672
	if (!intel_dp_is_edp(intel_dp)) {
		int ret;

		ret = intel_dp_retrain_link(encoder, ctx);
6673
		if (ret)
6674 6675
			return ret;
	}
6676

6677 6678 6679 6680 6681 6682 6683 6684
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

6685
	intel_dp_set_edid(intel_dp);
6686 6687
	if (intel_dp_is_edp(intel_dp) ||
	    to_intel_connector(connector)->detect_edid)
6688
		status = connector_status_connected;
6689

6690
	intel_dp_check_service_irq(intel_dp);
6691

6692
out:
6693
	if (status != connector_status_connected && !intel_dp->is_mst)
6694
		intel_dp_unset_edid(intel_dp);
6695

6696 6697 6698 6699 6700 6701
	/*
	 * Make sure the refs for power wells enabled during detect are
	 * dropped to avoid a new detect cycle triggered by HPD polling.
	 */
	intel_display_power_flush_work(dev_priv);

6702 6703 6704 6705 6706
	if (!intel_dp_is_edp(intel_dp))
		drm_dp_set_subconnector_property(connector,
						 status,
						 intel_dp->dpcd,
						 intel_dp->downstream_ports);
6707
	return status;
6708 6709
}

6710 6711
static void
intel_dp_force(struct drm_connector *connector)
6712
{
6713
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6714 6715
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &dig_port->base;
6716
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6717 6718
	enum intel_display_power_domain aux_domain =
		intel_aux_power_domain(dig_port);
6719
	intel_wakeref_t wakeref;
6720

6721 6722
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6723
	intel_dp_unset_edid(intel_dp);
6724

6725 6726
	if (connector->status != connector_status_connected)
		return;
6727

6728
	wakeref = intel_display_power_get(dev_priv, aux_domain);
6729 6730 6731

	intel_dp_set_edid(intel_dp);

6732
	intel_display_power_put(dev_priv, aux_domain, wakeref);
6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
6746

6747
	/* if eDP has no EDID, fall back to fixed mode */
6748
	if (intel_dp_is_edp(intel_attached_dp(intel_connector)) &&
6749
	    intel_connector->panel.fixed_mode) {
6750
		struct drm_display_mode *mode;
6751 6752

		mode = drm_mode_duplicate(connector->dev,
6753
					  intel_connector->panel.fixed_mode);
6754
		if (mode) {
6755 6756 6757 6758
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
6759

6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772
	if (!edid) {
		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
		struct drm_display_mode *mode;

		mode = drm_dp_downstream_mode(connector->dev,
					      intel_dp->dpcd,
					      intel_dp->downstream_ports);
		if (mode) {
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}

6773
	return 0;
6774 6775
}

6776 6777 6778
static int
intel_dp_connector_register(struct drm_connector *connector)
{
6779
	struct drm_i915_private *i915 = to_i915(connector->dev);
6780
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6781 6782
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_lspcon *lspcon = &dig_port->lspcon;
6783 6784 6785 6786 6787
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
6788

6789 6790
	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
		    intel_dp->aux.name, connector->kdev->kobj.name);
6791 6792

	intel_dp->aux.dev = connector->kdev;
6793 6794
	ret = drm_dp_aux_register(&intel_dp->aux);
	if (!ret)
6795
		drm_dp_cec_register_connector(&intel_dp->aux, connector);
6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811

	if (!intel_bios_is_lspcon_present(i915, dig_port->base.port))
		return ret;

	/*
	 * ToDo: Clean this up to handle lspcon init and resume more
	 * efficiently and streamlined.
	 */
	if (lspcon_init(dig_port)) {
		lspcon_detect_hdr_capability(lspcon);
		if (lspcon->hdr_supported)
			drm_object_attach_property(&connector->base,
						   connector->dev->mode_config.hdr_output_metadata_property,
						   0);
	}

6812
	return ret;
6813 6814
}

6815 6816 6817
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
6818
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6819 6820 6821

	drm_dp_cec_unregister_connector(&intel_dp->aux);
	drm_dp_aux_unregister(&intel_dp->aux);
6822 6823 6824
	intel_connector_unregister(connector);
}

6825
void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
6826
{
6827 6828
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
	struct intel_dp *intel_dp = &dig_port->dp;
6829

6830
	intel_dp_mst_encoder_cleanup(dig_port);
6831
	if (intel_dp_is_edp(intel_dp)) {
6832 6833
		intel_wakeref_t wakeref;

6834
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6835 6836 6837 6838
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
6839 6840
		with_pps_lock(intel_dp, wakeref)
			edp_panel_vdd_off_sync(intel_dp);
6841
	}
6842 6843

	intel_dp_aux_fini(intel_dp);
6844 6845 6846 6847 6848
}

static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	intel_dp_encoder_flush_work(encoder);
6849

6850
	drm_encoder_cleanup(encoder);
6851
	kfree(enc_to_dig_port(to_intel_encoder(encoder)));
6852 6853
}

6854
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
6855
{
6856
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
6857
	intel_wakeref_t wakeref;
6858

6859
	if (!intel_dp_is_edp(intel_dp))
6860 6861
		return;

6862 6863 6864 6865
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
6866
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6867 6868
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
6869 6870
}

6871
void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882
{
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
	intel_wakeref_t wakeref;

	if (!intel_dp_is_edp(intel_dp))
		return;

	with_pps_lock(intel_dp, wakeref)
		wait_panel_power_cycle(intel_dp);
}

6883 6884
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
6885
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6886
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
6899 6900
	drm_dbg_kms(&dev_priv->drm,
		    "VDD left on by BIOS, adjusting state tracking\n");
6901 6902 6903
	drm_WARN_ON(&dev_priv->drm, intel_dp->vdd_wakeref);
	intel_dp->vdd_wakeref = intel_display_power_get(dev_priv,
							intel_aux_power_domain(dig_port));
6904 6905 6906 6907

	edp_panel_vdd_schedule_off(intel_dp);
}

6908 6909
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
6910
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6911 6912
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum pipe pipe;
6913

6914 6915 6916
	if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				  encoder->port, &pipe))
		return pipe;
6917

6918
	return INVALID_PIPE;
6919 6920
}

6921
void intel_dp_encoder_reset(struct drm_encoder *encoder)
6922
{
6923
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
6924
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));
6925
	intel_wakeref_t wakeref;
6926 6927

	if (!HAS_DDI(dev_priv))
6928
		intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
6929

6930 6931
	intel_dp->reset_link_params = true;

6932 6933 6934 6935
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
	    !intel_dp_is_edp(intel_dp))
		return;

6936 6937 6938
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6939

6940 6941 6942 6943 6944 6945 6946 6947
		if (intel_dp_is_edp(intel_dp)) {
			/*
			 * Reinit the power sequencer, in case BIOS did
			 * something nasty with it.
			 */
			intel_dp_pps_init(intel_dp);
			intel_edp_panel_vdd_sanitize(intel_dp);
		}
6948
	}
6949 6950
}

6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987
static int intel_modeset_tile_group(struct intel_atomic_state *state,
				    int tile_group_id)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct drm_connector_list_iter conn_iter;
	struct drm_connector *connector;
	int ret = 0;

	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!connector->has_tile ||
		    connector->tile_group->id != tile_group_id)
			continue;

		conn_state = drm_atomic_get_connector_state(&state->base,
							    connector);
		if (IS_ERR(conn_state)) {
			ret = PTR_ERR(conn_state);
			break;
		}

		crtc = to_intel_crtc(conn_state->crtc);

		if (!crtc)
			continue;

		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			break;
	}
6988
	drm_connector_list_iter_end(&conn_iter);
6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027

	return ret;
}

static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	if (transcoders == 0)
		return 0;

	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

		if (!crtc_state->hw.enable)
			continue;

		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
			continue;

		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
		if (ret)
			return ret;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			return ret;

		transcoders &= ~BIT(crtc_state->cpu_transcoder);
	}

7028
	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069

	return 0;
}

static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
				      struct drm_connector *connector)
{
	const struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(&state->base, connector);
	const struct intel_crtc_state *old_crtc_state;
	struct intel_crtc *crtc;
	u8 transcoders;

	crtc = to_intel_crtc(old_conn_state->crtc);
	if (!crtc)
		return 0;

	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);

	if (!old_crtc_state->hw.active)
		return 0;

	transcoders = old_crtc_state->sync_mode_slaves_mask;
	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
		transcoders |= BIT(old_crtc_state->master_transcoder);

	return intel_modeset_affected_transcoders(state,
						  transcoders);
}

static int intel_dp_connector_atomic_check(struct drm_connector *conn,
					   struct drm_atomic_state *_state)
{
	struct drm_i915_private *dev_priv = to_i915(conn->dev);
	struct intel_atomic_state *state = to_intel_atomic_state(_state);
	int ret;

	ret = intel_digital_connector_atomic_check(conn, &state->base);
	if (ret)
		return ret;

7070 7071 7072 7073 7074
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088
		return 0;

	if (!intel_connector_needs_modeset(state, conn))
		return 0;

	if (conn->has_tile) {
		ret = intel_modeset_tile_group(state, conn->tile_group->id);
		if (ret)
			return ret;
	}

	return intel_modeset_synced_crtcs(state, conn);
}

7089
static const struct drm_connector_funcs intel_dp_connector_funcs = {
7090
	.force = intel_dp_force,
7091
	.fill_modes = drm_helper_probe_single_connector_modes,
7092 7093
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
7094
	.late_register = intel_dp_connector_register,
7095
	.early_unregister = intel_dp_connector_unregister,
7096
	.destroy = intel_connector_destroy,
7097
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7098
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
7099 7100 7101
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
7102
	.detect_ctx = intel_dp_detect,
7103 7104
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
7105
	.atomic_check = intel_dp_connector_atomic_check,
7106 7107 7108
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
7109
	.reset = intel_dp_encoder_reset,
7110
	.destroy = intel_dp_encoder_destroy,
7111 7112
};

7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125
static bool intel_edp_have_power(struct intel_dp *intel_dp)
{
	intel_wakeref_t wakeref;
	bool have_power = false;

	with_pps_lock(intel_dp, wakeref) {
		have_power = edp_have_panel_power(intel_dp) &&
						  edp_have_panel_vdd(intel_dp);
	}

	return have_power;
}

7126
enum irqreturn
7127
intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
7128
{
7129 7130
	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
	struct intel_dp *intel_dp = &dig_port->dp;
7131

7132
	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
7133
	    (long_hpd || !intel_edp_have_power(intel_dp))) {
7134
		/*
7135
		 * vdd off can generate a long/short pulse on eDP which
7136 7137
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
7138
		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
7139
		 */
7140 7141 7142
		drm_dbg_kms(&i915->drm,
			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
			    long_hpd ? "long" : "short",
7143 7144
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
7145
		return IRQ_HANDLED;
7146 7147
	}

7148
	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
7149 7150
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
7151
		    long_hpd ? "long" : "short");
7152

7153
	if (long_hpd) {
7154
		intel_dp->reset_link_params = true;
7155 7156 7157 7158
		return IRQ_NONE;
	}

	if (intel_dp->is_mst) {
7159
		if (!intel_dp_check_mst_status(intel_dp))
7160
			return IRQ_NONE;
7161 7162
	} else if (!intel_dp_short_pulse(intel_dp)) {
		return IRQ_NONE;
7163
	}
7164

7165
	return IRQ_HANDLED;
7166 7167
}

7168
/* check the VBT to see whether the eDP is on another port */
7169
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
7170
{
7171 7172 7173 7174
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
7175
	if (INTEL_GEN(dev_priv) < 5)
7176 7177
		return false;

7178
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
7179 7180
		return true;

7181
	return intel_bios_is_port_edp(dev_priv, port);
7182 7183
}

7184
static void
7185 7186
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
7187
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
7188 7189
	enum port port = dp_to_dig_port(intel_dp)->base.port;

7190 7191 7192
	if (!intel_dp_is_edp(intel_dp))
		drm_connector_attach_dp_subconnector_property(connector);

7193 7194
	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
7195

7196
	intel_attach_broadcast_rgb_property(connector);
R
Rodrigo Vivi 已提交
7197
	if (HAS_GMCH(dev_priv))
7198 7199 7200
		drm_connector_attach_max_bpc_property(connector, 6, 10);
	else if (INTEL_GEN(dev_priv) >= 5)
		drm_connector_attach_max_bpc_property(connector, 6, 12);
7201

7202 7203
	/* Register HDMI colorspace for case of lspcon */
	if (intel_bios_is_lspcon_present(dev_priv, port)) {
7204
		drm_connector_attach_content_type_property(connector);
7205 7206 7207 7208
		intel_attach_hdmi_colorspace_property(connector);
	} else {
		intel_attach_dp_colorspace_property(connector);
	}
7209

7210 7211 7212 7213 7214
	if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
		drm_object_attach_property(&connector->base,
					   connector->dev->mode_config.hdr_output_metadata_property,
					   0);

7215
	if (intel_dp_is_edp(intel_dp)) {
7216 7217 7218
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
R
Rodrigo Vivi 已提交
7219
		if (!HAS_GMCH(dev_priv))
7220 7221 7222 7223
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

7224
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
7225

7226
	}
7227 7228
}

7229 7230
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
7231
	intel_dp->panel_power_off_time = ktime_get_boottime();
7232 7233 7234 7235
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

7236
static void
7237
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
7238
{
7239
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7240
	u32 pp_on, pp_off, pp_ctl;
7241
	struct pps_registers regs;
7242

7243
	intel_pps_get_registers(intel_dp, &regs);
7244

7245
	pp_ctl = ilk_get_pp_control(intel_dp);
7246

7247 7248
	/* Ensure PPS is unlocked */
	if (!HAS_DDI(dev_priv))
7249
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
7250

7251 7252
	pp_on = intel_de_read(dev_priv, regs.pp_on);
	pp_off = intel_de_read(dev_priv, regs.pp_off);
7253 7254

	/* Pull timing values out of registers */
7255 7256 7257 7258
	seq->t1_t3 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, pp_on);
	seq->t8 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, pp_on);
	seq->t9 = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, pp_off);
	seq->t10 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, pp_off);
7259

7260 7261 7262
	if (i915_mmio_reg_valid(regs.pp_div)) {
		u32 pp_div;

7263
		pp_div = intel_de_read(dev_priv, regs.pp_div);
7264

7265
		seq->t11_t12 = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, pp_div) * 1000;
7266
	} else {
7267
		seq->t11_t12 = REG_FIELD_GET(BXT_POWER_CYCLE_DELAY_MASK, pp_ctl) * 1000;
7268
	}
7269 7270
}

I
Imre Deak 已提交
7271 7272 7273 7274 7275 7276 7277 7278 7279
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
7280
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
7281 7282 7283 7284
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

7285
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
7286 7287 7288 7289 7290 7291 7292 7293 7294

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

7295
static void
7296
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
7297
{
7298
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7299 7300 7301 7302 7303 7304 7305 7306 7307
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

7308
	intel_pps_readout_hw_state(intel_dp, &cur);
7309

I
Imre Deak 已提交
7310
	intel_pps_dump_state("cur", &cur);
7311

7312
	vbt = dev_priv->vbt.edp.pps;
7313 7314 7315 7316 7317 7318
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
7319
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
7320 7321 7322
		drm_dbg_kms(&dev_priv->drm,
			    "Increasing T12 panel delay as per the quirk to %d\n",
			    vbt.t11_t12);
7323
	}
7324 7325 7326 7327 7328
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
7342
	intel_pps_dump_state("vbt", &vbt);
7343 7344 7345

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
7346
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
7347 7348 7349 7350 7351 7352 7353 7354 7355
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

7356
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
7357 7358 7359 7360 7361 7362 7363
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

7364 7365 7366 7367 7368
	drm_dbg_kms(&dev_priv->drm,
		    "panel power up delay %d, power down delay %d, power cycle delay %d\n",
		    intel_dp->panel_power_up_delay,
		    intel_dp->panel_power_down_delay,
		    intel_dp->panel_power_cycle_delay);
7369

7370 7371 7372
	drm_dbg_kms(&dev_priv->drm, "backlight on delay %d, off delay %d\n",
		    intel_dp->backlight_on_delay,
		    intel_dp->backlight_off_delay);
I
Imre Deak 已提交
7373 7374 7375 7376 7377 7378 7379 7380 7381 7382

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
7383 7384 7385 7386 7387 7388

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
7389 7390 7391
}

static void
7392
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
7393
					      bool force_disable_vdd)
7394
{
7395
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7396
	u32 pp_on, pp_off, port_sel = 0;
7397
	int div = RUNTIME_INFO(dev_priv)->rawclk_freq / 1000;
7398
	struct pps_registers regs;
7399
	enum port port = dp_to_dig_port(intel_dp)->base.port;
7400
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
7401

V
Ville Syrjälä 已提交
7402
	lockdep_assert_held(&dev_priv->pps_mutex);
7403

7404
	intel_pps_get_registers(intel_dp, &regs);
7405

7406 7407
	/*
	 * On some VLV machines the BIOS can leave the VDD
7408
	 * enabled even on power sequencers which aren't
7409 7410 7411 7412 7413 7414 7415
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
7416
	 * soon as the new power sequencer gets initialized.
7417 7418
	 */
	if (force_disable_vdd) {
7419
		u32 pp = ilk_get_pp_control(intel_dp);
7420

7421 7422
		drm_WARN(&dev_priv->drm, pp & PANEL_POWER_ON,
			 "Panel power already on\n");
7423 7424

		if (pp & EDP_FORCE_VDD)
7425 7426
			drm_dbg_kms(&dev_priv->drm,
				    "VDD already on, disabling first\n");
7427 7428 7429

		pp &= ~EDP_FORCE_VDD;

7430
		intel_de_write(dev_priv, regs.pp_ctrl, pp);
7431 7432
	}

7433 7434 7435 7436
	pp_on = REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, seq->t1_t3) |
		REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, seq->t8);
	pp_off = REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, seq->t9) |
		REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, seq->t10);
7437 7438 7439

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
7440
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7441
		port_sel = PANEL_PORT_SELECT_VLV(port);
7442
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
7443 7444
		switch (port) {
		case PORT_A:
7445
			port_sel = PANEL_PORT_SELECT_DPA;
7446 7447 7448 7449 7450
			break;
		case PORT_C:
			port_sel = PANEL_PORT_SELECT_DPC;
			break;
		case PORT_D:
7451
			port_sel = PANEL_PORT_SELECT_DPD;
7452 7453 7454 7455 7456
			break;
		default:
			MISSING_CASE(port);
			break;
		}
7457 7458
	}

7459 7460
	pp_on |= port_sel;

7461 7462
	intel_de_write(dev_priv, regs.pp_on, pp_on);
	intel_de_write(dev_priv, regs.pp_off, pp_off);
7463 7464 7465 7466 7467

	/*
	 * Compute the divisor for the pp clock, simply match the Bspec formula.
	 */
	if (i915_mmio_reg_valid(regs.pp_div)) {
7468 7469
		intel_de_write(dev_priv, regs.pp_div,
			       REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, (100 * div) / 2 - 1) | REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000)));
7470 7471 7472
	} else {
		u32 pp_ctl;

7473
		pp_ctl = intel_de_read(dev_priv, regs.pp_ctrl);
7474
		pp_ctl &= ~BXT_POWER_CYCLE_DELAY_MASK;
7475
		pp_ctl |= REG_FIELD_PREP(BXT_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000));
7476
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
7477
	}
7478

7479 7480
	drm_dbg_kms(&dev_priv->drm,
		    "panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
7481 7482
		    intel_de_read(dev_priv, regs.pp_on),
		    intel_de_read(dev_priv, regs.pp_off),
7483
		    i915_mmio_reg_valid(regs.pp_div) ?
7484 7485
		    intel_de_read(dev_priv, regs.pp_div) :
		    (intel_de_read(dev_priv, regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK));
7486 7487
}

7488
static void intel_dp_pps_init(struct intel_dp *intel_dp)
7489
{
7490
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7491 7492

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7493 7494
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
7495 7496
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
7497 7498 7499
	}
}

7500 7501
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
7502
 * @dev_priv: i915 device
7503
 * @crtc_state: a pointer to the active intel_crtc_state
7504 7505 7506 7507 7508 7509 7510 7511 7512
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
7513
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
7514
				    const struct intel_crtc_state *crtc_state,
7515
				    int refresh_rate)
7516
{
7517
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
7518
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
7519
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
7520 7521

	if (refresh_rate <= 0) {
7522 7523
		drm_dbg_kms(&dev_priv->drm,
			    "Refresh rate should be positive non-zero.\n");
7524 7525 7526
		return;
	}

7527
	if (intel_dp == NULL) {
7528
		drm_dbg_kms(&dev_priv->drm, "DRRS not supported.\n");
7529 7530 7531 7532
		return;
	}

	if (!intel_crtc) {
7533 7534
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS: intel_crtc not initialized\n");
7535 7536 7537
		return;
	}

7538
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
7539
		drm_dbg_kms(&dev_priv->drm, "Only Seamless DRRS supported.\n");
7540 7541 7542
		return;
	}

V
Ville Syrjälä 已提交
7543
	if (drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode) ==
7544
			refresh_rate)
7545 7546
		index = DRRS_LOW_RR;

7547
	if (index == dev_priv->drrs.refresh_rate_type) {
7548 7549
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS requested for previously set RR...ignoring\n");
7550 7551 7552
		return;
	}

7553
	if (!crtc_state->hw.active) {
7554 7555
		drm_dbg_kms(&dev_priv->drm,
			    "eDP encoder disabled. CRTC not Active\n");
7556 7557 7558
		return;
	}

7559
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
7560 7561
		switch (index) {
		case DRRS_HIGH_RR:
7562
			intel_dp_set_m_n(crtc_state, M1_N1);
7563 7564
			break;
		case DRRS_LOW_RR:
7565
			intel_dp_set_m_n(crtc_state, M2_N2);
7566 7567 7568
			break;
		case DRRS_MAX_RR:
		default:
7569 7570
			drm_err(&dev_priv->drm,
				"Unsupported refreshrate type\n");
7571
		}
7572 7573
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
7574
		u32 val;
7575

7576
		val = intel_de_read(dev_priv, reg);
7577
		if (index > DRRS_HIGH_RR) {
7578
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7579 7580 7581
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
7582
		} else {
7583
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7584 7585 7586
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
7587
		}
7588
		intel_de_write(dev_priv, reg, val);
7589 7590
	}

7591 7592
	dev_priv->drrs.refresh_rate_type = index;

7593 7594
	drm_dbg_kms(&dev_priv->drm, "eDP Refresh Rate set to : %dHz\n",
		    refresh_rate);
7595 7596
}

7597 7598 7599 7600 7601 7602 7603 7604 7605
static void
intel_edp_drrs_enable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	dev_priv->drrs.busy_frontbuffer_bits = 0;
	dev_priv->drrs.dp = intel_dp;
}

7606 7607 7608
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
7609
 * @crtc_state: A pointer to the active crtc state.
7610 7611 7612
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
7613
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
7614
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
7615
{
7616
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7617

7618
	if (!crtc_state->has_drrs)
V
Vandana Kannan 已提交
7619 7620
		return;

7621
	drm_dbg_kms(&dev_priv->drm, "Enabling DRRS\n");
7622

V
Vandana Kannan 已提交
7623
	mutex_lock(&dev_priv->drrs.mutex);
7624

7625
	if (dev_priv->drrs.dp) {
7626
		drm_warn(&dev_priv->drm, "DRRS already enabled\n");
V
Vandana Kannan 已提交
7627 7628 7629
		goto unlock;
	}

7630
	intel_edp_drrs_enable_locked(intel_dp);
V
Vandana Kannan 已提交
7631 7632 7633 7634 7635

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651
static void
intel_edp_drrs_disable_locked(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		int refresh;

		refresh = drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode);
		intel_dp_set_drrs_state(dev_priv, crtc_state, refresh);
	}

	dev_priv->drrs.dp = NULL;
}

7652 7653 7654
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
7655
 * @old_crtc_state: Pointer to old crtc_state.
7656 7657
 *
 */
7658
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
7659
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
7660
{
7661
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7662

7663
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
7664 7665 7666 7667 7668 7669 7670 7671
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7672
	intel_edp_drrs_disable_locked(intel_dp, old_crtc_state);
V
Vandana Kannan 已提交
7673 7674 7675 7676 7677
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710
/**
 * intel_edp_drrs_update - Update DRRS state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This function will update DRRS states, disabling or enabling DRRS when
 * executing fastsets. For full modeset, intel_edp_drrs_disable() and
 * intel_edp_drrs_enable() should be called instead.
 */
void
intel_edp_drrs_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	mutex_lock(&dev_priv->drrs.mutex);

	/* New state matches current one? */
	if (crtc_state->has_drrs == !!dev_priv->drrs.dp)
		goto unlock;

	if (crtc_state->has_drrs)
		intel_edp_drrs_enable_locked(intel_dp);
	else
		intel_edp_drrs_disable_locked(intel_dp, crtc_state);

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

7724
	/*
7725 7726
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
7727 7728
	 */

7729 7730
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
7731

7732 7733 7734 7735
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7736
			drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode));
7737
	}
7738

7739 7740
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
7741 7742
}

7743
/**
7744
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
7745
 * @dev_priv: i915 device
7746 7747
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
7748 7749
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
7750 7751 7752
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
7753 7754
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
7755
{
7756
	struct intel_dp *intel_dp;
7757 7758 7759
	struct drm_crtc *crtc;
	enum pipe pipe;

7760
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7761 7762
		return;

7763
	cancel_delayed_work(&dev_priv->drrs.work);
7764

7765
	mutex_lock(&dev_priv->drrs.mutex);
7766 7767 7768

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
7769 7770 7771 7772
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7773
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7774 7775
	pipe = to_intel_crtc(crtc)->pipe;

7776 7777 7778
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

7779
	/* invalidate means busy screen hence upclock */
7780
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7781
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7782
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
7783 7784 7785 7786

	mutex_unlock(&dev_priv->drrs.mutex);
}

7787
/**
7788
 * intel_edp_drrs_flush - Restart Idleness DRRS
7789
 * @dev_priv: i915 device
7790 7791
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
7792 7793 7794 7795
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
7796 7797 7798
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
7799 7800
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
7801
{
7802
	struct intel_dp *intel_dp;
7803 7804 7805
	struct drm_crtc *crtc;
	enum pipe pipe;

7806
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7807 7808
		return;

7809
	cancel_delayed_work(&dev_priv->drrs.work);
7810

7811
	mutex_lock(&dev_priv->drrs.mutex);
7812 7813 7814

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
7815 7816 7817 7818
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7819
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7820
	pipe = to_intel_crtc(crtc)->pipe;
7821 7822

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
7823 7824
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

7825
	/* flush means busy screen hence upclock */
7826
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7827
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7828
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
7829 7830 7831 7832 7833 7834

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
7835 7836 7837 7838 7839
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
7863 7864 7865 7866 7867 7868 7869 7870
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
7871 7872 7873 7874 7875 7876 7877 7878
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
7879
 * @connector: eDP connector
7880 7881 7882 7883 7884 7885 7886 7887 7888 7889
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
7890
static struct drm_display_mode *
7891 7892
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
7893
{
7894
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
7895 7896
	struct drm_display_mode *downclock_mode = NULL;

7897 7898 7899
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

7900
	if (INTEL_GEN(dev_priv) <= 6) {
7901 7902
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS supported for Gen7 and above\n");
7903 7904 7905 7906
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
7907
		drm_dbg_kms(&dev_priv->drm, "VBT doesn't support DRRS\n");
7908 7909 7910
		return NULL;
	}

7911
	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
7912
	if (!downclock_mode) {
7913 7914
		drm_dbg_kms(&dev_priv->drm,
			    "Downclock mode is not found. DRRS not supported\n");
7915 7916 7917
		return NULL;
	}

7918
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
7919

7920
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
7921 7922
	drm_dbg_kms(&dev_priv->drm,
		    "seamless DRRS supported for eDP panel.\n");
7923 7924 7925
	return downclock_mode;
}

7926
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
7927
				     struct intel_connector *intel_connector)
7928
{
7929 7930
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_device *dev = &dev_priv->drm;
7931
	struct drm_connector *connector = &intel_connector->base;
7932
	struct drm_display_mode *fixed_mode = NULL;
7933
	struct drm_display_mode *downclock_mode = NULL;
7934
	bool has_dpcd;
7935
	enum pipe pipe = INVALID_PIPE;
7936 7937
	intel_wakeref_t wakeref;
	struct edid *edid;
7938

7939
	if (!intel_dp_is_edp(intel_dp))
7940 7941
		return true;

7942 7943
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, edp_panel_vdd_work);

7944 7945 7946 7947 7948 7949
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
7950
	if (intel_get_lvds_encoder(dev_priv)) {
7951 7952
		drm_WARN_ON(dev,
			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
7953 7954
		drm_info(&dev_priv->drm,
			 "LVDS was detected, not registering eDP\n");
7955 7956 7957 7958

		return false;
	}

7959 7960 7961 7962 7963
	with_pps_lock(intel_dp, wakeref) {
		intel_dp_init_panel_power_timestamps(intel_dp);
		intel_dp_pps_init(intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
7964

7965
	/* Cache DPCD and EDID for edp. */
7966
	has_dpcd = intel_edp_init_dpcd(intel_dp);
7967

7968
	if (!has_dpcd) {
7969
		/* if this fails, presume the device is a ghost */
7970 7971
		drm_info(&dev_priv->drm,
			 "failed to retrieve link info, disabling eDP\n");
7972
		goto out_vdd_off;
7973 7974
	}

7975
	mutex_lock(&dev->mode_config.mutex);
7976
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
7977 7978
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
L
Lyude Paul 已提交
7979 7980
			drm_connector_update_edid_property(connector, edid);
			intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
7981 7982 7983 7984 7985 7986 7987 7988 7989
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

7990 7991 7992
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
7993 7994

	/* fallback to VBT if available for eDP */
7995 7996
	if (!fixed_mode)
		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
7997
	mutex_unlock(&dev->mode_config.mutex);
7998

7999
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
8000 8001 8002 8003 8004
		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
8005
		pipe = vlv_active_pipe(intel_dp);
8006 8007 8008 8009 8010 8011 8012

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

8013 8014 8015
		drm_dbg_kms(&dev_priv->drm,
			    "using pipe %c for initial backlight setup\n",
			    pipe_name(pipe));
8016 8017
	}

8018
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
8019
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
8020
	intel_panel_setup_backlight(connector, pipe);
8021

8022 8023
	if (fixed_mode) {
		drm_connector_set_panel_orientation_with_quirk(connector,
8024
				dev_priv->vbt.orientation,
8025 8026
				fixed_mode->hdisplay, fixed_mode->vdisplay);
	}
8027

8028
	return true;
8029 8030 8031 8032 8033 8034 8035

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
8036 8037
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
8038 8039

	return false;
8040 8041
}

8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
8058 8059
	drm_connector_set_link_status_property(connector,
					       DRM_MODE_LINK_STATUS_BAD);
8060 8061 8062 8063 8064
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

8065
bool
8066
intel_dp_init_connector(struct intel_digital_port *dig_port,
8067
			struct intel_connector *intel_connector)
8068
{
8069
	struct drm_connector *connector = &intel_connector->base;
8070 8071
	struct intel_dp *intel_dp = &dig_port->dp;
	struct intel_encoder *intel_encoder = &dig_port->base;
8072
	struct drm_device *dev = intel_encoder->base.dev;
8073
	struct drm_i915_private *dev_priv = to_i915(dev);
8074
	enum port port = intel_encoder->port;
8075
	enum phy phy = intel_port_to_phy(dev_priv, port);
8076
	int type;
8077

8078 8079 8080 8081
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

8082
	if (drm_WARN(dev, dig_port->max_lanes < 1,
8083
		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
8084
		     dig_port->max_lanes, intel_encoder->base.base.id,
8085
		     intel_encoder->base.name))
8086 8087
		return false;

8088 8089
	intel_dp_set_source_rates(intel_dp);

8090
	intel_dp->reset_link_params = true;
8091
	intel_dp->pps_pipe = INVALID_PIPE;
8092
	intel_dp->active_pipe = INVALID_PIPE;
8093

8094
	/* Preserve the current hw state. */
8095
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
8096
	intel_dp->attached_connector = intel_connector;
8097

8098 8099 8100 8101 8102
	if (intel_dp_is_port_edp(dev_priv, port)) {
		/*
		 * Currently we don't support eDP on TypeC ports, although in
		 * theory it could work on TypeC legacy ports.
		 */
8103
		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
8104
		type = DRM_MODE_CONNECTOR_eDP;
8105
	} else {
8106
		type = DRM_MODE_CONNECTOR_DisplayPort;
8107
	}
8108

8109 8110 8111
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

	/* eDP only on port B and/or C on vlv/chv */
	if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
			      IS_CHERRYVIEW(dev_priv)) &&
			intel_dp_is_edp(intel_dp) &&
			port != PORT_B && port != PORT_C))
		return false;

8127 8128 8129 8130
	drm_dbg_kms(&dev_priv->drm,
		    "Adding %s connector on [ENCODER:%d:%s]\n",
		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
		    intel_encoder->base.base.id, intel_encoder->base.name);
8131

8132
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
8133 8134
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

R
Rodrigo Vivi 已提交
8135
	if (!HAS_GMCH(dev_priv))
8136
		connector->interlace_allowed = true;
8137 8138
	connector->doublescan_allowed = 0;

8139
	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
8140

8141
	intel_dp_aux_init(intel_dp);
8142

8143
	intel_connector_attach_encoder(intel_connector, intel_encoder);
8144

8145
	if (HAS_DDI(dev_priv))
8146 8147 8148 8149
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

8150
	/* init MST on ports that can support it */
8151
	intel_dp_mst_encoder_init(dig_port,
8152
				  intel_connector->base.base.id);
8153

8154
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
8155
		intel_dp_aux_fini(intel_dp);
8156
		intel_dp_mst_encoder_cleanup(dig_port);
8157
		goto fail;
8158
	}
8159

8160
	intel_dp_add_properties(intel_dp, connector);
8161

8162
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
8163
		int ret = intel_dp_init_hdcp(dig_port, intel_connector);
8164
		if (ret)
8165 8166
			drm_dbg_kms(&dev_priv->drm,
				    "HDCP init failed, skipping.\n");
8167
	}
8168

8169 8170 8171 8172
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
8173
	if (IS_G45(dev_priv)) {
8174 8175 8176
		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
			       (temp & ~0xf) | 0xd);
8177
	}
8178 8179

	return true;
8180 8181 8182 8183 8184

fail:
	drm_connector_cleanup(connector);

	return false;
8185
}
8186

8187
bool intel_dp_init(struct drm_i915_private *dev_priv,
8188 8189
		   i915_reg_t output_reg,
		   enum port port)
8190
{
8191
	struct intel_digital_port *dig_port;
8192 8193 8194 8195
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

8196 8197
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
8198
		return false;
8199

8200
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
8201 8202
	if (!intel_connector)
		goto err_connector_alloc;
8203

8204
	intel_encoder = &dig_port->base;
8205 8206
	encoder = &intel_encoder->base;

8207 8208
	mutex_init(&dig_port->hdcp_mutex);

8209 8210 8211
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
8212
		goto err_encoder_init;
8213

8214
	intel_encoder->hotplug = intel_dp_hotplug;
8215
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
8216
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
8217
	intel_encoder->get_config = intel_dp_get_config;
8218
	intel_encoder->sync_state = intel_dp_sync_state;
8219
	intel_encoder->initial_fastset_check = intel_dp_initial_fastset_check;
8220
	intel_encoder->update_pipe = intel_panel_update_backlight;
8221
	intel_encoder->suspend = intel_dp_encoder_suspend;
8222
	intel_encoder->shutdown = intel_dp_encoder_shutdown;
8223
	if (IS_CHERRYVIEW(dev_priv)) {
8224
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
8225 8226
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
8227
		intel_encoder->disable = vlv_disable_dp;
8228
		intel_encoder->post_disable = chv_post_disable_dp;
8229
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
8230
	} else if (IS_VALLEYVIEW(dev_priv)) {
8231
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
8232 8233
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
8234
		intel_encoder->disable = vlv_disable_dp;
8235
		intel_encoder->post_disable = vlv_post_disable_dp;
8236
	} else {
8237 8238
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
8239
		intel_encoder->disable = g4x_disable_dp;
8240
		intel_encoder->post_disable = g4x_post_disable_dp;
8241
	}
8242

8243 8244
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A))
8245
		dig_port->dp.set_link_train = cpt_set_link_train;
8246
	else
8247
		dig_port->dp.set_link_train = g4x_set_link_train;
8248

8249
	if (IS_CHERRYVIEW(dev_priv))
8250
		dig_port->dp.set_signal_levels = chv_set_signal_levels;
8251
	else if (IS_VALLEYVIEW(dev_priv))
8252
		dig_port->dp.set_signal_levels = vlv_set_signal_levels;
8253
	else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
8254
		dig_port->dp.set_signal_levels = ivb_cpu_edp_set_signal_levels;
8255
	else if (IS_GEN(dev_priv, 6) && port == PORT_A)
8256
		dig_port->dp.set_signal_levels = snb_cpu_edp_set_signal_levels;
8257
	else
8258
		dig_port->dp.set_signal_levels = g4x_set_signal_levels;
8259

8260 8261
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
	    (HAS_PCH_SPLIT(dev_priv) && port != PORT_A)) {
V
Ville Syrjälä 已提交
8262
		dig_port->dp.preemph_max = intel_dp_preemph_max_3;
8263
		dig_port->dp.voltage_max = intel_dp_voltage_max_3;
8264
	} else {
V
Ville Syrjälä 已提交
8265
		dig_port->dp.preemph_max = intel_dp_preemph_max_2;
8266
		dig_port->dp.voltage_max = intel_dp_voltage_max_2;
8267 8268
	}

8269 8270
	dig_port->dp.output_reg = output_reg;
	dig_port->max_lanes = 4;
8271

8272
	intel_encoder->type = INTEL_OUTPUT_DP;
8273
	intel_encoder->power_domain = intel_port_to_power_domain(port);
8274
	if (IS_CHERRYVIEW(dev_priv)) {
8275
		if (port == PORT_D)
V
Ville Syrjälä 已提交
8276
			intel_encoder->pipe_mask = BIT(PIPE_C);
8277
		else
V
Ville Syrjälä 已提交
8278
			intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B);
8279
	} else {
8280
		intel_encoder->pipe_mask = ~0;
8281
	}
8282
	intel_encoder->cloneable = 0;
8283
	intel_encoder->port = port;
8284
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
8285

8286
	dig_port->hpd_pulse = intel_dp_hpd_pulse;
8287

8288 8289
	if (HAS_GMCH(dev_priv)) {
		if (IS_GM45(dev_priv))
8290
			dig_port->connected = gm45_digital_port_connected;
8291
		else
8292
			dig_port->connected = g4x_digital_port_connected;
8293
	} else {
8294
		if (port == PORT_A)
8295
			dig_port->connected = ilk_digital_port_connected;
8296
		else
8297
			dig_port->connected = ibx_digital_port_connected;
8298 8299
	}

8300
	if (port != PORT_A)
8301
		intel_infoframe_init(dig_port);
8302

8303 8304
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
	if (!intel_dp_init_connector(dig_port, intel_connector))
S
Sudip Mukherjee 已提交
8305 8306
		goto err_init_connector;

8307
	return true;
S
Sudip Mukherjee 已提交
8308 8309 8310

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
8311
err_encoder_init:
S
Sudip Mukherjee 已提交
8312 8313
	kfree(intel_connector);
err_connector_alloc:
8314
	kfree(dig_port);
8315
	return false;
8316
}
8317

8318
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
8319
{
8320 8321 8322 8323
	struct intel_encoder *encoder;

	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
8324

8325 8326
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;
8327

8328
		intel_dp = enc_to_intel_dp(encoder);
8329

8330
		if (!intel_dp->can_mst)
8331 8332
			continue;

8333 8334
		if (intel_dp->is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
8335 8336 8337
	}
}

8338
void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
8339
{
8340
	struct intel_encoder *encoder;
8341

8342 8343
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
8344
		int ret;
8345

8346 8347 8348
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;

8349
		intel_dp = enc_to_intel_dp(encoder);
8350 8351

		if (!intel_dp->can_mst)
8352
			continue;
8353

8354 8355
		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
						     true);
8356 8357 8358 8359 8360
		if (ret) {
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							false);
		}
8361 8362
	}
}