intel_dp.c 242.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

28
#include <linux/export.h>
29
#include <linux/i2c.h>
30
#include <linux/notifier.h>
31 32
#include <linux/slab.h>
#include <linux/types.h>
33

34
#include <asm/byteorder.h>
35

36
#include <drm/drm_atomic_helper.h>
37
#include <drm/drm_crtc.h>
38
#include <drm/drm_dp_helper.h>
39
#include <drm/drm_edid.h>
40
#include <drm/drm_probe_helper.h>
41

42
#include "i915_debugfs.h"
43
#include "i915_drv.h"
44
#include "i915_trace.h"
45
#include "intel_atomic.h"
46
#include "intel_audio.h"
47
#include "intel_connector.h"
48
#include "intel_ddi.h"
49
#include "intel_display_types.h"
50
#include "intel_dp.h"
51
#include "intel_dp_link_training.h"
52
#include "intel_dp_mst.h"
53
#include "intel_dpio_phy.h"
54
#include "intel_fifo_underrun.h"
55
#include "intel_hdcp.h"
56
#include "intel_hdmi.h"
57
#include "intel_hotplug.h"
58
#include "intel_lspcon.h"
59
#include "intel_lvds.h"
60
#include "intel_panel.h"
61
#include "intel_psr.h"
62
#include "intel_sideband.h"
63
#include "intel_tc.h"
64
#include "intel_vdsc.h"
65

66
#define DP_DPRX_ESI_LEN 14
67

68 69 70 71 72
/* DP DSC throughput values used for slice count calculations KPixels/s */
#define DP_DSC_PEAK_PIXEL_RATE			2720000
#define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
#define DP_DSC_MAX_ENC_THROUGHPUT_1		400000

73 74
/* DP DSC FEC Overhead factor = 1/(0.972261) */
#define DP_DSC_FEC_OVERHEAD_FACTOR		972261
75

76 77 78 79 80 81
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

82
struct dp_link_dpll {
83
	int clock;
84 85 86
	struct dpll dpll;
};

87
static const struct dp_link_dpll g4x_dpll[] = {
88
	{ 162000,
89
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
90
	{ 270000,
91 92 93 94
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
95
	{ 162000,
96
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
97
	{ 270000,
98 99 100
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

101
static const struct dp_link_dpll vlv_dpll[] = {
102
	{ 162000,
C
Chon Ming Lee 已提交
103
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
104
	{ 270000,
105 106 107
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

108 109 110 111 112 113 114 115 116 117
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
118
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
119
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
120
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
121 122
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
123

124 125 126 127 128 129 130 131
/* Constants for DP DSC configurations */
static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};

/* With Single pipe configuration, HW is capable of supporting maximum
 * of 4 slices per line.
 */
static const u8 valid_dsc_slicecount[] = {1, 2, 4};

132
/**
133
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
134 135 136 137 138
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
139
bool intel_dp_is_edp(struct intel_dp *intel_dp)
140
{
141
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
142

143
	return dig_port->base.type == INTEL_OUTPUT_EDP;
144 145
}

146 147
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
148
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
149
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
150 151
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state);
152
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
153
				      enum pipe pipe);
154
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
155

156 157 158
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
159
	static const int dp_rates[] = {
160
		162000, 270000, 540000, 810000
161
	};
162
	int i, max_rate;
163
	int max_lttpr_rate;
164

165 166 167 168 169 170 171 172 173 174 175
	if (drm_dp_has_quirk(&intel_dp->desc, 0,
			     DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
		static const int quirk_rates[] = { 162000, 270000, 324000 };

		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);

		return;
	}

176
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
177 178 179
	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
	if (max_lttpr_rate)
		max_rate = min(max_rate, max_lttpr_rate);
180

181 182
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
183
			break;
184
		intel_dp->sink_rates[i] = dp_rates[i];
185
	}
186

187
	intel_dp->num_sink_rates = i;
188 189
}

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

212 213
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
214
{
215
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
216 217
}

218 219
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
220
{
221 222
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	int source_max = dig_port->max_lanes;
223
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
224
	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
225 226 227 228
	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);

	if (lttpr_max)
		sink_max = min(sink_max, lttpr_max);
229

230
	return min3(source_max, sink_max, fia_max);
231 232
}

233
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
234 235 236 237
{
	return intel_dp->max_link_lane_count;
}

238
int
239
intel_dp_link_required(int pixel_clock, int bpp)
240
{
241 242
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
243 244
}

245
int
246 247
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
248 249 250 251 252 253 254
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
255 256
}

257 258 259 260 261 262 263 264 265 266 267
bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	return INTEL_GEN(dev_priv) >= 12 ||
		(INTEL_GEN(dev_priv) == 11 &&
		 encoder->port != PORT_A);
}

268
static int cnl_max_source_rate(struct intel_dp *intel_dp)
269 270 271 272 273
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

274
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
275 276 277

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
278
		return 540000;
279 280 281

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
282
		return 810000;
283

284
	/* For other SKUs, max rate on ports A and D is 5.4G */
285
	if (port == PORT_A || port == PORT_D)
286
		return 540000;
287

288
	return 810000;
289 290
}

291 292 293
static int icl_max_source_rate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
294
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
295
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
296

297
	if (intel_phy_is_combo(dev_priv, phy) &&
298
	    !intel_dp_is_edp(intel_dp))
299 300 301 302 303
		return 540000;

	return 810000;
}

304 305 306 307 308 309 310 311
static int ehl_max_source_rate(struct intel_dp *intel_dp)
{
	if (intel_dp_is_edp(intel_dp))
		return 540000;

	return 810000;
}

312 313
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
314
{
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
331
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
332
	struct intel_encoder *encoder = &dig_port->base;
333
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
334
	const int *source_rates;
335
	int size, max_rate = 0, vbt_max_rate;
336

337
	/* This should only be done once */
338 339
	drm_WARN_ON(&dev_priv->drm,
		    intel_dp->source_rates || intel_dp->num_source_rates);
340

341
	if (INTEL_GEN(dev_priv) >= 10) {
342
		source_rates = cnl_rates;
343
		size = ARRAY_SIZE(cnl_rates);
344
		if (IS_GEN(dev_priv, 10))
345
			max_rate = cnl_max_source_rate(intel_dp);
346
		else if (IS_JSL_EHL(dev_priv))
347
			max_rate = ehl_max_source_rate(intel_dp);
348 349
		else
			max_rate = icl_max_source_rate(intel_dp);
350 351 352
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
353
	} else if (IS_GEN9_BC(dev_priv)) {
354
		source_rates = skl_rates;
355
		size = ARRAY_SIZE(skl_rates);
356 357
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
358 359
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
360
	} else {
361 362
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
363 364
	}

365
	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
366 367 368 369 370
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

371 372 373
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

374 375
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

401 402 403 404 405 406 407 408 409 410 411 412
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

413
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
414
{
415 416 417 418
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_WARN_ON(&i915->drm,
		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
419

420 421 422 423 424 425 426
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
427
	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
428
		intel_dp->common_rates[0] = 162000;
429 430 431 432
		intel_dp->num_common_rates = 1;
	}
}

433
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
434
				       u8 lane_count)
435 436 437 438 439 440
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
441 442
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
443 444
		return false;

445 446
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
447 448 449 450 451
		return false;

	return true;
}

452 453
static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
						     int link_rate,
454
						     u8 lane_count)
455 456 457 458 459 460 461 462 463 464 465 466 467
{
	const struct drm_display_mode *fixed_mode =
		intel_dp->attached_connector->panel.fixed_mode;
	int mode_rate, max_rate;

	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
	if (mode_rate > max_rate)
		return false;

	return true;
}

468
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
469
					    int link_rate, u8 lane_count)
470
{
471
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
472
	int index;
473

474 475 476 477 478 479 480 481 482
	/*
	 * TODO: Enable fallback on MST links once MST link compute can handle
	 * the fallback params.
	 */
	if (intel_dp->is_mst) {
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
		return -1;
	}

483 484 485 486
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
487 488 489 490
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp->common_rates[index - 1],
							      lane_count)) {
491 492
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
493 494
			return 0;
		}
495 496
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
497
	} else if (lane_count > 1) {
498 499 500 501
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp_max_common_rate(intel_dp),
							      lane_count >> 1)) {
502 503
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
504 505
			return 0;
		}
506
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
507
		intel_dp->max_link_lane_count = lane_count >> 1;
508
	} else {
509
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
510 511 512 513 514 515
		return -1;
	}

	return 0;
}

516 517 518 519 520 521
u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
{
	return div_u64(mul_u32_u32(mode_clock, 1000000U),
		       DP_DSC_FEC_OVERHEAD_FACTOR);
}

522 523 524 525 526 527 528 529 530 531 532
static int
small_joiner_ram_size_bits(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 11)
		return 7680 * 8;
	else
		return 6144 * 8;
}

static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
				       u32 link_clock, u32 lane_count,
533 534
				       u32 mode_clock, u32 mode_hdisplay,
				       bool bigjoiner)
535 536 537 538 539 540 541 542 543 544 545 546
{
	u32 bits_per_pixel, max_bpp_small_joiner_ram;
	int i;

	/*
	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
	 * for SST -> TimeSlotsPerMTP is 1,
	 * for MST -> TimeSlotsPerMTP has to be calculated
	 */
	bits_per_pixel = (link_clock * lane_count * 8) /
			 intel_dp_mode_to_fec_clock(mode_clock);
547
	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
548 549

	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
550 551
	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
		mode_hdisplay;
552 553 554 555

	if (bigjoiner)
		max_bpp_small_joiner_ram *= 2;

556 557
	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
		    max_bpp_small_joiner_ram);
558 559 560 561 562 563 564

	/*
	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
	 * check, output bpp from small joiner RAM check)
	 */
	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);

565 566 567 568 569 570 571 572 573
	if (bigjoiner) {
		u32 max_bpp_bigjoiner =
			i915->max_cdclk_freq * 48 /
			intel_dp_mode_to_fec_clock(mode_clock);

		DRM_DEBUG_KMS("Max big joiner bpp: %u\n", max_bpp_bigjoiner);
		bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner);
	}

574 575
	/* Error out if the max bpp is less than smallest allowed valid bpp */
	if (bits_per_pixel < valid_dsc_bpp[0]) {
576 577
		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
			    bits_per_pixel, valid_dsc_bpp[0]);
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
		return 0;
	}

	/* Find the nearest match in the array of known BPPs from VESA */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
		if (bits_per_pixel < valid_dsc_bpp[i + 1])
			break;
	}
	bits_per_pixel = valid_dsc_bpp[i];

	/*
	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
	 * fractional part is 0
	 */
	return bits_per_pixel << 4;
}

static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
596 597
				       int mode_clock, int mode_hdisplay,
				       bool bigjoiner)
598
{
599
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
600 601 602 603 604 605 606 607 608 609 610 611
	u8 min_slice_count, i;
	int max_slice_width;

	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_0);
	else
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_1);

	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
612 613 614
		drm_dbg_kms(&i915->drm,
			    "Unsupported slice width %d by DP DSC Sink device\n",
			    max_slice_width);
615 616 617 618 619 620 621 622 623
		return 0;
	}
	/* Also take into account max slice width */
	min_slice_count = min_t(u8, min_slice_count,
				DIV_ROUND_UP(mode_hdisplay,
					     max_slice_width));

	/* Find the closest match to the valid slice count values */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
624 625 626 627
		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;

		if (test_slice_count >
		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false))
628
			break;
629 630 631 632 633 634 635

		/* big joiner needs small joiner to be enabled */
		if (bigjoiner && test_slice_count < 4)
			continue;

		if (min_slice_count <= test_slice_count)
			return test_slice_count;
636 637
	}

638 639
	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
		    min_slice_count);
640 641 642
	return 0;
}

643 644 645 646 647 648 649
static enum intel_output_format
intel_dp_output_format(struct drm_connector *connector,
		       const struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
	const struct drm_display_info *info = &connector->display_info;

650 651
	if (!connector->ycbcr_420_allowed ||
	    !drm_mode_is_420_only(info, mode))
652 653 654 655 656 657 658 659
		return INTEL_OUTPUT_FORMAT_RGB;

	if (intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_YCBCR444;
	else
		return INTEL_OUTPUT_FORMAT_YCBCR420;
}

660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
int intel_dp_min_bpp(enum intel_output_format output_format)
{
	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
		return 6 * 3;
	else
		return 8 * 3;
}

static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
{
	/*
	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
	 * format of the number of bytes per pixel will be half the number
	 * of bytes of RGB pixel.
	 */
	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		bpp /= 2;

	return bpp;
}

static int
intel_dp_mode_min_output_bpp(struct drm_connector *connector,
			     const struct drm_display_mode *mode)
{
	enum intel_output_format output_format =
		intel_dp_output_format(connector, mode);

	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
}

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
				  int hdisplay)
{
	/*
	 * Older platforms don't like hdisplay==4096 with DP.
	 *
	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
	 * and frame counter increment), but we don't get vblank interrupts,
	 * and the pipe underruns immediately. The link also doesn't seem
	 * to get trained properly.
	 *
	 * On CHV the vblank interrupts don't seem to disappear but
	 * otherwise the symptoms are similar.
	 *
	 * TODO: confirm the behaviour on HSW+
	 */
	return hdisplay == 4096 && !HAS_DDI(dev_priv);
}

710 711
static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector *connector,
712
			       const struct drm_display_mode *mode,
713 714 715
			       int target_clock)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
716 717
	const struct drm_display_info *info = &connector->base.display_info;
	int tmds_clock;
718

719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
	/* If PCON supports FRL MODE, check FRL bandwidth constraints */
	if (intel_dp->dfp.pcon_max_frl_bw) {
		int target_bw;
		int max_frl_bw;
		int bpp = intel_dp_mode_min_output_bpp(&connector->base, mode);

		target_bw = bpp * target_clock;

		max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;

		/* converting bw from Gbps to Kbps*/
		max_frl_bw = max_frl_bw * 1000000;

		if (target_bw > max_frl_bw)
			return MODE_CLOCK_HIGH;

		return MODE_OK;
	}

738 739 740 741
	if (intel_dp->dfp.max_dotclock &&
	    target_clock > intel_dp->dfp.max_dotclock)
		return MODE_CLOCK_HIGH;

742 743 744 745 746 747 748 749 750 751 752 753
	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
	tmds_clock = target_clock;
	if (drm_mode_is_420_only(info, mode))
		tmds_clock /= 2;

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return MODE_CLOCK_LOW;
	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return MODE_CLOCK_HIGH;

754 755 756
	return MODE_OK;
}

757
static enum drm_mode_status
758 759 760
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
761
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
762 763
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
764
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
765 766
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
767
	int max_dotclk = dev_priv->max_dotclk_freq;
768 769
	u16 dsc_max_output_bpp = 0;
	u8 dsc_slice_count = 0;
770
	enum drm_mode_status status;
771
	bool dsc = false, bigjoiner = false;
772

773 774 775
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

776 777 778
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

779
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
780
		if (mode->hdisplay > fixed_mode->hdisplay)
781 782
			return MODE_PANEL;

783
		if (mode->vdisplay > fixed_mode->vdisplay)
784
			return MODE_PANEL;
785 786

		target_clock = fixed_mode->clock;
787 788
	}

789 790 791
	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

792 793 794 795 796 797 798 799
	if ((target_clock > max_dotclk || mode->hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp)) {
		bigjoiner = true;
		max_dotclk *= 2;
	}
	if (target_clock > max_dotclk)
		return MODE_CLOCK_HIGH;

800
	max_link_clock = intel_dp_max_link_rate(intel_dp);
801
	max_lanes = intel_dp_max_lane_count(intel_dp);
802 803

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
804 805
	mode_rate = intel_dp_link_required(target_clock,
					   intel_dp_mode_min_output_bpp(connector, mode));
806

807 808 809
	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
		return MODE_H_ILLEGAL;

810 811 812 813 814 815 816 817 818 819 820 821
	/*
	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
	 * integer value since we support only integer values of bpp.
	 */
	if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
		if (intel_dp_is_edp(intel_dp)) {
			dsc_max_output_bpp =
				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
			dsc_slice_count =
				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
								true);
822
		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
823
			dsc_max_output_bpp =
824 825
				intel_dp_dsc_get_output_bpp(dev_priv,
							    max_link_clock,
826 827
							    max_lanes,
							    target_clock,
828 829
							    mode->hdisplay,
							    bigjoiner) >> 4;
830 831 832
			dsc_slice_count =
				intel_dp_dsc_get_slice_count(intel_dp,
							     target_clock,
833 834
							     mode->hdisplay,
							     bigjoiner);
835
		}
836 837

		dsc = dsc_max_output_bpp && dsc_slice_count;
838 839
	}

840 841 842 843 844
	/* big joiner configuration needs DSC */
	if (bigjoiner && !dsc)
		return MODE_CLOCK_HIGH;

	if (mode_rate > max_rate && !dsc)
845
		return MODE_CLOCK_HIGH;
846

847 848
	status = intel_dp_mode_valid_downstream(intel_connector,
						mode, target_clock);
849 850 851
	if (status != MODE_OK)
		return status;

852
	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
853 854
}

855
u32 intel_dp_pack_aux(const u8 *src, int src_bytes)
856
{
857 858
	int i;
	u32 v = 0;
859 860 861 862

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
863
		v |= ((u32)src[i]) << ((3 - i) * 8);
864 865 866
	return v;
}

867
static void intel_dp_unpack_aux(u32 src, u8 *dst, int dst_bytes)
868 869 870 871 872 873 874 875
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

876
static void
877
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
878
static void
879
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
880
					      bool force_disable_vdd);
881
static void
882
intel_dp_pps_init(struct intel_dp *intel_dp);
883

884 885
static intel_wakeref_t
pps_lock(struct intel_dp *intel_dp)
886
{
887
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
888
	intel_wakeref_t wakeref;
889 890

	/*
891
	 * See intel_power_sequencer_reset() why we need
892 893
	 * a power domain reference here.
	 */
894 895
	wakeref = intel_display_power_get(dev_priv,
					  intel_aux_power_domain(dp_to_dig_port(intel_dp)));
896 897

	mutex_lock(&dev_priv->pps_mutex);
898 899

	return wakeref;
900 901
}

902 903
static intel_wakeref_t
pps_unlock(struct intel_dp *intel_dp, intel_wakeref_t wakeref)
904
{
905
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
906 907

	mutex_unlock(&dev_priv->pps_mutex);
908 909 910 911
	intel_display_power_put(dev_priv,
				intel_aux_power_domain(dp_to_dig_port(intel_dp)),
				wakeref);
	return 0;
912 913
}

914 915 916
#define with_pps_lock(dp, wf) \
	for ((wf) = pps_lock(dp); (wf); (wf) = pps_unlock((dp), (wf)))

917 918 919
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
920
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
921
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
922
	enum pipe pipe = intel_dp->pps_pipe;
923 924 925
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
926
	u32 DP;
927

928 929 930
	if (drm_WARN(&dev_priv->drm,
		     intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN,
		     "skipping pipe %c power sequencer kick due to [ENCODER:%d:%s] being active\n",
931 932
		     pipe_name(pipe), dig_port->base.base.base.id,
		     dig_port->base.base.name))
933 934
		return;

935 936
	drm_dbg_kms(&dev_priv->drm,
		    "kicking pipe %c power sequencer for [ENCODER:%d:%s]\n",
937 938
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
939 940 941 942

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
943
	DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
944 945 946 947
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

948
	if (IS_CHERRYVIEW(dev_priv))
949 950 951
		DP |= DP_PIPE_SEL_CHV(pipe);
	else
		DP |= DP_PIPE_SEL(pipe);
952

953
	pll_enabled = intel_de_read(dev_priv, DPLL(pipe)) & DPLL_VCO_ENABLE;
954 955 956 957 958

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
959
	if (!pll_enabled) {
960
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
961 962
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

963
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
964
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
965 966 967
			drm_err(&dev_priv->drm,
				"Failed to force on pll for pipe %c!\n",
				pipe_name(pipe));
968 969
			return;
		}
970
	}
971

972 973 974
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
975
	 * to make this power sequencer lock onto the port.
976 977
	 * Otherwise even VDD force bit won't work.
	 */
978 979
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
980

981 982
	intel_de_write(dev_priv, intel_dp->output_reg, DP | DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
983

984 985
	intel_de_write(dev_priv, intel_dp->output_reg, DP & ~DP_PORT_EN);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
986

987
	if (!pll_enabled) {
988
		vlv_force_pll_off(dev_priv, pipe);
989 990 991 992

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
993 994
}

995 996 997 998 999 1000 1001 1002 1003
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
1004
	for_each_intel_dp(&dev_priv->drm, encoder) {
1005
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1006 1007

		if (encoder->type == INTEL_OUTPUT_EDP) {
1008 1009 1010 1011
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->active_pipe != INVALID_PIPE &&
				    intel_dp->active_pipe !=
				    intel_dp->pps_pipe);
1012 1013 1014 1015

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
1016 1017
			drm_WARN_ON(&dev_priv->drm,
				    intel_dp->pps_pipe != INVALID_PIPE);
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

1030 1031 1032
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
1033
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1034
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1035
	enum pipe pipe;
1036

V
Ville Syrjälä 已提交
1037
	lockdep_assert_held(&dev_priv->pps_mutex);
1038

1039
	/* We should never land here with regular DP ports */
1040
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
1041

1042 1043
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE &&
		    intel_dp->active_pipe != intel_dp->pps_pipe);
1044

1045 1046 1047
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

1048
	pipe = vlv_find_free_pps(dev_priv);
1049 1050 1051 1052 1053

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
1054
	if (drm_WARN_ON(&dev_priv->drm, pipe == INVALID_PIPE))
1055
		pipe = PIPE_A;
1056

1057
	vlv_steal_power_sequencer(dev_priv, pipe);
1058
	intel_dp->pps_pipe = pipe;
1059

1060 1061 1062
	drm_dbg_kms(&dev_priv->drm,
		    "picked pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe),
1063 1064
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
1065 1066

	/* init power sequencer on this pipe and port */
1067 1068
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
1069

1070 1071 1072 1073 1074
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
1075 1076 1077 1078

	return intel_dp->pps_pipe;
}

1079 1080 1081
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
1082
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1083
	int backlight_controller = dev_priv->vbt.backlight.controller;
1084 1085 1086 1087

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
1088
	drm_WARN_ON(&dev_priv->drm, !intel_dp_is_edp(intel_dp));
1089 1090

	if (!intel_dp->pps_reset)
1091
		return backlight_controller;
1092 1093 1094 1095 1096 1097 1098

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
1099
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1100

1101
	return backlight_controller;
1102 1103
}

1104 1105 1106 1107 1108 1109
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1110
	return intel_de_read(dev_priv, PP_STATUS(pipe)) & PP_ON;
1111 1112 1113 1114 1115
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
1116
	return intel_de_read(dev_priv, PP_CONTROL(pipe)) & EDP_FORCE_VDD;
1117 1118 1119 1120 1121 1122 1123
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
1124

1125
static enum pipe
1126 1127 1128
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
1129 1130
{
	enum pipe pipe;
1131 1132

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
1133
		u32 port_sel = intel_de_read(dev_priv, PP_ON_DELAYS(pipe)) &
1134
			PANEL_PORT_SELECT_MASK;
1135 1136 1137 1138

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

1139 1140 1141
		if (!pipe_check(dev_priv, pipe))
			continue;

1142
		return pipe;
1143 1144
	}

1145 1146 1147 1148 1149 1150
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
1151
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1152 1153
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum port port = dig_port->base.port;
1154 1155 1156 1157

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
1169 1170 1171

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
1172 1173
		drm_dbg_kms(&dev_priv->drm,
			    "no initial power sequencer for [ENCODER:%d:%s]\n",
1174 1175
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
1176
		return;
1177 1178
	}

1179 1180
	drm_dbg_kms(&dev_priv->drm,
		    "initial power sequencer for [ENCODER:%d:%s]: pipe %c\n",
1181 1182
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
1183
		    pipe_name(intel_dp->pps_pipe));
1184

1185 1186
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
1187 1188
}

1189
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
1190 1191 1192
{
	struct intel_encoder *encoder;

1193 1194 1195 1196
	if (drm_WARN_ON(&dev_priv->drm,
			!(IS_VALLEYVIEW(dev_priv) ||
			  IS_CHERRYVIEW(dev_priv) ||
			  IS_GEN9_LP(dev_priv))))
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

1209
	for_each_intel_dp(&dev_priv->drm, encoder) {
1210
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1211

1212 1213
		drm_WARN_ON(&dev_priv->drm,
			    intel_dp->active_pipe != INVALID_PIPE);
1214 1215 1216 1217

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

1218
		if (IS_GEN9_LP(dev_priv))
1219 1220 1221
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
1222
	}
1223 1224
}

1225 1226 1227 1228 1229 1230 1231 1232
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

1233
static void intel_pps_get_registers(struct intel_dp *intel_dp,
1234 1235
				    struct pps_registers *regs)
{
1236
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1237 1238
	int pps_idx = 0;

1239 1240
	memset(regs, 0, sizeof(*regs));

1241
	if (IS_GEN9_LP(dev_priv))
1242 1243 1244
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
1245

1246 1247 1248 1249
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
1250 1251

	/* Cycle delay moved from PP_DIVISOR to PP_CONTROL */
1252
	if (IS_GEN9_LP(dev_priv) || INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
1253 1254
		regs->pp_div = INVALID_MMIO_REG;
	else
1255
		regs->pp_div = PP_DIVISOR(pps_idx);
1256 1257
}

1258 1259
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
1260
{
1261
	struct pps_registers regs;
1262

1263
	intel_pps_get_registers(intel_dp, &regs);
1264 1265

	return regs.pp_ctrl;
1266 1267
}

1268 1269
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
1270
{
1271
	struct pps_registers regs;
1272

1273
	intel_pps_get_registers(intel_dp, &regs);
1274 1275

	return regs.pp_stat;
1276 1277
}

1278
static bool edp_have_panel_power(struct intel_dp *intel_dp)
1279
{
1280
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1281

V
Ville Syrjälä 已提交
1282 1283
	lockdep_assert_held(&dev_priv->pps_mutex);

1284
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1285 1286 1287
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1288
	return (intel_de_read(dev_priv, _pp_stat_reg(intel_dp)) & PP_ON) != 0;
1289 1290
}

1291
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
1292
{
1293
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1294

V
Ville Syrjälä 已提交
1295 1296
	lockdep_assert_held(&dev_priv->pps_mutex);

1297
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1298 1299 1300
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

1301
	return intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
1302 1303
}

1304 1305 1306
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
1307
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1308

1309
	if (!intel_dp_is_edp(intel_dp))
1310
		return;
1311

1312
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
1313 1314
		drm_WARN(&dev_priv->drm, 1,
			 "eDP powered off while attempting aux channel communication.\n");
1315
		drm_dbg_kms(&dev_priv->drm, "Status 0x%08x Control 0x%08x\n",
1316 1317
			    intel_de_read(dev_priv, _pp_stat_reg(intel_dp)),
			    intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp)));
1318 1319 1320
	}
}

1321
static u32
1322
intel_dp_aux_wait_done(struct intel_dp *intel_dp)
1323
{
1324
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1325
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1326
	const unsigned int timeout_ms = 10;
1327
	u32 status;
1328 1329
	bool done;

1330 1331
#define C (((status = intel_uncore_read_notrace(&i915->uncore, ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
	done = wait_event_timeout(i915->gmbus_wait_queue, C,
1332
				  msecs_to_jiffies_timeout(timeout_ms));
1333 1334 1335 1336

	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);

1337
	if (!done)
1338
		drm_err(&i915->drm,
1339
			"%s: did not complete or timeout within %ums (status 0x%08x)\n",
1340
			intel_dp->aux.name, timeout_ms, status);
1341 1342 1343 1344 1345
#undef C

	return status;
}

1346
static u32 g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1347
{
1348
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1349

1350 1351 1352
	if (index)
		return 0;

1353 1354
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
1355
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
1356
	 */
1357
	return DIV_ROUND_CLOSEST(RUNTIME_INFO(dev_priv)->rawclk_freq, 2000);
1358 1359
}

1360
static u32 ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1361
{
1362
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1363
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1364
	u32 freq;
1365 1366 1367 1368

	if (index)
		return 0;

1369 1370 1371 1372 1373
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
1374
	if (dig_port->aux_ch == AUX_CH_A)
1375
		freq = dev_priv->cdclk.hw.cdclk;
1376
	else
1377 1378
		freq = RUNTIME_INFO(dev_priv)->rawclk_freq;
	return DIV_ROUND_CLOSEST(freq, 2000);
1379 1380
}

1381
static u32 hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1382
{
1383
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1384
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1385

1386
	if (dig_port->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
1387
		/* Workaround for non-ULT HSW */
1388 1389 1390 1391 1392
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
1393
	}
1394 1395

	return ilk_get_aux_clock_divider(intel_dp, index);
1396 1397
}

1398
static u32 skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1399 1400 1401 1402 1403 1404 1405 1406 1407
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

1408 1409 1410
static u32 g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 aux_clock_divider)
1411
{
1412
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1413
	struct drm_i915_private *dev_priv =
1414
			to_i915(dig_port->base.base.dev);
1415
	u32 precharge, timeout;
1416

1417
	if (IS_GEN(dev_priv, 6))
1418 1419 1420 1421
		precharge = 3;
	else
		precharge = 5;

1422
	if (IS_BROADWELL(dev_priv))
1423 1424 1425 1426 1427
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1428
	       DP_AUX_CH_CTL_DONE |
1429
	       DP_AUX_CH_CTL_INTERRUPT |
1430
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1431
	       timeout |
1432
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1433 1434
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1435
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1436 1437
}

1438 1439 1440
static u32 skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 unused)
1441
{
1442
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1443
	struct drm_i915_private *i915 =
1444 1445
			to_i915(dig_port->base.base.dev);
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1446
	u32 ret;
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457

	ret = DP_AUX_CH_CTL_SEND_BUSY |
	      DP_AUX_CH_CTL_DONE |
	      DP_AUX_CH_CTL_INTERRUPT |
	      DP_AUX_CH_CTL_TIME_OUT_ERROR |
	      DP_AUX_CH_CTL_TIME_OUT_MAX |
	      DP_AUX_CH_CTL_RECEIVE_ERROR |
	      (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	      DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
	      DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);

1458
	if (intel_phy_is_tc(i915, phy) &&
1459
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
1460 1461 1462
		ret |= DP_AUX_CH_CTL_TBT_IO;

	return ret;
1463 1464
}

1465
static int
1466
intel_dp_aux_xfer(struct intel_dp *intel_dp,
1467 1468
		  const u8 *send, int send_bytes,
		  u8 *recv, int recv_size,
1469
		  u32 aux_send_ctl_flags)
1470
{
1471
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1472
	struct drm_i915_private *i915 =
1473
			to_i915(dig_port->base.base.dev);
1474
	struct intel_uncore *uncore = &i915->uncore;
1475
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1476
	bool is_tc_port = intel_phy_is_tc(i915, phy);
1477
	i915_reg_t ch_ctl, ch_data[5];
1478
	u32 aux_clock_divider;
1479
	enum intel_display_power_domain aux_domain;
1480 1481
	intel_wakeref_t aux_wakeref;
	intel_wakeref_t pps_wakeref;
1482
	int i, ret, recv_bytes;
1483
	int try, clock = 0;
1484
	u32 status;
1485 1486
	bool vdd;

1487 1488 1489 1490
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1491
	if (is_tc_port)
1492
		intel_tc_port_lock(dig_port);
1493

1494
	aux_domain = intel_aux_power_domain(dig_port);
1495

1496
	aux_wakeref = intel_display_power_get(i915, aux_domain);
1497
	pps_wakeref = pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1498

1499 1500 1501 1502 1503 1504
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1505
	vdd = edp_panel_vdd_on(intel_dp);
1506 1507 1508 1509 1510

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
1511
	cpu_latency_qos_update_request(&i915->pm_qos, 0);
1512 1513

	intel_dp_check_edp(intel_dp);
1514

1515 1516
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1517
		status = intel_uncore_read_notrace(uncore, ch_ctl);
1518 1519 1520 1521
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}
1522 1523
	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);
1524 1525

	if (try == 3) {
1526
		const u32 status = intel_uncore_read(uncore, ch_ctl);
1527

1528
		if (status != intel_dp->aux_busy_last_status) {
1529 1530 1531
			drm_WARN(&i915->drm, 1,
				 "%s: not started (status 0x%08x)\n",
				 intel_dp->aux.name, status);
1532
			intel_dp->aux_busy_last_status = status;
1533 1534
		}

1535 1536
		ret = -EBUSY;
		goto out;
1537 1538
	}

1539
	/* Only 5 data registers! */
1540
	if (drm_WARN_ON(&i915->drm, send_bytes > 20 || recv_size > 20)) {
1541 1542 1543 1544
		ret = -E2BIG;
		goto out;
	}

1545
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1546 1547 1548 1549 1550
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1551

1552 1553 1554 1555
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1556 1557 1558 1559
				intel_uncore_write(uncore,
						   ch_data[i >> 2],
						   intel_dp_pack_aux(send + i,
								     send_bytes - i));
1560 1561

			/* Send the command and wait for it to complete */
1562
			intel_uncore_write(uncore, ch_ctl, send_ctl);
1563

1564
			status = intel_dp_aux_wait_done(intel_dp);
1565 1566

			/* Clear done status and any errors */
1567 1568 1569 1570 1571 1572
			intel_uncore_write(uncore,
					   ch_ctl,
					   status |
					   DP_AUX_CH_CTL_DONE |
					   DP_AUX_CH_CTL_TIME_OUT_ERROR |
					   DP_AUX_CH_CTL_RECEIVE_ERROR);
1573

1574 1575 1576 1577 1578
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1579 1580 1581
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1582 1583
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1584
				continue;
1585
			}
1586
			if (status & DP_AUX_CH_CTL_DONE)
1587
				goto done;
1588
		}
1589 1590 1591
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1592 1593
		drm_err(&i915->drm, "%s: not done (status 0x%08x)\n",
			intel_dp->aux.name, status);
1594 1595
		ret = -EBUSY;
		goto out;
1596 1597
	}

1598
done:
1599 1600 1601
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1602
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1603 1604
		drm_err(&i915->drm, "%s: receive error (status 0x%08x)\n",
			intel_dp->aux.name, status);
1605 1606
		ret = -EIO;
		goto out;
1607
	}
1608 1609 1610

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1611
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1612 1613
		drm_dbg_kms(&i915->drm, "%s: timeout (status 0x%08x)\n",
			    intel_dp->aux.name, status);
1614 1615
		ret = -ETIMEDOUT;
		goto out;
1616 1617 1618 1619 1620
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1621 1622 1623 1624 1625 1626 1627

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
1628
		drm_dbg_kms(&i915->drm,
1629 1630
			    "%s: Forbidden recv_bytes = %d on aux transaction\n",
			    intel_dp->aux.name, recv_bytes);
1631 1632 1633 1634
		ret = -EBUSY;
		goto out;
	}

1635 1636
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1637

1638
	for (i = 0; i < recv_bytes; i += 4)
1639
		intel_dp_unpack_aux(intel_uncore_read(uncore, ch_data[i >> 2]),
1640
				    recv + i, recv_bytes - i);
1641

1642 1643
	ret = recv_bytes;
out:
1644
	cpu_latency_qos_update_request(&i915->pm_qos, PM_QOS_DEFAULT_VALUE);
1645

1646 1647 1648
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1649
	pps_unlock(intel_dp, pps_wakeref);
1650
	intel_display_power_put_async(i915, aux_domain, aux_wakeref);
V
Ville Syrjälä 已提交
1651

1652
	if (is_tc_port)
1653
		intel_tc_port_unlock(dig_port);
1654

1655
	return ret;
1656 1657
}

1658 1659
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
static u32 intel_dp_aux_xfer_flags(const struct drm_dp_aux_msg *msg)
{
	/*
	 * If we're trying to send the HDCP Aksv, we need to set a the Aksv
	 * select bit to inform the hardware to send the Aksv after our header
	 * since we can't access that data from software.
	 */
	if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE &&
	    msg->address == DP_AUX_HDCP_AKSV)
		return DP_AUX_CH_CTL_AUX_AKSV_SELECT;

	return 0;
}

1685 1686
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1687
{
1688
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1689
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1690
	u8 txbuf[20], rxbuf[20];
1691
	size_t txsize, rxsize;
1692
	u32 flags = intel_dp_aux_xfer_flags(msg);
1693 1694
	int ret;

1695
	intel_dp_aux_header(txbuf, msg);
1696

1697 1698 1699
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1700
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1701
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1702
		rxsize = 2; /* 0 or 1 data bytes */
1703

1704
		if (drm_WARN_ON(&i915->drm, txsize > 20))
1705
			return -E2BIG;
1706

1707
		drm_WARN_ON(&i915->drm, !msg->buffer != !msg->size);
1708

1709 1710
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1711

1712
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1713
					rxbuf, rxsize, flags);
1714 1715
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1716

1717 1718 1719 1720 1721 1722 1723
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1724 1725
		}
		break;
1726

1727 1728
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1729
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1730
		rxsize = msg->size + 1;
1731

1732
		if (drm_WARN_ON(&i915->drm, rxsize > 20))
1733
			return -E2BIG;
1734

1735
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1736
					rxbuf, rxsize, flags);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1747
		}
1748 1749 1750 1751 1752
		break;

	default:
		ret = -EINVAL;
		break;
1753
	}
1754

1755
	return ret;
1756 1757
}

1758

1759
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1760
{
1761
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1762 1763
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1764

1765 1766 1767 1768 1769
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1770
	default:
1771 1772
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1773 1774 1775
	}
}

1776
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1777
{
1778
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1779 1780
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1781

1782 1783 1784 1785 1786
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1787
	default:
1788 1789
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1790 1791 1792
	}
}

1793
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1794
{
1795
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1796 1797
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1798

1799 1800 1801 1802 1803 1804 1805
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1806
	default:
1807 1808
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1809 1810 1811
	}
}

1812
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1813
{
1814
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1815 1816
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1817

1818 1819 1820 1821 1822 1823 1824
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1825
	default:
1826 1827
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1828 1829 1830
	}
}

1831
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1832
{
1833
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1834 1835
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1836

1837 1838 1839 1840 1841
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1842
	case AUX_CH_E:
1843 1844
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1845
	default:
1846 1847
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1848 1849 1850
	}
}

1851
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1852
{
1853
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1854 1855
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1856

1857 1858 1859 1860 1861
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1862
	case AUX_CH_E:
1863
	case AUX_CH_F:
V
Ville Syrjälä 已提交
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
		return DP_AUX_CH_DATA(aux_ch, index);
	default:
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
	}
}

static i915_reg_t tgl_aux_ctl_reg(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;

	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_USBC1:
	case AUX_CH_USBC2:
	case AUX_CH_USBC3:
	case AUX_CH_USBC4:
	case AUX_CH_USBC5:
	case AUX_CH_USBC6:
		return DP_AUX_CH_CTL(aux_ch);
	default:
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
	}
}

static i915_reg_t tgl_aux_data_reg(struct intel_dp *intel_dp, int index)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;

	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_USBC1:
	case AUX_CH_USBC2:
	case AUX_CH_USBC3:
	case AUX_CH_USBC4:
	case AUX_CH_USBC5:
	case AUX_CH_USBC6:
1910
		return DP_AUX_CH_DATA(aux_ch, index);
1911
	default:
1912 1913
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1914 1915 1916
	}
}

1917 1918 1919 1920 1921 1922 1923 1924
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1925
{
1926
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1927 1928
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
V
Ville Syrjälä 已提交
1929
	enum aux_ch aux_ch = dig_port->aux_ch;
1930

V
Ville Syrjälä 已提交
1931 1932 1933 1934
	if (INTEL_GEN(dev_priv) >= 12) {
		intel_dp->aux_ch_ctl_reg = tgl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = tgl_aux_data_reg;
	} else if (INTEL_GEN(dev_priv) >= 9) {
1935 1936 1937 1938 1939 1940 1941 1942 1943
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1944

1945 1946 1947 1948 1949 1950 1951 1952
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1953

1954 1955 1956 1957
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1958

1959
	drm_dp_aux_init(&intel_dp->aux);
1960

1961
	/* Failure to allocate our preferred name is not critical */
V
Ville Syrjälä 已提交
1962 1963 1964 1965 1966 1967 1968 1969 1970
	if (INTEL_GEN(dev_priv) >= 12 && aux_ch >= AUX_CH_USBC1)
		intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX USBC%c/%s",
					       aux_ch - AUX_CH_USBC1 + '1',
					       encoder->base.name);
	else
		intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX %c/%s",
					       aux_ch_name(aux_ch),
					       encoder->base.name);

1971
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1972 1973
}

1974
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1975
{
1976
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1977

1978
	return max_rate >= 540000;
1979 1980
}

1981 1982 1983 1984 1985 1986 1987
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
{
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];

	return max_rate >= 810000;
}

1988 1989
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1990
		   struct intel_crtc_state *pipe_config)
1991
{
1992
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1993 1994
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1995

1996
	if (IS_G4X(dev_priv)) {
1997 1998
		divisor = g4x_dpll;
		count = ARRAY_SIZE(g4x_dpll);
1999
	} else if (HAS_PCH_SPLIT(dev_priv)) {
2000 2001
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
2002
	} else if (IS_CHERRYVIEW(dev_priv)) {
2003 2004
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
2005
	} else if (IS_VALLEYVIEW(dev_priv)) {
2006 2007
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
2008
	}
2009 2010 2011

	if (divisor && count) {
		for (i = 0; i < count; i++) {
2012
			if (pipe_config->port_clock == divisor[i].clock) {
2013 2014 2015 2016 2017
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
2018 2019 2020
	}
}

2021 2022 2023 2024 2025 2026 2027 2028
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
2029
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
2030 2031 2032 2033 2034 2035 2036 2037 2038
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
2039
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2040 2041
	char str[128]; /* FIXME: too big for stack? */

2042
	if (!drm_debug_enabled(DRM_UT_KMS))
2043 2044
		return;

2045 2046
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
2047
	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
2048

2049 2050
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
2051
	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
2052

2053 2054
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
2055
	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
2056 2057
}

2058 2059 2060
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
2061
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2062 2063
	int len;

2064
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
2065
	if (drm_WARN_ON(&i915->drm, len <= 0))
2066 2067
		return 162000;

2068
	return intel_dp->common_rates[len - 1];
2069 2070
}

2071 2072
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
2073
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2074 2075
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
2076

2077
	if (drm_WARN_ON(&i915->drm, i < 0))
2078 2079 2080
		i = 0;

	return i;
2081 2082
}

2083
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
2084
			   u8 *link_bw, u8 *rate_select)
2085
{
2086 2087
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
2088 2089 2090 2091 2092 2093 2094 2095 2096
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

2097
static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
2098 2099 2100 2101
					 const struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

2102 2103 2104 2105 2106 2107 2108 2109
	/* On TGL, FEC is supported on all Pipes */
	if (INTEL_GEN(dev_priv) >= 12)
		return true;

	if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
		return true;

	return false;
2110 2111 2112 2113 2114 2115 2116 2117 2118
}

static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *pipe_config)
{
	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
		drm_dp_sink_supports_fec(intel_dp->fec_capable);
}

2119
static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
2120
				  const struct intel_crtc_state *crtc_state)
2121
{
2122
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
2123 2124
		return false;

2125
	return intel_dsc_source_support(crtc_state) &&
2126 2127 2128
		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
}

2129 2130 2131
static bool intel_dp_hdmi_ycbcr420(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
{
2132 2133 2134
	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
		(crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		 intel_dp->dfp.ycbcr_444_to_420);
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
}

static int intel_dp_hdmi_tmds_clock(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state, int bpc)
{
	int clock = crtc_state->hw.adjusted_mode.crtc_clock * bpc / 8;

	if (intel_dp_hdmi_ycbcr420(intel_dp, crtc_state))
		clock /= 2;

	return clock;
}

static bool intel_dp_hdmi_tmds_clock_valid(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state, int bpc)
{
	int tmds_clock = intel_dp_hdmi_tmds_clock(intel_dp, crtc_state, bpc);

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return false;

	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return false;

	return true;
}

static bool intel_dp_hdmi_deep_color_possible(struct intel_dp *intel_dp,
					      const struct intel_crtc_state *crtc_state,
					      int bpc)
{

2169 2170 2171
	return intel_hdmi_deep_color_possible(crtc_state, bpc,
					      intel_dp->has_hdmi_sink,
					      intel_dp_hdmi_ycbcr420(intel_dp, crtc_state)) &&
2172 2173 2174 2175 2176
		intel_dp_hdmi_tmds_clock_valid(intel_dp, crtc_state, bpc);
}

static int intel_dp_max_bpp(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
2177
{
2178
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2179
	struct intel_connector *intel_connector = intel_dp->attached_connector;
2180
	int bpp, bpc;
2181

2182
	bpc = crtc_state->pipe_bpp / 3;
2183

2184
	if (intel_dp->dfp.max_bpc)
2185 2186 2187 2188 2189 2190 2191 2192
		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);

	if (intel_dp->dfp.min_tmds_clock) {
		for (; bpc >= 10; bpc -= 2) {
			if (intel_dp_hdmi_deep_color_possible(intel_dp, crtc_state, bpc))
				break;
		}
	}
2193

2194
	bpp = bpc * 3;
2195 2196 2197 2198
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
2199 2200 2201
			drm_dbg_kms(&dev_priv->drm,
				    "clamping bpp for eDP panel to BIOS-provided %i\n",
				    dev_priv->vbt.edp.bpp);
2202 2203 2204 2205
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

2206 2207 2208
	return bpp;
}

2209
/* Adjust link config limits based on compliance test requests. */
2210
void
2211 2212 2213 2214
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
2215 2216
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2217 2218 2219 2220 2221 2222 2223
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

2224
		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

2247
/* Optimize link config in order: max bpp, min clock, min lanes */
2248
static int
2249 2250 2251 2252
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
2253
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2254 2255 2256 2257
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
2258
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
2259

2260
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
2261
						   output_bpp);
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

2276
					return 0;
2277 2278 2279 2280 2281
				}
			}
		}
	}

2282
	return -EINVAL;
2283 2284
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
{
	int i, num_bpc;
	u8 dsc_bpc[3] = {0};

	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
						       dsc_bpc);
	for (i = 0; i < num_bpc; i++) {
		if (dsc_max_bpc >= dsc_bpc[i])
			return dsc_bpc[i] * 3;
	}

	return 0;
}

2300 2301 2302 2303 2304
#define DSC_SUPPORTED_VERSION_MIN		1

static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
{
2305
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2306
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2307 2308 2309 2310 2311 2312 2313 2314
	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u8 line_buf_depth;
	int ret;

	ret = intel_dsc_compute_params(encoder, crtc_state);
	if (ret)
		return ret;

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
	/*
	 * Slice Height of 8 works for all currently available panels. So start
	 * with that if pic_height is an integral multiple of 8. Eventually add
	 * logic to try multiple slice heights.
	 */
	if (vdsc_cfg->pic_height % 8 == 0)
		vdsc_cfg->slice_height = 8;
	else if (vdsc_cfg->pic_height % 4 == 0)
		vdsc_cfg->slice_height = 4;
	else
		vdsc_cfg->slice_height = 2;

2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339
	vdsc_cfg->dsc_version_major =
		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
	vdsc_cfg->dsc_version_minor =
		min(DSC_SUPPORTED_VERSION_MIN,
		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);

	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
		DP_DSC_RGB;

	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
	if (!line_buf_depth) {
2340 2341
		drm_dbg_kms(&i915->drm,
			    "DSC Sink Line Buffer Depth invalid\n");
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
		return -EINVAL;
	}

	if (vdsc_cfg->dsc_version_minor == 2)
		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
	else
		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;

	vdsc_cfg->block_pred_enable =
		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;

	return drm_dsc_compute_rc_parameters(vdsc_cfg);
}

2359 2360 2361 2362
static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct drm_connector_state *conn_state,
				       struct link_config_limits *limits)
2363 2364 2365
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2366 2367
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2368 2369
	u8 dsc_max_bpc;
	int pipe_bpp;
2370
	int ret;
2371

2372 2373 2374
	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
		intel_dp_supports_fec(intel_dp, pipe_config);

2375
	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
2376
		return -EINVAL;
2377

2378 2379 2380 2381 2382 2383
	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
	if (INTEL_GEN(dev_priv) >= 12)
		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
	else
		dsc_max_bpc = min_t(u8, 10,
				    conn_state->max_requested_bpc);
2384 2385

	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
2386 2387 2388

	/* Min Input BPC for ICL+ is 8 */
	if (pipe_bpp < 8 * 3) {
2389 2390
		drm_dbg_kms(&dev_priv->drm,
			    "No DSC support for less than 8bpc\n");
2391
		return -EINVAL;
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
	}

	/*
	 * For now enable DSC for max bpp, max link rate, max lane count.
	 * Optimize this later for the minimum possible link rate/lane count
	 * with DSC enabled for the requested mode.
	 */
	pipe_config->pipe_bpp = pipe_bpp;
	pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
	pipe_config->lane_count = limits->max_lane_count;

	if (intel_dp_is_edp(intel_dp)) {
2404
		pipe_config->dsc.compressed_bpp =
2405 2406
			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
			      pipe_config->pipe_bpp);
2407
		pipe_config->dsc.slice_count =
2408 2409 2410 2411 2412 2413 2414
			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
							true);
	} else {
		u16 dsc_max_output_bpp;
		u8 dsc_dp_slice_count;

		dsc_max_output_bpp =
2415 2416
			intel_dp_dsc_get_output_bpp(dev_priv,
						    pipe_config->port_clock,
2417 2418
						    pipe_config->lane_count,
						    adjusted_mode->crtc_clock,
2419
						    adjusted_mode->crtc_hdisplay,
2420
						    pipe_config->bigjoiner);
2421 2422 2423
		dsc_dp_slice_count =
			intel_dp_dsc_get_slice_count(intel_dp,
						     adjusted_mode->crtc_clock,
2424
						     adjusted_mode->crtc_hdisplay,
2425
						     pipe_config->bigjoiner);
2426
		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
2427 2428
			drm_dbg_kms(&dev_priv->drm,
				    "Compressed BPP/Slice Count not supported\n");
2429
			return -EINVAL;
2430
		}
2431
		pipe_config->dsc.compressed_bpp = min_t(u16,
2432 2433
							       dsc_max_output_bpp >> 4,
							       pipe_config->pipe_bpp);
2434
		pipe_config->dsc.slice_count = dsc_dp_slice_count;
2435 2436 2437 2438 2439 2440
	}
	/*
	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
	 * is greater than the maximum Cdclock and if slice count is even
	 * then we need to use 2 VDSC instances.
	 */
2441 2442 2443
	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq ||
	    pipe_config->bigjoiner) {
		if (pipe_config->dsc.slice_count < 2) {
2444 2445
			drm_dbg_kms(&dev_priv->drm,
				    "Cannot split stream to use 2 VDSC instances\n");
2446
			return -EINVAL;
2447
		}
2448 2449

		pipe_config->dsc.dsc_split = true;
2450
	}
2451

2452
	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
2453
	if (ret < 0) {
2454 2455 2456 2457 2458
		drm_dbg_kms(&dev_priv->drm,
			    "Cannot compute valid DSC parameters for Input Bpp = %d "
			    "Compressed BPP = %d\n",
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);
2459
		return ret;
2460
	}
2461

2462
	pipe_config->dsc.compression_enable = true;
2463 2464 2465 2466 2467
	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
		    "Compressed Bpp = %d Slice Count = %d\n",
		    pipe_config->pipe_bpp,
		    pipe_config->dsc.compressed_bpp,
		    pipe_config->dsc.slice_count);
2468

2469
	return 0;
2470 2471
}

2472
static int
2473
intel_dp_compute_link_config(struct intel_encoder *encoder,
2474 2475
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
2476
{
2477
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2478 2479
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2480
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2481
	struct link_config_limits limits;
2482
	int common_len;
2483
	int ret;
2484

2485
	common_len = intel_dp_common_len_rate_limit(intel_dp,
2486
						    intel_dp->max_link_rate);
2487 2488

	/* No common link rates between source and sink */
2489
	drm_WARN_ON(encoder->base.dev, common_len <= 0);
2490

2491 2492 2493 2494 2495 2496
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

2497
	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
2498
	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config);
2499

2500
	if (intel_dp_is_edp(intel_dp)) {
2501 2502
		/*
		 * Use the maximum clock and number of lanes the eDP panel
2503 2504 2505 2506
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
2507
		 */
2508 2509
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
2510
	}
2511

2512 2513
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

2514 2515 2516 2517 2518
	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
		    "max rate %d max bpp %d pixel clock %iKHz\n",
		    limits.max_lane_count,
		    intel_dp->common_rates[limits.max_clock],
		    limits.max_bpp, adjusted_mode->crtc_clock);
2519

2520 2521 2522 2523 2524
	if ((adjusted_mode->crtc_clock > i915->max_dotclk_freq ||
	     adjusted_mode->crtc_hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp))
		pipe_config->bigjoiner = true;

2525 2526 2527 2528 2529
	/*
	 * Optimize for slow and wide. This is the place to add alternative
	 * optimization policy.
	 */
	ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
2530 2531

	/* enable compression if the mode doesn't fit available BW */
2532
	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
2533
	if (ret || intel_dp->force_dsc_en || pipe_config->bigjoiner) {
2534 2535 2536 2537
		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
						  conn_state, &limits);
		if (ret < 0)
			return ret;
2538
	}
2539

2540
	if (pipe_config->dsc.compression_enable) {
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
		drm_dbg_kms(&i915->drm,
			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);

		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->dsc.compressed_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2553
	} else {
2554 2555 2556
		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp);
2557

2558 2559 2560 2561 2562 2563
		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->pipe_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2564
	}
2565
	return 0;
2566 2567
}

2568 2569 2570 2571 2572 2573
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	const struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode =
2574
		&crtc_state->hw.adjusted_mode;
2575

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	/*
	 * Our YCbCr output is always limited range.
	 * crtc_state->limited_color_range only applies to RGB,
	 * and it must never be set for YCbCr or we risk setting
	 * some conflicting bits in PIPECONF which will mess up
	 * the colors on the monitor.
	 */
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
		return false;

2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
		return crtc_state->pipe_bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
	} else {
		return intel_conn_state->broadcast_rgb ==
			INTEL_BROADCAST_RGB_LIMITED;
	}
}

2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
				    enum port port)
{
	if (IS_G4X(dev_priv))
		return false;
	if (INTEL_GEN(dev_priv) < 12 && port == PORT_A)
		return false;

	return true;
}

2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
					     const struct drm_connector_state *conn_state,
					     struct drm_dp_vsc_sdp *vsc)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	/*
	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
	 * Colorimetry Format indication.
	 */
	vsc->revision = 0x5;
	vsc->length = 0x13;

	/* DP 1.4a spec, Table 2-120 */
	switch (crtc_state->output_format) {
	case INTEL_OUTPUT_FORMAT_YCBCR444:
		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
		break;
	case INTEL_OUTPUT_FORMAT_YCBCR420:
		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
		break;
	case INTEL_OUTPUT_FORMAT_RGB:
	default:
		vsc->pixelformat = DP_PIXELFORMAT_RGB;
	}

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_BT709_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_709:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
		break;
	case DRM_MODE_COLORIMETRY_SYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_OPYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
		break;
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
		break;
	default:
		/*
		 * RGB->YCBCR color conversion uses the BT.709
		 * color space.
		 */
		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		else
			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
		break;
	}

	vsc->bpc = crtc_state->pipe_bpp / 3;

	/* only RGB pixelformat supports 6 bpc */
	drm_WARN_ON(&dev_priv->drm,
		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);

	/* all YCbCr are always limited range */
	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
}

static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;

2698 2699
	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
	if (crtc_state->has_psr)
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
		return;

	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
		return;

	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
	vsc->sdp_type = DP_SDP_VSC;
	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
					 &crtc_state->infoframes.vsc);
}

2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state,
				  struct drm_dp_vsc_sdp *vsc)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	vsc->sdp_type = DP_SDP_VSC;

	if (dev_priv->psr.psr2_enabled) {
		if (dev_priv->psr.colorimetry_support &&
		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
			/* [PSR2, +Colorimetry] */
			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
							 vsc);
		} else {
			/*
			 * [PSR2, -Colorimetry]
			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
			 * 3D stereo + PSR/PSR2 + Y-coordinate.
			 */
			vsc->revision = 0x4;
			vsc->length = 0xe;
		}
	} else {
		/*
		 * [PSR1]
		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
		 * higher).
		 */
		vsc->revision = 0x2;
		vsc->length = 0x8;
	}
}

2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
					    struct intel_crtc_state *crtc_state,
					    const struct drm_connector_state *conn_state)
{
	int ret;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;

	if (!conn_state->hdr_output_metadata)
		return;

	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);

	if (ret) {
		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
		return;
	}

	crtc_state->infoframes.enable |=
		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
}

2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797
static void
intel_dp_drrs_compute_config(struct intel_dp *intel_dp,
			     struct intel_crtc_state *pipe_config,
			     int output_bpp, bool constant_n)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/*
	 * DRRS and PSR can't be enable together, so giving preference to PSR
	 * as it allows more power-savings by complete shutting down display,
	 * so to guarantee this, intel_dp_drrs_compute_config() must be called
	 * after intel_psr_compute_config().
	 */
	if (pipe_config->has_psr)
		return;

	if (!intel_connector->panel.downclock_mode ||
	    dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	pipe_config->has_drrs = true;
	intel_link_compute_m_n(output_bpp, pipe_config->lane_count,
			       intel_connector->panel.downclock_mode->clock,
			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
			       constant_n, pipe_config->fec_enable);
}

2798
int
2799 2800 2801 2802 2803
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2804
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2805
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2806 2807 2808 2809
	enum port port = encoder->port;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
L
Lyude Paul 已提交
2810
	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, 0,
2811
					   DP_DPCD_QUIRK_CONSTANT_N);
2812
	int ret = 0, output_bpp;
2813 2814 2815 2816

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

2817 2818
	pipe_config->output_format = intel_dp_output_format(&intel_connector->base,
							    adjusted_mode);
2819

2820 2821 2822 2823 2824
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
		ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
	}
2825

2826
	if (!intel_dp_port_has_audio(dev_priv, port))
2827 2828 2829 2830 2831 2832 2833
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2834 2835
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
2836

R
Rodrigo Vivi 已提交
2837
		if (HAS_GMCH(dev_priv))
2838
			ret = intel_gmch_panel_fitting(pipe_config, conn_state);
2839
		else
2840 2841 2842
			ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
2843 2844
	}

2845
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2846
		return -EINVAL;
2847

R
Rodrigo Vivi 已提交
2848
	if (HAS_GMCH(dev_priv) &&
2849
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2850
		return -EINVAL;
2851 2852

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2853
		return -EINVAL;
2854

2855 2856 2857
	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
		return -EINVAL;

2858 2859 2860
	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
	if (ret < 0)
		return ret;
2861

2862 2863
	pipe_config->limited_color_range =
		intel_dp_limited_color_range(pipe_config, conn_state);
2864

2865 2866
	if (pipe_config->dsc.compression_enable)
		output_bpp = pipe_config->dsc.compressed_bpp;
2867
	else
2868 2869
		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
						 pipe_config->pipe_bpp);
2870 2871 2872 2873 2874 2875

	intel_link_compute_m_n(output_bpp,
			       pipe_config->lane_count,
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
			       &pipe_config->dp_m_n,
2876
			       constant_n, pipe_config->fec_enable);
2877

2878
	if (!HAS_DDI(dev_priv))
2879
		intel_dp_set_clock(encoder, pipe_config);
2880

2881
	intel_psr_compute_config(intel_dp, pipe_config);
2882 2883
	intel_dp_drrs_compute_config(intel_dp, pipe_config, output_bpp,
				     constant_n);
2884
	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
2885
	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
2886

2887
	return 0;
2888 2889
}

2890
void intel_dp_set_link_params(struct intel_dp *intel_dp,
2891
			      int link_rate, int lane_count)
2892
{
2893
	intel_dp->link_trained = false;
2894 2895
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
2896 2897
}

2898
static void intel_dp_prepare(struct intel_encoder *encoder,
2899
			     const struct intel_crtc_state *pipe_config)
2900
{
2901
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2902
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2903
	enum port port = encoder->port;
2904
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2905
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2906

2907 2908 2909
	intel_dp_set_link_params(intel_dp,
				 pipe_config->port_clock,
				 pipe_config->lane_count);
2910

2911
	/*
K
Keith Packard 已提交
2912
	 * There are four kinds of DP registers:
2913 2914
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
2915 2916
	 * 	SNB CPU
	 *	IVB CPU
2917 2918 2919 2920 2921 2922 2923 2924
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
2925
	 * configuration happens (oddly) in ilk_pch_enable
2926
	 */
2927

2928 2929 2930
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
2931
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
2932

2933 2934
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
2935
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
2936

2937
	/* Split out the IBX/CPU vs CPT settings */
2938

2939
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
2940 2941 2942 2943 2944 2945
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

2946
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
2947 2948
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2949
		intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
2950
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2951 2952
		u32 trans_dp;

2953
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2954

2955
		trans_dp = intel_de_read(dev_priv, TRANS_DP_CTL(crtc->pipe));
2956 2957 2958 2959
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
2960
		intel_de_write(dev_priv, TRANS_DP_CTL(crtc->pipe), trans_dp);
2961
	} else {
2962
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
2963
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
2964 2965 2966 2967 2968 2969 2970

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

2971
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2972 2973
			intel_dp->DP |= DP_ENHANCED_FRAMING;

2974
		if (IS_CHERRYVIEW(dev_priv))
2975 2976 2977
			intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
		else
			intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
2978
	}
2979 2980
}

2981 2982
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
2983

2984 2985
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
2986

2987 2988
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
2989

2990
static void intel_pps_verify_state(struct intel_dp *intel_dp);
I
Imre Deak 已提交
2991

2992
static void wait_panel_status(struct intel_dp *intel_dp,
2993 2994
				       u32 mask,
				       u32 value)
2995
{
2996
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2997
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2998

V
Ville Syrjälä 已提交
2999 3000
	lockdep_assert_held(&dev_priv->pps_mutex);

3001
	intel_pps_verify_state(intel_dp);
I
Imre Deak 已提交
3002

3003 3004
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3005

3006 3007 3008
	drm_dbg_kms(&dev_priv->drm,
		    "mask %08x value %08x status %08x control %08x\n",
		    mask, value,
3009 3010
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3011

3012 3013
	if (intel_de_wait_for_register(dev_priv, pp_stat_reg,
				       mask, value, 5000))
3014 3015
		drm_err(&dev_priv->drm,
			"Panel status timeout: status %08x control %08x\n",
3016 3017
			intel_de_read(dev_priv, pp_stat_reg),
			intel_de_read(dev_priv, pp_ctrl_reg));
3018

3019
	drm_dbg_kms(&dev_priv->drm, "Wait complete\n");
3020
}
3021

3022
static void wait_panel_on(struct intel_dp *intel_dp)
3023
{
3024 3025 3026
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power on\n");
3027
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
3028 3029
}

3030
static void wait_panel_off(struct intel_dp *intel_dp)
3031
{
3032 3033 3034
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_dbg_kms(&i915->drm, "Wait for panel power off time\n");
3035
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
3036 3037
}

3038
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
3039
{
3040
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3041 3042 3043
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

3044
	drm_dbg_kms(&i915->drm, "Wait for panel power cycle\n");
3045

3046 3047 3048 3049 3050
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

3051 3052
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
3053 3054 3055
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
3056

3057
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
3058 3059
}

3060
static void wait_backlight_on(struct intel_dp *intel_dp)
3061 3062 3063 3064 3065
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

3066
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
3067 3068 3069 3070
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
3071

3072 3073 3074 3075
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

3076
static  u32 ilk_get_pp_control(struct intel_dp *intel_dp)
3077
{
3078
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3079
	u32 control;
3080

V
Ville Syrjälä 已提交
3081 3082
	lockdep_assert_held(&dev_priv->pps_mutex);

3083
	control = intel_de_read(dev_priv, _pp_ctrl_reg(intel_dp));
3084 3085
	if (drm_WARN_ON(&dev_priv->drm, !HAS_DDI(dev_priv) &&
			(control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
3086 3087 3088
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
3089
	return control;
3090 3091
}

3092 3093 3094 3095 3096
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
3097
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
3098
{
3099
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3100
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3101
	u32 pp;
3102
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
3103
	bool need_to_disable = !intel_dp->want_panel_vdd;
3104

V
Ville Syrjälä 已提交
3105 3106
	lockdep_assert_held(&dev_priv->pps_mutex);

3107
	if (!intel_dp_is_edp(intel_dp))
3108
		return false;
3109

3110
	cancel_delayed_work(&intel_dp->panel_vdd_work);
3111
	intel_dp->want_panel_vdd = true;
3112

3113
	if (edp_have_panel_vdd(intel_dp))
3114
		return need_to_disable;
3115

3116
	intel_display_power_get(dev_priv,
3117
				intel_aux_power_domain(dig_port));
3118

3119
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD on\n",
3120 3121
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
3122

3123 3124
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
3125

3126
	pp = ilk_get_pp_control(intel_dp);
3127
	pp |= EDP_FORCE_VDD;
3128

3129 3130
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3131

3132 3133
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3134
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
3135 3136
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3137 3138 3139
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
3140
	if (!edp_have_panel_power(intel_dp)) {
3141 3142
		drm_dbg_kms(&dev_priv->drm,
			    "[ENCODER:%d:%s] panel power wasn't enabled\n",
3143 3144
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
3145 3146
		msleep(intel_dp->panel_power_up_delay);
	}
3147 3148 3149 3150

	return need_to_disable;
}

3151 3152 3153 3154 3155 3156 3157
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
3158
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
3159
{
3160
	intel_wakeref_t wakeref;
3161
	bool vdd;
3162

3163
	if (!intel_dp_is_edp(intel_dp))
3164 3165
		return;

3166 3167 3168
	vdd = false;
	with_pps_lock(intel_dp, wakeref)
		vdd = edp_panel_vdd_on(intel_dp);
3169 3170 3171
	I915_STATE_WARN(!vdd, "[ENCODER:%d:%s] VDD already requested on\n",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
3172 3173
}

3174
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
3175
{
3176
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3177
	struct intel_digital_port *dig_port =
3178
		dp_to_dig_port(intel_dp);
3179
	u32 pp;
3180
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
3181

V
Ville Syrjälä 已提交
3182
	lockdep_assert_held(&dev_priv->pps_mutex);
3183

3184
	drm_WARN_ON(&dev_priv->drm, intel_dp->want_panel_vdd);
3185

3186
	if (!edp_have_panel_vdd(intel_dp))
3187
		return;
3188

3189
	drm_dbg_kms(&dev_priv->drm, "Turning [ENCODER:%d:%s] VDD off\n",
3190 3191
		    dig_port->base.base.base.id,
		    dig_port->base.base.name);
3192

3193
	pp = ilk_get_pp_control(intel_dp);
3194
	pp &= ~EDP_FORCE_VDD;
3195

3196 3197
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
3198

3199 3200
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
P
Paulo Zanoni 已提交
3201

3202
	/* Make sure sequencer is idle before allowing subsequent activity */
3203
	drm_dbg_kms(&dev_priv->drm, "PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
3204 3205
		    intel_de_read(dev_priv, pp_stat_reg),
		    intel_de_read(dev_priv, pp_ctrl_reg));
3206

3207
	if ((pp & PANEL_POWER_ON) == 0)
3208
		intel_dp->panel_power_off_time = ktime_get_boottime();
3209

3210
	intel_display_power_put_unchecked(dev_priv,
3211
					  intel_aux_power_domain(dig_port));
3212
}
3213

3214
static void edp_panel_vdd_work(struct work_struct *__work)
3215
{
3216 3217 3218 3219
	struct intel_dp *intel_dp =
		container_of(to_delayed_work(__work),
			     struct intel_dp, panel_vdd_work);
	intel_wakeref_t wakeref;
3220

3221 3222 3223 3224
	with_pps_lock(intel_dp, wakeref) {
		if (!intel_dp->want_panel_vdd)
			edp_panel_vdd_off_sync(intel_dp);
	}
3225 3226
}

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

3240 3241 3242 3243 3244
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
3245
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
3246
{
3247
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Ville Syrjälä 已提交
3248 3249 3250

	lockdep_assert_held(&dev_priv->pps_mutex);

3251
	if (!intel_dp_is_edp(intel_dp))
3252
		return;
3253

3254 3255 3256
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "[ENCODER:%d:%s] VDD not forced on",
			dp_to_dig_port(intel_dp)->base.base.base.id,
			dp_to_dig_port(intel_dp)->base.base.name);
3257

3258 3259
	intel_dp->want_panel_vdd = false;

3260
	if (sync)
3261
		edp_panel_vdd_off_sync(intel_dp);
3262 3263
	else
		edp_panel_vdd_schedule_off(intel_dp);
3264 3265
}

3266
static void edp_panel_on(struct intel_dp *intel_dp)
3267
{
3268
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3269
	u32 pp;
3270
	i915_reg_t pp_ctrl_reg;
3271

3272 3273
	lockdep_assert_held(&dev_priv->pps_mutex);

3274
	if (!intel_dp_is_edp(intel_dp))
3275
		return;
3276

3277 3278 3279
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power on\n",
		    dp_to_dig_port(intel_dp)->base.base.base.id,
		    dp_to_dig_port(intel_dp)->base.base.name);
V
Ville Syrjälä 已提交
3280

3281 3282 3283 3284
	if (drm_WARN(&dev_priv->drm, edp_have_panel_power(intel_dp),
		     "[ENCODER:%d:%s] panel power already on\n",
		     dp_to_dig_port(intel_dp)->base.base.base.id,
		     dp_to_dig_port(intel_dp)->base.base.name))
3285
		return;
3286

3287
	wait_panel_power_cycle(intel_dp);
3288

3289
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3290
	pp = ilk_get_pp_control(intel_dp);
3291
	if (IS_GEN(dev_priv, 5)) {
3292 3293
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
3294 3295
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3296
	}
3297

3298
	pp |= PANEL_POWER_ON;
3299
	if (!IS_GEN(dev_priv, 5))
3300 3301
		pp |= PANEL_POWER_RESET;

3302 3303
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3304

3305
	wait_panel_on(intel_dp);
3306
	intel_dp->last_power_on = jiffies;
3307

3308
	if (IS_GEN(dev_priv, 5)) {
3309
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
3310 3311
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3312
	}
3313
}
V
Ville Syrjälä 已提交
3314

3315 3316
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
3317 3318
	intel_wakeref_t wakeref;

3319
	if (!intel_dp_is_edp(intel_dp))
3320 3321
		return;

3322 3323
	with_pps_lock(intel_dp, wakeref)
		edp_panel_on(intel_dp);
3324 3325
}

3326 3327

static void edp_panel_off(struct intel_dp *intel_dp)
3328
{
3329
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3330
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3331
	u32 pp;
3332
	i915_reg_t pp_ctrl_reg;
3333

3334 3335
	lockdep_assert_held(&dev_priv->pps_mutex);

3336
	if (!intel_dp_is_edp(intel_dp))
3337
		return;
3338

3339 3340
	drm_dbg_kms(&dev_priv->drm, "Turn [ENCODER:%d:%s] panel power off\n",
		    dig_port->base.base.base.id, dig_port->base.base.name);
3341

3342 3343 3344
	drm_WARN(&dev_priv->drm, !intel_dp->want_panel_vdd,
		 "Need [ENCODER:%d:%s] VDD to turn off panel\n",
		 dig_port->base.base.base.id, dig_port->base.base.name);
3345

3346
	pp = ilk_get_pp_control(intel_dp);
3347 3348
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
3349
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
3350
		EDP_BLC_ENABLE);
3351

3352
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
3353

3354 3355
	intel_dp->want_panel_vdd = false;

3356 3357
	intel_de_write(dev_priv, pp_ctrl_reg, pp);
	intel_de_posting_read(dev_priv, pp_ctrl_reg);
3358

3359
	wait_panel_off(intel_dp);
3360
	intel_dp->panel_power_off_time = ktime_get_boottime();
3361 3362

	/* We got a reference when we enabled the VDD. */
3363
	intel_display_power_put_unchecked(dev_priv, intel_aux_power_domain(dig_port));
3364
}
V
Ville Syrjälä 已提交
3365

3366 3367
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
3368 3369
	intel_wakeref_t wakeref;

3370
	if (!intel_dp_is_edp(intel_dp))
3371
		return;
V
Ville Syrjälä 已提交
3372

3373 3374
	with_pps_lock(intel_dp, wakeref)
		edp_panel_off(intel_dp);
3375 3376
}

3377 3378
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
3379
{
3380
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3381
	intel_wakeref_t wakeref;
3382

3383 3384 3385 3386 3387 3388
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
3389
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
3390

3391 3392 3393
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
3394

3395
		pp = ilk_get_pp_control(intel_dp);
3396
		pp |= EDP_BLC_ENABLE;
3397

3398 3399
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3400
	}
3401 3402
}

3403
/* Enable backlight PWM and backlight PP control. */
3404 3405
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
3406
{
3407
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
3408
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3409

3410
	if (!intel_dp_is_edp(intel_dp))
3411 3412
		return;

3413
	drm_dbg_kms(&i915->drm, "\n");
3414

3415
	intel_panel_enable_backlight(crtc_state, conn_state);
3416 3417 3418 3419 3420
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
3421
{
3422
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3423
	intel_wakeref_t wakeref;
3424

3425
	if (!intel_dp_is_edp(intel_dp))
3426 3427
		return;

3428 3429 3430
	with_pps_lock(intel_dp, wakeref) {
		i915_reg_t pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		u32 pp;
V
Ville Syrjälä 已提交
3431

3432
		pp = ilk_get_pp_control(intel_dp);
3433
		pp &= ~EDP_BLC_ENABLE;
3434

3435 3436
		intel_de_write(dev_priv, pp_ctrl_reg, pp);
		intel_de_posting_read(dev_priv, pp_ctrl_reg);
3437
	}
V
Ville Syrjälä 已提交
3438 3439

	intel_dp->last_backlight_off = jiffies;
3440
	edp_wait_backlight_off(intel_dp);
3441
}
3442

3443
/* Disable backlight PP control and backlight PWM. */
3444
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
3445
{
3446
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
3447
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3448

3449
	if (!intel_dp_is_edp(intel_dp))
3450 3451
		return;

3452
	drm_dbg_kms(&i915->drm, "\n");
3453

3454
	_intel_edp_backlight_off(intel_dp);
3455
	intel_panel_disable_backlight(old_conn_state);
3456
}
3457

3458 3459 3460 3461 3462 3463 3464
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
3465
	struct drm_i915_private *i915 = to_i915(connector->base.dev);
3466
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3467
	intel_wakeref_t wakeref;
V
Ville Syrjälä 已提交
3468 3469
	bool is_enabled;

3470 3471
	is_enabled = false;
	with_pps_lock(intel_dp, wakeref)
3472
		is_enabled = ilk_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
3473 3474 3475
	if (is_enabled == enable)
		return;

3476 3477
	drm_dbg_kms(&i915->drm, "panel power control backlight %s\n",
		    enable ? "enable" : "disable");
3478 3479 3480 3481 3482 3483 3484

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

3485 3486 3487 3488
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3489
	bool cur_state = intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN;
3490 3491

	I915_STATE_WARN(cur_state != state,
3492 3493
			"[ENCODER:%d:%s] state assertion failure (expected %s, current %s)\n",
			dig_port->base.base.base.id, dig_port->base.base.name,
3494
			onoff(state), onoff(cur_state));
3495 3496 3497 3498 3499
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
3500
	bool cur_state = intel_de_read(dev_priv, DP_A) & DP_PLL_ENABLE;
3501 3502 3503

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
3504
			onoff(state), onoff(cur_state));
3505 3506 3507 3508
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

3509 3510
static void ilk_edp_pll_on(struct intel_dp *intel_dp,
			   const struct intel_crtc_state *pipe_config)
3511
{
3512
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3513
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3514

3515
	assert_pipe_disabled(dev_priv, pipe_config->cpu_transcoder);
3516 3517
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
3518

3519 3520
	drm_dbg_kms(&dev_priv->drm, "enabling eDP PLL for clock %d\n",
		    pipe_config->port_clock);
3521 3522 3523

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

3524
	if (pipe_config->port_clock == 162000)
3525 3526 3527 3528
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

3529 3530
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3531 3532
	udelay(500);

3533 3534 3535 3536 3537 3538
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
3539
	if (IS_GEN(dev_priv, 5))
3540
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
3541

3542
	intel_dp->DP |= DP_PLL_ENABLE;
3543

3544 3545
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3546
	udelay(200);
3547 3548
}

3549 3550
static void ilk_edp_pll_off(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
3551
{
3552
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
3553
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3554

3555
	assert_pipe_disabled(dev_priv, old_crtc_state->cpu_transcoder);
3556 3557
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
3558

3559
	drm_dbg_kms(&dev_priv->drm, "disabling eDP PLL\n");
3560

3561
	intel_dp->DP &= ~DP_PLL_ENABLE;
3562

3563 3564
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
3565 3566 3567
	udelay(200);
}

3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
3579
		drm_dp_is_branch(intel_dp->dpcd) &&
3580 3581 3582
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

3583 3584 3585 3586
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable)
{
3587
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3588 3589
	int ret;

3590
	if (!crtc_state->dsc.compression_enable)
3591 3592 3593 3594 3595
		return;

	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
				 enable ? DP_DECOMPRESSION_EN : 0);
	if (ret < 0)
3596 3597 3598
		drm_dbg_kms(&i915->drm,
			    "Failed to %s sink decompression state\n",
			    enable ? "enable" : "disable");
3599 3600
}

3601 3602
/* If the device supports it, try to set the power state appropriately */
void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
3603
{
3604 3605
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3606 3607 3608 3609 3610 3611
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

3612
	if (mode != DP_SET_POWER_D0) {
3613 3614 3615
		if (downstream_hpd_needs_d0(intel_dp))
			return;

3616
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3617
	} else {
3618 3619
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

3620 3621
		lspcon_resume(dp_to_dig_port(intel_dp));

3622 3623 3624 3625 3626
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
3627
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3628 3629 3630 3631
			if (ret == 1)
				break;
			msleep(1);
		}
3632 3633 3634

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
3635
	}
3636 3637

	if (ret != 1)
3638 3639 3640
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
			    encoder->base.base.id, encoder->base.name,
			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
3641 3642
}

3643 3644 3645 3646 3647 3648
static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
				 enum port port, enum pipe *pipe)
{
	enum pipe p;

	for_each_pipe(dev_priv, p) {
3649
		u32 val = intel_de_read(dev_priv, TRANS_DP_CTL(p));
3650 3651 3652 3653 3654 3655 3656

		if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
			*pipe = p;
			return true;
		}
	}

3657 3658
	drm_dbg_kms(&dev_priv->drm, "No pipe for DP port %c found\n",
		    port_name(port));
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672

	/* must initialize pipe to something for the asserts */
	*pipe = PIPE_A;

	return false;
}

bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe)
{
	bool ret;
	u32 val;

3673
	val = intel_de_read(dev_priv, dp_reg);
3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689

	ret = val & DP_PORT_EN;

	/* asserts want to know the pipe even if the port is disabled */
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
		*pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
		ret &= cpt_dp_port_selected(dev_priv, port, pipe);
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;

	return ret;
}

3690 3691
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
3692
{
3693
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3694
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3695
	intel_wakeref_t wakeref;
3696
	bool ret;
3697

3698 3699 3700
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
3701 3702
		return false;

3703 3704
	ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				    encoder->port, pipe);
3705

3706
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
3707 3708

	return ret;
3709
}
3710

3711
static void intel_dp_get_config(struct intel_encoder *encoder,
3712
				struct intel_crtc_state *pipe_config)
3713
{
3714
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3715
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3716
	u32 tmp, flags = 0;
3717
	enum port port = encoder->port;
3718
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3719

3720 3721 3722 3723
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
3724

3725
	tmp = intel_de_read(dev_priv, intel_dp->output_reg);
3726 3727

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
3728

3729
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
3730 3731
		u32 trans_dp = intel_de_read(dev_priv,
					     TRANS_DP_CTL(crtc->pipe));
3732 3733

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
3734 3735 3736
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3737

3738
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
3739 3740 3741 3742
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
3743
		if (tmp & DP_SYNC_HS_HIGH)
3744 3745 3746
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
3747

3748
		if (tmp & DP_SYNC_VS_HIGH)
3749 3750 3751 3752
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
3753

3754
	pipe_config->hw.adjusted_mode.flags |= flags;
3755

3756
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
3757 3758
		pipe_config->limited_color_range = true;

3759 3760 3761
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

3762 3763
	intel_dp_get_m_n(crtc, pipe_config);

3764
	if (port == PORT_A) {
3765
		if ((intel_de_read(dev_priv, DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
3766 3767 3768 3769
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
3770

3771
	pipe_config->hw.adjusted_mode.crtc_clock =
3772 3773
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
3774

3775
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
3776
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3790 3791 3792
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3793
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3794
	}
3795 3796
}

3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp);

/**
 * intel_dp_sync_state - sync the encoder state during init/resume
 * @encoder: intel encoder to sync
 * @crtc_state: state for the CRTC connected to the encoder
 *
 * Sync any state stored in the encoder wrt. HW state during driver init
 * and system resume.
 */
void intel_dp_sync_state(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * Don't clobber DPCD if it's been already read out during output
	 * setup (eDP) or detect.
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		intel_dp_get_dpcd(intel_dp);

	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
}

3824 3825 3826 3827
bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
				    struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * If BIOS has set an unsupported or non-standard link rate for some
	 * reason force an encoder recompute and full modeset.
	 */
	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
				crtc_state->port_clock) < 0) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to unsupported link rate\n");
		crtc_state->uapi.connectors_changed = true;
		return false;
	}
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853

	/*
	 * FIXME hack to force full modeset when DSC is being used.
	 *
	 * As long as we do not have full state readout and config comparison
	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
	 * Remove once we have readout for DSC.
	 */
	if (crtc_state->dsc.compression_enable) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to DSC being enabled\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

3854 3855 3856 3857 3858 3859
	if (CAN_PSR(i915) && intel_dp_is_edp(intel_dp)) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset to compute PSR state\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

3860 3861 3862
	return true;
}

3863 3864
static void intel_disable_dp(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3865 3866
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
3867
{
3868
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3869

3870 3871
	intel_dp->link_trained = false;

3872
	if (old_crtc_state->has_audio)
3873 3874
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3875 3876 3877

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
3878
	intel_edp_panel_vdd_on(intel_dp);
3879
	intel_edp_backlight_off(old_conn_state);
3880
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
3881
	intel_edp_panel_off(intel_dp);
3882 3883
	intel_dp->frl.is_trained = false;
	intel_dp->frl.trained_rate_gbps = 0;
3884 3885
}

3886 3887
static void g4x_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3888 3889 3890
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3891
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3892 3893
}

3894 3895
static void vlv_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3896 3897 3898
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3899
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3900 3901
}

3902 3903
static void g4x_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3904 3905
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3906
{
3907
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3908
	enum port port = encoder->port;
3909

3910 3911 3912 3913 3914 3915
	/*
	 * Bspec does not list a specific disable sequence for g4x DP.
	 * Follow the ilk+ sequence (disable pipe before the port) for
	 * g4x DP as it does not suffer from underruns like the normal
	 * g4x modeset sequence (disable pipe after the port).
	 */
3916
	intel_dp_link_down(encoder, old_crtc_state);
3917 3918

	/* Only ilk+ has port A */
3919
	if (port == PORT_A)
3920
		ilk_edp_pll_off(intel_dp, old_crtc_state);
3921 3922
}

3923 3924
static void vlv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3925 3926
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3927
{
3928
	intel_dp_link_down(encoder, old_crtc_state);
3929 3930
}

3931 3932
static void chv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3933 3934
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3935
{
3936
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3937

3938
	intel_dp_link_down(encoder, old_crtc_state);
3939

3940
	vlv_dpio_get(dev_priv);
3941 3942

	/* Assert data lane reset */
3943
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
3944

3945
	vlv_dpio_put(dev_priv);
3946 3947
}

3948
static void
3949
cpt_set_link_train(struct intel_dp *intel_dp,
3950
		   const struct intel_crtc_state *crtc_state,
3951
		   u8 dp_train_pat)
3952
{
3953
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3954
	u32 *DP = &intel_dp->DP;
3955

3956
	*DP &= ~DP_LINK_TRAIN_MASK_CPT;
3957

3958
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF_CPT;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1_CPT;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	}
3974

3975 3976 3977
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}
3978

3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996
static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	/* Clear the cached register set to avoid using stale values */

	memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
			     intel_dp->pcon_dsc_dpcd,
			     sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
		drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
			DP_PCON_DSC_ENCODER);

	drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
		    (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
}

3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
{
	int bw_gbps[] = {9, 18, 24, 32, 40, 48};
	int i;

	for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
		if (frl_bw_mask & (1 << i))
			return bw_gbps[i];
	}
	return 0;
}

static int intel_dp_pcon_set_frl_mask(int max_frl)
{
	switch (max_frl) {
	case 48:
		return DP_PCON_FRL_BW_MASK_48GBPS;
	case 40:
		return DP_PCON_FRL_BW_MASK_40GBPS;
	case 32:
		return DP_PCON_FRL_BW_MASK_32GBPS;
	case 24:
		return DP_PCON_FRL_BW_MASK_24GBPS;
	case 18:
		return DP_PCON_FRL_BW_MASK_18GBPS;
	case 9:
		return DP_PCON_FRL_BW_MASK_9GBPS;
	}

	return 0;
}

static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	return (connector->display_info.hdmi.max_frl_rate_per_lane *
		connector->display_info.hdmi.max_lanes);
}

static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
{
#define PCON_EXTENDED_TRAIN_MODE (1 > 0)
#define PCON_CONCURRENT_MODE (1 > 0)
#define PCON_SEQUENTIAL_MODE !PCON_CONCURRENT_MODE
#define PCON_NORMAL_TRAIN_MODE !PCON_EXTENDED_TRAIN_MODE
#define TIMEOUT_FRL_READY_MS 500
#define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000

	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
	u8 max_frl_bw_mask = 0, frl_trained_mask;
	bool is_active;

	ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
	if (ret < 0)
		return ret;

	max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
	drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);

	max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
	drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);

	max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);

	if (max_frl_bw <= 0)
		return -EINVAL;

	ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
	if (ret < 0)
		return ret;
	/* Wait for PCON to be FRL Ready */
	wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);

	if (!is_active)
		return -ETIMEDOUT;

	max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
	ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw, PCON_SEQUENTIAL_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask, PCON_NORMAL_TRAIN_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
	if (ret < 0)
		return ret;
	/*
	 * Wait for FRL to be completed
	 * Check if the HDMI Link is up and active.
	 */
	wait_for(is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux) == true, TIMEOUT_HDMI_LINK_ACTIVE_MS);

	if (!is_active)
		return -ETIMEDOUT;

	/* Verify HDMI Link configuration shows FRL Mode */
	if (drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, &frl_trained_mask) !=
	    DP_PCON_HDMI_MODE_FRL) {
		drm_dbg(&i915->drm, "HDMI couldn't be trained in FRL Mode\n");
		return -EINVAL;
	}
	drm_dbg(&i915->drm, "MAX_FRL_MASK = %u, FRL_TRAINED_MASK = %u\n", max_frl_bw_mask, frl_trained_mask);

	intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
	intel_dp->frl.is_trained = true;
	drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);

	return 0;
}

static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
{
	if (drm_dp_is_branch(intel_dp->dpcd) &&
	    intel_dp->has_hdmi_sink &&
	    intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
		return true;

	return false;
}

void intel_dp_check_frl_training(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/* Always go for FRL training if supported */
	if (!intel_dp_is_hdmi_2_1_sink(intel_dp) ||
	    intel_dp->frl.is_trained)
		return;

	if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
		int ret, mode;

		drm_dbg(&dev_priv->drm, "Couldnt set FRL mode, continuing with TMDS mode\n");
		ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
		mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);

		if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
			drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
	} else {
		drm_dbg(&dev_priv->drm, "FRL training Completed\n");
	}
}

4143 4144
static void
g4x_set_link_train(struct intel_dp *intel_dp,
4145
		   const struct intel_crtc_state *crtc_state,
4146 4147 4148 4149
		   u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 *DP = &intel_dp->DP;
4150

4151
	*DP &= ~DP_LINK_TRAIN_MASK;
4152

4153
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
4168
	}
4169 4170 4171

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4172 4173
}

4174
static void intel_dp_enable_port(struct intel_dp *intel_dp,
4175
				 const struct intel_crtc_state *crtc_state)
4176
{
4177
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4178 4179 4180

	/* enable with pattern 1 (as per spec) */

4181 4182
	intel_dp_program_link_training_pattern(intel_dp, crtc_state,
					       DP_TRAINING_PATTERN_1);
4183 4184 4185 4186 4187 4188 4189 4190

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
4191
	if (crtc_state->has_audio)
4192
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
4193

4194 4195
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4196 4197
}

4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212
void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 tmp;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
		return;

	if (!drm_dp_is_branch(intel_dp->dpcd))
		return;

	tmp = intel_dp->has_hdmi_sink ?
		DP_HDMI_DVI_OUTPUT_CONFIG : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
4213
			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
4214 4215 4216
		drm_dbg_kms(&i915->drm, "Failed to set protocol converter HDMI mode to %s\n",
			    enableddisabled(intel_dp->has_hdmi_sink));

4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232
	tmp = intel_dp->dfp.ycbcr_444_to_420 ?
		DP_CONVERSION_TO_YCBCR420_ENABLE : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:0 conversion mode to %s\n",
			    enableddisabled(intel_dp->dfp.ycbcr_444_to_420));

	tmp = 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_2, tmp) <= 0)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:2 conversion mode to %s\n",
			    enableddisabled(false));
4233 4234
}

4235 4236
static void intel_enable_dp(struct intel_atomic_state *state,
			    struct intel_encoder *encoder,
4237 4238
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
4239
{
4240
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4241
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4242
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
4243
	u32 dp_reg = intel_de_read(dev_priv, intel_dp->output_reg);
4244
	enum pipe pipe = crtc->pipe;
4245
	intel_wakeref_t wakeref;
4246

4247
	if (drm_WARN_ON(&dev_priv->drm, dp_reg & DP_PORT_EN))
4248
		return;
4249

4250 4251 4252
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_init_panel_power_sequencer(encoder, pipe_config);
4253

4254
		intel_dp_enable_port(intel_dp, pipe_config);
4255

4256 4257 4258 4259
		edp_panel_vdd_on(intel_dp);
		edp_panel_on(intel_dp);
		edp_panel_vdd_off(intel_dp, true);
	}
4260

4261
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4262 4263
		unsigned int lane_mask = 0x0;

4264
		if (IS_CHERRYVIEW(dev_priv))
4265
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
4266

4267 4268
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
4269
	}
4270

4271
	intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
4272
	intel_dp_configure_protocol_converter(intel_dp);
4273
	intel_dp_check_frl_training(intel_dp);
4274 4275
	intel_dp_start_link_train(intel_dp, pipe_config);
	intel_dp_stop_link_train(intel_dp, pipe_config);
4276

4277
	if (pipe_config->has_audio) {
4278 4279
		drm_dbg(&dev_priv->drm, "Enabling DP audio on pipe %c\n",
			pipe_name(pipe));
4280
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
4281
	}
4282
}
4283

4284 4285
static void g4x_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
4286 4287
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
4288
{
4289
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4290
	intel_edp_backlight_on(pipe_config, conn_state);
4291
}
4292

4293 4294
static void vlv_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
4295 4296
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
4297
{
4298
	intel_edp_backlight_on(pipe_config, conn_state);
4299 4300
}

4301 4302
static void g4x_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4303 4304
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4305
{
4306
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4307
	enum port port = encoder->port;
4308

4309
	intel_dp_prepare(encoder, pipe_config);
4310

4311
	/* Only ilk+ has port A */
4312
	if (port == PORT_A)
4313
		ilk_edp_pll_on(intel_dp, pipe_config);
4314 4315
}

4316 4317
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
4318 4319
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4320
	enum pipe pipe = intel_dp->pps_pipe;
4321
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
4322

4323
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
4324

4325
	if (drm_WARN_ON(&dev_priv->drm, pipe != PIPE_A && pipe != PIPE_B))
4326 4327
		return;

4328 4329 4330
	edp_panel_vdd_off_sync(intel_dp);

	/*
4331
	 * VLV seems to get confused when multiple power sequencers
4332 4333 4334
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
4335
	 * selected in multiple power sequencers, but let's clear the
4336 4337 4338
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
4339 4340
	drm_dbg_kms(&dev_priv->drm,
		    "detaching pipe %c power sequencer from [ENCODER:%d:%s]\n",
4341 4342
		    pipe_name(pipe), dig_port->base.base.base.id,
		    dig_port->base.base.name);
4343 4344
	intel_de_write(dev_priv, pp_on_reg, 0);
	intel_de_posting_read(dev_priv, pp_on_reg);
4345 4346 4347 4348

	intel_dp->pps_pipe = INVALID_PIPE;
}

4349
static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
4350 4351 4352 4353 4354 4355
				      enum pipe pipe)
{
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

4356
	for_each_intel_dp(&dev_priv->drm, encoder) {
4357
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4358

4359 4360 4361 4362
		drm_WARN(&dev_priv->drm, intel_dp->active_pipe == pipe,
			 "stealing pipe %c power sequencer from active [ENCODER:%d:%s]\n",
			 pipe_name(pipe), encoder->base.base.id,
			 encoder->base.name);
4363

4364 4365 4366
		if (intel_dp->pps_pipe != pipe)
			continue;

4367 4368 4369 4370
		drm_dbg_kms(&dev_priv->drm,
			    "stealing pipe %c power sequencer from [ENCODER:%d:%s]\n",
			    pipe_name(pipe), encoder->base.base.id,
			    encoder->base.name);
4371 4372

		/* make sure vdd is off before we steal it */
4373
		vlv_detach_power_sequencer(intel_dp);
4374 4375 4376
	}
}

4377 4378
static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
					   const struct intel_crtc_state *crtc_state)
4379
{
4380
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4381
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4382
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4383 4384 4385

	lockdep_assert_held(&dev_priv->pps_mutex);

4386
	drm_WARN_ON(&dev_priv->drm, intel_dp->active_pipe != INVALID_PIPE);
4387

4388 4389 4390 4391 4392 4393 4394
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
4395
		vlv_detach_power_sequencer(intel_dp);
4396
	}
4397 4398 4399 4400 4401

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
4402
	vlv_steal_power_sequencer(dev_priv, crtc->pipe);
4403

4404 4405
	intel_dp->active_pipe = crtc->pipe;

4406
	if (!intel_dp_is_edp(intel_dp))
4407 4408
		return;

4409 4410 4411
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

4412 4413 4414 4415
	drm_dbg_kms(&dev_priv->drm,
		    "initializing pipe %c power sequencer for [ENCODER:%d:%s]\n",
		    pipe_name(intel_dp->pps_pipe), encoder->base.base.id,
		    encoder->base.name);
4416 4417

	/* init power sequencer on this pipe and port */
4418 4419
	intel_dp_init_panel_power_sequencer(intel_dp);
	intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
4420 4421
}

4422 4423
static void vlv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4424 4425
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4426
{
4427
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
4428

4429
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4430 4431
}

4432 4433
static void vlv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4434 4435
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
4436
{
4437
	intel_dp_prepare(encoder, pipe_config);
4438

4439
	vlv_phy_pre_pll_enable(encoder, pipe_config);
4440 4441
}

4442 4443
static void chv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
4444 4445
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
4446
{
4447
	chv_phy_pre_encoder_enable(encoder, pipe_config);
4448

4449
	intel_enable_dp(state, encoder, pipe_config, conn_state);
4450 4451

	/* Second common lane will stay alive on its own now */
4452
	chv_phy_release_cl2_override(encoder);
4453 4454
}

4455 4456
static void chv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
4457 4458
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
4459
{
4460
	intel_dp_prepare(encoder, pipe_config);
4461

4462
	chv_phy_pre_pll_enable(encoder, pipe_config);
4463 4464
}

4465 4466
static void chv_dp_post_pll_disable(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
4467 4468
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
4469
{
4470
	chv_phy_post_pll_disable(encoder, old_crtc_state);
4471 4472
}

4473 4474
static u8 intel_dp_voltage_max_2(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
4475
{
4476 4477
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
}
K
Keith Packard 已提交
4478

4479 4480
static u8 intel_dp_voltage_max_3(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
4481 4482
{
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
4483 4484
}

V
Ville Syrjälä 已提交
4485
static u8 intel_dp_preemph_max_2(struct intel_dp *intel_dp)
K
Keith Packard 已提交
4486
{
4487 4488
	return DP_TRAIN_PRE_EMPH_LEVEL_2;
}
K
Keith Packard 已提交
4489

V
Ville Syrjälä 已提交
4490
static u8 intel_dp_preemph_max_3(struct intel_dp *intel_dp)
4491 4492
{
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
4493 4494
}

4495 4496
static void vlv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
4497
{
4498
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4499 4500
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
4501
	u8 train_set = intel_dp->train_set[0];
4502 4503

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4504
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4505 4506
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4507
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4508 4509 4510
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
4511
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4512 4513 4514
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
4515
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4516 4517 4518
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
4519
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4520 4521 4522 4523
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
4524
			return;
4525 4526
		}
		break;
4527
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4528 4529
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4530
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4531 4532 4533
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
4534
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4535 4536 4537
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
4538
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4539 4540 4541 4542
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4543
			return;
4544 4545
		}
		break;
4546
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4547 4548
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4549
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4550 4551 4552
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
4553
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4554 4555 4556 4557
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4558
			return;
4559 4560
		}
		break;
4561
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4562 4563
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4564
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4565 4566 4567 4568
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
4569
			return;
4570 4571 4572
		}
		break;
	default:
4573
		return;
4574 4575
	}

4576 4577
	vlv_set_phy_signal_level(encoder, crtc_state,
				 demph_reg_value, preemph_reg_value,
4578
				 uniqtranscale_reg_value, 0);
4579 4580
}

4581 4582
static void chv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
4583
{
4584 4585 4586
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
4587
	u8 train_set = intel_dp->train_set[0];
4588 4589

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4590
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4591
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4592
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4593 4594 4595
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
4596
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4597 4598 4599
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
4600
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4601 4602 4603
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
4604
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4605 4606
			deemph_reg_value = 128;
			margin_reg_value = 154;
4607
			uniq_trans_scale = true;
4608 4609
			break;
		default:
4610
			return;
4611 4612
		}
		break;
4613
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4614
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4615
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4616 4617 4618
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
4619
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4620 4621 4622
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
4623
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4624 4625 4626 4627
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
4628
			return;
4629 4630
		}
		break;
4631
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4632
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4633
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4634 4635 4636
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
4637
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4638 4639 4640 4641
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
4642
			return;
4643 4644
		}
		break;
4645
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4646
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4647
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4648 4649 4650 4651
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
4652
			return;
4653 4654 4655
		}
		break;
	default:
4656
		return;
4657 4658
	}

4659 4660 4661
	chv_set_phy_signal_level(encoder, crtc_state,
				 deemph_reg_value, margin_reg_value,
				 uniq_trans_scale);
4662 4663
}

4664
static u32 g4x_signal_levels(u8 train_set)
4665
{
4666
	u32 signal_levels = 0;
4667

4668
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
4669
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
4670 4671 4672
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
4673
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
4674 4675
		signal_levels |= DP_VOLTAGE_0_6;
		break;
4676
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
4677 4678
		signal_levels |= DP_VOLTAGE_0_8;
		break;
4679
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
4680 4681 4682
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
4683
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
4684
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
4685 4686 4687
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
4688
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
4689 4690
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
4691
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
4692 4693
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
4694
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
4695 4696 4697 4698 4699 4700
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

4701
static void
4702 4703
g4x_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = g4x_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~(DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK);
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4721
/* SNB CPU eDP voltage swing and pre-emphasis control */
4722
static u32 snb_cpu_edp_signal_levels(u8 train_set)
4723
{
4724 4725 4726
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

4727
	switch (signal_levels) {
4728 4729
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4730
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4731
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4732
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
4733 4734
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4735
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
4736 4737
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
4738
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
4739 4740
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
4741
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
4742
	default:
4743 4744 4745
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
4746 4747 4748
	}
}

4749
static void
4750 4751
snb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = snb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4769
/* IVB CPU eDP voltage swing and pre-emphasis control */
4770
static u32 ivb_cpu_edp_signal_levels(u8 train_set)
K
Keith Packard 已提交
4771
{
4772 4773 4774
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

K
Keith Packard 已提交
4775
	switch (signal_levels) {
4776
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4777
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
4778
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4779
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
4780
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4781
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
4782 4783
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

4784
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4785
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
4786
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4787 4788
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

4789
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4790
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
4791
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4792 4793 4794 4795 4796 4797 4798 4799 4800
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

4801
static void
4802 4803
ivb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
4804
{
4805
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4806
	u8 train_set = intel_dp->train_set[0];
4807
	u32 signal_levels;
4808

4809 4810 4811 4812 4813 4814 4815
	signal_levels = ivb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	intel_dp->DP |= signal_levels;
4816

4817 4818 4819 4820
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4821 4822
void intel_dp_set_signal_levels(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
4823 4824 4825
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
4826 4827 4828 4829 4830 4831 4832 4833 4834

	drm_dbg_kms(&dev_priv->drm, "Using vswing level %d%s\n",
		    train_set & DP_TRAIN_VOLTAGE_SWING_MASK,
		    train_set & DP_TRAIN_MAX_SWING_REACHED ? " (max)" : "");
	drm_dbg_kms(&dev_priv->drm, "Using pre-emphasis level %d%s\n",
		    (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
		    DP_TRAIN_PRE_EMPHASIS_SHIFT,
		    train_set & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED ?
		    " (max)" : "");
4835

4836
	intel_dp->set_signal_levels(intel_dp, crtc_state);
4837 4838
}

4839
void
4840
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
4841
				       const struct intel_crtc_state *crtc_state,
4842
				       u8 dp_train_pat)
4843
{
4844
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4845

4846 4847
	if ((intel_dp_training_pattern_symbol(dp_train_pat)) !=
	    DP_TRAINING_PATTERN_DISABLE)
4848 4849
		drm_dbg_kms(&dev_priv->drm,
			    "Using DP training pattern TPS%d\n",
4850
			    intel_dp_training_pattern_symbol(dp_train_pat));
4851

4852
	intel_dp->set_link_train(intel_dp, crtc_state, dp_train_pat);
4853 4854
}

4855
static void
4856 4857
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
4858
{
4859
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4860
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4861
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
4862
	enum port port = encoder->port;
4863
	u32 DP = intel_dp->DP;
4864

4865 4866 4867
	if (drm_WARN_ON(&dev_priv->drm,
			(intel_de_read(dev_priv, intel_dp->output_reg) &
			 DP_PORT_EN) == 0))
4868 4869
		return;

4870
	drm_dbg_kms(&dev_priv->drm, "\n");
4871

4872
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
4873
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
4874
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
4875
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
4876
	} else {
4877
		DP &= ~DP_LINK_TRAIN_MASK;
4878
		DP |= DP_LINK_TRAIN_PAT_IDLE;
4879
	}
4880 4881
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4882

4883
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
4884 4885
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4886 4887 4888 4889 4890 4891

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
4892
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
4893 4894 4895 4896 4897 4898 4899
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

4900
		/* always enable with pattern 1 (as per spec) */
4901 4902 4903
		DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
			DP_LINK_TRAIN_PAT_1;
4904 4905
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4906 4907

		DP &= ~DP_PORT_EN;
4908 4909
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4910

4911
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
4912 4913
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
4914 4915
	}

4916
	msleep(intel_dp->panel_power_down_delay);
4917 4918

	intel_dp->DP = DP;
4919 4920

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4921 4922 4923 4924
		intel_wakeref_t wakeref;

		with_pps_lock(intel_dp, wakeref)
			intel_dp->active_pipe = INVALID_PIPE;
4925
	}
4926 4927
}

4928 4929 4930 4931 4932 4933 4934 4935 4936 4937
bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	u8 dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

4938 4939
static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
{
4940 4941
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

4942 4943 4944 4945 4946 4947
	/*
	 * Clear the cached register set to avoid using stale values
	 * for the sinks that do not support DSC.
	 */
	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));

4948 4949 4950
	/* Clear fec_capable to avoid using stale values */
	intel_dp->fec_capable = 0;

4951 4952 4953 4954 4955 4956
	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
				     intel_dp->dsc_dpcd,
				     sizeof(intel_dp->dsc_dpcd)) < 0)
4957 4958 4959
			drm_err(&i915->drm,
				"Failed to read DPCD register 0x%x\n",
				DP_DSC_SUPPORT);
4960

4961 4962 4963
		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
			    (int)sizeof(intel_dp->dsc_dpcd),
			    intel_dp->dsc_dpcd);
4964

4965
		/* FEC is supported only on DP 1.4 */
4966 4967 4968
		if (!intel_dp_is_edp(intel_dp) &&
		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
				      &intel_dp->fec_capable) < 0)
4969 4970
			drm_err(&i915->drm,
				"Failed to read FEC DPCD register\n");
4971

4972 4973
		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
			    intel_dp->fec_capable);
4974 4975 4976
	}
}

4977 4978 4979 4980 4981
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4982

4983
	/* this function is meant to be called only once */
4984
	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
4985

4986
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
4987 4988
		return false;

4989 4990
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4991

4992 4993 4994 4995 4996 4997 4998 4999 5000 5001
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
5002 5003
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
5004 5005 5006
		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
			    (int)sizeof(intel_dp->edp_dpcd),
			    intel_dp->edp_dpcd);
5007

5008 5009 5010 5011 5012 5013
	/*
	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
	 */
	intel_psr_init_dpcd(intel_dp);

5014 5015
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
5016
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
5017 5018
		int i;

5019 5020
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
5021

5022 5023
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
5024 5025 5026 5027

			if (val == 0)
				break;

5028 5029 5030 5031 5032 5033
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
5034
			intel_dp->sink_rates[i] = (val * 200) / 10;
5035
		}
5036
		intel_dp->num_sink_rates = i;
5037
	}
5038

5039 5040 5041 5042
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
5043 5044 5045 5046 5047
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

5048 5049
	intel_dp_set_common_rates(intel_dp);

5050 5051 5052 5053
	/* Read the eDP DSC DPCD registers */
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		intel_dp_get_dsc_sink_cap(intel_dp);

5054 5055 5056
	return true;
}

5057 5058 5059 5060 5061 5062 5063 5064 5065 5066
static bool
intel_dp_has_sink_count(struct intel_dp *intel_dp)
{
	if (!intel_dp->attached_connector)
		return false;

	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
					  intel_dp->dpcd,
					  &intel_dp->desc);
}
5067 5068 5069 5070

static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
5071 5072
	int ret;

5073 5074
	intel_dp_lttpr_init(intel_dp);

5075
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd))
5076 5077
		return false;

5078 5079 5080 5081
	/*
	 * Don't clobber cached eDP rates. Also skip re-reading
	 * the OUI/ID since we know it won't change.
	 */
5082
	if (!intel_dp_is_edp(intel_dp)) {
5083 5084 5085
		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
				 drm_dp_is_branch(intel_dp->dpcd));

5086
		intel_dp_set_sink_rates(intel_dp);
5087 5088
		intel_dp_set_common_rates(intel_dp);
	}
5089

5090
	if (intel_dp_has_sink_count(intel_dp)) {
5091 5092
		ret = drm_dp_read_sink_count(&intel_dp->aux);
		if (ret < 0)
5093 5094 5095 5096 5097 5098 5099
			return false;

		/*
		 * Sink count can change between short pulse hpd hence
		 * a member variable in intel_dp will track any changes
		 * between short pulse interrupts.
		 */
5100
		intel_dp->sink_count = ret;
5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111

		/*
		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
		 * a dongle is present but no display. Unless we require to know
		 * if a dongle is present or not, we don't need to update
		 * downstream port information. So, an early return here saves
		 * time from performing other operations which are not required.
		 */
		if (!intel_dp->sink_count)
			return false;
	}
5112

5113 5114
	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
					   intel_dp->downstream_ports) == 0;
5115 5116
}

5117 5118 5119
static bool
intel_dp_can_mst(struct intel_dp *intel_dp)
{
5120 5121 5122
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	return i915->params.enable_dp_mst &&
5123
		intel_dp->can_mst &&
5124
		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
5125 5126
}

5127 5128 5129
static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
5130
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5131 5132
	struct intel_encoder *encoder =
		&dp_to_dig_port(intel_dp)->base;
5133
	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
5134

5135 5136 5137 5138
	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
		    encoder->base.base.id, encoder->base.name,
		    yesno(intel_dp->can_mst), yesno(sink_can_mst),
5139
		    yesno(i915->params.enable_dp_mst));
5140 5141 5142 5143

	if (!intel_dp->can_mst)
		return;

5144
	intel_dp->is_mst = sink_can_mst &&
5145
		i915->params.enable_dp_mst;
5146 5147 5148

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
5149 5150 5151 5152 5153
}

static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
5154 5155 5156
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
5157 5158
}

5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184
bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
		       const struct drm_connector_state *conn_state)
{
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut], in order to
	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		return true;

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_SYCC_601:
	case DRM_MODE_COLORIMETRY_OPYCC_601:
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		return true;
	default:
		break;
	}

	return false;
}

5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203
static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
				     struct dp_sdp *sdp, size_t size)
{
	size_t length = sizeof(struct dp_sdp);

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	/*
	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
	 * VSC SDP Header Bytes
	 */
	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */

5204 5205 5206 5207 5208 5209 5210
	/*
	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
	 * per DP 1.4a spec.
	 */
	if (vsc->revision != 0x5)
		goto out;

5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242
	/* VSC SDP Payload for DB16 through DB18 */
	/* Pixel Encoding and Colorimetry Formats  */
	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */

	switch (vsc->bpc) {
	case 6:
		/* 6bpc: 0x0 */
		break;
	case 8:
		sdp->db[17] = 0x1; /* DB17[3:0] */
		break;
	case 10:
		sdp->db[17] = 0x2;
		break;
	case 12:
		sdp->db[17] = 0x3;
		break;
	case 16:
		sdp->db[17] = 0x4;
		break;
	default:
		MISSING_CASE(vsc->bpc);
		break;
	}
	/* Dynamic Range and Component Bit Depth */
	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
		sdp->db[17] |= 0x80;  /* DB17[7] */

	/* Content Type */
	sdp->db[18] = vsc->content_type & 0x7;

5243
out:
5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326
	return length;
}

static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
					 struct dp_sdp *sdp,
					 size_t size)
{
	size_t length = sizeof(struct dp_sdp);
	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
	ssize_t len;

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
	if (len < 0) {
		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
		return -ENOSPC;
	}

	if (len != infoframe_size) {
		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
		return -ENOSPC;
	}

	/*
	 * Set up the infoframe sdp packet for HDR static metadata.
	 * Prepare VSC Header for SU as per DP 1.4a spec,
	 * Table 2-100 and Table 2-101
	 */

	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
	sdp->sdp_header.HB0 = 0;
	/*
	 * Packet Type 80h + Non-audio INFOFRAME Type value
	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
	 * - 80h + Non-audio INFOFRAME Type value
	 * - InfoFrame Type: 0x07
	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
	 */
	sdp->sdp_header.HB1 = drm_infoframe->type;
	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * infoframe_size - 1
	 */
	sdp->sdp_header.HB2 = 0x1D;
	/* INFOFRAME SDP Version Number */
	sdp->sdp_header.HB3 = (0x13 << 2);
	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	sdp->db[0] = drm_infoframe->version;
	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	sdp->db[1] = drm_infoframe->length;
	/*
	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
	 * HDMI_INFOFRAME_HEADER_SIZE
	 */
	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
	       HDMI_DRM_INFOFRAME_SIZE);

	/*
	 * Size of DP infoframe sdp packet for HDR static metadata consists of
	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
	 * - Two Data Blocks: 2 bytes
	 *    CTA Header Byte2 (INFOFRAME Version Number)
	 *    CTA Header Byte3 (Length of INFOFRAME)
	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
	 *
	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
	 * will pad rest of the size.
	 */
	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
}

static void intel_write_dp_sdp(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type)
{
5327
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

	switch (type) {
	case DP_SDP_VSC:
		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
					    sizeof(sdp));
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
							       &sdp, sizeof(sdp));
		break;
	default:
		MISSING_CASE(type);
5347
		return;
5348 5349 5350 5351 5352
	}

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

5353
	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
5354 5355
}

5356 5357 5358 5359
void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    struct drm_dp_vsc_sdp *vsc)
{
5360
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5361 5362 5363 5364 5365 5366 5367 5368 5369
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

5370
	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
5371 5372 5373
					&sdp, len);
}

5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409
void intel_dp_set_infoframes(struct intel_encoder *encoder,
			     bool enable,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
	u32 val = intel_de_read(dev_priv, reg);

	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
	/* When PSR is enabled, this routine doesn't disable VSC DIP */
	if (intel_psr_enabled(intel_dp))
		val &= ~dip_enable;
	else
		val &= ~(dip_enable | VIDEO_DIP_ENABLE_VSC_HSW);

	if (!enable) {
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
		return;
	}

	intel_de_write(dev_priv, reg, val);
	intel_de_posting_read(dev_priv, reg);

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (!intel_psr_enabled(intel_dp))
		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);

	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
}

G
Gwan-gyeong Mun 已提交
5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529
static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
				   const void *buffer, size_t size)
{
	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	memset(vsc, 0, size);

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
		return -EINVAL;

	vsc->sdp_type = sdp->sdp_header.HB1;
	vsc->revision = sdp->sdp_header.HB2;
	vsc->length = sdp->sdp_header.HB3;

	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
		/*
		 * - HB2 = 0x2, HB3 = 0x8
		 *   VSC SDP supporting 3D stereo + PSR
		 * - HB2 = 0x4, HB3 = 0xe
		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
		 *   first scan line of the SU region (applies to eDP v1.4b
		 *   and higher).
		 */
		return 0;
	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
		/*
		 * - HB2 = 0x5, HB3 = 0x13
		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
		 *   Format.
		 */
		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
		vsc->colorimetry = sdp->db[16] & 0xf;
		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;

		switch (sdp->db[17] & 0x7) {
		case 0x0:
			vsc->bpc = 6;
			break;
		case 0x1:
			vsc->bpc = 8;
			break;
		case 0x2:
			vsc->bpc = 10;
			break;
		case 0x3:
			vsc->bpc = 12;
			break;
		case 0x4:
			vsc->bpc = 16;
			break;
		default:
			MISSING_CASE(sdp->db[17] & 0x7);
			return -EINVAL;
		}

		vsc->content_type = sdp->db[18] & 0x7;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
					   const void *buffer, size_t size)
{
	int ret;

	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
		return -EINVAL;

	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * 1Dh (i.e., Data Byte Count = 30 bytes).
	 */
	if (sdp->sdp_header.HB2 != 0x1D)
		return -EINVAL;

	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
	if ((sdp->sdp_header.HB3 & 0x3) != 0)
		return -EINVAL;

	/* INFOFRAME SDP Version Number */
	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
		return -EINVAL;

	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	if (sdp->db[0] != 1)
		return -EINVAL;

	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
		return -EINVAL;

	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
					     HDMI_DRM_INFOFRAME_SIZE);

	return ret;
}

static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state,
				  struct drm_dp_vsc_sdp *vsc)
{
5530
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = DP_SDP_VSC;
	struct dp_sdp sdp = {};
	int ret;

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (intel_psr_enabled(intel_dp))
		return;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

5545
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556

	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
}

static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
						     struct intel_crtc_state *crtc_state,
						     struct hdmi_drm_infoframe *drm_infoframe)
{
5557
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
5558 5559 5560 5561 5562 5563 5564 5565 5566
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
	struct dp_sdp sdp = {};
	int ret;

	if ((crtc_state->infoframes.enable &
	    intel_hdmi_infoframe_enable(type)) == 0)
		return;

5567 5568
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
				 sizeof(sdp));
G
Gwan-gyeong Mun 已提交
5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581

	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
							 sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm,
			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
}

void intel_read_dp_sdp(struct intel_encoder *encoder,
		       struct intel_crtc_state *crtc_state,
		       unsigned int type)
{
5582 5583 5584
	if (encoder->type != INTEL_OUTPUT_DDI)
		return;

G
Gwan-gyeong Mun 已提交
5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599
	switch (type) {
	case DP_SDP_VSC:
		intel_read_dp_vsc_sdp(encoder, crtc_state,
				      &crtc_state->infoframes.vsc);
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
							 &crtc_state->infoframes.drm.drm);
		break;
	default:
		MISSING_CASE(type);
		break;
	}
}

5600
static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
5601
{
5602
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5603
	int status = 0;
5604
	int test_link_rate;
5605
	u8 test_lane_count, test_link_bw;
5606 5607 5608 5609 5610 5611 5612 5613
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
5614
		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
5615 5616 5617 5618 5619 5620 5621
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
5622
		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
5623 5624 5625
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
5626 5627 5628 5629

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
5630 5631 5632 5633 5634 5635
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
5636 5637
}

5638
static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
5639
{
5640
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5641 5642
	u8 test_pattern;
	u8 test_misc;
5643 5644 5645 5646
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
5647 5648
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
5649
	if (status <= 0) {
5650
		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
5651 5652 5653 5654 5655 5656 5657 5658
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
5659
		drm_dbg_kms(&i915->drm, "H Width read failed\n");
5660 5661 5662 5663 5664 5665
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
5666
		drm_dbg_kms(&i915->drm, "V Height read failed\n");
5667 5668 5669
		return DP_TEST_NAK;
	}

5670 5671
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
5672
	if (status <= 0) {
5673
		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
5695
	intel_dp->compliance.test_active = true;
5696 5697

	return DP_TEST_ACK;
5698 5699
}

5700
static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
5701
{
5702
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5703
	u8 test_result = DP_TEST_ACK;
5704 5705 5706 5707
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
5708
	    connector->edid_corrupt ||
5709 5710 5711 5712 5713 5714 5715 5716 5717 5718
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
5719 5720 5721 5722
			drm_dbg_kms(&i915->drm,
				    "EDID read had %d NACKs, %d DEFERs\n",
				    intel_dp->aux.i2c_nack_count,
				    intel_dp->aux.i2c_defer_count);
5723
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
5724
	} else {
5725 5726 5727 5728 5729 5730 5731
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

5732 5733
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
5734 5735
			drm_dbg_kms(&i915->drm,
				    "Failed to write EDID checksum\n");
5736 5737

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
5738
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
5739 5740 5741
	}

	/* Set test active flag here so userspace doesn't interrupt things */
5742
	intel_dp->compliance.test_active = true;
5743

5744 5745 5746
	return test_result;
}

5747 5748
static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
5749 5750 5751 5752 5753
{
	struct drm_i915_private *dev_priv =
			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
	struct drm_dp_phy_test_params *data =
			&intel_dp->compliance.test_data.phytest;
5754
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813
	enum pipe pipe = crtc->pipe;
	u32 pattern_val;

	switch (data->phy_pattern) {
	case DP_PHY_TEST_PATTERN_NONE:
		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
		break;
	case DP_PHY_TEST_PATTERN_D10_2:
		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
		break;
	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_SCRAMBLED_0);
		break;
	case DP_PHY_TEST_PATTERN_PRBS7:
		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
		break;
	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x250. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
		pattern_val = 0x3e0f83e0;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
		pattern_val = 0x0f83e0f8;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
		pattern_val = 0x0000f83e;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_CUSTOM80);
		break;
	case DP_PHY_TEST_PATTERN_CP2520:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
		pattern_val = 0xFB;
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
			       pattern_val);
		break;
	default:
		WARN(1, "Invalid Phy Test Pattern\n");
	}
}

static void
5814 5815
intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
5816
{
5817 5818
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5819
	struct drm_i915_private *dev_priv = to_i915(dev);
5820
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
				      TGL_TRANS_DDI_PORT_MASK);
	trans_conf_value &= ~PIPECONF_ENABLE;
	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
}

static void
5841 5842
intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
5843
{
5844 5845
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5846
	struct drm_i915_private *dev_priv = to_i915(dev);
5847 5848
	enum port port = dig_port->base.port;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
				    TGL_TRANS_DDI_SELECT_PORT(port);
	trans_conf_value |= PIPECONF_ENABLE;
	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
}

5868 5869
static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
					 const struct intel_crtc_state *crtc_state)
5870 5871 5872 5873 5874
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
	u8 link_status[DP_LINK_STATUS_SIZE];

5875 5876
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0) {
5877 5878 5879 5880 5881
		DRM_DEBUG_KMS("failed to get link status\n");
		return;
	}

	/* retrieve vswing & pre-emphasis setting */
5882 5883
	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
				  link_status);
5884

5885
	intel_dp_autotest_phy_ddi_disable(intel_dp, crtc_state);
5886

5887
	intel_dp_set_signal_levels(intel_dp, crtc_state);
5888

5889
	intel_dp_phy_pattern_update(intel_dp, crtc_state);
5890

5891
	intel_dp_autotest_phy_ddi_enable(intel_dp, crtc_state);
5892 5893 5894 5895 5896

	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
				    link_status[DP_DPCD_REV]);
}

5897
static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
5898
{
5899 5900
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
5901

5902 5903 5904 5905
	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
		return DP_TEST_NAK;
	}
5906

5907 5908
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = true;
5909

5910
	return DP_TEST_ACK;
5911 5912 5913 5914
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
5915
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5916 5917
	u8 response = DP_TEST_NAK;
	u8 request = 0;
5918
	int status;
5919

5920
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
5921
	if (status <= 0) {
5922 5923
		drm_dbg_kms(&i915->drm,
			    "Could not read test request from sink\n");
5924 5925 5926
		goto update_status;
	}

5927
	switch (request) {
5928
	case DP_TEST_LINK_TRAINING:
5929
		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
5930 5931 5932
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
5933
		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
5934 5935 5936
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
5937
		drm_dbg_kms(&i915->drm, "EDID test requested\n");
5938 5939 5940
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
5941
		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
5942 5943 5944
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
5945 5946
		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
			    request);
5947 5948 5949
		break;
	}

5950 5951 5952
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

5953
update_status:
5954
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
5955
	if (status <= 0)
5956 5957
		drm_dbg_kms(&i915->drm,
			    "Could not write test response to sink\n");
5958 5959
}

5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973
/**
 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
 * @intel_dp: Intel DP struct
 *
 * Read any pending MST interrupts, call MST core to handle these and ack the
 * interrupts. Check if the main and AUX link state is ok.
 *
 * Returns:
 * - %true if pending interrupts were serviced (or no interrupts were
 *   pending) w/o detecting an error condition.
 * - %false if an error condition - like AUX failure or a loss of link - is
 *   detected, which needs servicing from the hotplug work.
 */
static bool
5974 5975
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
5976
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5977
	bool link_ok = true;
5978

5979
	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
5980 5981 5982

	for (;;) {
		u8 esi[DP_DPRX_ESI_LEN] = {};
5983
		bool handled;
5984
		int retry;
5985

5986
		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
5987 5988
			drm_dbg_kms(&i915->drm,
				    "failed to get ESI - device may have failed\n");
5989 5990 5991
			link_ok = false;

			break;
5992
		}
5993

5994
		/* check link status - esi[10] = 0x200c */
5995
		if (intel_dp->active_mst_links > 0 && link_ok &&
5996 5997 5998
		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
			drm_dbg_kms(&i915->drm,
				    "channel EQ not ok, retraining\n");
5999
			link_ok = false;
6000
		}
6001

6002
		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
6003

6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015
		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
		if (!handled)
			break;

		for (retry = 0; retry < 3; retry++) {
			int wret;

			wret = drm_dp_dpcd_write(&intel_dp->aux,
						 DP_SINK_COUNT_ESI+1,
						 &esi[1], 3);
			if (wret == 3)
				break;
6016 6017
		}
	}
6018

6019
	return link_ok;
6020 6021
}

6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043
static void
intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
{
	bool is_active;
	u8 buf = 0;

	is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
	if (intel_dp->frl.is_trained && !is_active) {
		if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
			return;

		buf &=  ~DP_PCON_ENABLE_HDMI_LINK;
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
			return;

		drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);

		/* Restart FRL training or fall back to TMDS mode */
		intel_dp_check_frl_training(intel_dp);
	}
}

6044 6045 6046 6047 6048
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

6049
	if (!intel_dp->link_trained)
6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060
		return false;

	/*
	 * While PSR source HW is enabled, it will control main-link sending
	 * frames, enabling and disabling it so trying to do a retrain will fail
	 * as the link would or not be on or it could mix training patterns
	 * and frame data at the same time causing retrain to fail.
	 * Also when exiting PSR, HW will retrain the link anyways fixing
	 * any link status error.
	 */
	if (intel_psr_enabled(intel_dp))
6061 6062
		return false;

6063 6064
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0)
6065 6066 6067 6068 6069
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
6070 6071 6072 6073
	 *
	 * FIXME would be nice to user the crtc state here, but since
	 * we need to call this from the short HPD handler that seems
	 * a bit hard.
6074 6075 6076 6077 6078 6079 6080 6081 6082
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168
static bool intel_dp_has_connector(struct intel_dp *intel_dp,
				   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_encoder *encoder;
	enum pipe pipe;

	if (!conn_state->best_encoder)
		return false;

	/* SST */
	encoder = &dp_to_dig_port(intel_dp)->base;
	if (conn_state->best_encoder == &encoder->base)
		return true;

	/* MST */
	for_each_pipe(i915, pipe) {
		encoder = &intel_dp->mst_encoders[pipe]->base;
		if (conn_state->best_encoder == &encoder->base)
			return true;
	}

	return false;
}

static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
				      struct drm_modeset_acquire_ctx *ctx,
				      u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	if (!intel_dp_needs_link_retrain(intel_dp))
		*crtc_mask = 0;

	return ret;
}

static bool intel_dp_is_connected(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;

	return connector->base.status == connector_status_connected ||
		intel_dp->is_mst;
}

6169 6170
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
6171 6172
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6173
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
6174
	struct intel_crtc *crtc;
6175
	u32 crtc_mask;
6176 6177
	int ret;

6178
	if (!intel_dp_is_connected(intel_dp))
6179 6180 6181 6182 6183 6184 6185
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

6186
	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
6187 6188 6189
	if (ret)
		return ret;

6190
	if (crtc_mask == 0)
6191 6192
		return 0;

6193 6194
	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
		    encoder->base.base.id, encoder->base.name);
6195

6196 6197 6198
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
6199

6200 6201 6202 6203 6204 6205
		/* Suppress underruns caused by re-training */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), false);
	}
6206

6207 6208 6209 6210 6211 6212 6213 6214 6215 6216
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* retrain on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

6217
		intel_dp_check_frl_training(intel_dp);
6218 6219 6220 6221
		intel_dp_start_link_train(intel_dp, crtc_state);
		intel_dp_stop_link_train(intel_dp, crtc_state);
		break;
	}
6222

6223 6224 6225
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
6226

6227 6228 6229 6230 6231 6232 6233 6234
		/* Keep underrun reporting disabled until things are stable */
		intel_wait_for_vblank(dev_priv, crtc->pipe);

		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), true);
	}
6235 6236

	return 0;
6237 6238
}

6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290
static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
				  struct drm_modeset_acquire_ctx *ctx,
				  u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	return ret;
}

static int intel_dp_do_phy_test(struct intel_encoder *encoder,
				struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
6291
	struct intel_crtc *crtc;
6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308
	u32 crtc_mask;
	int ret;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	ret = intel_dp_prep_phy_test(intel_dp, ctx, &crtc_mask);
	if (ret)
		return ret;

	if (crtc_mask == 0)
		return 0;

	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
		    encoder->base.base.id, encoder->base.name);
6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322

	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* test on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

		intel_dp_process_phy_request(intel_dp, crtc_state);
		break;
	}
6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350

	return 0;
}

static void intel_dp_phy_test(struct intel_encoder *encoder)
{
	struct drm_modeset_acquire_ctx ctx;
	int ret;

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
		ret = intel_dp_do_phy_test(encoder, &ctx);

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
}

6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
6363 6364
static enum intel_hotplug_state
intel_dp_hotplug(struct intel_encoder *encoder,
6365
		 struct intel_connector *connector)
6366
{
6367
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
6368
	struct drm_modeset_acquire_ctx ctx;
6369
	enum intel_hotplug_state state;
6370
	int ret;
6371

6372 6373 6374 6375 6376 6377 6378
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

6379
	state = intel_encoder_hotplug(encoder, connector);
6380

6381
	drm_modeset_acquire_init(&ctx, 0);
6382

6383 6384
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
6385

6386 6387 6388 6389
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
6390

6391 6392
		break;
	}
6393

6394 6395
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
6396 6397
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
6398

6399 6400 6401 6402
	/*
	 * Keeping it consistent with intel_ddi_hotplug() and
	 * intel_hdmi_hotplug().
	 */
6403
	if (state == INTEL_HOTPLUG_UNCHANGED && !connector->hotplug_retries)
6404 6405
		state = INTEL_HOTPLUG_RETRY;

6406
	return state;
6407 6408
}

6409
static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
6410
{
6411
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
		return;

	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);

	if (val & DP_AUTOMATED_TEST_REQUEST)
		intel_dp_handle_test_request(intel_dp);

6426
	if (val & DP_CP_IRQ)
6427
		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
6428 6429

	if (val & DP_SINK_SPECIFIC_IRQ)
6430
		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
6431 6432
}

6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456
static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val) {
		drm_dbg_kms(&i915->drm, "Error in reading link service irq vector\n");
		return;
	}

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1) {
		drm_dbg_kms(&i915->drm, "Error in writing link service irq vector\n");
		return;
	}

	if (val & HDMI_LINK_STATUS_CHANGED)
		intel_dp_handle_hdmi_link_status_change(intel_dp);
}

6457 6458 6459 6460 6461 6462 6463
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
6464 6465 6466 6467 6468
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
6469
 */
6470
static bool
6471
intel_dp_short_pulse(struct intel_dp *intel_dp)
6472
{
6473
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6474 6475
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
6476

6477 6478 6479 6480
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
6481
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6482

6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
6494 6495
	}

6496 6497
	intel_dp_check_device_service_irq(intel_dp);
	intel_dp_check_link_service_irq(intel_dp);
6498

6499 6500 6501
	/* Handle CEC interrupts, if any */
	drm_dp_cec_irq(&intel_dp->aux);

6502 6503 6504
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
6505

6506 6507
	intel_psr_short_pulse(intel_dp);

6508 6509
	switch (intel_dp->compliance.test_type) {
	case DP_TEST_LINK_TRAINING:
6510 6511
		drm_dbg_kms(&dev_priv->drm,
			    "Link Training Compliance Test requested\n");
6512
		/* Send a Hotplug Uevent to userspace to start modeset */
6513
		drm_kms_helper_hotplug_event(&dev_priv->drm);
6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		drm_dbg_kms(&dev_priv->drm,
			    "PHY test pattern Compliance Test requested\n");
		/*
		 * Schedule long hpd to do the test
		 *
		 * FIXME get rid of the ad-hoc phy test modeset code
		 * and properly incorporate it into the normal modeset.
		 */
		return false;
6525
	}
6526 6527

	return true;
6528 6529
}

6530
/* XXX this is probably wrong for multiple downstream ports */
6531
static enum drm_connector_status
6532
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
6533
{
6534
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6535
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6536 6537
	u8 *dpcd = intel_dp->dpcd;
	u8 type;
6538

6539
	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
6540 6541
		return connector_status_connected;

6542
	lspcon_resume(dig_port);
6543

6544 6545 6546 6547
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
6548
	if (!drm_dp_is_branch(dpcd))
6549
		return connector_status_connected;
6550 6551

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
6552
	if (intel_dp_has_sink_count(intel_dp) &&
6553
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
6554 6555
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
6556 6557
	}

6558 6559 6560
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

6561
	/* If no HPD, poke DDC gently */
6562
	if (drm_probe_ddc(&intel_dp->aux.ddc))
6563
		return connector_status_connected;
6564 6565

	/* Well we tried, say unknown for unreliable port types */
6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
6578 6579

	/* Anything else is out of spec, warn and ignore */
6580
	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
6581
	return connector_status_disconnected;
6582 6583
}

6584 6585 6586
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
6587
	return connector_status_connected;
6588 6589
}

6590
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
6591
{
6592
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6593
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
6594

6595
	return intel_de_read(dev_priv, SDEISR) & bit;
6596 6597
}

6598
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
6599
{
6600
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6601
	u32 bit;
6602

6603 6604
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
6605 6606
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
6607
	case HPD_PORT_C:
6608 6609
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
6610
	case HPD_PORT_D:
6611 6612 6613
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
6614
		MISSING_CASE(encoder->hpd_pin);
6615 6616 6617
		return false;
	}

6618
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
6619 6620
}

6621
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
6622
{
6623
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6624 6625
	u32 bit;

6626 6627
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
6628
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
6629
		break;
6630
	case HPD_PORT_C:
6631
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
6632
		break;
6633
	case HPD_PORT_D:
6634
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
6635 6636
		break;
	default:
6637
		MISSING_CASE(encoder->hpd_pin);
6638
		return false;
6639 6640
	}

6641
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
6642 6643
}

6644
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
6645
{
6646
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6647
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
6648

6649
	return intel_de_read(dev_priv, DEISR) & bit;
6650 6651
}

6652 6653
/*
 * intel_digital_port_connected - is the specified port connected?
6654
 * @encoder: intel_encoder
6655
 *
6656 6657 6658 6659 6660
 * In cases where there's a connector physically connected but it can't be used
 * by our hardware we also return false, since the rest of the driver should
 * pretty much treat the port as disconnected. This is relevant for type-C
 * (starting on ICL) where there's ownership involved.
 *
6661
 * Return %true if port is connected, %false otherwise.
6662
 */
6663 6664 6665
bool intel_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
6666
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
6667
	bool is_connected = false;
6668 6669 6670
	intel_wakeref_t wakeref;

	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
6671
		is_connected = dig_port->connected(encoder);
6672 6673 6674 6675

	return is_connected;
}

6676
static struct edid *
6677
intel_dp_get_edid(struct intel_dp *intel_dp)
6678
{
6679
	struct intel_connector *intel_connector = intel_dp->attached_connector;
6680

6681 6682 6683 6684
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
6685 6686
			return NULL;

J
Jani Nikula 已提交
6687
		return drm_edid_duplicate(intel_connector->edid);
6688 6689 6690 6691
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
6692

6693
static void
6694 6695
intel_dp_update_dfp(struct intel_dp *intel_dp,
		    const struct edid *edid)
6696
{
6697 6698 6699 6700 6701
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;

	intel_dp->dfp.max_bpc =
		drm_dp_downstream_max_bpc(intel_dp->dpcd,
6702
					  intel_dp->downstream_ports, edid);
6703

6704 6705 6706 6707
	intel_dp->dfp.max_dotclock =
		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
					       intel_dp->downstream_ports);

6708 6709 6710 6711 6712 6713 6714 6715 6716
	intel_dp->dfp.min_tmds_clock =
		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);
	intel_dp->dfp.max_tmds_clock =
		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);

6717 6718 6719 6720
	intel_dp->dfp.pcon_max_frl_bw =
		drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
					   intel_dp->downstream_ports);

6721
	drm_dbg_kms(&i915->drm,
6722
		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
6723
		    connector->base.base.id, connector->base.name,
6724 6725 6726
		    intel_dp->dfp.max_bpc,
		    intel_dp->dfp.max_dotclock,
		    intel_dp->dfp.min_tmds_clock,
6727 6728
		    intel_dp->dfp.max_tmds_clock,
		    intel_dp->dfp.pcon_max_frl_bw);
6729 6730

	intel_dp_get_pcon_dsc_cap(intel_dp);
6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754
}

static void
intel_dp_update_420(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;
	bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420;

	/* No YCbCr output support on gmch platforms */
	if (HAS_GMCH(i915))
		return;

	/*
	 * ILK doesn't seem capable of DP YCbCr output. The
	 * displayed image is severly corrupted. SNB+ is fine.
	 */
	if (IS_GEN(i915, 5))
		return;

	is_branch = drm_dp_is_branch(intel_dp->dpcd);
	ycbcr_420_passthrough =
		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
						  intel_dp->downstream_ports);
6755
	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
6756
	ycbcr_444_to_420 =
6757
		dp_to_dig_port(intel_dp)->lspcon.active ||
6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793
		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
							intel_dp->downstream_ports);

	if (INTEL_GEN(i915) >= 11) {
		/* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */
		intel_dp->dfp.ycbcr_444_to_420 =
			ycbcr_444_to_420 && !ycbcr_420_passthrough;

		connector->base.ycbcr_420_allowed =
			!is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough;
	} else {
		/* 4:4:4->4:2:0 conversion is the only way */
		intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420;

		connector->base.ycbcr_420_allowed = ycbcr_444_to_420;
	}

	drm_dbg_kms(&i915->drm,
		    "[CONNECTOR:%d:%s] YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
		    connector->base.base.id, connector->base.name,
		    yesno(connector->base.ycbcr_420_allowed),
		    yesno(intel_dp->dfp.ycbcr_444_to_420));
}

static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;
	struct edid *edid;

	intel_dp_unset_edid(intel_dp);
	edid = intel_dp_get_edid(intel_dp);
	connector->detect_edid = edid;

	intel_dp_update_dfp(intel_dp, edid);
	intel_dp_update_420(intel_dp);
6794

6795 6796 6797 6798 6799
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
	}

6800
	drm_dp_cec_set_edid(&intel_dp->aux, edid);
L
Lyude Paul 已提交
6801
	intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
6802 6803
}

6804 6805
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
6806
{
6807
	struct intel_connector *connector = intel_dp->attached_connector;
6808

6809
	drm_dp_cec_unset_edid(&intel_dp->aux);
6810 6811
	kfree(connector->detect_edid);
	connector->detect_edid = NULL;
6812

6813
	intel_dp->has_hdmi_sink = false;
6814
	intel_dp->has_audio = false;
L
Lyude Paul 已提交
6815
	intel_dp->edid_quirks = 0;
6816 6817

	intel_dp->dfp.max_bpc = 0;
6818
	intel_dp->dfp.max_dotclock = 0;
6819 6820
	intel_dp->dfp.min_tmds_clock = 0;
	intel_dp->dfp.max_tmds_clock = 0;
6821

6822 6823
	intel_dp->dfp.pcon_max_frl_bw = 0;

6824 6825
	intel_dp->dfp.ycbcr_444_to_420 = false;
	connector->base.ycbcr_420_allowed = false;
6826
}
6827

6828
static int
6829 6830 6831
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
Z
Zhenyu Wang 已提交
6832
{
6833
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6834
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6835 6836
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
Z
Zhenyu Wang 已提交
6837 6838
	enum drm_connector_status status;

6839 6840
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6841 6842
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
6843

6844 6845 6846
	if (!INTEL_DISPLAY_ENABLED(dev_priv))
		return connector_status_disconnected;

6847
	/* Can't disconnect eDP */
6848
	if (intel_dp_is_edp(intel_dp))
6849
		status = edp_detect(intel_dp);
6850
	else if (intel_digital_port_connected(encoder))
6851
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
6852
	else
6853 6854
		status = connector_status_disconnected;

6855
	if (status == connector_status_disconnected) {
6856
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6857
		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
6858

6859
		if (intel_dp->is_mst) {
6860 6861 6862 6863
			drm_dbg_kms(&dev_priv->drm,
				    "MST device may have disappeared %d vs %d\n",
				    intel_dp->is_mst,
				    intel_dp->mst_mgr.mst_state);
6864 6865 6866 6867 6868
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

6869
		goto out;
6870
	}
Z
Zhenyu Wang 已提交
6871

6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882
	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dp_get_dsc_sink_cap(intel_dp);

	intel_dp_configure_mst(intel_dp);

	/*
	 * TODO: Reset link params when switching to MST mode, until MST
	 * supports link training fallback params.
	 */
	if (intel_dp->reset_link_params || intel_dp->is_mst) {
6883 6884
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
6885

6886 6887
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
6888 6889 6890

		intel_dp->reset_link_params = false;
	}
6891

6892 6893
	intel_dp_print_rates(intel_dp);

6894
	if (intel_dp->is_mst) {
6895 6896 6897 6898 6899
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
6900 6901
		status = connector_status_disconnected;
		goto out;
6902 6903 6904 6905 6906 6907
	}

	/*
	 * Some external monitors do not signal loss of link synchronization
	 * with an IRQ_HPD, so force a link status check.
	 */
6908 6909 6910 6911
	if (!intel_dp_is_edp(intel_dp)) {
		int ret;

		ret = intel_dp_retrain_link(encoder, ctx);
6912
		if (ret)
6913 6914
			return ret;
	}
6915

6916 6917 6918 6919 6920 6921 6922 6923
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

6924
	intel_dp_set_edid(intel_dp);
6925 6926
	if (intel_dp_is_edp(intel_dp) ||
	    to_intel_connector(connector)->detect_edid)
6927
		status = connector_status_connected;
6928

6929
	intel_dp_check_device_service_irq(intel_dp);
6930

6931
out:
6932
	if (status != connector_status_connected && !intel_dp->is_mst)
6933
		intel_dp_unset_edid(intel_dp);
6934

6935 6936 6937 6938 6939 6940
	/*
	 * Make sure the refs for power wells enabled during detect are
	 * dropped to avoid a new detect cycle triggered by HPD polling.
	 */
	intel_display_power_flush_work(dev_priv);

6941 6942 6943 6944 6945
	if (!intel_dp_is_edp(intel_dp))
		drm_dp_set_subconnector_property(connector,
						 status,
						 intel_dp->dpcd,
						 intel_dp->downstream_ports);
6946
	return status;
6947 6948
}

6949 6950
static void
intel_dp_force(struct drm_connector *connector)
6951
{
6952
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6953 6954
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &dig_port->base;
6955
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6956 6957
	enum intel_display_power_domain aux_domain =
		intel_aux_power_domain(dig_port);
6958
	intel_wakeref_t wakeref;
6959

6960 6961
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6962
	intel_dp_unset_edid(intel_dp);
6963

6964 6965
	if (connector->status != connector_status_connected)
		return;
6966

6967
	wakeref = intel_display_power_get(dev_priv, aux_domain);
6968 6969 6970

	intel_dp_set_edid(intel_dp);

6971
	intel_display_power_put(dev_priv, aux_domain, wakeref);
6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
6985

6986
	/* if eDP has no EDID, fall back to fixed mode */
6987
	if (intel_dp_is_edp(intel_attached_dp(intel_connector)) &&
6988
	    intel_connector->panel.fixed_mode) {
6989
		struct drm_display_mode *mode;
6990 6991

		mode = drm_mode_duplicate(connector->dev,
6992
					  intel_connector->panel.fixed_mode);
6993
		if (mode) {
6994 6995 6996 6997
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
6998

6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011
	if (!edid) {
		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
		struct drm_display_mode *mode;

		mode = drm_dp_downstream_mode(connector->dev,
					      intel_dp->dpcd,
					      intel_dp->downstream_ports);
		if (mode) {
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}

7012
	return 0;
7013 7014
}

7015 7016 7017
static int
intel_dp_connector_register(struct drm_connector *connector)
{
7018
	struct drm_i915_private *i915 = to_i915(connector->dev);
7019
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
7020 7021 7022 7023 7024
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
7025

7026 7027
	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
		    intel_dp->aux.name, connector->kdev->kobj.name);
7028 7029

	intel_dp->aux.dev = connector->kdev;
7030 7031
	ret = drm_dp_aux_register(&intel_dp->aux);
	if (!ret)
7032
		drm_dp_cec_register_connector(&intel_dp->aux, connector);
7033
	return ret;
7034 7035
}

7036 7037 7038
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
7039
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
7040 7041 7042

	drm_dp_cec_unregister_connector(&intel_dp->aux);
	drm_dp_aux_unregister(&intel_dp->aux);
7043 7044 7045
	intel_connector_unregister(connector);
}

7046
void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
7047
{
7048 7049
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
	struct intel_dp *intel_dp = &dig_port->dp;
7050

7051
	intel_dp_mst_encoder_cleanup(dig_port);
7052
	if (intel_dp_is_edp(intel_dp)) {
7053 7054
		intel_wakeref_t wakeref;

7055
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
7056 7057 7058 7059
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
7060 7061
		with_pps_lock(intel_dp, wakeref)
			edp_panel_vdd_off_sync(intel_dp);
7062
	}
7063 7064

	intel_dp_aux_fini(intel_dp);
7065 7066 7067 7068 7069
}

static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	intel_dp_encoder_flush_work(encoder);
7070

7071
	drm_encoder_cleanup(encoder);
7072
	kfree(enc_to_dig_port(to_intel_encoder(encoder)));
7073 7074
}

7075
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
7076
{
7077
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
7078
	intel_wakeref_t wakeref;
7079

7080
	if (!intel_dp_is_edp(intel_dp))
7081 7082
		return;

7083 7084 7085 7086
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
7087
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
7088 7089
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
7090 7091
}

7092
void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103
{
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
	intel_wakeref_t wakeref;

	if (!intel_dp_is_edp(intel_dp))
		return;

	with_pps_lock(intel_dp, wakeref)
		wait_panel_power_cycle(intel_dp);
}

7104 7105
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
7106
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7107
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
7120 7121
	drm_dbg_kms(&dev_priv->drm,
		    "VDD left on by BIOS, adjusting state tracking\n");
7122
	intel_display_power_get(dev_priv, intel_aux_power_domain(dig_port));
7123 7124 7125 7126

	edp_panel_vdd_schedule_off(intel_dp);
}

7127 7128
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
7129
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7130 7131
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum pipe pipe;
7132

7133 7134 7135
	if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				  encoder->port, &pipe))
		return pipe;
7136

7137
	return INVALID_PIPE;
7138 7139
}

7140
void intel_dp_encoder_reset(struct drm_encoder *encoder)
7141
{
7142
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
7143
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));
7144
	intel_wakeref_t wakeref;
7145 7146

	if (!HAS_DDI(dev_priv))
7147
		intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
7148

7149 7150
	intel_dp->reset_link_params = true;

7151 7152 7153 7154
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
	    !intel_dp_is_edp(intel_dp))
		return;

7155 7156 7157
	with_pps_lock(intel_dp, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			intel_dp->active_pipe = vlv_active_pipe(intel_dp);
7158

7159 7160 7161 7162 7163 7164 7165 7166
		if (intel_dp_is_edp(intel_dp)) {
			/*
			 * Reinit the power sequencer, in case BIOS did
			 * something nasty with it.
			 */
			intel_dp_pps_init(intel_dp);
			intel_edp_panel_vdd_sanitize(intel_dp);
		}
7167
	}
7168 7169
}

7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206
static int intel_modeset_tile_group(struct intel_atomic_state *state,
				    int tile_group_id)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct drm_connector_list_iter conn_iter;
	struct drm_connector *connector;
	int ret = 0;

	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!connector->has_tile ||
		    connector->tile_group->id != tile_group_id)
			continue;

		conn_state = drm_atomic_get_connector_state(&state->base,
							    connector);
		if (IS_ERR(conn_state)) {
			ret = PTR_ERR(conn_state);
			break;
		}

		crtc = to_intel_crtc(conn_state->crtc);

		if (!crtc)
			continue;

		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			break;
	}
7207
	drm_connector_list_iter_end(&conn_iter);
7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246

	return ret;
}

static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	if (transcoders == 0)
		return 0;

	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

		if (!crtc_state->hw.enable)
			continue;

		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
			continue;

		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
		if (ret)
			return ret;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			return ret;

		transcoders &= ~BIT(crtc_state->cpu_transcoder);
	}

7247
	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288

	return 0;
}

static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
				      struct drm_connector *connector)
{
	const struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(&state->base, connector);
	const struct intel_crtc_state *old_crtc_state;
	struct intel_crtc *crtc;
	u8 transcoders;

	crtc = to_intel_crtc(old_conn_state->crtc);
	if (!crtc)
		return 0;

	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);

	if (!old_crtc_state->hw.active)
		return 0;

	transcoders = old_crtc_state->sync_mode_slaves_mask;
	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
		transcoders |= BIT(old_crtc_state->master_transcoder);

	return intel_modeset_affected_transcoders(state,
						  transcoders);
}

static int intel_dp_connector_atomic_check(struct drm_connector *conn,
					   struct drm_atomic_state *_state)
{
	struct drm_i915_private *dev_priv = to_i915(conn->dev);
	struct intel_atomic_state *state = to_intel_atomic_state(_state);
	int ret;

	ret = intel_digital_connector_atomic_check(conn, &state->base);
	if (ret)
		return ret;

7289 7290 7291 7292 7293
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307
		return 0;

	if (!intel_connector_needs_modeset(state, conn))
		return 0;

	if (conn->has_tile) {
		ret = intel_modeset_tile_group(state, conn->tile_group->id);
		if (ret)
			return ret;
	}

	return intel_modeset_synced_crtcs(state, conn);
}

7308
static const struct drm_connector_funcs intel_dp_connector_funcs = {
7309
	.force = intel_dp_force,
7310
	.fill_modes = drm_helper_probe_single_connector_modes,
7311 7312
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
7313
	.late_register = intel_dp_connector_register,
7314
	.early_unregister = intel_dp_connector_unregister,
7315
	.destroy = intel_connector_destroy,
7316
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7317
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
7318 7319 7320
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
7321
	.detect_ctx = intel_dp_detect,
7322 7323
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
7324
	.atomic_check = intel_dp_connector_atomic_check,
7325 7326 7327
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
7328
	.reset = intel_dp_encoder_reset,
7329
	.destroy = intel_dp_encoder_destroy,
7330 7331
};

7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344
static bool intel_edp_have_power(struct intel_dp *intel_dp)
{
	intel_wakeref_t wakeref;
	bool have_power = false;

	with_pps_lock(intel_dp, wakeref) {
		have_power = edp_have_panel_power(intel_dp) &&
						  edp_have_panel_vdd(intel_dp);
	}

	return have_power;
}

7345
enum irqreturn
7346
intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
7347
{
7348 7349
	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
	struct intel_dp *intel_dp = &dig_port->dp;
7350

7351
	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
7352
	    (long_hpd || !intel_edp_have_power(intel_dp))) {
7353
		/*
7354
		 * vdd off can generate a long/short pulse on eDP which
7355 7356
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
7357
		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
7358
		 */
7359 7360 7361
		drm_dbg_kms(&i915->drm,
			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
			    long_hpd ? "long" : "short",
7362 7363
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
7364
		return IRQ_HANDLED;
7365 7366
	}

7367
	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
7368 7369
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
7370
		    long_hpd ? "long" : "short");
7371

7372
	if (long_hpd) {
7373
		intel_dp->reset_link_params = true;
7374 7375 7376 7377
		return IRQ_NONE;
	}

	if (intel_dp->is_mst) {
7378
		if (!intel_dp_check_mst_status(intel_dp))
7379
			return IRQ_NONE;
7380 7381
	} else if (!intel_dp_short_pulse(intel_dp)) {
		return IRQ_NONE;
7382
	}
7383

7384
	return IRQ_HANDLED;
7385 7386
}

7387
/* check the VBT to see whether the eDP is on another port */
7388
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
7389
{
7390 7391 7392 7393
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
7394
	if (INTEL_GEN(dev_priv) < 5)
7395 7396
		return false;

7397
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
7398 7399
		return true;

7400
	return intel_bios_is_port_edp(dev_priv, port);
7401 7402
}

7403
static void
7404 7405
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
7406
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
7407 7408
	enum port port = dp_to_dig_port(intel_dp)->base.port;

7409 7410 7411
	if (!intel_dp_is_edp(intel_dp))
		drm_connector_attach_dp_subconnector_property(connector);

7412 7413
	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
7414

7415
	intel_attach_broadcast_rgb_property(connector);
R
Rodrigo Vivi 已提交
7416
	if (HAS_GMCH(dev_priv))
7417 7418 7419
		drm_connector_attach_max_bpc_property(connector, 6, 10);
	else if (INTEL_GEN(dev_priv) >= 5)
		drm_connector_attach_max_bpc_property(connector, 6, 12);
7420

7421 7422
	intel_attach_colorspace_property(connector);

7423 7424 7425 7426 7427
	if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
		drm_object_attach_property(&connector->base,
					   connector->dev->mode_config.hdr_output_metadata_property,
					   0);

7428
	if (intel_dp_is_edp(intel_dp)) {
7429 7430 7431
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
R
Rodrigo Vivi 已提交
7432
		if (!HAS_GMCH(dev_priv))
7433 7434 7435 7436
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

7437
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
7438

7439
	}
7440 7441
}

7442 7443
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
7444
	intel_dp->panel_power_off_time = ktime_get_boottime();
7445 7446 7447 7448
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

7449
static void
7450
intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
7451
{
7452
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7453
	u32 pp_on, pp_off, pp_ctl;
7454
	struct pps_registers regs;
7455

7456
	intel_pps_get_registers(intel_dp, &regs);
7457

7458
	pp_ctl = ilk_get_pp_control(intel_dp);
7459

7460 7461
	/* Ensure PPS is unlocked */
	if (!HAS_DDI(dev_priv))
7462
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
7463

7464 7465
	pp_on = intel_de_read(dev_priv, regs.pp_on);
	pp_off = intel_de_read(dev_priv, regs.pp_off);
7466 7467

	/* Pull timing values out of registers */
7468 7469 7470 7471
	seq->t1_t3 = REG_FIELD_GET(PANEL_POWER_UP_DELAY_MASK, pp_on);
	seq->t8 = REG_FIELD_GET(PANEL_LIGHT_ON_DELAY_MASK, pp_on);
	seq->t9 = REG_FIELD_GET(PANEL_LIGHT_OFF_DELAY_MASK, pp_off);
	seq->t10 = REG_FIELD_GET(PANEL_POWER_DOWN_DELAY_MASK, pp_off);
7472

7473 7474 7475
	if (i915_mmio_reg_valid(regs.pp_div)) {
		u32 pp_div;

7476
		pp_div = intel_de_read(dev_priv, regs.pp_div);
7477

7478
		seq->t11_t12 = REG_FIELD_GET(PANEL_POWER_CYCLE_DELAY_MASK, pp_div) * 1000;
7479
	} else {
7480
		seq->t11_t12 = REG_FIELD_GET(BXT_POWER_CYCLE_DELAY_MASK, pp_ctl) * 1000;
7481
	}
7482 7483
}

I
Imre Deak 已提交
7484 7485 7486 7487 7488 7489 7490 7491 7492
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
7493
intel_pps_verify_state(struct intel_dp *intel_dp)
I
Imre Deak 已提交
7494 7495 7496 7497
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

7498
	intel_pps_readout_hw_state(intel_dp, &hw);
I
Imre Deak 已提交
7499 7500 7501 7502 7503 7504 7505 7506 7507

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

7508
static void
7509
intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
7510
{
7511
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7512 7513 7514 7515 7516 7517 7518 7519 7520
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

7521
	intel_pps_readout_hw_state(intel_dp, &cur);
7522

I
Imre Deak 已提交
7523
	intel_pps_dump_state("cur", &cur);
7524

7525
	vbt = dev_priv->vbt.edp.pps;
7526 7527 7528 7529 7530 7531
	/* On Toshiba Satellite P50-C-18C system the VBT T12 delay
	 * of 500ms appears to be too short. Ocassionally the panel
	 * just fails to power back on. Increasing the delay to 800ms
	 * seems sufficient to avoid this problem.
	 */
	if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
7532
		vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
7533 7534 7535
		drm_dbg_kms(&dev_priv->drm,
			    "Increasing T12 panel delay as per the quirk to %d\n",
			    vbt.t11_t12);
7536
	}
7537 7538 7539 7540 7541
	/* T11_T12 delay is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	vbt.t11_t12 += 100 * 10;
7542 7543 7544 7545 7546 7547 7548 7549 7550 7551 7552 7553 7554

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
7555
	intel_pps_dump_state("vbt", &vbt);
7556 7557 7558

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
7559
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
7560 7561 7562 7563 7564 7565 7566 7567 7568
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

7569
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
7570 7571 7572 7573 7574 7575 7576
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

7577 7578 7579 7580 7581
	drm_dbg_kms(&dev_priv->drm,
		    "panel power up delay %d, power down delay %d, power cycle delay %d\n",
		    intel_dp->panel_power_up_delay,
		    intel_dp->panel_power_down_delay,
		    intel_dp->panel_power_cycle_delay);
7582

7583 7584 7585
	drm_dbg_kms(&dev_priv->drm, "backlight on delay %d, off delay %d\n",
		    intel_dp->backlight_on_delay,
		    intel_dp->backlight_off_delay);
I
Imre Deak 已提交
7586 7587 7588 7589 7590 7591 7592 7593 7594 7595

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
7596 7597 7598 7599 7600 7601

	/*
	 * HW has only a 100msec granularity for t11_t12 so round it up
	 * accordingly.
	 */
	final->t11_t12 = roundup(final->t11_t12, 100 * 10);
7602 7603 7604
}

static void
7605
intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
7606
					      bool force_disable_vdd)
7607
{
7608
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7609
	u32 pp_on, pp_off, port_sel = 0;
7610
	int div = RUNTIME_INFO(dev_priv)->rawclk_freq / 1000;
7611
	struct pps_registers regs;
7612
	enum port port = dp_to_dig_port(intel_dp)->base.port;
7613
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
7614

V
Ville Syrjälä 已提交
7615
	lockdep_assert_held(&dev_priv->pps_mutex);
7616

7617
	intel_pps_get_registers(intel_dp, &regs);
7618

7619 7620
	/*
	 * On some VLV machines the BIOS can leave the VDD
7621
	 * enabled even on power sequencers which aren't
7622 7623 7624 7625 7626 7627 7628
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
7629
	 * soon as the new power sequencer gets initialized.
7630 7631
	 */
	if (force_disable_vdd) {
7632
		u32 pp = ilk_get_pp_control(intel_dp);
7633

7634 7635
		drm_WARN(&dev_priv->drm, pp & PANEL_POWER_ON,
			 "Panel power already on\n");
7636 7637

		if (pp & EDP_FORCE_VDD)
7638 7639
			drm_dbg_kms(&dev_priv->drm,
				    "VDD already on, disabling first\n");
7640 7641 7642

		pp &= ~EDP_FORCE_VDD;

7643
		intel_de_write(dev_priv, regs.pp_ctrl, pp);
7644 7645
	}

7646 7647 7648 7649
	pp_on = REG_FIELD_PREP(PANEL_POWER_UP_DELAY_MASK, seq->t1_t3) |
		REG_FIELD_PREP(PANEL_LIGHT_ON_DELAY_MASK, seq->t8);
	pp_off = REG_FIELD_PREP(PANEL_LIGHT_OFF_DELAY_MASK, seq->t9) |
		REG_FIELD_PREP(PANEL_POWER_DOWN_DELAY_MASK, seq->t10);
7650 7651 7652

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
7653
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7654
		port_sel = PANEL_PORT_SELECT_VLV(port);
7655
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
7656 7657
		switch (port) {
		case PORT_A:
7658
			port_sel = PANEL_PORT_SELECT_DPA;
7659 7660 7661 7662 7663
			break;
		case PORT_C:
			port_sel = PANEL_PORT_SELECT_DPC;
			break;
		case PORT_D:
7664
			port_sel = PANEL_PORT_SELECT_DPD;
7665 7666 7667 7668 7669
			break;
		default:
			MISSING_CASE(port);
			break;
		}
7670 7671
	}

7672 7673
	pp_on |= port_sel;

7674 7675
	intel_de_write(dev_priv, regs.pp_on, pp_on);
	intel_de_write(dev_priv, regs.pp_off, pp_off);
7676 7677 7678 7679 7680

	/*
	 * Compute the divisor for the pp clock, simply match the Bspec formula.
	 */
	if (i915_mmio_reg_valid(regs.pp_div)) {
7681 7682
		intel_de_write(dev_priv, regs.pp_div,
			       REG_FIELD_PREP(PP_REFERENCE_DIVIDER_MASK, (100 * div) / 2 - 1) | REG_FIELD_PREP(PANEL_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000)));
7683 7684 7685
	} else {
		u32 pp_ctl;

7686
		pp_ctl = intel_de_read(dev_priv, regs.pp_ctrl);
7687
		pp_ctl &= ~BXT_POWER_CYCLE_DELAY_MASK;
7688
		pp_ctl |= REG_FIELD_PREP(BXT_POWER_CYCLE_DELAY_MASK, DIV_ROUND_UP(seq->t11_t12, 1000));
7689
		intel_de_write(dev_priv, regs.pp_ctrl, pp_ctl);
7690
	}
7691

7692 7693
	drm_dbg_kms(&dev_priv->drm,
		    "panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
7694 7695
		    intel_de_read(dev_priv, regs.pp_on),
		    intel_de_read(dev_priv, regs.pp_off),
7696
		    i915_mmio_reg_valid(regs.pp_div) ?
7697 7698
		    intel_de_read(dev_priv, regs.pp_div) :
		    (intel_de_read(dev_priv, regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK));
7699 7700
}

7701
static void intel_dp_pps_init(struct intel_dp *intel_dp)
7702
{
7703
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
7704 7705

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7706 7707
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
7708 7709
		intel_dp_init_panel_power_sequencer(intel_dp);
		intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
7710 7711 7712
	}
}

7713 7714
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
7715
 * @dev_priv: i915 device
7716
 * @crtc_state: a pointer to the active intel_crtc_state
7717 7718 7719 7720 7721 7722 7723 7724 7725
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
7726
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
7727
				    const struct intel_crtc_state *crtc_state,
7728
				    int refresh_rate)
7729
{
7730
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
7731
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
7732
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
7733 7734

	if (refresh_rate <= 0) {
7735 7736
		drm_dbg_kms(&dev_priv->drm,
			    "Refresh rate should be positive non-zero.\n");
7737 7738 7739
		return;
	}

7740
	if (intel_dp == NULL) {
7741
		drm_dbg_kms(&dev_priv->drm, "DRRS not supported.\n");
7742 7743 7744 7745
		return;
	}

	if (!intel_crtc) {
7746 7747
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS: intel_crtc not initialized\n");
7748 7749 7750
		return;
	}

7751
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
7752
		drm_dbg_kms(&dev_priv->drm, "Only Seamless DRRS supported.\n");
7753 7754 7755
		return;
	}

V
Ville Syrjälä 已提交
7756
	if (drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode) ==
7757
			refresh_rate)
7758 7759
		index = DRRS_LOW_RR;

7760
	if (index == dev_priv->drrs.refresh_rate_type) {
7761 7762
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS requested for previously set RR...ignoring\n");
7763 7764 7765
		return;
	}

7766
	if (!crtc_state->hw.active) {
7767 7768
		drm_dbg_kms(&dev_priv->drm,
			    "eDP encoder disabled. CRTC not Active\n");
7769 7770 7771
		return;
	}

7772
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
7773 7774
		switch (index) {
		case DRRS_HIGH_RR:
7775
			intel_dp_set_m_n(crtc_state, M1_N1);
7776 7777
			break;
		case DRRS_LOW_RR:
7778
			intel_dp_set_m_n(crtc_state, M2_N2);
7779 7780 7781
			break;
		case DRRS_MAX_RR:
		default:
7782 7783
			drm_err(&dev_priv->drm,
				"Unsupported refreshrate type\n");
7784
		}
7785 7786
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
7787
		u32 val;
7788

7789
		val = intel_de_read(dev_priv, reg);
7790
		if (index > DRRS_HIGH_RR) {
7791
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7792 7793 7794
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
7795
		} else {
7796
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
7797 7798 7799
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
7800
		}
7801
		intel_de_write(dev_priv, reg, val);
7802 7803
	}

7804 7805
	dev_priv->drrs.refresh_rate_type = index;

7806 7807
	drm_dbg_kms(&dev_priv->drm, "eDP Refresh Rate set to : %dHz\n",
		    refresh_rate);
7808 7809
}

7810 7811 7812 7813 7814 7815 7816 7817 7818
static void
intel_edp_drrs_enable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	dev_priv->drrs.busy_frontbuffer_bits = 0;
	dev_priv->drrs.dp = intel_dp;
}

7819 7820 7821
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
7822
 * @crtc_state: A pointer to the active crtc state.
7823 7824 7825
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
7826
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
7827
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
7828
{
7829
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7830

7831
	if (!crtc_state->has_drrs)
V
Vandana Kannan 已提交
7832 7833
		return;

7834
	drm_dbg_kms(&dev_priv->drm, "Enabling DRRS\n");
7835

V
Vandana Kannan 已提交
7836
	mutex_lock(&dev_priv->drrs.mutex);
7837

7838
	if (dev_priv->drrs.dp) {
7839
		drm_warn(&dev_priv->drm, "DRRS already enabled\n");
V
Vandana Kannan 已提交
7840 7841 7842
		goto unlock;
	}

7843
	intel_edp_drrs_enable_locked(intel_dp);
V
Vandana Kannan 已提交
7844 7845 7846 7847 7848

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864
static void
intel_edp_drrs_disable_locked(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		int refresh;

		refresh = drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode);
		intel_dp_set_drrs_state(dev_priv, crtc_state, refresh);
	}

	dev_priv->drrs.dp = NULL;
}

7865 7866 7867
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
7868
 * @old_crtc_state: Pointer to old crtc_state.
7869 7870
 *
 */
7871
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
7872
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
7873
{
7874
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
7875

7876
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
7877 7878 7879 7880 7881 7882 7883 7884
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7885
	intel_edp_drrs_disable_locked(intel_dp, old_crtc_state);
V
Vandana Kannan 已提交
7886 7887 7888 7889 7890
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923
/**
 * intel_edp_drrs_update - Update DRRS state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This function will update DRRS states, disabling or enabling DRRS when
 * executing fastsets. For full modeset, intel_edp_drrs_disable() and
 * intel_edp_drrs_enable() should be called instead.
 */
void
intel_edp_drrs_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	mutex_lock(&dev_priv->drrs.mutex);

	/* New state matches current one? */
	if (crtc_state->has_drrs == !!dev_priv->drrs.dp)
		goto unlock;

	if (crtc_state->has_drrs)
		intel_edp_drrs_enable_locked(intel_dp);
	else
		intel_edp_drrs_disable_locked(intel_dp, crtc_state);

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935 7936
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

7937
	/*
7938 7939
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
7940 7941
	 */

7942 7943
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
7944

7945 7946 7947 7948
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7949
			drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode));
7950
	}
7951

7952 7953
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
7954 7955
}

7956
/**
7957
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
7958
 * @dev_priv: i915 device
7959 7960
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
7961 7962
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
7963 7964 7965
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
7966 7967
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
7968
{
7969
	struct intel_dp *intel_dp;
7970 7971 7972
	struct drm_crtc *crtc;
	enum pipe pipe;

7973
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
7974 7975
		return;

7976
	cancel_delayed_work(&dev_priv->drrs.work);
7977

7978
	mutex_lock(&dev_priv->drrs.mutex);
7979 7980 7981

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
7982 7983 7984 7985
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

7986
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
7987 7988
	pipe = to_intel_crtc(crtc)->pipe;

7989 7990 7991
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

7992
	/* invalidate means busy screen hence upclock */
7993
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
7994
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
7995
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
7996 7997 7998 7999

	mutex_unlock(&dev_priv->drrs.mutex);
}

8000
/**
8001
 * intel_edp_drrs_flush - Restart Idleness DRRS
8002
 * @dev_priv: i915 device
8003 8004
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
8005 8006 8007 8008
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
8009 8010 8011
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
8012 8013
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
8014
{
8015
	struct intel_dp *intel_dp;
8016 8017 8018
	struct drm_crtc *crtc;
	enum pipe pipe;

8019
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
8020 8021
		return;

8022
	cancel_delayed_work(&dev_priv->drrs.work);
8023

8024
	mutex_lock(&dev_priv->drrs.mutex);
8025 8026 8027

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
8028 8029 8030 8031
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

8032
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
8033
	pipe = to_intel_crtc(crtc)->pipe;
8034 8035

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
8036 8037
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

8038
	/* flush means busy screen hence upclock */
8039
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
8040
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
8041
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
8042 8043 8044 8045 8046 8047

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
8048 8049 8050 8051 8052
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
8076 8077 8078 8079 8080 8081 8082 8083
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
8084 8085 8086 8087 8088 8089 8090 8091
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
8092
 * @connector: eDP connector
8093 8094 8095 8096 8097 8098 8099 8100 8101 8102
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
8103
static struct drm_display_mode *
8104 8105
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
8106
{
8107
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
8108 8109
	struct drm_display_mode *downclock_mode = NULL;

8110 8111 8112
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

8113
	if (INTEL_GEN(dev_priv) <= 6) {
8114 8115
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS supported for Gen7 and above\n");
8116 8117 8118 8119
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
8120
		drm_dbg_kms(&dev_priv->drm, "VBT doesn't support DRRS\n");
8121 8122 8123
		return NULL;
	}

8124
	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
8125
	if (!downclock_mode) {
8126 8127
		drm_dbg_kms(&dev_priv->drm,
			    "Downclock mode is not found. DRRS not supported\n");
8128 8129 8130
		return NULL;
	}

8131
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
8132

8133
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
8134 8135
	drm_dbg_kms(&dev_priv->drm,
		    "seamless DRRS supported for eDP panel.\n");
8136 8137 8138
	return downclock_mode;
}

8139
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
8140
				     struct intel_connector *intel_connector)
8141
{
8142 8143
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_device *dev = &dev_priv->drm;
8144
	struct drm_connector *connector = &intel_connector->base;
8145
	struct drm_display_mode *fixed_mode = NULL;
8146
	struct drm_display_mode *downclock_mode = NULL;
8147
	bool has_dpcd;
8148
	enum pipe pipe = INVALID_PIPE;
8149 8150
	intel_wakeref_t wakeref;
	struct edid *edid;
8151

8152
	if (!intel_dp_is_edp(intel_dp))
8153 8154
		return true;

8155 8156
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, edp_panel_vdd_work);

8157 8158 8159 8160 8161 8162
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
8163
	if (intel_get_lvds_encoder(dev_priv)) {
8164 8165
		drm_WARN_ON(dev,
			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
8166 8167
		drm_info(&dev_priv->drm,
			 "LVDS was detected, not registering eDP\n");
8168 8169 8170 8171

		return false;
	}

8172 8173 8174 8175 8176
	with_pps_lock(intel_dp, wakeref) {
		intel_dp_init_panel_power_timestamps(intel_dp);
		intel_dp_pps_init(intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
8177

8178
	/* Cache DPCD and EDID for edp. */
8179
	has_dpcd = intel_edp_init_dpcd(intel_dp);
8180

8181
	if (!has_dpcd) {
8182
		/* if this fails, presume the device is a ghost */
8183 8184
		drm_info(&dev_priv->drm,
			 "failed to retrieve link info, disabling eDP\n");
8185
		goto out_vdd_off;
8186 8187
	}

8188
	mutex_lock(&dev->mode_config.mutex);
8189
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
8190 8191
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
L
Lyude Paul 已提交
8192 8193
			drm_connector_update_edid_property(connector, edid);
			intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
8194 8195 8196 8197 8198 8199 8200 8201 8202
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

8203 8204 8205
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
8206 8207

	/* fallback to VBT if available for eDP */
8208 8209
	if (!fixed_mode)
		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
8210
	mutex_unlock(&dev->mode_config.mutex);
8211

8212
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
8213 8214 8215 8216 8217
		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
8218
		pipe = vlv_active_pipe(intel_dp);
8219 8220 8221 8222 8223 8224 8225

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

8226 8227 8228
		drm_dbg_kms(&dev_priv->drm,
			    "using pipe %c for initial backlight setup\n",
			    pipe_name(pipe));
8229 8230
	}

8231
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
8232
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
8233
	intel_panel_setup_backlight(connector, pipe);
8234

8235 8236
	if (fixed_mode) {
		drm_connector_set_panel_orientation_with_quirk(connector,
8237
				dev_priv->vbt.orientation,
8238 8239
				fixed_mode->hdisplay, fixed_mode->vdisplay);
	}
8240

8241
	return true;
8242 8243 8244 8245 8246 8247 8248

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
8249 8250
	with_pps_lock(intel_dp, wakeref)
		edp_panel_vdd_off_sync(intel_dp);
8251 8252

	return false;
8253 8254
}

8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
8271 8272
	drm_connector_set_link_status_property(connector,
					       DRM_MODE_LINK_STATUS_BAD);
8273 8274 8275 8276 8277
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

8278
bool
8279
intel_dp_init_connector(struct intel_digital_port *dig_port,
8280
			struct intel_connector *intel_connector)
8281
{
8282
	struct drm_connector *connector = &intel_connector->base;
8283 8284
	struct intel_dp *intel_dp = &dig_port->dp;
	struct intel_encoder *intel_encoder = &dig_port->base;
8285
	struct drm_device *dev = intel_encoder->base.dev;
8286
	struct drm_i915_private *dev_priv = to_i915(dev);
8287
	enum port port = intel_encoder->port;
8288
	enum phy phy = intel_port_to_phy(dev_priv, port);
8289
	int type;
8290

8291 8292 8293 8294
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

8295
	if (drm_WARN(dev, dig_port->max_lanes < 1,
8296
		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
8297
		     dig_port->max_lanes, intel_encoder->base.base.id,
8298
		     intel_encoder->base.name))
8299 8300
		return false;

8301 8302
	intel_dp_set_source_rates(intel_dp);

8303
	intel_dp->reset_link_params = true;
8304
	intel_dp->pps_pipe = INVALID_PIPE;
8305
	intel_dp->active_pipe = INVALID_PIPE;
8306

8307
	/* Preserve the current hw state. */
8308
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
8309
	intel_dp->attached_connector = intel_connector;
8310

8311 8312 8313 8314 8315
	if (intel_dp_is_port_edp(dev_priv, port)) {
		/*
		 * Currently we don't support eDP on TypeC ports, although in
		 * theory it could work on TypeC legacy ports.
		 */
8316
		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
8317
		type = DRM_MODE_CONNECTOR_eDP;
8318
	} else {
8319
		type = DRM_MODE_CONNECTOR_DisplayPort;
8320
	}
8321

8322 8323 8324
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

	/* eDP only on port B and/or C on vlv/chv */
	if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
			      IS_CHERRYVIEW(dev_priv)) &&
			intel_dp_is_edp(intel_dp) &&
			port != PORT_B && port != PORT_C))
		return false;

8340 8341 8342 8343
	drm_dbg_kms(&dev_priv->drm,
		    "Adding %s connector on [ENCODER:%d:%s]\n",
		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
		    intel_encoder->base.base.id, intel_encoder->base.name);
8344

8345
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
8346 8347
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

R
Rodrigo Vivi 已提交
8348
	if (!HAS_GMCH(dev_priv))
8349
		connector->interlace_allowed = true;
8350 8351
	connector->doublescan_allowed = 0;

8352
	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
8353

8354
	intel_dp_aux_init(intel_dp);
8355

8356
	intel_connector_attach_encoder(intel_connector, intel_encoder);
8357

8358
	if (HAS_DDI(dev_priv))
8359 8360 8361 8362
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

8363
	/* init MST on ports that can support it */
8364
	intel_dp_mst_encoder_init(dig_port,
8365
				  intel_connector->base.base.id);
8366

8367
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
8368
		intel_dp_aux_fini(intel_dp);
8369
		intel_dp_mst_encoder_cleanup(dig_port);
8370
		goto fail;
8371
	}
8372

8373
	intel_dp_add_properties(intel_dp, connector);
8374

8375
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
8376
		int ret = intel_dp_init_hdcp(dig_port, intel_connector);
8377
		if (ret)
8378 8379
			drm_dbg_kms(&dev_priv->drm,
				    "HDCP init failed, skipping.\n");
8380
	}
8381

8382 8383 8384 8385
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
8386
	if (IS_G45(dev_priv)) {
8387 8388 8389
		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
			       (temp & ~0xf) | 0xd);
8390
	}
8391

8392 8393 8394
	intel_dp->frl.is_trained = false;
	intel_dp->frl.trained_rate_gbps = 0;

8395
	return true;
8396 8397 8398 8399 8400

fail:
	drm_connector_cleanup(connector);

	return false;
8401
}
8402

8403
bool intel_dp_init(struct drm_i915_private *dev_priv,
8404 8405
		   i915_reg_t output_reg,
		   enum port port)
8406
{
8407
	struct intel_digital_port *dig_port;
8408 8409 8410 8411
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

8412 8413
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
8414
		return false;
8415

8416
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
8417 8418
	if (!intel_connector)
		goto err_connector_alloc;
8419

8420
	intel_encoder = &dig_port->base;
8421 8422
	encoder = &intel_encoder->base;

8423 8424
	mutex_init(&dig_port->hdcp_mutex);

8425 8426 8427
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
8428
		goto err_encoder_init;
8429

8430
	intel_encoder->hotplug = intel_dp_hotplug;
8431
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
8432
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
8433
	intel_encoder->get_config = intel_dp_get_config;
8434
	intel_encoder->sync_state = intel_dp_sync_state;
8435
	intel_encoder->initial_fastset_check = intel_dp_initial_fastset_check;
8436
	intel_encoder->update_pipe = intel_panel_update_backlight;
8437
	intel_encoder->suspend = intel_dp_encoder_suspend;
8438
	intel_encoder->shutdown = intel_dp_encoder_shutdown;
8439
	if (IS_CHERRYVIEW(dev_priv)) {
8440
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
8441 8442
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
8443
		intel_encoder->disable = vlv_disable_dp;
8444
		intel_encoder->post_disable = chv_post_disable_dp;
8445
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
8446
	} else if (IS_VALLEYVIEW(dev_priv)) {
8447
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
8448 8449
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
8450
		intel_encoder->disable = vlv_disable_dp;
8451
		intel_encoder->post_disable = vlv_post_disable_dp;
8452
	} else {
8453 8454
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
8455
		intel_encoder->disable = g4x_disable_dp;
8456
		intel_encoder->post_disable = g4x_post_disable_dp;
8457
	}
8458

8459 8460
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A))
8461
		dig_port->dp.set_link_train = cpt_set_link_train;
8462
	else
8463
		dig_port->dp.set_link_train = g4x_set_link_train;
8464

8465
	if (IS_CHERRYVIEW(dev_priv))
8466
		dig_port->dp.set_signal_levels = chv_set_signal_levels;
8467
	else if (IS_VALLEYVIEW(dev_priv))
8468
		dig_port->dp.set_signal_levels = vlv_set_signal_levels;
8469
	else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
8470
		dig_port->dp.set_signal_levels = ivb_cpu_edp_set_signal_levels;
8471
	else if (IS_GEN(dev_priv, 6) && port == PORT_A)
8472
		dig_port->dp.set_signal_levels = snb_cpu_edp_set_signal_levels;
8473
	else
8474
		dig_port->dp.set_signal_levels = g4x_set_signal_levels;
8475

8476 8477
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
	    (HAS_PCH_SPLIT(dev_priv) && port != PORT_A)) {
V
Ville Syrjälä 已提交
8478
		dig_port->dp.preemph_max = intel_dp_preemph_max_3;
8479
		dig_port->dp.voltage_max = intel_dp_voltage_max_3;
8480
	} else {
V
Ville Syrjälä 已提交
8481
		dig_port->dp.preemph_max = intel_dp_preemph_max_2;
8482
		dig_port->dp.voltage_max = intel_dp_voltage_max_2;
8483 8484
	}

8485 8486
	dig_port->dp.output_reg = output_reg;
	dig_port->max_lanes = 4;
8487

8488
	intel_encoder->type = INTEL_OUTPUT_DP;
8489
	intel_encoder->power_domain = intel_port_to_power_domain(port);
8490
	if (IS_CHERRYVIEW(dev_priv)) {
8491
		if (port == PORT_D)
V
Ville Syrjälä 已提交
8492
			intel_encoder->pipe_mask = BIT(PIPE_C);
8493
		else
V
Ville Syrjälä 已提交
8494
			intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B);
8495
	} else {
8496
		intel_encoder->pipe_mask = ~0;
8497
	}
8498
	intel_encoder->cloneable = 0;
8499
	intel_encoder->port = port;
8500
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
8501

8502
	dig_port->hpd_pulse = intel_dp_hpd_pulse;
8503

8504 8505
	if (HAS_GMCH(dev_priv)) {
		if (IS_GM45(dev_priv))
8506
			dig_port->connected = gm45_digital_port_connected;
8507
		else
8508
			dig_port->connected = g4x_digital_port_connected;
8509
	} else {
8510
		if (port == PORT_A)
8511
			dig_port->connected = ilk_digital_port_connected;
8512
		else
8513
			dig_port->connected = ibx_digital_port_connected;
8514 8515
	}

8516
	if (port != PORT_A)
8517
		intel_infoframe_init(dig_port);
8518

8519 8520
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
	if (!intel_dp_init_connector(dig_port, intel_connector))
S
Sudip Mukherjee 已提交
8521 8522
		goto err_init_connector;

8523
	return true;
S
Sudip Mukherjee 已提交
8524 8525 8526

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
8527
err_encoder_init:
S
Sudip Mukherjee 已提交
8528 8529
	kfree(intel_connector);
err_connector_alloc:
8530
	kfree(dig_port);
8531
	return false;
8532
}
8533

8534
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
8535
{
8536 8537 8538 8539
	struct intel_encoder *encoder;

	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
8540

8541 8542
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;
8543

8544
		intel_dp = enc_to_intel_dp(encoder);
8545

8546
		if (!intel_dp->can_mst)
8547 8548
			continue;

8549 8550
		if (intel_dp->is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
8551 8552 8553
	}
}

8554
void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
8555
{
8556
	struct intel_encoder *encoder;
8557

8558 8559
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
8560
		int ret;
8561

8562 8563 8564
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;

8565
		intel_dp = enc_to_intel_dp(encoder);
8566 8567

		if (!intel_dp->can_mst)
8568
			continue;
8569

8570 8571
		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
						     true);
8572 8573 8574 8575 8576
		if (ret) {
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							false);
		}
8577 8578
	}
}