intel_dp.c 211.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

28
#include <linux/export.h>
29
#include <linux/i2c.h>
30
#include <linux/notifier.h>
31 32
#include <linux/slab.h>
#include <linux/types.h>
33

34
#include <asm/byteorder.h>
35

36
#include <drm/drm_atomic_helper.h>
37
#include <drm/drm_crtc.h>
38
#include <drm/drm_dp_helper.h>
39
#include <drm/drm_edid.h>
40
#include <drm/drm_probe_helper.h>
41

42
#include "i915_debugfs.h"
43
#include "i915_drv.h"
44
#include "i915_trace.h"
45
#include "intel_atomic.h"
46
#include "intel_audio.h"
47
#include "intel_connector.h"
48
#include "intel_ddi.h"
49
#include "intel_display_types.h"
50
#include "intel_dp.h"
51
#include "intel_dp_link_training.h"
52
#include "intel_dp_mst.h"
53
#include "intel_dpio_phy.h"
54
#include "intel_fifo_underrun.h"
55
#include "intel_hdcp.h"
56
#include "intel_hdmi.h"
57
#include "intel_hotplug.h"
58
#include "intel_lspcon.h"
59
#include "intel_lvds.h"
60
#include "intel_panel.h"
61
#include "intel_pps.h"
62
#include "intel_psr.h"
63
#include "intel_sideband.h"
64
#include "intel_tc.h"
65
#include "intel_vdsc.h"
66

67
#define DP_DPRX_ESI_LEN 14
68

69 70 71 72 73
/* DP DSC throughput values used for slice count calculations KPixels/s */
#define DP_DSC_PEAK_PIXEL_RATE			2720000
#define DP_DSC_MAX_ENC_THROUGHPUT_0		340000
#define DP_DSC_MAX_ENC_THROUGHPUT_1		400000

74 75
/* DP DSC FEC Overhead factor = 1/(0.972261) */
#define DP_DSC_FEC_OVERHEAD_FACTOR		972261
76

77 78 79 80 81 82
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

83
struct dp_link_dpll {
84
	int clock;
85 86 87
	struct dpll dpll;
};

88
static const struct dp_link_dpll g4x_dpll[] = {
89
	{ 162000,
90
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
91
	{ 270000,
92 93 94 95
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
96
	{ 162000,
97
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
98
	{ 270000,
99 100 101
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

102
static const struct dp_link_dpll vlv_dpll[] = {
103
	{ 162000,
C
Chon Ming Lee 已提交
104
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
105
	{ 270000,
106 107 108
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

109 110 111 112 113 114 115 116 117 118
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
119
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
120
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
121
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
122 123
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
};
124

125 126 127 128 129
const struct dpll *vlv_get_dpll(struct drm_i915_private *i915)
{
	return IS_CHERRYVIEW(i915) ? &chv_dpll[0].dpll : &vlv_dpll[0].dpll;
}

130 131 132 133 134 135 136 137
/* Constants for DP DSC configurations */
static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};

/* With Single pipe configuration, HW is capable of supporting maximum
 * of 4 slices per line.
 */
static const u8 valid_dsc_slicecount[] = {1, 2, 4};

138
/**
139
 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
140 141 142 143 144
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
145
bool intel_dp_is_edp(struct intel_dp *intel_dp)
146
{
147
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
148

149
	return dig_port->base.type == INTEL_OUTPUT_EDP;
150 151
}

152 153
static void intel_dp_link_down(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state);
154
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
155

156 157 158
/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
159
	static const int dp_rates[] = {
160
		162000, 270000, 540000, 810000
161
	};
162
	int i, max_rate;
163
	int max_lttpr_rate;
164

165 166 167 168 169 170 171 172 173 174 175
	if (drm_dp_has_quirk(&intel_dp->desc, 0,
			     DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
		/* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
		static const int quirk_rates[] = { 162000, 270000, 324000 };

		memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
		intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);

		return;
	}

176
	max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
177 178 179
	max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
	if (max_lttpr_rate)
		max_rate = min(max_rate, max_lttpr_rate);
180

181 182
	for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
		if (dp_rates[i] > max_rate)
183
			break;
184
		intel_dp->sink_rates[i] = dp_rates[i];
185
	}
186

187
	intel_dp->num_sink_rates = i;
188 189
}

190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* Get length of rates array potentially limited by max_rate. */
static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
{
	int i;

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < len; i++) {
		if (rates[len - i - 1] <= max_rate)
			return len - i;
	}

	return 0;
}

/* Get length of common rates array potentially limited by max_rate. */
static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
					  int max_rate)
{
	return intel_dp_rate_limit_len(intel_dp->common_rates,
				       intel_dp->num_common_rates, max_rate);
}

212 213
/* Theoretical max between source and sink */
static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
214
{
215
	return intel_dp->common_rates[intel_dp->num_common_rates - 1];
216 217
}

218 219
/* Theoretical max between source and sink */
static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
220
{
221 222
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	int source_max = dig_port->max_lanes;
223
	int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
224
	int fia_max = intel_tc_port_fia_max_lane_count(dig_port);
225 226 227 228
	int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);

	if (lttpr_max)
		sink_max = min(sink_max, lttpr_max);
229

230
	return min3(source_max, sink_max, fia_max);
231 232
}

233
int intel_dp_max_lane_count(struct intel_dp *intel_dp)
234 235 236 237
{
	return intel_dp->max_link_lane_count;
}

238
int
239
intel_dp_link_required(int pixel_clock, int bpp)
240
{
241 242
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
243 244
}

245
int
246 247
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
248 249 250 251 252 253 254
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
255 256
}

257 258 259 260 261 262 263 264 265 266 267
bool intel_dp_can_bigjoiner(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

	return INTEL_GEN(dev_priv) >= 12 ||
		(INTEL_GEN(dev_priv) == 11 &&
		 encoder->port != PORT_A);
}

268
static int cnl_max_source_rate(struct intel_dp *intel_dp)
269 270 271 272 273
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;

274
	u32 voltage = intel_de_read(dev_priv, CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
275 276 277

	/* Low voltage SKUs are limited to max of 5.4G */
	if (voltage == VOLTAGE_INFO_0_85V)
278
		return 540000;
279 280 281

	/* For this SKU 8.1G is supported in all ports */
	if (IS_CNL_WITH_PORT_F(dev_priv))
282
		return 810000;
283

284
	/* For other SKUs, max rate on ports A and D is 5.4G */
285
	if (port == PORT_A || port == PORT_D)
286
		return 540000;
287

288
	return 810000;
289 290
}

291 292 293
static int icl_max_source_rate(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
294
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
295
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
296

297
	if (intel_phy_is_combo(dev_priv, phy) &&
298
	    !intel_dp_is_edp(intel_dp))
299 300 301 302 303
		return 540000;

	return 810000;
}

304 305 306 307 308 309 310 311
static int ehl_max_source_rate(struct intel_dp *intel_dp)
{
	if (intel_dp_is_edp(intel_dp))
		return 540000;

	return 810000;
}

312 313
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
314
{
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
	/* The values must be in increasing order */
	static const int cnl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
	};
	static const int bxt_rates[] = {
		162000, 216000, 243000, 270000, 324000, 432000, 540000
	};
	static const int skl_rates[] = {
		162000, 216000, 270000, 324000, 432000, 540000
	};
	static const int hsw_rates[] = {
		162000, 270000, 540000
	};
	static const int g4x_rates[] = {
		162000, 270000
	};
331
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
332
	struct intel_encoder *encoder = &dig_port->base;
333
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
334
	const int *source_rates;
335
	int size, max_rate = 0, vbt_max_rate;
336

337
	/* This should only be done once */
338 339
	drm_WARN_ON(&dev_priv->drm,
		    intel_dp->source_rates || intel_dp->num_source_rates);
340

341
	if (INTEL_GEN(dev_priv) >= 10) {
342
		source_rates = cnl_rates;
343
		size = ARRAY_SIZE(cnl_rates);
344
		if (IS_GEN(dev_priv, 10))
345
			max_rate = cnl_max_source_rate(intel_dp);
346
		else if (IS_JSL_EHL(dev_priv))
347
			max_rate = ehl_max_source_rate(intel_dp);
348 349
		else
			max_rate = icl_max_source_rate(intel_dp);
350 351 352
	} else if (IS_GEN9_LP(dev_priv)) {
		source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
353
	} else if (IS_GEN9_BC(dev_priv)) {
354
		source_rates = skl_rates;
355
		size = ARRAY_SIZE(skl_rates);
356 357
	} else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
		   IS_BROADWELL(dev_priv)) {
358 359
		source_rates = hsw_rates;
		size = ARRAY_SIZE(hsw_rates);
360
	} else {
361 362
		source_rates = g4x_rates;
		size = ARRAY_SIZE(g4x_rates);
363 364
	}

365
	vbt_max_rate = intel_bios_dp_max_link_rate(encoder);
366 367 368 369 370
	if (max_rate && vbt_max_rate)
		max_rate = min(max_rate, vbt_max_rate);
	else if (vbt_max_rate)
		max_rate = vbt_max_rate;

371 372 373
	if (max_rate)
		size = intel_dp_rate_limit_len(source_rates, size, max_rate);

374 375
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

401 402 403 404 405 406 407 408 409 410 411 412
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

413
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
414
{
415 416 417 418
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	drm_WARN_ON(&i915->drm,
		    !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
419

420 421 422 423 424 425 426
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
427
	if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
428
		intel_dp->common_rates[0] = 162000;
429 430 431 432
		intel_dp->num_common_rates = 1;
	}
}

433
static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
434
				       u8 lane_count)
435 436 437 438 439 440
{
	/*
	 * FIXME: we need to synchronize the current link parameters with
	 * hardware readout. Currently fast link training doesn't work on
	 * boot-up.
	 */
441 442
	if (link_rate == 0 ||
	    link_rate > intel_dp->max_link_rate)
443 444
		return false;

445 446
	if (lane_count == 0 ||
	    lane_count > intel_dp_max_lane_count(intel_dp))
447 448 449 450 451
		return false;

	return true;
}

452 453
static bool intel_dp_can_link_train_fallback_for_edp(struct intel_dp *intel_dp,
						     int link_rate,
454
						     u8 lane_count)
455 456 457 458 459 460 461 462 463 464 465 466 467
{
	const struct drm_display_mode *fixed_mode =
		intel_dp->attached_connector->panel.fixed_mode;
	int mode_rate, max_rate;

	mode_rate = intel_dp_link_required(fixed_mode->clock, 18);
	max_rate = intel_dp_max_data_rate(link_rate, lane_count);
	if (mode_rate > max_rate)
		return false;

	return true;
}

468
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
469
					    int link_rate, u8 lane_count)
470
{
471
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
472
	int index;
473

474 475 476 477 478 479 480 481 482
	/*
	 * TODO: Enable fallback on MST links once MST link compute can handle
	 * the fallback params.
	 */
	if (intel_dp->is_mst) {
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
		return -1;
	}

483 484 485 486 487 488 489
	if (intel_dp_is_edp(intel_dp) && !intel_dp->use_max_params) {
		drm_dbg_kms(&i915->drm,
			    "Retrying Link training for eDP with max parameters\n");
		intel_dp->use_max_params = true;
		return 0;
	}

490 491 492 493
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
494 495 496 497
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp->common_rates[index - 1],
							      lane_count)) {
498 499
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
500 501
			return 0;
		}
502 503
		intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
		intel_dp->max_link_lane_count = lane_count;
504
	} else if (lane_count > 1) {
505 506 507 508
		if (intel_dp_is_edp(intel_dp) &&
		    !intel_dp_can_link_train_fallback_for_edp(intel_dp,
							      intel_dp_max_common_rate(intel_dp),
							      lane_count >> 1)) {
509 510
			drm_dbg_kms(&i915->drm,
				    "Retrying Link training for eDP with same parameters\n");
511 512
			return 0;
		}
513
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
514
		intel_dp->max_link_lane_count = lane_count >> 1;
515
	} else {
516
		drm_err(&i915->drm, "Link Training Unsuccessful\n");
517 518 519 520 521 522
		return -1;
	}

	return 0;
}

523 524 525 526 527 528
u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
{
	return div_u64(mul_u32_u32(mode_clock, 1000000U),
		       DP_DSC_FEC_OVERHEAD_FACTOR);
}

529 530 531 532 533 534 535 536 537 538 539
static int
small_joiner_ram_size_bits(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 11)
		return 7680 * 8;
	else
		return 6144 * 8;
}

static u16 intel_dp_dsc_get_output_bpp(struct drm_i915_private *i915,
				       u32 link_clock, u32 lane_count,
540 541
				       u32 mode_clock, u32 mode_hdisplay,
				       bool bigjoiner)
542 543 544 545 546 547 548 549 550 551 552 553
{
	u32 bits_per_pixel, max_bpp_small_joiner_ram;
	int i;

	/*
	 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
	 * (LinkSymbolClock)* 8 * (TimeSlotsPerMTP)
	 * for SST -> TimeSlotsPerMTP is 1,
	 * for MST -> TimeSlotsPerMTP has to be calculated
	 */
	bits_per_pixel = (link_clock * lane_count * 8) /
			 intel_dp_mode_to_fec_clock(mode_clock);
554
	drm_dbg_kms(&i915->drm, "Max link bpp: %u\n", bits_per_pixel);
555 556

	/* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
557 558
	max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) /
		mode_hdisplay;
559 560 561 562

	if (bigjoiner)
		max_bpp_small_joiner_ram *= 2;

563 564
	drm_dbg_kms(&i915->drm, "Max small joiner bpp: %u\n",
		    max_bpp_small_joiner_ram);
565 566 567 568 569 570 571

	/*
	 * Greatest allowed DSC BPP = MIN (output BPP from available Link BW
	 * check, output bpp from small joiner RAM check)
	 */
	bits_per_pixel = min(bits_per_pixel, max_bpp_small_joiner_ram);

572 573 574 575 576 577 578 579 580
	if (bigjoiner) {
		u32 max_bpp_bigjoiner =
			i915->max_cdclk_freq * 48 /
			intel_dp_mode_to_fec_clock(mode_clock);

		DRM_DEBUG_KMS("Max big joiner bpp: %u\n", max_bpp_bigjoiner);
		bits_per_pixel = min(bits_per_pixel, max_bpp_bigjoiner);
	}

581 582
	/* Error out if the max bpp is less than smallest allowed valid bpp */
	if (bits_per_pixel < valid_dsc_bpp[0]) {
583 584
		drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
			    bits_per_pixel, valid_dsc_bpp[0]);
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
		return 0;
	}

	/* Find the nearest match in the array of known BPPs from VESA */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
		if (bits_per_pixel < valid_dsc_bpp[i + 1])
			break;
	}
	bits_per_pixel = valid_dsc_bpp[i];

	/*
	 * Compressed BPP in U6.4 format so multiply by 16, for Gen 11,
	 * fractional part is 0
	 */
	return bits_per_pixel << 4;
}

static u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp,
603 604
				       int mode_clock, int mode_hdisplay,
				       bool bigjoiner)
605
{
606
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
607 608 609 610 611 612 613 614 615 616 617 618
	u8 min_slice_count, i;
	int max_slice_width;

	if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_0);
	else
		min_slice_count = DIV_ROUND_UP(mode_clock,
					       DP_DSC_MAX_ENC_THROUGHPUT_1);

	max_slice_width = drm_dp_dsc_sink_max_slice_width(intel_dp->dsc_dpcd);
	if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
619 620 621
		drm_dbg_kms(&i915->drm,
			    "Unsupported slice width %d by DP DSC Sink device\n",
			    max_slice_width);
622 623 624
		return 0;
	}
	/* Also take into account max slice width */
625
	min_slice_count = max_t(u8, min_slice_count,
626 627 628 629 630
				DIV_ROUND_UP(mode_hdisplay,
					     max_slice_width));

	/* Find the closest match to the valid slice count values */
	for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
631 632 633 634
		u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;

		if (test_slice_count >
		    drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd, false))
635
			break;
636 637 638 639 640 641 642

		/* big joiner needs small joiner to be enabled */
		if (bigjoiner && test_slice_count < 4)
			continue;

		if (min_slice_count <= test_slice_count)
			return test_slice_count;
643 644
	}

645 646
	drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
		    min_slice_count);
647 648 649
	return 0;
}

650 651 652 653 654 655 656
static enum intel_output_format
intel_dp_output_format(struct drm_connector *connector,
		       const struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
	const struct drm_display_info *info = &connector->display_info;

657 658
	if (!connector->ycbcr_420_allowed ||
	    !drm_mode_is_420_only(info, mode))
659 660
		return INTEL_OUTPUT_FORMAT_RGB;

661 662 663 664
	if (intel_dp->dfp.rgb_to_ycbcr &&
	    intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_RGB;

665 666 667 668 669 670
	if (intel_dp->dfp.ycbcr_444_to_420)
		return INTEL_OUTPUT_FORMAT_YCBCR444;
	else
		return INTEL_OUTPUT_FORMAT_YCBCR420;
}

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
int intel_dp_min_bpp(enum intel_output_format output_format)
{
	if (output_format == INTEL_OUTPUT_FORMAT_RGB)
		return 6 * 3;
	else
		return 8 * 3;
}

static int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
{
	/*
	 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
	 * format of the number of bytes per pixel will be half the number
	 * of bytes of RGB pixel.
	 */
	if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		bpp /= 2;

	return bpp;
}

static int
intel_dp_mode_min_output_bpp(struct drm_connector *connector,
			     const struct drm_display_mode *mode)
{
	enum intel_output_format output_format =
		intel_dp_output_format(connector, mode);

	return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
}

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
				  int hdisplay)
{
	/*
	 * Older platforms don't like hdisplay==4096 with DP.
	 *
	 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
	 * and frame counter increment), but we don't get vblank interrupts,
	 * and the pipe underruns immediately. The link also doesn't seem
	 * to get trained properly.
	 *
	 * On CHV the vblank interrupts don't seem to disappear but
	 * otherwise the symptoms are similar.
	 *
	 * TODO: confirm the behaviour on HSW+
	 */
	return hdisplay == 4096 && !HAS_DDI(dev_priv);
}

721 722
static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector *connector,
723
			       const struct drm_display_mode *mode,
724 725 726
			       int target_clock)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
727 728
	const struct drm_display_info *info = &connector->base.display_info;
	int tmds_clock;
729

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
	/* If PCON supports FRL MODE, check FRL bandwidth constraints */
	if (intel_dp->dfp.pcon_max_frl_bw) {
		int target_bw;
		int max_frl_bw;
		int bpp = intel_dp_mode_min_output_bpp(&connector->base, mode);

		target_bw = bpp * target_clock;

		max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;

		/* converting bw from Gbps to Kbps*/
		max_frl_bw = max_frl_bw * 1000000;

		if (target_bw > max_frl_bw)
			return MODE_CLOCK_HIGH;

		return MODE_OK;
	}

749 750 751 752
	if (intel_dp->dfp.max_dotclock &&
	    target_clock > intel_dp->dfp.max_dotclock)
		return MODE_CLOCK_HIGH;

753 754 755 756 757 758 759 760 761 762 763 764
	/* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
	tmds_clock = target_clock;
	if (drm_mode_is_420_only(info, mode))
		tmds_clock /= 2;

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return MODE_CLOCK_LOW;
	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return MODE_CLOCK_HIGH;

765 766 767
	return MODE_OK;
}

768
static enum drm_mode_status
769 770 771
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
772
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
773 774
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
775
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
776 777
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
778
	int max_dotclk = dev_priv->max_dotclk_freq;
779 780
	u16 dsc_max_output_bpp = 0;
	u8 dsc_slice_count = 0;
781
	enum drm_mode_status status;
782
	bool dsc = false, bigjoiner = false;
783

784 785 786
	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

787 788 789
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

790
	if (intel_dp_is_edp(intel_dp) && fixed_mode) {
791
		if (mode->hdisplay > fixed_mode->hdisplay)
792 793
			return MODE_PANEL;

794
		if (mode->vdisplay > fixed_mode->vdisplay)
795
			return MODE_PANEL;
796 797

		target_clock = fixed_mode->clock;
798 799
	}

800 801 802
	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

803 804 805 806 807 808 809 810
	if ((target_clock > max_dotclk || mode->hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp)) {
		bigjoiner = true;
		max_dotclk *= 2;
	}
	if (target_clock > max_dotclk)
		return MODE_CLOCK_HIGH;

811
	max_link_clock = intel_dp_max_link_rate(intel_dp);
812
	max_lanes = intel_dp_max_lane_count(intel_dp);
813 814

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
815 816
	mode_rate = intel_dp_link_required(target_clock,
					   intel_dp_mode_min_output_bpp(connector, mode));
817

818 819 820
	if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
		return MODE_H_ILLEGAL;

821 822 823 824 825 826 827 828 829 830 831 832
	/*
	 * Output bpp is stored in 6.4 format so right shift by 4 to get the
	 * integer value since we support only integer values of bpp.
	 */
	if ((INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) &&
	    drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)) {
		if (intel_dp_is_edp(intel_dp)) {
			dsc_max_output_bpp =
				drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4;
			dsc_slice_count =
				drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
								true);
833
		} else if (drm_dp_sink_supports_fec(intel_dp->fec_capable)) {
834
			dsc_max_output_bpp =
835 836
				intel_dp_dsc_get_output_bpp(dev_priv,
							    max_link_clock,
837 838
							    max_lanes,
							    target_clock,
839 840
							    mode->hdisplay,
							    bigjoiner) >> 4;
841 842 843
			dsc_slice_count =
				intel_dp_dsc_get_slice_count(intel_dp,
							     target_clock,
844 845
							     mode->hdisplay,
							     bigjoiner);
846
		}
847 848

		dsc = dsc_max_output_bpp && dsc_slice_count;
849 850
	}

851 852
	/* big joiner configuration needs DSC */
	if (bigjoiner && !dsc)
853
		return MODE_CLOCK_HIGH;
854

855
	if (mode_rate > max_rate && !dsc)
856
		return MODE_CLOCK_HIGH;
857

858 859
	status = intel_dp_mode_valid_downstream(intel_connector,
						mode, target_clock);
860 861 862
	if (status != MODE_OK)
		return status;

863
	return intel_mode_valid_max_plane_size(dev_priv, mode, bigjoiner);
864 865
}

866
u32 intel_dp_pack_aux(const u8 *src, int src_bytes)
867
{
868 869
	int i;
	u32 v = 0;
870 871 872 873

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
874
		v |= ((u32)src[i]) << ((3 - i) * 8);
875 876 877
	return v;
}

878
static void intel_dp_unpack_aux(u32 src, u8 *dst, int dst_bytes)
879 880 881 882 883 884 885 886
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

887
static u32
888
intel_dp_aux_wait_done(struct intel_dp *intel_dp)
889
{
890
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
891
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
892
	const unsigned int timeout_ms = 10;
893
	u32 status;
894 895
	bool done;

896 897
#define C (((status = intel_uncore_read_notrace(&i915->uncore, ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
	done = wait_event_timeout(i915->gmbus_wait_queue, C,
898
				  msecs_to_jiffies_timeout(timeout_ms));
899 900 901 902

	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);

903
	if (!done)
904
		drm_err(&i915->drm,
905
			"%s: did not complete or timeout within %ums (status 0x%08x)\n",
906
			intel_dp->aux.name, timeout_ms, status);
907 908 909 910 911
#undef C

	return status;
}

912
static u32 g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
913
{
914
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
915

916 917 918
	if (index)
		return 0;

919 920
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
921
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
922
	 */
923
	return DIV_ROUND_CLOSEST(RUNTIME_INFO(dev_priv)->rawclk_freq, 2000);
924 925
}

926
static u32 ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
927
{
928
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
929
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
930
	u32 freq;
931 932 933 934

	if (index)
		return 0;

935 936 937 938 939
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
940
	if (dig_port->aux_ch == AUX_CH_A)
941
		freq = dev_priv->cdclk.hw.cdclk;
942
	else
943 944
		freq = RUNTIME_INFO(dev_priv)->rawclk_freq;
	return DIV_ROUND_CLOSEST(freq, 2000);
945 946
}

947
static u32 hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
948
{
949
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
950
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
951

952
	if (dig_port->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
953
		/* Workaround for non-ULT HSW */
954 955 956 957 958
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
959
	}
960 961

	return ilk_get_aux_clock_divider(intel_dp, index);
962 963
}

964
static u32 skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
965 966 967 968 969 970 971 972 973
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

974 975 976
static u32 g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 aux_clock_divider)
977
{
978
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
979
	struct drm_i915_private *dev_priv =
980
			to_i915(dig_port->base.base.dev);
981
	u32 precharge, timeout;
982

983
	if (IS_GEN(dev_priv, 6))
984 985 986 987
		precharge = 3;
	else
		precharge = 5;

988
	if (IS_BROADWELL(dev_priv))
989 990 991 992 993
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
994
	       DP_AUX_CH_CTL_DONE |
995
	       DP_AUX_CH_CTL_INTERRUPT |
996
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
997
	       timeout |
998
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
999 1000
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1001
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1002 1003
}

1004 1005 1006
static u32 skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				int send_bytes,
				u32 unused)
1007
{
1008
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1009
	struct drm_i915_private *i915 =
1010 1011
			to_i915(dig_port->base.base.dev);
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1012
	u32 ret;
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023

	ret = DP_AUX_CH_CTL_SEND_BUSY |
	      DP_AUX_CH_CTL_DONE |
	      DP_AUX_CH_CTL_INTERRUPT |
	      DP_AUX_CH_CTL_TIME_OUT_ERROR |
	      DP_AUX_CH_CTL_TIME_OUT_MAX |
	      DP_AUX_CH_CTL_RECEIVE_ERROR |
	      (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	      DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
	      DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);

1024
	if (intel_phy_is_tc(i915, phy) &&
1025
	    dig_port->tc_mode == TC_PORT_TBT_ALT)
1026 1027 1028
		ret |= DP_AUX_CH_CTL_TBT_IO;

	return ret;
1029 1030
}

1031
static int
1032
intel_dp_aux_xfer(struct intel_dp *intel_dp,
1033 1034
		  const u8 *send, int send_bytes,
		  u8 *recv, int recv_size,
1035
		  u32 aux_send_ctl_flags)
1036
{
1037
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1038
	struct drm_i915_private *i915 =
1039
			to_i915(dig_port->base.base.dev);
1040
	struct intel_uncore *uncore = &i915->uncore;
1041
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
1042
	bool is_tc_port = intel_phy_is_tc(i915, phy);
1043
	i915_reg_t ch_ctl, ch_data[5];
1044
	u32 aux_clock_divider;
1045
	enum intel_display_power_domain aux_domain;
1046 1047
	intel_wakeref_t aux_wakeref;
	intel_wakeref_t pps_wakeref;
1048
	int i, ret, recv_bytes;
1049
	int try, clock = 0;
1050
	u32 status;
1051 1052
	bool vdd;

1053 1054 1055 1056
	ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
	for (i = 0; i < ARRAY_SIZE(ch_data); i++)
		ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);

1057
	if (is_tc_port)
1058
		intel_tc_port_lock(dig_port);
1059

1060
	aux_domain = intel_aux_power_domain(dig_port);
1061

1062
	aux_wakeref = intel_display_power_get(i915, aux_domain);
1063
	pps_wakeref = intel_pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1064

1065 1066 1067 1068 1069 1070
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1071
	vdd = intel_pps_vdd_on_unlocked(intel_dp);
1072 1073 1074 1075 1076

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
1077
	cpu_latency_qos_update_request(&intel_dp->pm_qos, 0);
1078 1079

	intel_dp_check_edp(intel_dp);
1080

1081 1082
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1083
		status = intel_uncore_read_notrace(uncore, ch_ctl);
1084 1085 1086 1087
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}
1088 1089
	/* just trace the final value */
	trace_i915_reg_rw(false, ch_ctl, status, sizeof(status), true);
1090 1091

	if (try == 3) {
1092
		const u32 status = intel_uncore_read(uncore, ch_ctl);
1093

1094
		if (status != intel_dp->aux_busy_last_status) {
1095 1096 1097
			drm_WARN(&i915->drm, 1,
				 "%s: not started (status 0x%08x)\n",
				 intel_dp->aux.name, status);
1098
			intel_dp->aux_busy_last_status = status;
1099 1100
		}

1101 1102
		ret = -EBUSY;
		goto out;
1103 1104
	}

1105
	/* Only 5 data registers! */
1106
	if (drm_WARN_ON(&i915->drm, send_bytes > 20 || recv_size > 20)) {
1107 1108 1109 1110
		ret = -E2BIG;
		goto out;
	}

1111
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1112 1113 1114 1115 1116
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  send_bytes,
							  aux_clock_divider);

		send_ctl |= aux_send_ctl_flags;
1117

1118 1119 1120 1121
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1122 1123 1124 1125
				intel_uncore_write(uncore,
						   ch_data[i >> 2],
						   intel_dp_pack_aux(send + i,
								     send_bytes - i));
1126 1127

			/* Send the command and wait for it to complete */
1128
			intel_uncore_write(uncore, ch_ctl, send_ctl);
1129

1130
			status = intel_dp_aux_wait_done(intel_dp);
1131 1132

			/* Clear done status and any errors */
1133 1134 1135 1136 1137 1138
			intel_uncore_write(uncore,
					   ch_ctl,
					   status |
					   DP_AUX_CH_CTL_DONE |
					   DP_AUX_CH_CTL_TIME_OUT_ERROR |
					   DP_AUX_CH_CTL_RECEIVE_ERROR);
1139

1140 1141 1142 1143 1144
			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
1145 1146 1147
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
				continue;

1148 1149
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1150
				continue;
1151
			}
1152
			if (status & DP_AUX_CH_CTL_DONE)
1153
				goto done;
1154
		}
1155 1156 1157
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1158 1159
		drm_err(&i915->drm, "%s: not done (status 0x%08x)\n",
			intel_dp->aux.name, status);
1160 1161
		ret = -EBUSY;
		goto out;
1162 1163
	}

1164
done:
1165 1166 1167
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1168
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1169 1170
		drm_err(&i915->drm, "%s: receive error (status 0x%08x)\n",
			intel_dp->aux.name, status);
1171 1172
		ret = -EIO;
		goto out;
1173
	}
1174 1175 1176

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1177
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1178 1179
		drm_dbg_kms(&i915->drm, "%s: timeout (status 0x%08x)\n",
			    intel_dp->aux.name, status);
1180 1181
		ret = -ETIMEDOUT;
		goto out;
1182 1183 1184 1185 1186
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1187 1188 1189 1190 1191 1192 1193

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
1194
		drm_dbg_kms(&i915->drm,
1195 1196
			    "%s: Forbidden recv_bytes = %d on aux transaction\n",
			    intel_dp->aux.name, recv_bytes);
1197 1198 1199 1200
		ret = -EBUSY;
		goto out;
	}

1201 1202
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1203

1204
	for (i = 0; i < recv_bytes; i += 4)
1205
		intel_dp_unpack_aux(intel_uncore_read(uncore, ch_data[i >> 2]),
1206
				    recv + i, recv_bytes - i);
1207

1208 1209
	ret = recv_bytes;
out:
1210
	cpu_latency_qos_update_request(&intel_dp->pm_qos, PM_QOS_DEFAULT_VALUE);
1211

1212
	if (vdd)
1213
		intel_pps_vdd_off_unlocked(intel_dp, false);
1214

1215
	intel_pps_unlock(intel_dp, pps_wakeref);
1216
	intel_display_power_put_async(i915, aux_domain, aux_wakeref);
V
Ville Syrjälä 已提交
1217

1218
	if (is_tc_port)
1219
		intel_tc_port_unlock(dig_port);
1220

1221
	return ret;
1222 1223
}

1224 1225
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236

static void
intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
		    const struct drm_dp_aux_msg *msg)
{
	txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
}

1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
static u32 intel_dp_aux_xfer_flags(const struct drm_dp_aux_msg *msg)
{
	/*
	 * If we're trying to send the HDCP Aksv, we need to set a the Aksv
	 * select bit to inform the hardware to send the Aksv after our header
	 * since we can't access that data from software.
	 */
	if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_NATIVE_WRITE &&
	    msg->address == DP_AUX_HDCP_AKSV)
		return DP_AUX_CH_CTL_AUX_AKSV_SELECT;

	return 0;
}

1251 1252
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1253
{
1254
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1255
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1256
	u8 txbuf[20], rxbuf[20];
1257
	size_t txsize, rxsize;
1258
	u32 flags = intel_dp_aux_xfer_flags(msg);
1259 1260
	int ret;

1261
	intel_dp_aux_header(txbuf, msg);
1262

1263 1264 1265
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1266
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1267
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1268
		rxsize = 2; /* 0 or 1 data bytes */
1269

1270
		if (drm_WARN_ON(&i915->drm, txsize > 20))
1271
			return -E2BIG;
1272

1273
		drm_WARN_ON(&i915->drm, !msg->buffer != !msg->size);
1274

1275 1276
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1277

1278
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1279
					rxbuf, rxsize, flags);
1280 1281
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1282

1283 1284 1285 1286 1287 1288 1289
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1290 1291
		}
		break;
1292

1293 1294
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1295
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1296
		rxsize = msg->size + 1;
1297

1298
		if (drm_WARN_ON(&i915->drm, rxsize > 20))
1299
			return -E2BIG;
1300

1301
		ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
1302
					rxbuf, rxsize, flags);
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1313
		}
1314 1315 1316 1317 1318
		break;

	default:
		ret = -EINVAL;
		break;
1319
	}
1320

1321
	return ret;
1322 1323
}

1324

1325
static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
1326
{
1327
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1328 1329
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1330

1331 1332 1333 1334 1335
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_CTL(aux_ch);
1336
	default:
1337 1338
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_B);
1339 1340 1341
	}
}

1342
static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
1343
{
1344
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1345 1346
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1347

1348 1349 1350 1351 1352
	switch (aux_ch) {
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return DP_AUX_CH_DATA(aux_ch, index);
1353
	default:
1354 1355
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_B, index);
1356 1357 1358
	}
}

1359
static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
1360
{
1361
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1362 1363
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1364

1365 1366 1367 1368 1369 1370 1371
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_CTL(aux_ch);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_CTL(aux_ch);
1372
	default:
1373 1374
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1375 1376 1377
	}
}

1378
static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
1379
{
1380
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1381 1382
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1383

1384 1385 1386 1387 1388 1389 1390
	switch (aux_ch) {
	case AUX_CH_A:
		return DP_AUX_CH_DATA(aux_ch, index);
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
		return PCH_DP_AUX_CH_DATA(aux_ch, index);
1391
	default:
1392 1393
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1394 1395 1396
	}
}

1397
static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
1398
{
1399
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1400 1401
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1402

1403 1404 1405 1406 1407
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1408
	case AUX_CH_E:
1409 1410
	case AUX_CH_F:
		return DP_AUX_CH_CTL(aux_ch);
1411
	default:
1412 1413
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
1414 1415 1416
	}
}

1417
static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
1418
{
1419
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1420 1421
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;
1422

1423 1424 1425 1426 1427
	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_D:
1428
	case AUX_CH_E:
1429
	case AUX_CH_F:
V
Ville Syrjälä 已提交
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
		return DP_AUX_CH_DATA(aux_ch, index);
	default:
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
	}
}

static i915_reg_t tgl_aux_ctl_reg(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;

	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_USBC1:
	case AUX_CH_USBC2:
	case AUX_CH_USBC3:
	case AUX_CH_USBC4:
	case AUX_CH_USBC5:
	case AUX_CH_USBC6:
		return DP_AUX_CH_CTL(aux_ch);
	default:
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_CTL(AUX_CH_A);
	}
}

static i915_reg_t tgl_aux_data_reg(struct intel_dp *intel_dp, int index)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum aux_ch aux_ch = dig_port->aux_ch;

	switch (aux_ch) {
	case AUX_CH_A:
	case AUX_CH_B:
	case AUX_CH_C:
	case AUX_CH_USBC1:
	case AUX_CH_USBC2:
	case AUX_CH_USBC3:
	case AUX_CH_USBC4:
	case AUX_CH_USBC5:
	case AUX_CH_USBC6:
1476
		return DP_AUX_CH_DATA(aux_ch, index);
1477
	default:
1478 1479
		MISSING_CASE(aux_ch);
		return DP_AUX_CH_DATA(AUX_CH_A, index);
1480 1481 1482
	}
}

1483 1484 1485
static void
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
1486 1487 1488
	if (cpu_latency_qos_request_active(&intel_dp->pm_qos))
		cpu_latency_qos_remove_request(&intel_dp->pm_qos);

1489 1490 1491 1492 1493
	kfree(intel_dp->aux.name);
}

static void
intel_dp_aux_init(struct intel_dp *intel_dp)
1494
{
1495
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1496 1497
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
V
Ville Syrjälä 已提交
1498
	enum aux_ch aux_ch = dig_port->aux_ch;
1499

V
Ville Syrjälä 已提交
1500 1501 1502 1503
	if (INTEL_GEN(dev_priv) >= 12) {
		intel_dp->aux_ch_ctl_reg = tgl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = tgl_aux_data_reg;
	} else if (INTEL_GEN(dev_priv) >= 9) {
1504 1505 1506 1507 1508 1509 1510 1511 1512
		intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = skl_aux_data_reg;
	} else if (HAS_PCH_SPLIT(dev_priv)) {
		intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
	} else {
		intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
		intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
	}
1513

1514 1515 1516 1517 1518 1519 1520 1521
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev_priv))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
1522

1523 1524 1525 1526
	if (INTEL_GEN(dev_priv) >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
1527

1528
	drm_dp_aux_init(&intel_dp->aux);
1529

1530
	/* Failure to allocate our preferred name is not critical */
V
Ville Syrjälä 已提交
1531 1532 1533 1534 1535 1536 1537 1538 1539
	if (INTEL_GEN(dev_priv) >= 12 && aux_ch >= AUX_CH_USBC1)
		intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX USBC%c/%s",
					       aux_ch - AUX_CH_USBC1 + '1',
					       encoder->base.name);
	else
		intel_dp->aux.name = kasprintf(GFP_KERNEL, "AUX %c/%s",
					       aux_ch_name(aux_ch),
					       encoder->base.name);

1540
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1541
	cpu_latency_qos_add_request(&intel_dp->pm_qos, PM_QOS_DEFAULT_VALUE);
1542 1543
}

1544
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1545
{
1546
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
1547

1548
	return max_rate >= 540000;
1549 1550
}

1551 1552 1553 1554 1555 1556 1557
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp)
{
	int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];

	return max_rate >= 810000;
}

1558 1559
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1560
		   struct intel_crtc_state *pipe_config)
1561
{
1562
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1563 1564
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1565

1566
	if (IS_G4X(dev_priv)) {
1567 1568
		divisor = g4x_dpll;
		count = ARRAY_SIZE(g4x_dpll);
1569
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1570 1571
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1572
	} else if (IS_CHERRYVIEW(dev_priv)) {
1573 1574
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1575
	} else if (IS_VALLEYVIEW(dev_priv)) {
1576 1577
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1578
	}
1579 1580 1581

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1582
			if (pipe_config->port_clock == divisor[i].clock) {
1583 1584 1585 1586 1587
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1588 1589 1590
	}
}

1591 1592 1593 1594 1595 1596 1597 1598
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1599
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1600 1601 1602 1603 1604 1605 1606 1607 1608
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
1609
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1610 1611
	char str[128]; /* FIXME: too big for stack? */

1612
	if (!drm_debug_enabled(DRM_UT_KMS))
1613 1614
		return;

1615 1616
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1617
	drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
1618

1619 1620
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1621
	drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
1622

1623 1624
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1625
	drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
1626 1627
}

1628 1629 1630
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
1631
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1632 1633
	int len;

1634
	len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
1635
	if (drm_WARN_ON(&i915->drm, len <= 0))
1636 1637
		return 162000;

1638
	return intel_dp->common_rates[len - 1];
1639 1640
}

1641 1642
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1643
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1644 1645
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1646

1647
	if (drm_WARN_ON(&i915->drm, i < 0))
1648 1649 1650
		i = 0;

	return i;
1651 1652
}

1653
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1654
			   u8 *link_bw, u8 *rate_select)
1655
{
1656 1657
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1658 1659 1660 1661 1662 1663 1664 1665 1666
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1667
static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1668 1669 1670 1671
					 const struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

1672 1673 1674 1675 1676 1677 1678 1679
	/* On TGL, FEC is supported on all Pipes */
	if (INTEL_GEN(dev_priv) >= 12)
		return true;

	if (IS_GEN(dev_priv, 11) && pipe_config->cpu_transcoder != TRANSCODER_A)
		return true;

	return false;
1680 1681 1682 1683 1684 1685 1686 1687 1688
}

static bool intel_dp_supports_fec(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *pipe_config)
{
	return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
		drm_dp_sink_supports_fec(intel_dp->fec_capable);
}

1689
static bool intel_dp_supports_dsc(struct intel_dp *intel_dp,
1690
				  const struct intel_crtc_state *crtc_state)
1691
{
1692
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
1693 1694
		return false;

1695
	return intel_dsc_source_support(crtc_state) &&
1696 1697 1698
		drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd);
}

1699 1700 1701
static bool intel_dp_hdmi_ycbcr420(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
{
1702 1703 1704
	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
		(crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444 &&
		 intel_dp->dfp.ycbcr_444_to_420);
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
}

static int intel_dp_hdmi_tmds_clock(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state, int bpc)
{
	int clock = crtc_state->hw.adjusted_mode.crtc_clock * bpc / 8;

	if (intel_dp_hdmi_ycbcr420(intel_dp, crtc_state))
		clock /= 2;

	return clock;
}

static bool intel_dp_hdmi_tmds_clock_valid(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state, int bpc)
{
	int tmds_clock = intel_dp_hdmi_tmds_clock(intel_dp, crtc_state, bpc);

	if (intel_dp->dfp.min_tmds_clock &&
	    tmds_clock < intel_dp->dfp.min_tmds_clock)
		return false;

	if (intel_dp->dfp.max_tmds_clock &&
	    tmds_clock > intel_dp->dfp.max_tmds_clock)
		return false;

	return true;
}

static bool intel_dp_hdmi_deep_color_possible(struct intel_dp *intel_dp,
					      const struct intel_crtc_state *crtc_state,
					      int bpc)
{

1739 1740 1741
	return intel_hdmi_deep_color_possible(crtc_state, bpc,
					      intel_dp->has_hdmi_sink,
					      intel_dp_hdmi_ycbcr420(intel_dp, crtc_state)) &&
1742 1743 1744 1745 1746
		intel_dp_hdmi_tmds_clock_valid(intel_dp, crtc_state, bpc);
}

static int intel_dp_max_bpp(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
1747
{
1748
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1749
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1750
	int bpp, bpc;
1751

1752
	bpc = crtc_state->pipe_bpp / 3;
1753

1754
	if (intel_dp->dfp.max_bpc)
1755 1756 1757 1758 1759 1760 1761 1762
		bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);

	if (intel_dp->dfp.min_tmds_clock) {
		for (; bpc >= 10; bpc -= 2) {
			if (intel_dp_hdmi_deep_color_possible(intel_dp, crtc_state, bpc))
				break;
		}
	}
1763

1764
	bpp = bpc * 3;
1765 1766 1767 1768
	if (intel_dp_is_edp(intel_dp)) {
		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
		    dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1769 1770 1771
			drm_dbg_kms(&dev_priv->drm,
				    "clamping bpp for eDP panel to BIOS-provided %i\n",
				    dev_priv->vbt.edp.bpp);
1772 1773 1774 1775
			bpp = dev_priv->vbt.edp.bpp;
		}
	}

1776 1777 1778
	return bpp;
}

1779
/* Adjust link config limits based on compliance test requests. */
1780
void
1781 1782 1783 1784
intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  struct link_config_limits *limits)
{
1785 1786
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

1787 1788 1789 1790 1791 1792 1793
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		int bpp = 3 * intel_dp->compliance.test_data.bpc;

		limits->min_bpp = limits->max_bpp = bpp;
		pipe_config->dither_force_disable = bpp == 6 * 3;

1794
		drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	}

	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		int index;

		/* Validate the compliance test data since max values
		 * might have changed due to link train fallback.
		 */
		if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
					       intel_dp->compliance.test_lane_count)) {
			index = intel_dp_rate_index(intel_dp->common_rates,
						    intel_dp->num_common_rates,
						    intel_dp->compliance.test_link_rate);
			if (index >= 0)
				limits->min_clock = limits->max_clock = index;
			limits->min_lane_count = limits->max_lane_count =
				intel_dp->compliance.test_lane_count;
		}
	}
}

1817
/* Optimize link config in order: max bpp, min clock, min lanes */
1818
static int
1819 1820 1821 1822
intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
1823
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1824 1825 1826 1827
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
1828
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
1829

1830
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1831
						   output_bpp);
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845

		for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
			for (lane_count = limits->min_lane_count;
			     lane_count <= limits->max_lane_count;
			     lane_count <<= 1) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

1846
					return 0;
1847 1848 1849 1850 1851
				}
			}
		}
	}

1852
	return -EINVAL;
1853 1854
}

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
/* Optimize link config in order: max bpp, min lanes, min clock */
static int
intel_dp_compute_link_config_fast(struct intel_dp *intel_dp,
				  struct intel_crtc_state *pipe_config,
				  const struct link_config_limits *limits)
{
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
	int bpp, clock, lane_count;
	int mode_rate, link_clock, link_avail;

	for (bpp = limits->max_bpp; bpp >= limits->min_bpp; bpp -= 2 * 3) {
		int output_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);

		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   output_bpp);

		for (lane_count = limits->min_lane_count;
		     lane_count <= limits->max_lane_count;
		     lane_count <<= 1) {
			for (clock = limits->min_clock; clock <= limits->max_clock; clock++) {
				link_clock = intel_dp->common_rates[clock];
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					pipe_config->lane_count = lane_count;
					pipe_config->pipe_bpp = bpp;
					pipe_config->port_clock = link_clock;

					return 0;
				}
			}
		}
	}

	return -EINVAL;
}

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
static int intel_dp_dsc_compute_bpp(struct intel_dp *intel_dp, u8 dsc_max_bpc)
{
	int i, num_bpc;
	u8 dsc_bpc[3] = {0};

	num_bpc = drm_dp_dsc_sink_supported_input_bpcs(intel_dp->dsc_dpcd,
						       dsc_bpc);
	for (i = 0; i < num_bpc; i++) {
		if (dsc_max_bpc >= dsc_bpc[i])
			return dsc_bpc[i] * 3;
	}

	return 0;
}

1908 1909 1910 1911 1912
#define DSC_SUPPORTED_VERSION_MIN		1

static int intel_dp_dsc_compute_params(struct intel_encoder *encoder,
				       struct intel_crtc_state *crtc_state)
{
1913
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1914
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1915 1916 1917 1918
	struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u8 line_buf_depth;
	int ret;

1919 1920 1921 1922 1923 1924 1925 1926
	/*
	 * RC_MODEL_SIZE is currently a constant across all configurations.
	 *
	 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and
	 * DP_DSC_RC_BUF_SIZE for this.
	 */
	vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST;

1927 1928 1929 1930
	ret = intel_dsc_compute_params(encoder, crtc_state);
	if (ret)
		return ret;

1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
	/*
	 * Slice Height of 8 works for all currently available panels. So start
	 * with that if pic_height is an integral multiple of 8. Eventually add
	 * logic to try multiple slice heights.
	 */
	if (vdsc_cfg->pic_height % 8 == 0)
		vdsc_cfg->slice_height = 8;
	else if (vdsc_cfg->pic_height % 4 == 0)
		vdsc_cfg->slice_height = 4;
	else
		vdsc_cfg->slice_height = 2;

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	vdsc_cfg->dsc_version_major =
		(intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
	vdsc_cfg->dsc_version_minor =
		min(DSC_SUPPORTED_VERSION_MIN,
		    (intel_dp->dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
		     DP_DSC_MINOR_MASK) >> DP_DSC_MINOR_SHIFT);

	vdsc_cfg->convert_rgb = intel_dp->dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
		DP_DSC_RGB;

	line_buf_depth = drm_dp_dsc_sink_line_buf_depth(intel_dp->dsc_dpcd);
	if (!line_buf_depth) {
1956 1957
		drm_dbg_kms(&i915->drm,
			    "DSC Sink Line Buffer Depth invalid\n");
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974
		return -EINVAL;
	}

	if (vdsc_cfg->dsc_version_minor == 2)
		vdsc_cfg->line_buf_depth = (line_buf_depth == DSC_1_2_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_2_MAX_LINEBUF_DEPTH_VAL : line_buf_depth;
	else
		vdsc_cfg->line_buf_depth = (line_buf_depth > DSC_1_1_MAX_LINEBUF_DEPTH_BITS) ?
			DSC_1_1_MAX_LINEBUF_DEPTH_BITS : line_buf_depth;

	vdsc_cfg->block_pred_enable =
		intel_dp->dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
		DP_DSC_BLK_PREDICTION_IS_SUPPORTED;

	return drm_dsc_compute_rc_parameters(vdsc_cfg);
}

1975 1976 1977 1978
static int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct drm_connector_state *conn_state,
				       struct link_config_limits *limits)
1979 1980 1981
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1982 1983
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
1984 1985
	u8 dsc_max_bpc;
	int pipe_bpp;
1986
	int ret;
1987

1988 1989 1990
	pipe_config->fec_enable = !intel_dp_is_edp(intel_dp) &&
		intel_dp_supports_fec(intel_dp, pipe_config);

1991
	if (!intel_dp_supports_dsc(intel_dp, pipe_config))
1992
		return -EINVAL;
1993

1994 1995 1996 1997 1998 1999
	/* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
	if (INTEL_GEN(dev_priv) >= 12)
		dsc_max_bpc = min_t(u8, 12, conn_state->max_requested_bpc);
	else
		dsc_max_bpc = min_t(u8, 10,
				    conn_state->max_requested_bpc);
2000 2001

	pipe_bpp = intel_dp_dsc_compute_bpp(intel_dp, dsc_max_bpc);
2002 2003 2004

	/* Min Input BPC for ICL+ is 8 */
	if (pipe_bpp < 8 * 3) {
2005 2006
		drm_dbg_kms(&dev_priv->drm,
			    "No DSC support for less than 8bpc\n");
2007
		return -EINVAL;
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	}

	/*
	 * For now enable DSC for max bpp, max link rate, max lane count.
	 * Optimize this later for the minimum possible link rate/lane count
	 * with DSC enabled for the requested mode.
	 */
	pipe_config->pipe_bpp = pipe_bpp;
	pipe_config->port_clock = intel_dp->common_rates[limits->max_clock];
	pipe_config->lane_count = limits->max_lane_count;

	if (intel_dp_is_edp(intel_dp)) {
2020
		pipe_config->dsc.compressed_bpp =
2021 2022
			min_t(u16, drm_edp_dsc_sink_output_bpp(intel_dp->dsc_dpcd) >> 4,
			      pipe_config->pipe_bpp);
2023
		pipe_config->dsc.slice_count =
2024 2025 2026 2027 2028 2029 2030
			drm_dp_dsc_sink_max_slice_count(intel_dp->dsc_dpcd,
							true);
	} else {
		u16 dsc_max_output_bpp;
		u8 dsc_dp_slice_count;

		dsc_max_output_bpp =
2031 2032
			intel_dp_dsc_get_output_bpp(dev_priv,
						    pipe_config->port_clock,
2033 2034
						    pipe_config->lane_count,
						    adjusted_mode->crtc_clock,
2035
						    adjusted_mode->crtc_hdisplay,
2036
						    pipe_config->bigjoiner);
2037 2038 2039
		dsc_dp_slice_count =
			intel_dp_dsc_get_slice_count(intel_dp,
						     adjusted_mode->crtc_clock,
2040
						     adjusted_mode->crtc_hdisplay,
2041
						     pipe_config->bigjoiner);
2042
		if (!dsc_max_output_bpp || !dsc_dp_slice_count) {
2043 2044
			drm_dbg_kms(&dev_priv->drm,
				    "Compressed BPP/Slice Count not supported\n");
2045
			return -EINVAL;
2046
		}
2047
		pipe_config->dsc.compressed_bpp = min_t(u16,
2048 2049
							       dsc_max_output_bpp >> 4,
							       pipe_config->pipe_bpp);
2050
		pipe_config->dsc.slice_count = dsc_dp_slice_count;
2051 2052 2053 2054 2055 2056
	}
	/*
	 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
	 * is greater than the maximum Cdclock and if slice count is even
	 * then we need to use 2 VDSC instances.
	 */
2057 2058 2059
	if (adjusted_mode->crtc_clock > dev_priv->max_cdclk_freq ||
	    pipe_config->bigjoiner) {
		if (pipe_config->dsc.slice_count < 2) {
2060 2061
			drm_dbg_kms(&dev_priv->drm,
				    "Cannot split stream to use 2 VDSC instances\n");
2062
			return -EINVAL;
2063
		}
2064 2065

		pipe_config->dsc.dsc_split = true;
2066
	}
2067

2068
	ret = intel_dp_dsc_compute_params(&dig_port->base, pipe_config);
2069
	if (ret < 0) {
2070 2071 2072 2073 2074
		drm_dbg_kms(&dev_priv->drm,
			    "Cannot compute valid DSC parameters for Input Bpp = %d "
			    "Compressed BPP = %d\n",
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);
2075
		return ret;
2076
	}
2077

2078
	pipe_config->dsc.compression_enable = true;
2079 2080 2081 2082 2083
	drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
		    "Compressed Bpp = %d Slice Count = %d\n",
		    pipe_config->pipe_bpp,
		    pipe_config->dsc.compressed_bpp,
		    pipe_config->dsc.slice_count);
2084

2085
	return 0;
2086 2087
}

2088
static int
2089
intel_dp_compute_link_config(struct intel_encoder *encoder,
2090 2091
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state)
2092
{
2093
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2094 2095
	const struct drm_display_mode *adjusted_mode =
		&pipe_config->hw.adjusted_mode;
2096
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2097
	struct link_config_limits limits;
2098
	int common_len;
2099
	int ret;
2100

2101
	common_len = intel_dp_common_len_rate_limit(intel_dp,
2102
						    intel_dp->max_link_rate);
2103 2104

	/* No common link rates between source and sink */
2105
	drm_WARN_ON(encoder->base.dev, common_len <= 0);
2106

2107 2108 2109 2110 2111 2112
	limits.min_clock = 0;
	limits.max_clock = common_len - 1;

	limits.min_lane_count = 1;
	limits.max_lane_count = intel_dp_max_lane_count(intel_dp);

2113
	limits.min_bpp = intel_dp_min_bpp(pipe_config->output_format);
2114
	limits.max_bpp = intel_dp_max_bpp(intel_dp, pipe_config);
2115

2116
	if (intel_dp->use_max_params) {
2117 2118
		/*
		 * Use the maximum clock and number of lanes the eDP panel
2119 2120
		 * advertizes being capable of in case the initial fast
		 * optimal params failed us. The panels are generally
2121
		 * designed to support only a single clock and lane
2122 2123
		 * configuration, and typically on older panels these
		 * values correspond to the native resolution of the panel.
2124
		 */
2125 2126
		limits.min_lane_count = limits.max_lane_count;
		limits.min_clock = limits.max_clock;
2127
	}
2128

2129 2130
	intel_dp_adjust_compliance_config(intel_dp, pipe_config, &limits);

2131 2132 2133 2134 2135
	drm_dbg_kms(&i915->drm, "DP link computation with max lane count %i "
		    "max rate %d max bpp %d pixel clock %iKHz\n",
		    limits.max_lane_count,
		    intel_dp->common_rates[limits.max_clock],
		    limits.max_bpp, adjusted_mode->crtc_clock);
2136

2137 2138 2139 2140 2141
	if ((adjusted_mode->crtc_clock > i915->max_dotclk_freq ||
	     adjusted_mode->crtc_hdisplay > 5120) &&
	    intel_dp_can_bigjoiner(intel_dp))
		pipe_config->bigjoiner = true;

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
	if (intel_dp_is_edp(intel_dp))
		/*
		 * Optimize for fast and narrow. eDP 1.3 section 3.3 and eDP 1.4
		 * section A.1: "It is recommended that the minimum number of
		 * lanes be used, using the minimum link rate allowed for that
		 * lane configuration."
		 *
		 * Note that we fall back to the max clock and lane count for eDP
		 * panels that fail with the fast optimal settings (see
		 * intel_dp->use_max_params), in which case the fast vs. wide
		 * choice doesn't matter.
		 */
		ret = intel_dp_compute_link_config_fast(intel_dp, pipe_config, &limits);
	else
		/* Optimize for slow and wide. */
		ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config, &limits);
2158 2159

	/* enable compression if the mode doesn't fit available BW */
2160
	drm_dbg_kms(&i915->drm, "Force DSC en = %d\n", intel_dp->force_dsc_en);
2161
	if (ret || intel_dp->force_dsc_en || pipe_config->bigjoiner) {
2162 2163 2164 2165
		ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
						  conn_state, &limits);
		if (ret < 0)
			return ret;
2166
	}
2167

2168
	if (pipe_config->dsc.compression_enable) {
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
		drm_dbg_kms(&i915->drm,
			    "DP lane count %d clock %d Input bpp %d Compressed bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp,
			    pipe_config->dsc.compressed_bpp);

		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->dsc.compressed_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2181
	} else {
2182 2183 2184
		drm_dbg_kms(&i915->drm, "DP lane count %d clock %d bpp %d\n",
			    pipe_config->lane_count, pipe_config->port_clock,
			    pipe_config->pipe_bpp);
2185

2186 2187 2188 2189 2190 2191
		drm_dbg_kms(&i915->drm,
			    "DP link rate required %i available %i\n",
			    intel_dp_link_required(adjusted_mode->crtc_clock,
						   pipe_config->pipe_bpp),
			    intel_dp_max_data_rate(pipe_config->port_clock,
						   pipe_config->lane_count));
2192
	}
2193
	return 0;
2194 2195
}

2196 2197 2198 2199 2200 2201
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	const struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
	const struct drm_display_mode *adjusted_mode =
2202
		&crtc_state->hw.adjusted_mode;
2203

2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
	/*
	 * Our YCbCr output is always limited range.
	 * crtc_state->limited_color_range only applies to RGB,
	 * and it must never be set for YCbCr or we risk setting
	 * some conflicting bits in PIPECONF which will mess up
	 * the colors on the monitor.
	 */
	if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
		return false;

2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
		return crtc_state->pipe_bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
	} else {
		return intel_conn_state->broadcast_rgb ==
			INTEL_BROADCAST_RGB_LIMITED;
	}
}

2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
				    enum port port)
{
	if (IS_G4X(dev_priv))
		return false;
	if (INTEL_GEN(dev_priv) < 12 && port == PORT_A)
		return false;

	return true;
}

2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
					     const struct drm_connector_state *conn_state,
					     struct drm_dp_vsc_sdp *vsc)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);

	/*
	 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
	 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
	 * Colorimetry Format indication.
	 */
	vsc->revision = 0x5;
	vsc->length = 0x13;

	/* DP 1.4a spec, Table 2-120 */
	switch (crtc_state->output_format) {
	case INTEL_OUTPUT_FORMAT_YCBCR444:
		vsc->pixelformat = DP_PIXELFORMAT_YUV444;
		break;
	case INTEL_OUTPUT_FORMAT_YCBCR420:
		vsc->pixelformat = DP_PIXELFORMAT_YUV420;
		break;
	case INTEL_OUTPUT_FORMAT_RGB:
	default:
		vsc->pixelformat = DP_PIXELFORMAT_RGB;
	}

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_BT709_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_XVYCC_709:
		vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
		break;
	case DRM_MODE_COLORIMETRY_SYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_OPYCC_601:
		vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
		break;
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
		vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
		break;
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
	case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
		vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
		break;
	default:
		/*
		 * RGB->YCBCR color conversion uses the BT.709
		 * color space.
		 */
		if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
			vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
		else
			vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
		break;
	}

	vsc->bpc = crtc_state->pipe_bpp / 3;

	/* only RGB pixelformat supports 6 bpc */
	drm_WARN_ON(&dev_priv->drm,
		    vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);

	/* all YCbCr are always limited range */
	vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
	vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
}

static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
	struct drm_dp_vsc_sdp *vsc = &crtc_state->infoframes.vsc;

2326 2327
	/* When a crtc state has PSR, VSC SDP will be handled by PSR routine */
	if (crtc_state->has_psr)
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
		return;

	if (!intel_dp_needs_vsc_sdp(crtc_state, conn_state))
		return;

	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
	vsc->sdp_type = DP_SDP_VSC;
	intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
					 &crtc_state->infoframes.vsc);
}

2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
void intel_dp_compute_psr_vsc_sdp(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state,
				  struct drm_dp_vsc_sdp *vsc)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	vsc->sdp_type = DP_SDP_VSC;

	if (dev_priv->psr.psr2_enabled) {
		if (dev_priv->psr.colorimetry_support &&
		    intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
			/* [PSR2, +Colorimetry] */
			intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
							 vsc);
		} else {
			/*
			 * [PSR2, -Colorimetry]
			 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
			 * 3D stereo + PSR/PSR2 + Y-coordinate.
			 */
			vsc->revision = 0x4;
			vsc->length = 0xe;
		}
	} else {
		/*
		 * [PSR1]
		 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
		 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
		 * higher).
		 */
		vsc->revision = 0x2;
		vsc->length = 0x8;
	}
}

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
					    struct intel_crtc_state *crtc_state,
					    const struct drm_connector_state *conn_state)
{
	int ret;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;

	if (!conn_state->hdr_output_metadata)
		return;

	ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);

	if (ret) {
		drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
		return;
	}

	crtc_state->infoframes.enable |=
		intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
}

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
static void
intel_dp_drrs_compute_config(struct intel_dp *intel_dp,
			     struct intel_crtc_state *pipe_config,
			     int output_bpp, bool constant_n)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/*
	 * DRRS and PSR can't be enable together, so giving preference to PSR
	 * as it allows more power-savings by complete shutting down display,
	 * so to guarantee this, intel_dp_drrs_compute_config() must be called
	 * after intel_psr_compute_config().
	 */
	if (pipe_config->has_psr)
		return;

	if (!intel_connector->panel.downclock_mode ||
	    dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	pipe_config->has_drrs = true;
	intel_link_compute_m_n(output_bpp, pipe_config->lane_count,
			       intel_connector->panel.downclock_mode->clock,
			       pipe_config->port_clock, &pipe_config->dp_m2_n2,
			       constant_n, pipe_config->fec_enable);
}

2426
int
2427 2428 2429 2430 2431
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2432
	struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2433
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2434 2435 2436 2437
	enum port port = encoder->port;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
L
Lyude Paul 已提交
2438
	bool constant_n = drm_dp_has_quirk(&intel_dp->desc, 0,
2439
					   DP_DPCD_QUIRK_CONSTANT_N);
2440
	int ret = 0, output_bpp;
2441 2442 2443 2444

	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
		pipe_config->has_pch_encoder = true;

2445 2446
	pipe_config->output_format = intel_dp_output_format(&intel_connector->base,
							    adjusted_mode);
2447

2448 2449 2450 2451 2452
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
		ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
	}
2453

2454
	if (!intel_dp_port_has_audio(dev_priv, port))
2455 2456 2457 2458 2459 2460 2461
		pipe_config->has_audio = false;
	else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
		pipe_config->has_audio = intel_dp->has_audio;
	else
		pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;

	if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2462 2463
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
2464

R
Rodrigo Vivi 已提交
2465
		if (HAS_GMCH(dev_priv))
2466
			ret = intel_gmch_panel_fitting(pipe_config, conn_state);
2467
		else
2468 2469 2470
			ret = intel_pch_panel_fitting(pipe_config, conn_state);
		if (ret)
			return ret;
2471 2472
	}

2473
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
2474
		return -EINVAL;
2475

R
Rodrigo Vivi 已提交
2476
	if (HAS_GMCH(dev_priv) &&
2477
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
2478
		return -EINVAL;
2479 2480

	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
2481
		return -EINVAL;
2482

2483 2484 2485
	if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
		return -EINVAL;

2486 2487 2488
	ret = intel_dp_compute_link_config(encoder, pipe_config, conn_state);
	if (ret < 0)
		return ret;
2489

2490 2491
	pipe_config->limited_color_range =
		intel_dp_limited_color_range(pipe_config, conn_state);
2492

2493 2494
	if (pipe_config->dsc.compression_enable)
		output_bpp = pipe_config->dsc.compressed_bpp;
2495
	else
2496 2497
		output_bpp = intel_dp_output_bpp(pipe_config->output_format,
						 pipe_config->pipe_bpp);
2498 2499 2500 2501 2502 2503

	intel_link_compute_m_n(output_bpp,
			       pipe_config->lane_count,
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
			       &pipe_config->dp_m_n,
2504
			       constant_n, pipe_config->fec_enable);
2505

2506
	if (!HAS_DDI(dev_priv))
2507
		intel_dp_set_clock(encoder, pipe_config);
2508

2509
	intel_psr_compute_config(intel_dp, pipe_config);
2510 2511
	intel_dp_drrs_compute_config(intel_dp, pipe_config, output_bpp,
				     constant_n);
2512
	intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
2513
	intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
2514

2515
	return 0;
2516 2517
}

2518
void intel_dp_set_link_params(struct intel_dp *intel_dp,
2519
			      int link_rate, int lane_count)
2520
{
2521
	intel_dp->link_trained = false;
2522 2523
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
2524 2525
}

2526
static void intel_dp_prepare(struct intel_encoder *encoder,
2527
			     const struct intel_crtc_state *pipe_config)
2528
{
2529
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2530
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2531
	enum port port = encoder->port;
2532
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2533
	const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2534

2535 2536 2537
	intel_dp_set_link_params(intel_dp,
				 pipe_config->port_clock,
				 pipe_config->lane_count);
2538

2539
	/*
K
Keith Packard 已提交
2540
	 * There are four kinds of DP registers:
2541
	 *
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
	 * 	IBX PCH
	 * 	SNB CPU
	 *	IVB CPU
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ilk_pch_enable
	 */
2555

2556 2557 2558 2559
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg) & DP_DETECTED;
2560

2561 2562 2563
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
2564

2565
	/* Split out the IBX/CPU vs CPT settings */
V
Ville Syrjälä 已提交
2566

2567 2568 2569 2570 2571 2572
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A) {
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2573

2574 2575
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			intel_dp->DP |= DP_ENHANCED_FRAMING;
V
Ville Syrjälä 已提交
2576

2577 2578 2579
		intel_dp->DP |= DP_PIPE_SEL_IVB(crtc->pipe);
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
		u32 trans_dp;
2580

2581
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
2582

2583 2584 2585 2586 2587 2588 2589 2590 2591
		trans_dp = intel_de_read(dev_priv, TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		intel_de_write(dev_priv, TRANS_DP_CTL(crtc->pipe), trans_dp);
	} else {
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
V
Ville Syrjälä 已提交
2592

2593 2594 2595 2596 2597
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
2598

2599 2600
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			intel_dp->DP |= DP_ENHANCED_FRAMING;
2601

2602 2603 2604 2605
		if (IS_CHERRYVIEW(dev_priv))
			intel_dp->DP |= DP_PIPE_SEL_CHV(crtc->pipe);
		else
			intel_dp->DP |= DP_PIPE_SEL(crtc->pipe);
2606
	}
2607 2608
}

2609

2610
/* Enable backlight PWM and backlight PP control. */
2611 2612
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state)
2613
{
2614
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
2615
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2616

2617
	if (!intel_dp_is_edp(intel_dp))
2618 2619
		return;

2620
	drm_dbg_kms(&i915->drm, "\n");
2621

2622
	intel_panel_enable_backlight(crtc_state, conn_state);
2623
	intel_pps_backlight_on(intel_dp);
2624 2625 2626
}

/* Disable backlight PP control and backlight PWM. */
2627
void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
2628
{
2629
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
2630
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2631

2632
	if (!intel_dp_is_edp(intel_dp))
2633 2634
		return;

2635
	drm_dbg_kms(&i915->drm, "\n");
2636

2637
	intel_pps_backlight_off(intel_dp);
2638
	intel_panel_disable_backlight(old_conn_state);
2639
}
2640

2641 2642 2643 2644
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2645
	bool cur_state = intel_de_read(dev_priv, intel_dp->output_reg) & DP_PORT_EN;
2646 2647

	I915_STATE_WARN(cur_state != state,
2648 2649
			"[ENCODER:%d:%s] state assertion failure (expected %s, current %s)\n",
			dig_port->base.base.base.id, dig_port->base.base.name,
2650
			onoff(state), onoff(cur_state));
2651 2652 2653 2654 2655
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
2656
	bool cur_state = intel_de_read(dev_priv, DP_A) & DP_PLL_ENABLE;
2657 2658 2659

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2660
			onoff(state), onoff(cur_state));
2661 2662 2663 2664
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2665 2666
static void ilk_edp_pll_on(struct intel_dp *intel_dp,
			   const struct intel_crtc_state *pipe_config)
2667
{
2668
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2669
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2670

2671
	assert_pipe_disabled(dev_priv, pipe_config->cpu_transcoder);
2672 2673
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2674

2675 2676
	drm_dbg_kms(&dev_priv->drm, "enabling eDP PLL for clock %d\n",
		    pipe_config->port_clock);
2677 2678 2679

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2680
	if (pipe_config->port_clock == 162000)
2681 2682 2683 2684
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

2685 2686
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
2687 2688
	udelay(500);

2689 2690 2691 2692 2693 2694
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
2695
	if (IS_GEN(dev_priv, 5))
2696
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2697

2698
	intel_dp->DP |= DP_PLL_ENABLE;
2699

2700 2701
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
2702
	udelay(200);
2703 2704
}

2705 2706
static void ilk_edp_pll_off(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *old_crtc_state)
2707
{
2708
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
2709
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2710

2711
	assert_pipe_disabled(dev_priv, old_crtc_state->cpu_transcoder);
2712 2713
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2714

2715
	drm_dbg_kms(&dev_priv->drm, "disabling eDP PLL\n");
2716

2717
	intel_dp->DP &= ~DP_PLL_ENABLE;
2718

2719 2720
	intel_de_write(dev_priv, DP_A, intel_dp->DP);
	intel_de_posting_read(dev_priv, DP_A);
2721 2722 2723
	udelay(200);
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
{
	/*
	 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
	 * be capable of signalling downstream hpd with a long pulse.
	 * Whether or not that means D3 is safe to use is not clear,
	 * but let's assume so until proven otherwise.
	 *
	 * FIXME should really check all downstream ports...
	 */
	return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2735
		drm_dp_is_branch(intel_dp->dpcd) &&
2736 2737 2738
		intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
}

2739 2740 2741 2742
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable)
{
2743
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2744 2745
	int ret;

2746
	if (!crtc_state->dsc.compression_enable)
2747 2748 2749 2750 2751
		return;

	ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_DSC_ENABLE,
				 enable ? DP_DECOMPRESSION_EN : 0);
	if (ret < 0)
2752 2753 2754
		drm_dbg_kms(&i915->drm,
			    "Failed to %s sink decompression state\n",
			    enable ? "enable" : "disable");
2755 2756
}

2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
static void
intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 oui[] = { 0x00, 0xaa, 0x01 };
	u8 buf[3] = { 0 };

	/*
	 * During driver init, we want to be careful and avoid changing the source OUI if it's
	 * already set to what we want, so as to avoid clearing any state by accident
	 */
	if (careful) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0)
			drm_err(&i915->drm, "Failed to read source OUI\n");

		if (memcmp(oui, buf, sizeof(oui)) == 0)
			return;
	}

	if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0)
		drm_err(&i915->drm, "Failed to write source OUI\n");
}

2780 2781
/* If the device supports it, try to set the power state appropriately */
void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
2782
{
2783 2784
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2785 2786 2787 2788 2789 2790
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

2791
	if (mode != DP_SET_POWER_D0) {
2792 2793 2794
		if (downstream_hpd_needs_d0(intel_dp))
			return;

2795
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2796
	} else {
2797 2798
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2799 2800
		lspcon_resume(dp_to_dig_port(intel_dp));

2801 2802 2803 2804
		/* Write the source OUI as early as possible */
		if (intel_dp_is_edp(intel_dp))
			intel_edp_init_source_oui(intel_dp, false);

2805 2806 2807 2808 2809
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2810
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
2811 2812 2813 2814
			if (ret == 1)
				break;
			msleep(1);
		}
2815 2816 2817

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2818
	}
2819 2820

	if (ret != 1)
2821 2822 2823
		drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
			    encoder->base.base.id, encoder->base.name,
			    mode == DP_SET_POWER_D0 ? "D0" : "D3");
2824 2825
}

2826 2827 2828 2829 2830 2831
static bool cpt_dp_port_selected(struct drm_i915_private *dev_priv,
				 enum port port, enum pipe *pipe)
{
	enum pipe p;

	for_each_pipe(dev_priv, p) {
2832
		u32 val = intel_de_read(dev_priv, TRANS_DP_CTL(p));
2833 2834 2835 2836 2837 2838 2839

		if ((val & TRANS_DP_PORT_SEL_MASK) == TRANS_DP_PORT_SEL(port)) {
			*pipe = p;
			return true;
		}
	}

2840 2841
	drm_dbg_kms(&dev_priv->drm, "No pipe for DP port %c found\n",
		    port_name(port));
2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855

	/* must initialize pipe to something for the asserts */
	*pipe = PIPE_A;

	return false;
}

bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe)
{
	bool ret;
	u32 val;

2856
	val = intel_de_read(dev_priv, dp_reg);
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872

	ret = val & DP_PORT_EN;

	/* asserts want to know the pipe even if the port is disabled */
	if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
		*pipe = (val & DP_PIPE_SEL_MASK_IVB) >> DP_PIPE_SEL_SHIFT_IVB;
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
		ret &= cpt_dp_port_selected(dev_priv, port, pipe);
	else if (IS_CHERRYVIEW(dev_priv))
		*pipe = (val & DP_PIPE_SEL_MASK_CHV) >> DP_PIPE_SEL_SHIFT_CHV;
	else
		*pipe = (val & DP_PIPE_SEL_MASK) >> DP_PIPE_SEL_SHIFT;

	return ret;
}

2873 2874
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2875
{
2876
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2877
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2878
	intel_wakeref_t wakeref;
2879
	bool ret;
2880

2881 2882 2883
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
2884 2885
		return false;

2886 2887
	ret = intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				    encoder->port, pipe);
2888

2889
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
2890 2891

	return ret;
2892
}
2893

2894
static void intel_dp_get_config(struct intel_encoder *encoder,
2895
				struct intel_crtc_state *pipe_config)
2896
{
2897
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2898
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2899
	u32 tmp, flags = 0;
2900
	enum port port = encoder->port;
2901
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2902

2903 2904 2905 2906
	if (encoder->type == INTEL_OUTPUT_EDP)
		pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
	else
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
2907

2908
	tmp = intel_de_read(dev_priv, intel_dp->output_reg);
2909 2910

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2911

2912
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2913 2914
		u32 trans_dp = intel_de_read(dev_priv,
					     TRANS_DP_CTL(crtc->pipe));
2915 2916

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2917 2918 2919
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2920

2921
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2922 2923 2924 2925
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2926
		if (tmp & DP_SYNC_HS_HIGH)
2927 2928 2929
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2930

2931
		if (tmp & DP_SYNC_VS_HIGH)
2932 2933 2934 2935
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2936

2937
	pipe_config->hw.adjusted_mode.flags |= flags;
2938

2939
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2940 2941
		pipe_config->limited_color_range = true;

2942 2943 2944
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2945 2946
	intel_dp_get_m_n(crtc, pipe_config);

2947
	if (port == PORT_A) {
2948
		if ((intel_de_read(dev_priv, DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2949 2950 2951 2952
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2953

2954
	pipe_config->hw.adjusted_mode.crtc_clock =
2955 2956
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2957

2958
	if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2959
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
2973 2974 2975
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2976
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2977
	}
2978 2979
}

2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp);

/**
 * intel_dp_sync_state - sync the encoder state during init/resume
 * @encoder: intel encoder to sync
 * @crtc_state: state for the CRTC connected to the encoder
 *
 * Sync any state stored in the encoder wrt. HW state during driver init
 * and system resume.
 */
void intel_dp_sync_state(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * Don't clobber DPCD if it's been already read out during output
	 * setup (eDP) or detect.
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		intel_dp_get_dpcd(intel_dp);

	intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
	intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
}

3007 3008 3009 3010
bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
				    struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	/*
	 * If BIOS has set an unsupported or non-standard link rate for some
	 * reason force an encoder recompute and full modeset.
	 */
	if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
				crtc_state->port_clock) < 0) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to unsupported link rate\n");
		crtc_state->uapi.connectors_changed = true;
		return false;
	}
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036

	/*
	 * FIXME hack to force full modeset when DSC is being used.
	 *
	 * As long as we do not have full state readout and config comparison
	 * of crtc_state->dsc, we have no way to ensure reliable fastset.
	 * Remove once we have readout for DSC.
	 */
	if (crtc_state->dsc.compression_enable) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset due to DSC being enabled\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

3037 3038 3039 3040 3041 3042
	if (CAN_PSR(i915) && intel_dp_is_edp(intel_dp)) {
		drm_dbg_kms(&i915->drm, "Forcing full modeset to compute PSR state\n");
		crtc_state->uapi.mode_changed = true;
		return false;
	}

3043 3044 3045
	return true;
}

3046 3047
static void intel_disable_dp(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3048 3049
			     const struct intel_crtc_state *old_crtc_state,
			     const struct drm_connector_state *old_conn_state)
3050
{
3051
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3052

3053 3054
	intel_dp->link_trained = false;

3055
	if (old_crtc_state->has_audio)
3056 3057
		intel_audio_codec_disable(encoder,
					  old_crtc_state, old_conn_state);
3058 3059 3060

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
3061
	intel_pps_vdd_on(intel_dp);
3062
	intel_edp_backlight_off(old_conn_state);
3063
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
3064
	intel_pps_off(intel_dp);
3065 3066
	intel_dp->frl.is_trained = false;
	intel_dp->frl.trained_rate_gbps = 0;
3067 3068
}

3069 3070
static void g4x_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3071 3072 3073
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3074
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3075 3076
}

3077 3078
static void vlv_disable_dp(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
3079 3080 3081
			   const struct intel_crtc_state *old_crtc_state,
			   const struct drm_connector_state *old_conn_state)
{
3082
	intel_disable_dp(state, encoder, old_crtc_state, old_conn_state);
3083 3084
}

3085 3086
static void g4x_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3087 3088
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3089
{
3090
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3091
	enum port port = encoder->port;
3092

3093 3094 3095 3096 3097 3098
	/*
	 * Bspec does not list a specific disable sequence for g4x DP.
	 * Follow the ilk+ sequence (disable pipe before the port) for
	 * g4x DP as it does not suffer from underruns like the normal
	 * g4x modeset sequence (disable pipe after the port).
	 */
3099
	intel_dp_link_down(encoder, old_crtc_state);
3100 3101

	/* Only ilk+ has port A */
3102
	if (port == PORT_A)
3103
		ilk_edp_pll_off(intel_dp, old_crtc_state);
3104 3105
}

3106 3107
static void vlv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3108 3109
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3110
{
3111
	intel_dp_link_down(encoder, old_crtc_state);
3112 3113
}

3114 3115
static void chv_post_disable_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
3116 3117
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
3118
{
3119
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3120

3121
	intel_dp_link_down(encoder, old_crtc_state);
3122

3123
	vlv_dpio_get(dev_priv);
3124 3125

	/* Assert data lane reset */
3126
	chv_data_lane_soft_reset(encoder, old_crtc_state, true);
3127

3128
	vlv_dpio_put(dev_priv);
3129 3130
}

3131
static void
3132
cpt_set_link_train(struct intel_dp *intel_dp,
3133
		   const struct intel_crtc_state *crtc_state,
3134
		   u8 dp_train_pat)
3135
{
3136
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3137
	u32 *DP = &intel_dp->DP;
3138

3139
	*DP &= ~DP_LINK_TRAIN_MASK_CPT;
3140

3141
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF_CPT;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1_CPT;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2_CPT;
		break;
	}
3157

3158 3159 3160
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}
3161

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	/* Clear the cached register set to avoid using stale values */

	memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
			     intel_dp->pcon_dsc_dpcd,
			     sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
		drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
			DP_PCON_DSC_ENCODER);

	drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
		    (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
}

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
{
	int bw_gbps[] = {9, 18, 24, 32, 40, 48};
	int i;

	for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
		if (frl_bw_mask & (1 << i))
			return bw_gbps[i];
	}
	return 0;
}

static int intel_dp_pcon_set_frl_mask(int max_frl)
{
	switch (max_frl) {
	case 48:
		return DP_PCON_FRL_BW_MASK_48GBPS;
	case 40:
		return DP_PCON_FRL_BW_MASK_40GBPS;
	case 32:
		return DP_PCON_FRL_BW_MASK_32GBPS;
	case 24:
		return DP_PCON_FRL_BW_MASK_24GBPS;
	case 18:
		return DP_PCON_FRL_BW_MASK_18GBPS;
	case 9:
		return DP_PCON_FRL_BW_MASK_9GBPS;
	}

	return 0;
}

static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
3216 3217 3218
	int max_frl_rate;
	int max_lanes, rate_per_lane;
	int max_dsc_lanes, dsc_rate_per_lane;
3219

3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
	max_lanes = connector->display_info.hdmi.max_lanes;
	rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane;
	max_frl_rate = max_lanes * rate_per_lane;

	if (connector->display_info.hdmi.dsc_cap.v_1p2) {
		max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes;
		dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane;
		if (max_dsc_lanes && dsc_rate_per_lane)
			max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane);
	}

	return max_frl_rate;
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
}

static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
{
#define PCON_EXTENDED_TRAIN_MODE (1 > 0)
#define PCON_CONCURRENT_MODE (1 > 0)
#define PCON_SEQUENTIAL_MODE !PCON_CONCURRENT_MODE
#define PCON_NORMAL_TRAIN_MODE !PCON_EXTENDED_TRAIN_MODE
#define TIMEOUT_FRL_READY_MS 500
#define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000

	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
	u8 max_frl_bw_mask = 0, frl_trained_mask;
	bool is_active;

	ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
	if (ret < 0)
		return ret;

	max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
	drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);

	max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
	drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);

	max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);

	if (max_frl_bw <= 0)
		return -EINVAL;

	ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
	if (ret < 0)
		return ret;
	/* Wait for PCON to be FRL Ready */
	wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);

	if (!is_active)
		return -ETIMEDOUT;

	max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
	ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw, PCON_SEQUENTIAL_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask, PCON_NORMAL_TRAIN_MODE);
	if (ret < 0)
		return ret;
	ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
	if (ret < 0)
		return ret;
	/*
	 * Wait for FRL to be completed
	 * Check if the HDMI Link is up and active.
	 */
	wait_for(is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux) == true, TIMEOUT_HDMI_LINK_ACTIVE_MS);

	if (!is_active)
		return -ETIMEDOUT;

	/* Verify HDMI Link configuration shows FRL Mode */
	if (drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, &frl_trained_mask) !=
	    DP_PCON_HDMI_MODE_FRL) {
		drm_dbg(&i915->drm, "HDMI couldn't be trained in FRL Mode\n");
		return -EINVAL;
	}
	drm_dbg(&i915->drm, "MAX_FRL_MASK = %u, FRL_TRAINED_MASK = %u\n", max_frl_bw_mask, frl_trained_mask);

	intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
	intel_dp->frl.is_trained = true;
	drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);

	return 0;
}

static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
{
	if (drm_dp_is_branch(intel_dp->dpcd) &&
	    intel_dp->has_hdmi_sink &&
	    intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
		return true;

	return false;
}

void intel_dp_check_frl_training(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	/* Always go for FRL training if supported */
	if (!intel_dp_is_hdmi_2_1_sink(intel_dp) ||
	    intel_dp->frl.is_trained)
		return;

	if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
		int ret, mode;

		drm_dbg(&dev_priv->drm, "Couldnt set FRL mode, continuing with TMDS mode\n");
		ret = drm_dp_pcon_reset_frl_config(&intel_dp->aux);
		mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);

		if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
			drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
	} else {
		drm_dbg(&dev_priv->drm, "FRL training Completed\n");
	}
}

3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
static int
intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state)
{
	int vactive = crtc_state->hw.adjusted_mode.vdisplay;

	return intel_hdmi_dsc_get_slice_height(vactive);
}

static int
intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp,
			     const struct intel_crtc_state *crtc_state)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
	int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice;
	int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices;
	int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd);
	int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd);

	return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices,
					     pcon_max_slice_width,
					     hdmi_max_slices, hdmi_throughput);
}

static int
intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp,
			  const struct intel_crtc_state *crtc_state,
			  int num_slices, int slice_width)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;
	int output_format = crtc_state->output_format;
	bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp;
	int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd);
	int hdmi_max_chunk_bytes =
		connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024;

	return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width,
				      num_slices, output_format, hdmi_all_bpp,
				      hdmi_max_chunk_bytes);
}

void
intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp,
			    const struct intel_crtc_state *crtc_state)
{
	u8 pps_param[6];
	int slice_height;
	int slice_width;
	int num_slices;
	int bits_per_pixel;
	int ret;
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector *connector;
	bool hdmi_is_dsc_1_2;

	if (!intel_dp_is_hdmi_2_1_sink(intel_dp))
		return;

	if (!intel_connector)
		return;
	connector = &intel_connector->base;
	hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2;

	if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) ||
	    !hdmi_is_dsc_1_2)
		return;

	slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state);
	if (!slice_height)
		return;

	num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state);
	if (!num_slices)
		return;

	slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay,
				   num_slices);

	bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state,
						   num_slices, slice_width);
	if (!bits_per_pixel)
		return;

	pps_param[0] = slice_height & 0xFF;
	pps_param[1] = slice_height >> 8;
	pps_param[2] = slice_width & 0xFF;
	pps_param[3] = slice_width >> 8;
	pps_param[4] = bits_per_pixel & 0xFF;
	pps_param[5] = (bits_per_pixel >> 8) & 0x3;

	ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param);
	if (ret < 0)
		drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n");
}

3436 3437
static void
g4x_set_link_train(struct intel_dp *intel_dp,
3438
		   const struct intel_crtc_state *crtc_state,
3439 3440 3441 3442
		   u8 dp_train_pat)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 *DP = &intel_dp->DP;
3443

3444
	*DP &= ~DP_LINK_TRAIN_MASK;
3445

3446
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
	case DP_TRAINING_PATTERN_DISABLE:
		*DP |= DP_LINK_TRAIN_OFF;
		break;
	case DP_TRAINING_PATTERN_1:
		*DP |= DP_LINK_TRAIN_PAT_1;
		break;
	case DP_TRAINING_PATTERN_2:
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
	case DP_TRAINING_PATTERN_3:
		drm_dbg_kms(&dev_priv->drm,
			    "TPS3 not supported, using TPS2 instead\n");
		*DP |= DP_LINK_TRAIN_PAT_2;
		break;
3461
	}
3462 3463 3464

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3465 3466
}

3467
static void intel_dp_enable_port(struct intel_dp *intel_dp,
3468
				 const struct intel_crtc_state *crtc_state)
3469
{
3470
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3471 3472 3473

	/* enable with pattern 1 (as per spec) */

3474 3475
	intel_dp_program_link_training_pattern(intel_dp, crtc_state,
					       DP_TRAINING_PATTERN_1);
3476 3477 3478 3479 3480 3481 3482 3483

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
3484
	if (crtc_state->has_audio)
3485
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
3486

3487 3488
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
3489 3490
}

3491 3492
void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 tmp;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
		return;

	if (!drm_dp_is_branch(intel_dp->dpcd))
		return;

	tmp = intel_dp->has_hdmi_sink ?
		DP_HDMI_DVI_OUTPUT_CONFIG : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
3507
			       DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
3508 3509 3510
		drm_dbg_kms(&i915->drm, "Failed to set protocol converter HDMI mode to %s\n",
			    enableddisabled(intel_dp->has_hdmi_sink));

3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
	tmp = intel_dp->dfp.ycbcr_444_to_420 ?
		DP_CONVERSION_TO_YCBCR420_ENABLE : 0;

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
		drm_dbg_kms(&i915->drm,
			    "Failed to set protocol converter YCbCr 4:2:0 conversion mode to %s\n",
			    enableddisabled(intel_dp->dfp.ycbcr_444_to_420));

	tmp = 0;
3521 3522
	if (intel_dp->dfp.rgb_to_ycbcr) {
		bool bt2020, bt709;
3523

3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
		/*
		 * FIXME: Currently if userspace selects BT2020 or BT709, but PCON supports only
		 * RGB->YCbCr for BT601 colorspace, we go ahead with BT601, as default.
		 *
		 */
		tmp = DP_CONVERSION_BT601_RGB_YCBCR_ENABLE;

		bt2020 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								   intel_dp->downstream_ports,
								   DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
		bt709 = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								  intel_dp->downstream_ports,
								  DP_DS_HDMI_BT709_RGB_YCBCR_CONV);
		switch (crtc_state->infoframes.vsc.colorimetry) {
		case DP_COLORIMETRY_BT2020_RGB:
		case DP_COLORIMETRY_BT2020_YCC:
			if (bt2020)
				tmp = DP_CONVERSION_BT2020_RGB_YCBCR_ENABLE;
			break;
		case DP_COLORIMETRY_BT709_YCC:
		case DP_COLORIMETRY_XVYCC_709:
			if (bt709)
				tmp = DP_CONVERSION_BT709_RGB_YCBCR_ENABLE;
			break;
		default:
			break;
		}
	}

	if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0)
3554
		drm_dbg_kms(&i915->drm,
3555 3556
			   "Failed to set protocol converter RGB->YCbCr conversion mode to %s\n",
			   enableddisabled(tmp ? true : false));
3557 3558
}

3559 3560
static void intel_enable_dp(struct intel_atomic_state *state,
			    struct intel_encoder *encoder,
3561 3562
			    const struct intel_crtc_state *pipe_config,
			    const struct drm_connector_state *conn_state)
3563
{
3564
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3565
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3566
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3567
	u32 dp_reg = intel_de_read(dev_priv, intel_dp->output_reg);
3568
	enum pipe pipe = crtc->pipe;
3569
	intel_wakeref_t wakeref;
3570

3571
	if (drm_WARN_ON(&dev_priv->drm, dp_reg & DP_PORT_EN))
3572
		return;
3573

3574
	with_intel_pps_lock(intel_dp, wakeref) {
3575 3576
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_init_panel_power_sequencer(encoder, pipe_config);
3577

3578
		intel_dp_enable_port(intel_dp, pipe_config);
3579

3580 3581 3582
		intel_pps_vdd_on_unlocked(intel_dp);
		intel_pps_on_unlocked(intel_dp);
		intel_pps_vdd_off_unlocked(intel_dp, true);
3583
	}
3584

3585
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3586 3587
		unsigned int lane_mask = 0x0;

3588
		if (IS_CHERRYVIEW(dev_priv))
3589
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
3590

3591 3592
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
3593
	}
3594

3595
	intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
3596
	intel_dp_configure_protocol_converter(intel_dp, pipe_config);
3597
	intel_dp_check_frl_training(intel_dp);
3598
	intel_dp_pcon_dsc_configure(intel_dp, pipe_config);
3599 3600
	intel_dp_start_link_train(intel_dp, pipe_config);
	intel_dp_stop_link_train(intel_dp, pipe_config);
3601

3602
	if (pipe_config->has_audio) {
3603 3604
		drm_dbg(&dev_priv->drm, "Enabling DP audio on pipe %c\n",
			pipe_name(pipe));
3605
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
3606
	}
3607
}
3608

3609 3610
static void g4x_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
3611 3612
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3613
{
3614
	intel_enable_dp(state, encoder, pipe_config, conn_state);
3615
	intel_edp_backlight_on(pipe_config, conn_state);
3616
}
3617

3618 3619
static void vlv_enable_dp(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
3620 3621
			  const struct intel_crtc_state *pipe_config,
			  const struct drm_connector_state *conn_state)
3622
{
3623
	intel_edp_backlight_on(pipe_config, conn_state);
3624 3625
}

3626 3627
static void g4x_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3628 3629
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3630
{
3631
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3632
	enum port port = encoder->port;
3633

3634
	intel_dp_prepare(encoder, pipe_config);
3635

3636
	/* Only ilk+ has port A */
3637
	if (port == PORT_A)
3638
		ilk_edp_pll_on(intel_dp, pipe_config);
3639 3640
}

3641 3642
static void vlv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3643 3644
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3645
{
3646
	vlv_phy_pre_encoder_enable(encoder, pipe_config);
3647

3648
	intel_enable_dp(state, encoder, pipe_config, conn_state);
3649 3650
}

3651 3652
static void vlv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3653 3654
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3655
{
3656
	intel_dp_prepare(encoder, pipe_config);
3657

3658
	vlv_phy_pre_pll_enable(encoder, pipe_config);
3659 3660
}

3661 3662
static void chv_pre_enable_dp(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3663 3664
			      const struct intel_crtc_state *pipe_config,
			      const struct drm_connector_state *conn_state)
3665
{
3666
	chv_phy_pre_encoder_enable(encoder, pipe_config);
3667

3668
	intel_enable_dp(state, encoder, pipe_config, conn_state);
3669 3670

	/* Second common lane will stay alive on its own now */
3671
	chv_phy_release_cl2_override(encoder);
3672 3673
}

3674 3675
static void chv_dp_pre_pll_enable(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
3676 3677
				  const struct intel_crtc_state *pipe_config,
				  const struct drm_connector_state *conn_state)
3678
{
3679
	intel_dp_prepare(encoder, pipe_config);
3680

3681
	chv_phy_pre_pll_enable(encoder, pipe_config);
3682 3683
}

3684 3685
static void chv_dp_post_pll_disable(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
3686 3687
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state)
3688
{
3689
	chv_phy_post_pll_disable(encoder, old_crtc_state);
3690 3691
}

3692 3693
static u8 intel_dp_voltage_max_2(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
3694
{
3695 3696
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
}
K
Keith Packard 已提交
3697

3698 3699
static u8 intel_dp_voltage_max_3(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
3700 3701
{
	return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3702 3703
}

V
Ville Syrjälä 已提交
3704
static u8 intel_dp_preemph_max_2(struct intel_dp *intel_dp)
K
Keith Packard 已提交
3705
{
3706 3707
	return DP_TRAIN_PRE_EMPH_LEVEL_2;
}
K
Keith Packard 已提交
3708

V
Ville Syrjälä 已提交
3709
static u8 intel_dp_preemph_max_3(struct intel_dp *intel_dp)
3710 3711
{
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
3712 3713
}

3714 3715
static void vlv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
3716
{
3717
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3718 3719
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
3720
	u8 train_set = intel_dp->train_set[0];
3721 3722

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3723
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3724 3725
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3726
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3727 3728 3729
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3730
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3731 3732 3733
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3734
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3735 3736 3737
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3738
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3739 3740 3741 3742
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
3743
			return;
3744 3745
		}
		break;
3746
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3747 3748
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3749
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3750 3751 3752
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3753
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3754 3755 3756
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3757
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3758 3759 3760 3761
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
3762
			return;
3763 3764
		}
		break;
3765
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3766 3767
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3768
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3769 3770 3771
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3772
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3773 3774 3775 3776
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
3777
			return;
3778 3779
		}
		break;
3780
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3781 3782
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3783
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3784 3785 3786 3787
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
3788
			return;
3789 3790 3791
		}
		break;
	default:
3792
		return;
3793 3794
	}

3795 3796
	vlv_set_phy_signal_level(encoder, crtc_state,
				 demph_reg_value, preemph_reg_value,
3797
				 uniqtranscale_reg_value, 0);
3798 3799
}

3800 3801
static void chv_set_signal_levels(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
3802
{
3803 3804 3805
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3806
	u8 train_set = intel_dp->train_set[0];
3807 3808

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3809
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3810
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3811
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3812 3813 3814
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3815
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3816 3817 3818
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3819
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3820 3821 3822
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3823
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3824 3825
			deemph_reg_value = 128;
			margin_reg_value = 154;
3826
			uniq_trans_scale = true;
3827 3828
			break;
		default:
3829
			return;
3830 3831
		}
		break;
3832
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3833
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3834
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3835 3836 3837
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3838
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3839 3840 3841
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3842
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3843 3844 3845 3846
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
3847
			return;
3848 3849
		}
		break;
3850
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3851
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3852
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3853 3854 3855
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3856
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3857 3858 3859 3860
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
3861
			return;
3862 3863
		}
		break;
3864
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3865
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3866
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3867 3868 3869 3870
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
3871
			return;
3872 3873 3874
		}
		break;
	default:
3875
		return;
3876 3877
	}

3878 3879 3880
	chv_set_phy_signal_level(encoder, crtc_state,
				 deemph_reg_value, margin_reg_value,
				 uniq_trans_scale);
3881 3882
}

3883
static u32 g4x_signal_levels(u8 train_set)
3884
{
3885
	u32 signal_levels = 0;
3886

3887
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3888
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3889 3890 3891
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3892
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3893 3894
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3895
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3896 3897
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3898
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3899 3900 3901
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3902
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3903
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3904 3905 3906
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3907
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3908 3909
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3910
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3911 3912
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3913
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3914 3915 3916 3917 3918 3919
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3920
static void
3921 3922
g4x_set_signal_levels(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = g4x_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~(DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK);
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

3940
/* SNB CPU eDP voltage swing and pre-emphasis control */
3941
static u32 snb_cpu_edp_signal_levels(u8 train_set)
3942
{
3943 3944 3945
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

3946
	switch (signal_levels) {
3947 3948
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3949
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3950
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3951
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3952 3953
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3954
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3955 3956
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3957
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3958 3959
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3960
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3961
	default:
3962 3963 3964
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3965 3966 3967
	}
}

3968
static void
3969 3970
snb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u8 train_set = intel_dp->train_set[0];
	u32 signal_levels;

	signal_levels = snb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

3988
/* IVB CPU eDP voltage swing and pre-emphasis control */
3989
static u32 ivb_cpu_edp_signal_levels(u8 train_set)
K
Keith Packard 已提交
3990
{
3991 3992 3993
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);

K
Keith Packard 已提交
3994
	switch (signal_levels) {
3995
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3996
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3997
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3998
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3999
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
4000
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
4001 4002
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

4003
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4004
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
4005
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4006 4007
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

4008
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
4009
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
4010
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
4011 4012 4013 4014 4015 4016 4017 4018 4019
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

4020
static void
4021 4022
ivb_cpu_edp_set_signal_levels(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
4023
{
4024
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4025
	u8 train_set = intel_dp->train_set[0];
4026
	u32 signal_levels;
4027

4028 4029 4030 4031 4032 4033 4034
	signal_levels = ivb_cpu_edp_signal_levels(train_set);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
	intel_dp->DP |= signal_levels;
4035

4036 4037 4038 4039
	intel_de_write(dev_priv, intel_dp->output_reg, intel_dp->DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
}

4040
void
4041
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
4042
				       const struct intel_crtc_state *crtc_state,
4043
				       u8 dp_train_pat)
4044
{
4045
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
4046

4047 4048
	if ((intel_dp_training_pattern_symbol(dp_train_pat)) !=
	    DP_TRAINING_PATTERN_DISABLE)
4049 4050
		drm_dbg_kms(&dev_priv->drm,
			    "Using DP training pattern TPS%d\n",
4051
			    intel_dp_training_pattern_symbol(dp_train_pat));
4052

4053
	intel_dp->set_link_train(intel_dp, crtc_state, dp_train_pat);
4054 4055
}

4056
static void
4057 4058
intel_dp_link_down(struct intel_encoder *encoder,
		   const struct intel_crtc_state *old_crtc_state)
4059
{
4060
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4061
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4062
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
4063
	enum port port = encoder->port;
4064
	u32 DP = intel_dp->DP;
4065

4066 4067 4068
	if (drm_WARN_ON(&dev_priv->drm,
			(intel_de_read(dev_priv, intel_dp->output_reg) &
			 DP_PORT_EN) == 0))
4069 4070
		return;

4071
	drm_dbg_kms(&dev_priv->drm, "\n");
4072

4073
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
4074
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
4075
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
4076
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
4077
	} else {
4078
		DP &= ~DP_LINK_TRAIN_MASK;
4079
		DP |= DP_LINK_TRAIN_PAT_IDLE;
4080
	}
4081 4082
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4083

4084
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
4085 4086
	intel_de_write(dev_priv, intel_dp->output_reg, DP);
	intel_de_posting_read(dev_priv, intel_dp->output_reg);
4087 4088 4089 4090 4091 4092

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
4093
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
4094 4095 4096 4097 4098 4099 4100
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

4101
		/* always enable with pattern 1 (as per spec) */
4102 4103 4104
		DP &= ~(DP_PIPE_SEL_MASK | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_PIPE_SEL(PIPE_A) |
			DP_LINK_TRAIN_PAT_1;
4105 4106
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4107 4108

		DP &= ~DP_PORT_EN;
4109 4110
		intel_de_write(dev_priv, intel_dp->output_reg, DP);
		intel_de_posting_read(dev_priv, intel_dp->output_reg);
4111

4112
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
4113 4114
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
4115 4116
	}

4117
	msleep(intel_dp->panel_power_down_delay);
4118 4119

	intel_dp->DP = DP;
4120 4121

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
4122 4123
		intel_wakeref_t wakeref;

4124
		with_intel_pps_lock(intel_dp, wakeref)
4125
			intel_dp->active_pipe = INVALID_PIPE;
4126
	}
4127 4128
}

4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	u8 dprx = 0;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
			      &dprx) != 1)
		return false;
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

4139 4140
static void intel_dp_get_dsc_sink_cap(struct intel_dp *intel_dp)
{
4141 4142
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

4143 4144 4145 4146 4147 4148
	/*
	 * Clear the cached register set to avoid using stale values
	 * for the sinks that do not support DSC.
	 */
	memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));

4149 4150 4151
	/* Clear fec_capable to avoid using stale values */
	intel_dp->fec_capable = 0;

4152 4153 4154 4155 4156 4157
	/* Cache the DSC DPCD if eDP or DP rev >= 1.4 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x14 ||
	    intel_dp->edp_dpcd[0] >= DP_EDP_14) {
		if (drm_dp_dpcd_read(&intel_dp->aux, DP_DSC_SUPPORT,
				     intel_dp->dsc_dpcd,
				     sizeof(intel_dp->dsc_dpcd)) < 0)
4158 4159 4160
			drm_err(&i915->drm,
				"Failed to read DPCD register 0x%x\n",
				DP_DSC_SUPPORT);
4161

4162 4163 4164
		drm_dbg_kms(&i915->drm, "DSC DPCD: %*ph\n",
			    (int)sizeof(intel_dp->dsc_dpcd),
			    intel_dp->dsc_dpcd);
4165

4166
		/* FEC is supported only on DP 1.4 */
4167 4168 4169
		if (!intel_dp_is_edp(intel_dp) &&
		    drm_dp_dpcd_readb(&intel_dp->aux, DP_FEC_CAPABILITY,
				      &intel_dp->fec_capable) < 0)
4170 4171
			drm_err(&i915->drm,
				"Failed to read FEC DPCD register\n");
4172

4173 4174
		drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
			    intel_dp->fec_capable);
4175 4176 4177
	}
}

4178 4179 4180 4181 4182
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4183

4184
	/* this function is meant to be called only once */
4185
	drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
4186

4187
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
4188 4189
		return false;

4190 4191
	drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
			 drm_dp_is_branch(intel_dp->dpcd));
4192

4193 4194 4195 4196 4197 4198 4199 4200 4201 4202
	/*
	 * Read the eDP display control registers.
	 *
	 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
	 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
	 * set, but require eDP 1.4+ detection (e.g. for supported link rates
	 * method). The display control registers should read zero if they're
	 * not supported anyway.
	 */
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
4203 4204
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
4205 4206 4207
		drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
			    (int)sizeof(intel_dp->edp_dpcd),
			    intel_dp->edp_dpcd);
4208

4209 4210 4211 4212 4213 4214
	/*
	 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
	 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
	 */
	intel_psr_init_dpcd(intel_dp);

4215 4216
	/* Read the eDP 1.4+ supported link rates. */
	if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
4217
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
4218 4219
		int i;

4220 4221
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
4222

4223 4224
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
4225 4226 4227 4228

			if (val == 0)
				break;

4229 4230 4231 4232 4233 4234
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
4235
			intel_dp->sink_rates[i] = (val * 200) / 10;
4236
		}
4237
		intel_dp->num_sink_rates = i;
4238
	}
4239

4240 4241 4242 4243
	/*
	 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
	 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
	 */
4244 4245 4246 4247 4248
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

4249 4250
	intel_dp_set_common_rates(intel_dp);

4251 4252 4253 4254
	/* Read the eDP DSC DPCD registers */
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		intel_dp_get_dsc_sink_cap(intel_dp);

4255 4256 4257 4258 4259 4260
	/*
	 * If needed, program our source OUI so we can make various Intel-specific AUX services
	 * available (such as HDR backlight controls)
	 */
	intel_edp_init_source_oui(intel_dp, true);

4261 4262 4263
	return true;
}

4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
static bool
intel_dp_has_sink_count(struct intel_dp *intel_dp)
{
	if (!intel_dp->attached_connector)
		return false;

	return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
					  intel_dp->dpcd,
					  &intel_dp->desc);
}
4274 4275 4276 4277

static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
4278 4279
	int ret;

4280 4281
	intel_dp_lttpr_init(intel_dp);

4282
	if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd))
4283 4284
		return false;

4285 4286 4287 4288
	/*
	 * Don't clobber cached eDP rates. Also skip re-reading
	 * the OUI/ID since we know it won't change.
	 */
4289
	if (!intel_dp_is_edp(intel_dp)) {
4290 4291 4292
		drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
				 drm_dp_is_branch(intel_dp->dpcd));

4293
		intel_dp_set_sink_rates(intel_dp);
4294 4295
		intel_dp_set_common_rates(intel_dp);
	}
4296

4297
	if (intel_dp_has_sink_count(intel_dp)) {
4298 4299
		ret = drm_dp_read_sink_count(&intel_dp->aux);
		if (ret < 0)
4300 4301 4302 4303 4304 4305 4306
			return false;

		/*
		 * Sink count can change between short pulse hpd hence
		 * a member variable in intel_dp will track any changes
		 * between short pulse interrupts.
		 */
4307
		intel_dp->sink_count = ret;
4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318

		/*
		 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
		 * a dongle is present but no display. Unless we require to know
		 * if a dongle is present or not, we don't need to update
		 * downstream port information. So, an early return here saves
		 * time from performing other operations which are not required.
		 */
		if (!intel_dp->sink_count)
			return false;
	}
4319

4320 4321
	return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
					   intel_dp->downstream_ports) == 0;
4322 4323
}

4324 4325 4326
static bool
intel_dp_can_mst(struct intel_dp *intel_dp)
{
4327 4328 4329
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	return i915->params.enable_dp_mst &&
4330
		intel_dp->can_mst &&
4331
		drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4332 4333
}

4334 4335 4336
static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
4337
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4338 4339
	struct intel_encoder *encoder =
		&dp_to_dig_port(intel_dp)->base;
4340
	bool sink_can_mst = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4341

4342 4343 4344 4345
	drm_dbg_kms(&i915->drm,
		    "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s\n",
		    encoder->base.base.id, encoder->base.name,
		    yesno(intel_dp->can_mst), yesno(sink_can_mst),
4346
		    yesno(i915->params.enable_dp_mst));
4347 4348 4349 4350

	if (!intel_dp->can_mst)
		return;

4351
	intel_dp->is_mst = sink_can_mst &&
4352
		i915->params.enable_dp_mst;
4353 4354 4355

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
4356 4357 4358 4359 4360
}

static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4361 4362 4363
	return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
				sink_irq_vector, DP_DPRX_ESI_LEN) ==
		DP_DPRX_ESI_LEN;
4364 4365
}

4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
		       const struct drm_connector_state *conn_state)
{
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut], in order to
	 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
		return true;

	switch (conn_state->colorspace) {
	case DRM_MODE_COLORIMETRY_SYCC_601:
	case DRM_MODE_COLORIMETRY_OPYCC_601:
	case DRM_MODE_COLORIMETRY_BT2020_YCC:
	case DRM_MODE_COLORIMETRY_BT2020_RGB:
	case DRM_MODE_COLORIMETRY_BT2020_CYCC:
		return true;
	default:
		break;
	}

	return false;
}

4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
static ssize_t intel_dp_vsc_sdp_pack(const struct drm_dp_vsc_sdp *vsc,
				     struct dp_sdp *sdp, size_t size)
{
	size_t length = sizeof(struct dp_sdp);

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	/*
	 * Prepare VSC Header for SU as per DP 1.4a spec, Table 2-119
	 * VSC SDP Header Bytes
	 */
	sdp->sdp_header.HB0 = 0; /* Secondary-Data Packet ID = 0 */
	sdp->sdp_header.HB1 = vsc->sdp_type; /* Secondary-data Packet Type */
	sdp->sdp_header.HB2 = vsc->revision; /* Revision Number */
	sdp->sdp_header.HB3 = vsc->length; /* Number of Valid Data Bytes */

4411 4412 4413 4414 4415 4416 4417
	/*
	 * Only revision 0x5 supports Pixel Encoding/Colorimetry Format as
	 * per DP 1.4a spec.
	 */
	if (vsc->revision != 0x5)
		goto out;

4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
	/* VSC SDP Payload for DB16 through DB18 */
	/* Pixel Encoding and Colorimetry Formats  */
	sdp->db[16] = (vsc->pixelformat & 0xf) << 4; /* DB16[7:4] */
	sdp->db[16] |= vsc->colorimetry & 0xf; /* DB16[3:0] */

	switch (vsc->bpc) {
	case 6:
		/* 6bpc: 0x0 */
		break;
	case 8:
		sdp->db[17] = 0x1; /* DB17[3:0] */
		break;
	case 10:
		sdp->db[17] = 0x2;
		break;
	case 12:
		sdp->db[17] = 0x3;
		break;
	case 16:
		sdp->db[17] = 0x4;
		break;
	default:
		MISSING_CASE(vsc->bpc);
		break;
	}
	/* Dynamic Range and Component Bit Depth */
	if (vsc->dynamic_range == DP_DYNAMIC_RANGE_CTA)
		sdp->db[17] |= 0x80;  /* DB17[7] */

	/* Content Type */
	sdp->db[18] = vsc->content_type & 0x7;

4450
out:
4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
	return length;
}

static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(const struct hdmi_drm_infoframe *drm_infoframe,
					 struct dp_sdp *sdp,
					 size_t size)
{
	size_t length = sizeof(struct dp_sdp);
	const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
	unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
	ssize_t len;

	if (size < length)
		return -ENOSPC;

	memset(sdp, 0, size);

	len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
	if (len < 0) {
		DRM_DEBUG_KMS("buffer size is smaller than hdr metadata infoframe\n");
		return -ENOSPC;
	}

	if (len != infoframe_size) {
		DRM_DEBUG_KMS("wrong static hdr metadata size\n");
		return -ENOSPC;
	}

	/*
	 * Set up the infoframe sdp packet for HDR static metadata.
	 * Prepare VSC Header for SU as per DP 1.4a spec,
	 * Table 2-100 and Table 2-101
	 */

	/* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
	sdp->sdp_header.HB0 = 0;
	/*
	 * Packet Type 80h + Non-audio INFOFRAME Type value
	 * HDMI_INFOFRAME_TYPE_DRM: 0x87
	 * - 80h + Non-audio INFOFRAME Type value
	 * - InfoFrame Type: 0x07
	 *    [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
	 */
	sdp->sdp_header.HB1 = drm_infoframe->type;
	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * infoframe_size - 1
	 */
	sdp->sdp_header.HB2 = 0x1D;
	/* INFOFRAME SDP Version Number */
	sdp->sdp_header.HB3 = (0x13 << 2);
	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	sdp->db[0] = drm_infoframe->version;
	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	sdp->db[1] = drm_infoframe->length;
	/*
	 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
	 * HDMI_INFOFRAME_HEADER_SIZE
	 */
	BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
	memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
	       HDMI_DRM_INFOFRAME_SIZE);

	/*
	 * Size of DP infoframe sdp packet for HDR static metadata consists of
	 * - DP SDP Header(struct dp_sdp_header): 4 bytes
	 * - Two Data Blocks: 2 bytes
	 *    CTA Header Byte2 (INFOFRAME Version Number)
	 *    CTA Header Byte3 (Length of INFOFRAME)
	 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
	 *
	 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
	 * infoframe size. But GEN11+ has larger than that size, write_infoframe
	 * will pad rest of the size.
	 */
	return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
}

static void intel_write_dp_sdp(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type)
{
4534
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

	switch (type) {
	case DP_SDP_VSC:
		len = intel_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp,
					    sizeof(sdp));
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		len = intel_dp_hdr_metadata_infoframe_sdp_pack(&crtc_state->infoframes.drm.drm,
							       &sdp, sizeof(sdp));
		break;
	default:
		MISSING_CASE(type);
4554
		return;
4555 4556 4557 4558 4559
	}

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

4560
	dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
4561 4562
}

4563 4564 4565 4566
void intel_write_dp_vsc_sdp(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state,
			    struct drm_dp_vsc_sdp *vsc)
{
4567
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4568 4569 4570 4571 4572 4573 4574 4575 4576
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct dp_sdp sdp = {};
	ssize_t len;

	len = intel_dp_vsc_sdp_pack(vsc, &sdp, sizeof(sdp));

	if (drm_WARN_ON(&dev_priv->drm, len < 0))
		return;

4577
	dig_port->write_infoframe(encoder, crtc_state, DP_SDP_VSC,
4578 4579 4580
					&sdp, len);
}

4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
void intel_dp_set_infoframes(struct intel_encoder *encoder,
			     bool enable,
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
	u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
			 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
			 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
	u32 val = intel_de_read(dev_priv, reg);

	/* TODO: Add DSC case (DIP_ENABLE_PPS) */
	/* When PSR is enabled, this routine doesn't disable VSC DIP */
	if (intel_psr_enabled(intel_dp))
		val &= ~dip_enable;
	else
		val &= ~(dip_enable | VIDEO_DIP_ENABLE_VSC_HSW);

	if (!enable) {
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
		return;
	}

	intel_de_write(dev_priv, reg, val);
	intel_de_posting_read(dev_priv, reg);

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (!intel_psr_enabled(intel_dp))
		intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);

	intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
}

G
Gwan-gyeong Mun 已提交
4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736
static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
				   const void *buffer, size_t size)
{
	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	memset(vsc, 0, size);

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != DP_SDP_VSC)
		return -EINVAL;

	vsc->sdp_type = sdp->sdp_header.HB1;
	vsc->revision = sdp->sdp_header.HB2;
	vsc->length = sdp->sdp_header.HB3;

	if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
	    (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe)) {
		/*
		 * - HB2 = 0x2, HB3 = 0x8
		 *   VSC SDP supporting 3D stereo + PSR
		 * - HB2 = 0x4, HB3 = 0xe
		 *   VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
		 *   first scan line of the SU region (applies to eDP v1.4b
		 *   and higher).
		 */
		return 0;
	} else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
		/*
		 * - HB2 = 0x5, HB3 = 0x13
		 *   VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
		 *   Format.
		 */
		vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
		vsc->colorimetry = sdp->db[16] & 0xf;
		vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;

		switch (sdp->db[17] & 0x7) {
		case 0x0:
			vsc->bpc = 6;
			break;
		case 0x1:
			vsc->bpc = 8;
			break;
		case 0x2:
			vsc->bpc = 10;
			break;
		case 0x3:
			vsc->bpc = 12;
			break;
		case 0x4:
			vsc->bpc = 16;
			break;
		default:
			MISSING_CASE(sdp->db[17] & 0x7);
			return -EINVAL;
		}

		vsc->content_type = sdp->db[18] & 0x7;
	} else {
		return -EINVAL;
	}

	return 0;
}

static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
					   const void *buffer, size_t size)
{
	int ret;

	const struct dp_sdp *sdp = buffer;

	if (size < sizeof(struct dp_sdp))
		return -EINVAL;

	if (sdp->sdp_header.HB0 != 0)
		return -EINVAL;

	if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
		return -EINVAL;

	/*
	 * Least Significant Eight Bits of (Data Byte Count – 1)
	 * 1Dh (i.e., Data Byte Count = 30 bytes).
	 */
	if (sdp->sdp_header.HB2 != 0x1D)
		return -EINVAL;

	/* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
	if ((sdp->sdp_header.HB3 & 0x3) != 0)
		return -EINVAL;

	/* INFOFRAME SDP Version Number */
	if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
		return -EINVAL;

	/* CTA Header Byte 2 (INFOFRAME Version Number) */
	if (sdp->db[0] != 1)
		return -EINVAL;

	/* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
	if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
		return -EINVAL;

	ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
					     HDMI_DRM_INFOFRAME_SIZE);

	return ret;
}

static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state,
				  struct drm_dp_vsc_sdp *vsc)
{
4737
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = DP_SDP_VSC;
	struct dp_sdp sdp = {};
	int ret;

	/* When PSR is enabled, VSC SDP is handled by PSR routine */
	if (intel_psr_enabled(intel_dp))
		return;

	if ((crtc_state->infoframes.enable &
	     intel_hdmi_infoframe_enable(type)) == 0)
		return;

4752
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
G
Gwan-gyeong Mun 已提交
4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763

	ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
}

static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
						     struct intel_crtc_state *crtc_state,
						     struct hdmi_drm_infoframe *drm_infoframe)
{
4764
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
G
Gwan-gyeong Mun 已提交
4765 4766 4767 4768 4769 4770 4771 4772 4773
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
	struct dp_sdp sdp = {};
	int ret;

	if ((crtc_state->infoframes.enable &
	    intel_hdmi_infoframe_enable(type)) == 0)
		return;

4774 4775
	dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
				 sizeof(sdp));
G
Gwan-gyeong Mun 已提交
4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788

	ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
							 sizeof(sdp));

	if (ret)
		drm_dbg_kms(&dev_priv->drm,
			    "Failed to unpack DP HDR Metadata Infoframe SDP\n");
}

void intel_read_dp_sdp(struct intel_encoder *encoder,
		       struct intel_crtc_state *crtc_state,
		       unsigned int type)
{
4789 4790 4791
	if (encoder->type != INTEL_OUTPUT_DDI)
		return;

G
Gwan-gyeong Mun 已提交
4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
	switch (type) {
	case DP_SDP_VSC:
		intel_read_dp_vsc_sdp(encoder, crtc_state,
				      &crtc_state->infoframes.vsc);
		break;
	case HDMI_PACKET_TYPE_GAMUT_METADATA:
		intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
							 &crtc_state->infoframes.drm.drm);
		break;
	default:
		MISSING_CASE(type);
		break;
	}
}

4807
static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
4808
{
4809
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4810
	int status = 0;
4811
	int test_link_rate;
4812
	u8 test_lane_count, test_link_bw;
4813 4814 4815 4816 4817 4818 4819 4820
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
4821
		drm_dbg_kms(&i915->drm, "Lane count read failed\n");
4822 4823 4824 4825 4826 4827 4828
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
4829
		drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
4830 4831 4832
		return DP_TEST_NAK;
	}
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4833 4834 4835 4836

	/* Validate the requested link rate and lane count */
	if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
					test_lane_count))
4837 4838 4839 4840 4841 4842
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4843 4844
}

4845
static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4846
{
4847
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4848 4849
	u8 test_pattern;
	u8 test_misc;
4850 4851 4852 4853
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
4854 4855
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
				   &test_pattern);
4856
	if (status <= 0) {
4857
		drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
4858 4859 4860 4861 4862 4863 4864 4865
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
4866
		drm_dbg_kms(&i915->drm, "H Width read failed\n");
4867 4868 4869 4870 4871 4872
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
4873
		drm_dbg_kms(&i915->drm, "V Height read failed\n");
4874 4875 4876
		return DP_TEST_NAK;
	}

4877 4878
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
				   &test_misc);
4879
	if (status <= 0) {
4880
		drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
4902
	intel_dp->compliance.test_active = true;
4903 4904

	return DP_TEST_ACK;
4905 4906
}

4907
static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
4908
{
4909
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4910
	u8 test_result = DP_TEST_ACK;
4911 4912 4913 4914
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4915
	    connector->edid_corrupt ||
4916 4917 4918 4919 4920 4921 4922 4923 4924 4925
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
4926 4927 4928 4929
			drm_dbg_kms(&i915->drm,
				    "EDID read had %d NACKs, %d DEFERs\n",
				    intel_dp->aux.i2c_nack_count,
				    intel_dp->aux.i2c_defer_count);
4930
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4931
	} else {
4932 4933 4934 4935 4936 4937 4938
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4939 4940
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
				       block->checksum) <= 0)
4941 4942
			drm_dbg_kms(&i915->drm,
				    "Failed to write EDID checksum\n");
4943 4944

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4945
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4946 4947 4948
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4949
	intel_dp->compliance.test_active = true;
4950

4951 4952 4953
	return test_result;
}

4954 4955
static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
4956 4957 4958 4959 4960
{
	struct drm_i915_private *dev_priv =
			to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
	struct drm_dp_phy_test_params *data =
			&intel_dp->compliance.test_data.phytest;
4961
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020
	enum pipe pipe = crtc->pipe;
	u32 pattern_val;

	switch (data->phy_pattern) {
	case DP_PHY_TEST_PATTERN_NONE:
		DRM_DEBUG_KMS("Disable Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
		break;
	case DP_PHY_TEST_PATTERN_D10_2:
		DRM_DEBUG_KMS("Set D10.2 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
		break;
	case DP_PHY_TEST_PATTERN_ERROR_COUNT:
		DRM_DEBUG_KMS("Set Error Count Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_SCRAMBLED_0);
		break;
	case DP_PHY_TEST_PATTERN_PRBS7:
		DRM_DEBUG_KMS("Set PRBS7 Phy Test Pattern\n");
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
		break;
	case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x250. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
		pattern_val = 0x3e0f83e0;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
		pattern_val = 0x0f83e0f8;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
		pattern_val = 0x0000f83e;
		intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE |
			       DDI_DP_COMP_CTL_CUSTOM80);
		break;
	case DP_PHY_TEST_PATTERN_CP2520:
		/*
		 * FIXME: Ideally pattern should come from DPCD 0x24A. As
		 * current firmware of DPR-100 could not set it, so hardcoding
		 * now for complaince test.
		 */
		DRM_DEBUG_KMS("Set HBR2 compliance Phy Test Pattern\n");
		pattern_val = 0xFB;
		intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
			       DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
			       pattern_val);
		break;
	default:
		WARN(1, "Invalid Phy Test Pattern\n");
	}
}

static void
5021 5022
intel_dp_autotest_phy_ddi_disable(struct intel_dp *intel_dp,
				  const struct intel_crtc_state *crtc_state)
5023
{
5024 5025
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5026
	struct drm_i915_private *dev_priv = to_i915(dev);
5027
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value &= ~(TRANS_DDI_FUNC_ENABLE |
				      TGL_TRANS_DDI_PORT_MASK);
	trans_conf_value &= ~PIPECONF_ENABLE;
	dp_tp_ctl_value &= ~DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
}

static void
5048 5049
intel_dp_autotest_phy_ddi_enable(struct intel_dp *intel_dp,
				 const struct intel_crtc_state *crtc_state)
5050
{
5051 5052
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
5053
	struct drm_i915_private *dev_priv = to_i915(dev);
5054 5055
	enum port port = dig_port->base.port;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074
	enum pipe pipe = crtc->pipe;
	u32 trans_ddi_func_ctl_value, trans_conf_value, dp_tp_ctl_value;

	trans_ddi_func_ctl_value = intel_de_read(dev_priv,
						 TRANS_DDI_FUNC_CTL(pipe));
	trans_conf_value = intel_de_read(dev_priv, PIPECONF(pipe));
	dp_tp_ctl_value = intel_de_read(dev_priv, TGL_DP_TP_CTL(pipe));

	trans_ddi_func_ctl_value |= TRANS_DDI_FUNC_ENABLE |
				    TGL_TRANS_DDI_SELECT_PORT(port);
	trans_conf_value |= PIPECONF_ENABLE;
	dp_tp_ctl_value |= DP_TP_CTL_ENABLE;

	intel_de_write(dev_priv, PIPECONF(pipe), trans_conf_value);
	intel_de_write(dev_priv, TGL_DP_TP_CTL(pipe), dp_tp_ctl_value);
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(pipe),
		       trans_ddi_func_ctl_value);
}

5075 5076
static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
					 const struct intel_crtc_state *crtc_state)
5077 5078 5079 5080 5081
{
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
	u8 link_status[DP_LINK_STATUS_SIZE];

5082 5083
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0) {
5084 5085 5086 5087 5088
		DRM_DEBUG_KMS("failed to get link status\n");
		return;
	}

	/* retrieve vswing & pre-emphasis setting */
5089 5090
	intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
				  link_status);
5091

5092
	intel_dp_autotest_phy_ddi_disable(intel_dp, crtc_state);
5093

5094
	intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX);
5095

5096
	intel_dp_phy_pattern_update(intel_dp, crtc_state);
5097

5098
	intel_dp_autotest_phy_ddi_enable(intel_dp, crtc_state);
5099 5100 5101 5102 5103

	drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
				    link_status[DP_DPCD_REV]);
}

5104
static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
5105
{
5106 5107
	struct drm_dp_phy_test_params *data =
		&intel_dp->compliance.test_data.phytest;
5108

5109 5110 5111 5112
	if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
		DRM_DEBUG_KMS("DP Phy Test pattern AUX read failure\n");
		return DP_TEST_NAK;
	}
5113

5114 5115
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = true;
5116

5117
	return DP_TEST_ACK;
5118 5119 5120 5121
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
5122
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5123 5124
	u8 response = DP_TEST_NAK;
	u8 request = 0;
5125
	int status;
5126

5127
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
5128
	if (status <= 0) {
5129 5130
		drm_dbg_kms(&i915->drm,
			    "Could not read test request from sink\n");
5131 5132 5133
		goto update_status;
	}

5134
	switch (request) {
5135
	case DP_TEST_LINK_TRAINING:
5136
		drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
5137 5138 5139
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
5140
		drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
5141 5142 5143
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
5144
		drm_dbg_kms(&i915->drm, "EDID test requested\n");
5145 5146 5147
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
5148
		drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
5149 5150 5151
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
5152 5153
		drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
			    request);
5154 5155 5156
		break;
	}

5157 5158 5159
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

5160
update_status:
5161
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
5162
	if (status <= 0)
5163 5164
		drm_dbg_kms(&i915->drm,
			    "Could not write test response to sink\n");
5165 5166
}

5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177
static void
intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, bool *handled)
{
		drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, handled);

		if (esi[1] & DP_CP_IRQ) {
			intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
			*handled = true;
		}
}

5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191
/**
 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
 * @intel_dp: Intel DP struct
 *
 * Read any pending MST interrupts, call MST core to handle these and ack the
 * interrupts. Check if the main and AUX link state is ok.
 *
 * Returns:
 * - %true if pending interrupts were serviced (or no interrupts were
 *   pending) w/o detecting an error condition.
 * - %false if an error condition - like AUX failure or a loss of link - is
 *   detected, which needs servicing from the hotplug work.
 */
static bool
5192 5193
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
5194
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5195
	bool link_ok = true;
5196

5197
	drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
5198 5199 5200

	for (;;) {
		u8 esi[DP_DPRX_ESI_LEN] = {};
5201
		bool handled;
5202
		int retry;
5203

5204
		if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
5205 5206
			drm_dbg_kms(&i915->drm,
				    "failed to get ESI - device may have failed\n");
5207 5208 5209
			link_ok = false;

			break;
5210
		}
5211

5212
		/* check link status - esi[10] = 0x200c */
5213
		if (intel_dp->active_mst_links > 0 && link_ok &&
5214 5215 5216
		    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
			drm_dbg_kms(&i915->drm,
				    "channel EQ not ok, retraining\n");
5217
			link_ok = false;
5218
		}
5219

5220
		drm_dbg_kms(&i915->drm, "got esi %3ph\n", esi);
5221

5222 5223
		intel_dp_mst_hpd_irq(intel_dp, esi, &handled);

5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234
		if (!handled)
			break;

		for (retry = 0; retry < 3; retry++) {
			int wret;

			wret = drm_dp_dpcd_write(&intel_dp->aux,
						 DP_SINK_COUNT_ESI+1,
						 &esi[1], 3);
			if (wret == 3)
				break;
5235 5236
		}
	}
5237

5238
	return link_ok;
5239 5240
}

5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262
static void
intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
{
	bool is_active;
	u8 buf = 0;

	is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
	if (intel_dp->frl.is_trained && !is_active) {
		if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
			return;

		buf &=  ~DP_PCON_ENABLE_HDMI_LINK;
		if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
			return;

		drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);

		/* Restart FRL training or fall back to TMDS mode */
		intel_dp_check_frl_training(intel_dp);
	}
}

5263 5264 5265 5266 5267
static bool
intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
{
	u8 link_status[DP_LINK_STATUS_SIZE];

5268
	if (!intel_dp->link_trained)
5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279
		return false;

	/*
	 * While PSR source HW is enabled, it will control main-link sending
	 * frames, enabling and disabling it so trying to do a retrain will fail
	 * as the link would or not be on or it could mix training patterns
	 * and frame data at the same time causing retrain to fail.
	 * Also when exiting PSR, HW will retrain the link anyways fixing
	 * any link status error.
	 */
	if (intel_psr_enabled(intel_dp))
5280 5281
		return false;

5282 5283
	if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
					     link_status) < 0)
5284 5285 5286 5287 5288
		return false;

	/*
	 * Validate the cached values of intel_dp->link_rate and
	 * intel_dp->lane_count before attempting to retrain.
5289 5290 5291 5292
	 *
	 * FIXME would be nice to user the crtc state here, but since
	 * we need to call this from the short HPD handler that seems
	 * a bit hard.
5293 5294 5295 5296 5297 5298 5299 5300 5301
	 */
	if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
					intel_dp->lane_count))
		return false;

	/* Retrain if Channel EQ or CR not ok */
	return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
}

5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387
static bool intel_dp_has_connector(struct intel_dp *intel_dp,
				   const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_encoder *encoder;
	enum pipe pipe;

	if (!conn_state->best_encoder)
		return false;

	/* SST */
	encoder = &dp_to_dig_port(intel_dp)->base;
	if (conn_state->best_encoder == &encoder->base)
		return true;

	/* MST */
	for_each_pipe(i915, pipe) {
		encoder = &intel_dp->mst_encoders[pipe]->base;
		if (conn_state->best_encoder == &encoder->base)
			return true;
	}

	return false;
}

static int intel_dp_prep_link_retrain(struct intel_dp *intel_dp,
				      struct drm_modeset_acquire_ctx *ctx,
				      u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	if (!intel_dp_needs_link_retrain(intel_dp))
		return 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	if (!intel_dp_needs_link_retrain(intel_dp))
		*crtc_mask = 0;

	return ret;
}

static bool intel_dp_is_connected(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;

	return connector->base.status == connector_status_connected ||
		intel_dp->is_mst;
}

5388 5389
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx)
5390 5391
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5392
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5393
	struct intel_crtc *crtc;
5394
	u32 crtc_mask;
5395 5396
	int ret;

5397
	if (!intel_dp_is_connected(intel_dp))
5398 5399 5400 5401 5402 5403 5404
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

5405
	ret = intel_dp_prep_link_retrain(intel_dp, ctx, &crtc_mask);
5406 5407 5408
	if (ret)
		return ret;

5409
	if (crtc_mask == 0)
5410 5411
		return 0;

5412 5413
	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link\n",
		    encoder->base.base.id, encoder->base.name);
5414

5415 5416 5417
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
5418

5419 5420 5421 5422 5423 5424
		/* Suppress underruns caused by re-training */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), false);
	}
5425

5426 5427 5428 5429 5430 5431 5432 5433 5434 5435
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* retrain on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

5436
		intel_dp_check_frl_training(intel_dp);
5437
		intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
5438 5439 5440 5441
		intel_dp_start_link_train(intel_dp, crtc_state);
		intel_dp_stop_link_train(intel_dp, crtc_state);
		break;
	}
5442

5443 5444 5445
	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
5446

5447 5448 5449 5450 5451 5452 5453 5454
		/* Keep underrun reporting disabled until things are stable */
		intel_wait_for_vblank(dev_priv, crtc->pipe);

		intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
		if (crtc_state->has_pch_encoder)
			intel_set_pch_fifo_underrun_reporting(dev_priv,
							      intel_crtc_pch_transcoder(crtc), true);
	}
5455 5456

	return 0;
5457 5458
}

5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506 5507 5508 5509 5510
static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
				  struct drm_modeset_acquire_ctx *ctx,
				  u32 *crtc_mask)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct drm_connector_list_iter conn_iter;
	struct intel_connector *connector;
	int ret = 0;

	*crtc_mask = 0;

	drm_connector_list_iter_begin(&i915->drm, &conn_iter);
	for_each_intel_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state =
			connector->base.state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!intel_dp_has_connector(intel_dp, conn_state))
			continue;

		crtc = to_intel_crtc(conn_state->crtc);
		if (!crtc)
			continue;

		ret = drm_modeset_lock(&crtc->base.mutex, ctx);
		if (ret)
			break;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));

		if (!crtc_state->hw.active)
			continue;

		if (conn_state->commit &&
		    !try_wait_for_completion(&conn_state->commit->hw_done))
			continue;

		*crtc_mask |= drm_crtc_mask(&crtc->base);
	}
	drm_connector_list_iter_end(&conn_iter);

	return ret;
}

static int intel_dp_do_phy_test(struct intel_encoder *encoder,
				struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5511
	struct intel_crtc *crtc;
5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528
	u32 crtc_mask;
	int ret;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	ret = intel_dp_prep_phy_test(intel_dp, ctx, &crtc_mask);
	if (ret)
		return ret;

	if (crtc_mask == 0)
		return 0;

	drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
		    encoder->base.base.id, encoder->base.name);
5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542

	for_each_intel_crtc_mask(&dev_priv->drm, crtc, crtc_mask) {
		const struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);

		/* test on the MST master transcoder */
		if (INTEL_GEN(dev_priv) >= 12 &&
		    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
		    !intel_dp_mst_is_master_trans(crtc_state))
			continue;

		intel_dp_process_phy_request(intel_dp, crtc_state);
		break;
	}
5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570

	return 0;
}

static void intel_dp_phy_test(struct intel_encoder *encoder)
{
	struct drm_modeset_acquire_ctx ctx;
	int ret;

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
		ret = intel_dp_do_phy_test(encoder, &ctx);

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
}

5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582
/*
 * If display is now connected check links status,
 * there has been known issues of link loss triggering
 * long pulse.
 *
 * Some sinks (eg. ASUS PB287Q) seem to perform some
 * weird HPD ping pong during modesets. So we can apparently
 * end up with HPD going low during a modeset, and then
 * going back up soon after. And once that happens we must
 * retrain the link to get a picture. That's in case no
 * userspace component reacted to intermittent HPD dip.
 */
5583 5584
static enum intel_hotplug_state
intel_dp_hotplug(struct intel_encoder *encoder,
5585
		 struct intel_connector *connector)
5586
{
5587
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5588
	struct drm_modeset_acquire_ctx ctx;
5589
	enum intel_hotplug_state state;
5590
	int ret;
5591

5592 5593 5594 5595 5596 5597 5598
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

5599
	state = intel_encoder_hotplug(encoder, connector);
5600

5601
	drm_modeset_acquire_init(&ctx, 0);
5602

5603 5604
	for (;;) {
		ret = intel_dp_retrain_link(encoder, &ctx);
5605

5606 5607 5608 5609
		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}
5610

5611 5612
		break;
	}
5613

5614 5615
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
5616 5617
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
5618

5619 5620 5621 5622
	/*
	 * Keeping it consistent with intel_ddi_hotplug() and
	 * intel_hdmi_hotplug().
	 */
5623
	if (state == INTEL_HOTPLUG_UNCHANGED && !connector->hotplug_retries)
5624 5625
		state = INTEL_HOTPLUG_RETRY;

5626
	return state;
5627 5628
}

5629
static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
5630
{
5631
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
		return;

	drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);

	if (val & DP_AUTOMATED_TEST_REQUEST)
		intel_dp_handle_test_request(intel_dp);

5646
	if (val & DP_CP_IRQ)
5647
		intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
5648 5649

	if (val & DP_SINK_SPECIFIC_IRQ)
5650
		drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
5651 5652
}

5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676
static void intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	u8 val;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val) {
		drm_dbg_kms(&i915->drm, "Error in reading link service irq vector\n");
		return;
	}

	if (drm_dp_dpcd_writeb(&intel_dp->aux,
			       DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1) {
		drm_dbg_kms(&i915->drm, "Error in writing link service irq vector\n");
		return;
	}

	if (val & HDMI_LINK_STATUS_CHANGED)
		intel_dp_handle_hdmi_link_status_change(intel_dp);
}

5677 5678 5679 5680 5681 5682 5683
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
5684 5685 5686 5687 5688
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
5689
 */
5690
static bool
5691
intel_dp_short_pulse(struct intel_dp *intel_dp)
5692
{
5693
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5694 5695
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
5696

5697 5698 5699 5700
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
5701
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5702

5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
5714 5715
	}

5716 5717
	intel_dp_check_device_service_irq(intel_dp);
	intel_dp_check_link_service_irq(intel_dp);
5718

5719 5720 5721
	/* Handle CEC interrupts, if any */
	drm_dp_cec_irq(&intel_dp->aux);

5722 5723 5724
	/* defer to the hotplug work for link retraining if needed */
	if (intel_dp_needs_link_retrain(intel_dp))
		return false;
5725

5726 5727
	intel_psr_short_pulse(intel_dp);

5728 5729
	switch (intel_dp->compliance.test_type) {
	case DP_TEST_LINK_TRAINING:
5730 5731
		drm_dbg_kms(&dev_priv->drm,
			    "Link Training Compliance Test requested\n");
5732
		/* Send a Hotplug Uevent to userspace to start modeset */
5733
		drm_kms_helper_hotplug_event(&dev_priv->drm);
5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		drm_dbg_kms(&dev_priv->drm,
			    "PHY test pattern Compliance Test requested\n");
		/*
		 * Schedule long hpd to do the test
		 *
		 * FIXME get rid of the ad-hoc phy test modeset code
		 * and properly incorporate it into the normal modeset.
		 */
		return false;
5745
	}
5746 5747

	return true;
5748 5749
}

5750
/* XXX this is probably wrong for multiple downstream ports */
5751
static enum drm_connector_status
5752
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
5753
{
5754
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5755
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5756 5757
	u8 *dpcd = intel_dp->dpcd;
	u8 type;
5758

5759
	if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
5760 5761
		return connector_status_connected;

5762
	lspcon_resume(dig_port);
5763

5764 5765 5766 5767
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
5768
	if (!drm_dp_is_branch(dpcd))
5769
		return connector_status_connected;
5770 5771

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
5772
	if (intel_dp_has_sink_count(intel_dp) &&
5773
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
5774 5775
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
5776 5777
	}

5778 5779 5780
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

5781
	/* If no HPD, poke DDC gently */
5782
	if (drm_probe_ddc(&intel_dp->aux.ddc))
5783
		return connector_status_connected;
5784 5785

	/* Well we tried, say unknown for unreliable port types */
5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
5798 5799

	/* Anything else is out of spec, warn and ignore */
5800
	drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
5801
	return connector_status_disconnected;
5802 5803
}

5804 5805 5806
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
5807
	return connector_status_connected;
5808 5809
}

5810
static bool ibx_digital_port_connected(struct intel_encoder *encoder)
5811
{
5812
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5813
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
5814

5815
	return intel_de_read(dev_priv, SDEISR) & bit;
5816 5817
}

5818
static bool g4x_digital_port_connected(struct intel_encoder *encoder)
5819
{
5820
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5821
	u32 bit;
5822

5823 5824
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
5825 5826
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
5827
	case HPD_PORT_C:
5828 5829
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
5830
	case HPD_PORT_D:
5831 5832 5833
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
5834
		MISSING_CASE(encoder->hpd_pin);
5835 5836 5837
		return false;
	}

5838
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
5839 5840
}

5841
static bool gm45_digital_port_connected(struct intel_encoder *encoder)
5842
{
5843
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5844 5845
	u32 bit;

5846 5847
	switch (encoder->hpd_pin) {
	case HPD_PORT_B:
5848
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
5849
		break;
5850
	case HPD_PORT_C:
5851
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
5852
		break;
5853
	case HPD_PORT_D:
5854
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
5855 5856
		break;
	default:
5857
		MISSING_CASE(encoder->hpd_pin);
5858
		return false;
5859 5860
	}

5861
	return intel_de_read(dev_priv, PORT_HOTPLUG_STAT) & bit;
5862 5863
}

5864
static bool ilk_digital_port_connected(struct intel_encoder *encoder)
5865
{
5866
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5867
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
5868

5869
	return intel_de_read(dev_priv, DEISR) & bit;
5870 5871
}

5872 5873
/*
 * intel_digital_port_connected - is the specified port connected?
5874
 * @encoder: intel_encoder
5875
 *
5876 5877 5878 5879 5880
 * In cases where there's a connector physically connected but it can't be used
 * by our hardware we also return false, since the rest of the driver should
 * pretty much treat the port as disconnected. This is relevant for type-C
 * (starting on ICL) where there's ownership involved.
 *
5881
 * Return %true if port is connected, %false otherwise.
5882
 */
5883 5884 5885
bool intel_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5886
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5887
	bool is_connected = false;
5888 5889 5890
	intel_wakeref_t wakeref;

	with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref)
5891
		is_connected = dig_port->connected(encoder);
5892 5893 5894 5895

	return is_connected;
}

5896
static struct edid *
5897
intel_dp_get_edid(struct intel_dp *intel_dp)
5898
{
5899
	struct intel_connector *intel_connector = intel_dp->attached_connector;
5900

5901 5902 5903 5904
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
5905 5906
			return NULL;

J
Jani Nikula 已提交
5907
		return drm_edid_duplicate(intel_connector->edid);
5908 5909 5910 5911
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
5912

5913
static void
5914 5915
intel_dp_update_dfp(struct intel_dp *intel_dp,
		    const struct edid *edid)
5916
{
5917 5918 5919 5920 5921
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;

	intel_dp->dfp.max_bpc =
		drm_dp_downstream_max_bpc(intel_dp->dpcd,
5922
					  intel_dp->downstream_ports, edid);
5923

5924 5925 5926 5927
	intel_dp->dfp.max_dotclock =
		drm_dp_downstream_max_dotclock(intel_dp->dpcd,
					       intel_dp->downstream_ports);

5928 5929 5930 5931 5932 5933 5934 5935 5936
	intel_dp->dfp.min_tmds_clock =
		drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);
	intel_dp->dfp.max_tmds_clock =
		drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
						 intel_dp->downstream_ports,
						 edid);

5937 5938 5939 5940
	intel_dp->dfp.pcon_max_frl_bw =
		drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
					   intel_dp->downstream_ports);

5941
	drm_dbg_kms(&i915->drm,
5942
		    "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
5943
		    connector->base.base.id, connector->base.name,
5944 5945 5946
		    intel_dp->dfp.max_bpc,
		    intel_dp->dfp.max_dotclock,
		    intel_dp->dfp.min_tmds_clock,
5947 5948
		    intel_dp->dfp.max_tmds_clock,
		    intel_dp->dfp.pcon_max_frl_bw);
5949 5950

	intel_dp_get_pcon_dsc_cap(intel_dp);
5951 5952 5953 5954 5955 5956 5957
}

static void
intel_dp_update_420(struct intel_dp *intel_dp)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_connector *connector = intel_dp->attached_connector;
5958
	bool is_branch, ycbcr_420_passthrough, ycbcr_444_to_420, rgb_to_ycbcr;
5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974

	/* No YCbCr output support on gmch platforms */
	if (HAS_GMCH(i915))
		return;

	/*
	 * ILK doesn't seem capable of DP YCbCr output. The
	 * displayed image is severly corrupted. SNB+ is fine.
	 */
	if (IS_GEN(i915, 5))
		return;

	is_branch = drm_dp_is_branch(intel_dp->dpcd);
	ycbcr_420_passthrough =
		drm_dp_downstream_420_passthrough(intel_dp->dpcd,
						  intel_dp->downstream_ports);
5975
	/* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
5976
	ycbcr_444_to_420 =
5977
		dp_to_dig_port(intel_dp)->lspcon.active ||
5978 5979
		drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
							intel_dp->downstream_ports);
5980 5981 5982 5983 5984
	rgb_to_ycbcr = drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
								 intel_dp->downstream_ports,
								 DP_DS_HDMI_BT601_RGB_YCBCR_CONV ||
								 DP_DS_HDMI_BT709_RGB_YCBCR_CONV ||
								 DP_DS_HDMI_BT2020_RGB_YCBCR_CONV);
5985 5986

	if (INTEL_GEN(i915) >= 11) {
5987 5988 5989 5990 5991 5992
		/* Let PCON convert from RGB->YCbCr if possible */
		if (is_branch && rgb_to_ycbcr && ycbcr_444_to_420) {
			intel_dp->dfp.rgb_to_ycbcr = true;
			intel_dp->dfp.ycbcr_444_to_420 = true;
			connector->base.ycbcr_420_allowed = true;
		} else {
5993
		/* Prefer 4:2:0 passthrough over 4:4:4->4:2:0 conversion */
5994 5995
			intel_dp->dfp.ycbcr_444_to_420 =
				ycbcr_444_to_420 && !ycbcr_420_passthrough;
5996

5997 5998 5999
			connector->base.ycbcr_420_allowed =
				!is_branch || ycbcr_444_to_420 || ycbcr_420_passthrough;
		}
6000 6001 6002 6003 6004 6005 6006 6007
	} else {
		/* 4:4:4->4:2:0 conversion is the only way */
		intel_dp->dfp.ycbcr_444_to_420 = ycbcr_444_to_420;

		connector->base.ycbcr_420_allowed = ycbcr_444_to_420;
	}

	drm_dbg_kms(&i915->drm,
6008
		    "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
6009
		    connector->base.base.id, connector->base.name,
6010
		    yesno(intel_dp->dfp.rgb_to_ycbcr),
6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026
		    yesno(connector->base.ycbcr_420_allowed),
		    yesno(intel_dp->dfp.ycbcr_444_to_420));
}

static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *connector = intel_dp->attached_connector;
	struct edid *edid;

	intel_dp_unset_edid(intel_dp);
	edid = intel_dp_get_edid(intel_dp);
	connector->detect_edid = edid;

	intel_dp_update_dfp(intel_dp, edid);
	intel_dp_update_420(intel_dp);
6027

6028 6029 6030 6031 6032
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_dp->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
	}

6033
	drm_dp_cec_set_edid(&intel_dp->aux, edid);
L
Lyude Paul 已提交
6034
	intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
6035 6036
}

6037 6038
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
6039
{
6040
	struct intel_connector *connector = intel_dp->attached_connector;
6041

6042
	drm_dp_cec_unset_edid(&intel_dp->aux);
6043 6044
	kfree(connector->detect_edid);
	connector->detect_edid = NULL;
6045

6046
	intel_dp->has_hdmi_sink = false;
6047
	intel_dp->has_audio = false;
L
Lyude Paul 已提交
6048
	intel_dp->edid_quirks = 0;
6049 6050

	intel_dp->dfp.max_bpc = 0;
6051
	intel_dp->dfp.max_dotclock = 0;
6052 6053
	intel_dp->dfp.min_tmds_clock = 0;
	intel_dp->dfp.max_tmds_clock = 0;
6054

6055 6056
	intel_dp->dfp.pcon_max_frl_bw = 0;

6057 6058
	intel_dp->dfp.ycbcr_444_to_420 = false;
	connector->base.ycbcr_420_allowed = false;
6059
}
6060

6061
static int
6062 6063 6064
intel_dp_detect(struct drm_connector *connector,
		struct drm_modeset_acquire_ctx *ctx,
		bool force)
Z
Zhenyu Wang 已提交
6065
{
6066
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6067
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6068 6069
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
Z
Zhenyu Wang 已提交
6070 6071
	enum drm_connector_status status;

6072 6073
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6074 6075
	drm_WARN_ON(&dev_priv->drm,
		    !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
6076

6077 6078 6079
	if (!INTEL_DISPLAY_ENABLED(dev_priv))
		return connector_status_disconnected;

6080
	/* Can't disconnect eDP */
6081
	if (intel_dp_is_edp(intel_dp))
6082
		status = edp_detect(intel_dp);
6083
	else if (intel_digital_port_connected(encoder))
6084
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
6085
	else
6086 6087
		status = connector_status_disconnected;

6088
	if (status == connector_status_disconnected) {
6089
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6090
		memset(intel_dp->dsc_dpcd, 0, sizeof(intel_dp->dsc_dpcd));
6091

6092
		if (intel_dp->is_mst) {
6093 6094 6095 6096
			drm_dbg_kms(&dev_priv->drm,
				    "MST device may have disappeared %d vs %d\n",
				    intel_dp->is_mst,
				    intel_dp->mst_mgr.mst_state);
6097 6098 6099 6100 6101
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

6102
		goto out;
6103
	}
Z
Zhenyu Wang 已提交
6104

6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115
	/* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
	if (INTEL_GEN(dev_priv) >= 11)
		intel_dp_get_dsc_sink_cap(intel_dp);

	intel_dp_configure_mst(intel_dp);

	/*
	 * TODO: Reset link params when switching to MST mode, until MST
	 * supports link training fallback params.
	 */
	if (intel_dp->reset_link_params || intel_dp->is_mst) {
6116 6117
		/* Initial max link lane count */
		intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
6118

6119 6120
		/* Initial max link rate */
		intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
6121 6122 6123

		intel_dp->reset_link_params = false;
	}
6124

6125 6126
	intel_dp_print_rates(intel_dp);

6127
	if (intel_dp->is_mst) {
6128 6129 6130 6131 6132
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
6133 6134
		status = connector_status_disconnected;
		goto out;
6135 6136 6137 6138 6139 6140
	}

	/*
	 * Some external monitors do not signal loss of link synchronization
	 * with an IRQ_HPD, so force a link status check.
	 */
6141 6142 6143 6144
	if (!intel_dp_is_edp(intel_dp)) {
		int ret;

		ret = intel_dp_retrain_link(encoder, ctx);
6145
		if (ret)
6146 6147
			return ret;
	}
6148

6149 6150 6151 6152 6153 6154 6155 6156
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

6157
	intel_dp_set_edid(intel_dp);
6158 6159
	if (intel_dp_is_edp(intel_dp) ||
	    to_intel_connector(connector)->detect_edid)
6160
		status = connector_status_connected;
6161

6162
	intel_dp_check_device_service_irq(intel_dp);
6163

6164
out:
6165
	if (status != connector_status_connected && !intel_dp->is_mst)
6166
		intel_dp_unset_edid(intel_dp);
6167

6168 6169 6170 6171 6172 6173
	/*
	 * Make sure the refs for power wells enabled during detect are
	 * dropped to avoid a new detect cycle triggered by HPD polling.
	 */
	intel_display_power_flush_work(dev_priv);

6174 6175 6176 6177 6178
	if (!intel_dp_is_edp(intel_dp))
		drm_dp_set_subconnector_property(connector,
						 status,
						 intel_dp->dpcd,
						 intel_dp->downstream_ports);
6179
	return status;
6180 6181
}

6182 6183
static void
intel_dp_force(struct drm_connector *connector)
6184
{
6185
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6186 6187
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &dig_port->base;
6188
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6189 6190
	enum intel_display_power_domain aux_domain =
		intel_aux_power_domain(dig_port);
6191
	intel_wakeref_t wakeref;
6192

6193 6194
	drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
		    connector->base.id, connector->name);
6195
	intel_dp_unset_edid(intel_dp);
6196

6197 6198
	if (connector->status != connector_status_connected)
		return;
6199

6200
	wakeref = intel_display_power_get(dev_priv, aux_domain);
6201 6202 6203

	intel_dp_set_edid(intel_dp);

6204
	intel_display_power_put(dev_priv, aux_domain, wakeref);
6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
6218

6219
	/* if eDP has no EDID, fall back to fixed mode */
6220
	if (intel_dp_is_edp(intel_attached_dp(intel_connector)) &&
6221
	    intel_connector->panel.fixed_mode) {
6222
		struct drm_display_mode *mode;
6223 6224

		mode = drm_mode_duplicate(connector->dev,
6225
					  intel_connector->panel.fixed_mode);
6226
		if (mode) {
6227 6228 6229 6230
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
6231

6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244
	if (!edid) {
		struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
		struct drm_display_mode *mode;

		mode = drm_dp_downstream_mode(connector->dev,
					      intel_dp->dpcd,
					      intel_dp->downstream_ports);
		if (mode) {
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}

6245
	return 0;
6246 6247
}

6248 6249 6250
static int
intel_dp_connector_register(struct drm_connector *connector)
{
6251
	struct drm_i915_private *i915 = to_i915(connector->dev);
6252
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6253 6254
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_lspcon *lspcon = &dig_port->lspcon;
6255 6256 6257 6258 6259
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
6260

6261 6262
	drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
		    intel_dp->aux.name, connector->kdev->kobj.name);
6263 6264

	intel_dp->aux.dev = connector->kdev;
6265 6266
	ret = drm_dp_aux_register(&intel_dp->aux);
	if (!ret)
6267
		drm_dp_cec_register_connector(&intel_dp->aux, connector);
6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283

	if (!intel_bios_is_lspcon_present(i915, dig_port->base.port))
		return ret;

	/*
	 * ToDo: Clean this up to handle lspcon init and resume more
	 * efficiently and streamlined.
	 */
	if (lspcon_init(dig_port)) {
		lspcon_detect_hdr_capability(lspcon);
		if (lspcon->hdr_supported)
			drm_object_attach_property(&connector->base,
						   connector->dev->mode_config.hdr_output_metadata_property,
						   0);
	}

6284
	return ret;
6285 6286
}

6287 6288 6289
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
6290
	struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6291 6292 6293

	drm_dp_cec_unregister_connector(&intel_dp->aux);
	drm_dp_aux_unregister(&intel_dp->aux);
6294 6295 6296
	intel_connector_unregister(connector);
}

6297
void intel_dp_encoder_flush_work(struct drm_encoder *encoder)
6298
{
6299 6300
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
	struct intel_dp *intel_dp = &dig_port->dp;
6301

6302
	intel_dp_mst_encoder_cleanup(dig_port);
6303

6304
	intel_pps_vdd_off_sync(intel_dp);
6305 6306

	intel_dp_aux_fini(intel_dp);
6307 6308 6309 6310 6311
}

static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	intel_dp_encoder_flush_work(encoder);
6312

6313
	drm_encoder_cleanup(encoder);
6314
	kfree(enc_to_dig_port(to_intel_encoder(encoder)));
6315 6316
}

6317
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
6318
{
6319
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
6320

6321
	intel_pps_vdd_off_sync(intel_dp);
6322 6323
}

6324
void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
6325 6326 6327 6328 6329 6330 6331
{
	struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
	intel_wakeref_t wakeref;

	if (!intel_dp_is_edp(intel_dp))
		return;

6332
	with_intel_pps_lock(intel_dp, wakeref)
6333 6334 6335
		wait_panel_power_cycle(intel_dp);
}

6336 6337
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
6338
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6339 6340
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	enum pipe pipe;
6341

6342 6343 6344
	if (intel_dp_port_enabled(dev_priv, intel_dp->output_reg,
				  encoder->port, &pipe))
		return pipe;
6345

6346
	return INVALID_PIPE;
6347 6348
}

6349
void intel_dp_encoder_reset(struct drm_encoder *encoder)
6350
{
6351
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
6352
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));
6353 6354

	if (!HAS_DDI(dev_priv))
6355
		intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
6356

6357 6358
	intel_dp->reset_link_params = true;

6359 6360
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		intel_wakeref_t wakeref;
6361

6362
		with_intel_pps_lock(intel_dp, wakeref)
6363
			intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6364
	}
6365 6366

	intel_pps_encoder_reset(intel_dp);
6367 6368
}

6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405
static int intel_modeset_tile_group(struct intel_atomic_state *state,
				    int tile_group_id)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct drm_connector_list_iter conn_iter;
	struct drm_connector *connector;
	int ret = 0;

	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct intel_crtc_state *crtc_state;
		struct intel_crtc *crtc;

		if (!connector->has_tile ||
		    connector->tile_group->id != tile_group_id)
			continue;

		conn_state = drm_atomic_get_connector_state(&state->base,
							    connector);
		if (IS_ERR(conn_state)) {
			ret = PTR_ERR(conn_state);
			break;
		}

		crtc = to_intel_crtc(conn_state->crtc);

		if (!crtc)
			continue;

		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			break;
	}
6406
	drm_connector_list_iter_end(&conn_iter);
6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445

	return ret;
}

static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	if (transcoders == 0)
		return 0;

	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

		if (!crtc_state->hw.enable)
			continue;

		if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
			continue;

		crtc_state->uapi.mode_changed = true;

		ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
		if (ret)
			return ret;

		ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
		if (ret)
			return ret;

		transcoders &= ~BIT(crtc_state->cpu_transcoder);
	}

6446
	drm_WARN_ON(&dev_priv->drm, transcoders != 0);
6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487

	return 0;
}

static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
				      struct drm_connector *connector)
{
	const struct drm_connector_state *old_conn_state =
		drm_atomic_get_old_connector_state(&state->base, connector);
	const struct intel_crtc_state *old_crtc_state;
	struct intel_crtc *crtc;
	u8 transcoders;

	crtc = to_intel_crtc(old_conn_state->crtc);
	if (!crtc)
		return 0;

	old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);

	if (!old_crtc_state->hw.active)
		return 0;

	transcoders = old_crtc_state->sync_mode_slaves_mask;
	if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
		transcoders |= BIT(old_crtc_state->master_transcoder);

	return intel_modeset_affected_transcoders(state,
						  transcoders);
}

static int intel_dp_connector_atomic_check(struct drm_connector *conn,
					   struct drm_atomic_state *_state)
{
	struct drm_i915_private *dev_priv = to_i915(conn->dev);
	struct intel_atomic_state *state = to_intel_atomic_state(_state);
	int ret;

	ret = intel_digital_connector_atomic_check(conn, &state->base);
	if (ret)
		return ret;

6488 6489 6490 6491 6492
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
	if (INTEL_GEN(dev_priv) < 9)
6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506
		return 0;

	if (!intel_connector_needs_modeset(state, conn))
		return 0;

	if (conn->has_tile) {
		ret = intel_modeset_tile_group(state, conn->tile_group->id);
		if (ret)
			return ret;
	}

	return intel_modeset_synced_crtcs(state, conn);
}

6507
static const struct drm_connector_funcs intel_dp_connector_funcs = {
6508
	.force = intel_dp_force,
6509
	.fill_modes = drm_helper_probe_single_connector_modes,
6510 6511
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
6512
	.late_register = intel_dp_connector_register,
6513
	.early_unregister = intel_dp_connector_unregister,
6514
	.destroy = intel_connector_destroy,
6515
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6516
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
6517 6518 6519
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
6520
	.detect_ctx = intel_dp_detect,
6521 6522
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
6523
	.atomic_check = intel_dp_connector_atomic_check,
6524 6525 6526
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6527
	.reset = intel_dp_encoder_reset,
6528
	.destroy = intel_dp_encoder_destroy,
6529 6530
};

6531
enum irqreturn
6532
intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
6533
{
6534 6535
	struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
	struct intel_dp *intel_dp = &dig_port->dp;
6536

6537
	if (dig_port->base.type == INTEL_OUTPUT_EDP &&
6538
	    (long_hpd || !intel_pps_have_power(intel_dp))) {
6539
		/*
6540
		 * vdd off can generate a long/short pulse on eDP which
6541 6542
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
6543
		 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
6544
		 */
6545 6546 6547
		drm_dbg_kms(&i915->drm,
			    "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
			    long_hpd ? "long" : "short",
6548 6549
			    dig_port->base.base.base.id,
			    dig_port->base.base.name);
6550
		return IRQ_HANDLED;
6551 6552
	}

6553
	drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
6554 6555
		    dig_port->base.base.base.id,
		    dig_port->base.base.name,
6556
		    long_hpd ? "long" : "short");
6557

6558
	if (long_hpd) {
6559
		intel_dp->reset_link_params = true;
6560 6561 6562 6563
		return IRQ_NONE;
	}

	if (intel_dp->is_mst) {
6564
		if (!intel_dp_check_mst_status(intel_dp))
6565
			return IRQ_NONE;
6566 6567
	} else if (!intel_dp_short_pulse(intel_dp)) {
		return IRQ_NONE;
6568
	}
6569

6570
	return IRQ_HANDLED;
6571 6572
}

6573
/* check the VBT to see whether the eDP is on another port */
6574
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
6575
{
6576 6577 6578 6579
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
6580
	if (INTEL_GEN(dev_priv) < 5)
6581 6582
		return false;

6583
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
6584 6585
		return true;

6586
	return intel_bios_is_port_edp(dev_priv, port);
6587 6588
}

6589
static void
6590 6591
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
6592
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
6593 6594
	enum port port = dp_to_dig_port(intel_dp)->base.port;

6595 6596 6597
	if (!intel_dp_is_edp(intel_dp))
		drm_connector_attach_dp_subconnector_property(connector);

6598 6599
	if (!IS_G4X(dev_priv) && port != PORT_A)
		intel_attach_force_audio_property(connector);
6600

6601
	intel_attach_broadcast_rgb_property(connector);
R
Rodrigo Vivi 已提交
6602
	if (HAS_GMCH(dev_priv))
6603 6604 6605
		drm_connector_attach_max_bpc_property(connector, 6, 10);
	else if (INTEL_GEN(dev_priv) >= 5)
		drm_connector_attach_max_bpc_property(connector, 6, 12);
6606

6607 6608
	/* Register HDMI colorspace for case of lspcon */
	if (intel_bios_is_lspcon_present(dev_priv, port)) {
6609
		drm_connector_attach_content_type_property(connector);
6610 6611 6612 6613
		intel_attach_hdmi_colorspace_property(connector);
	} else {
		intel_attach_dp_colorspace_property(connector);
	}
6614

6615 6616 6617 6618 6619
	if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 11)
		drm_object_attach_property(&connector->base,
					   connector->dev->mode_config.hdr_output_metadata_property,
					   0);

6620
	if (intel_dp_is_edp(intel_dp)) {
6621 6622 6623
		u32 allowed_scalers;

		allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
R
Rodrigo Vivi 已提交
6624
		if (!HAS_GMCH(dev_priv))
6625 6626 6627 6628
			allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);

		drm_connector_attach_scaling_mode_property(connector, allowed_scalers);

6629
		connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
6630

6631
	}
6632 6633
}

6634 6635
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
6636
 * @dev_priv: i915 device
6637
 * @crtc_state: a pointer to the active intel_crtc_state
6638 6639 6640 6641 6642 6643 6644 6645 6646
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
6647
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
6648
				    const struct intel_crtc_state *crtc_state,
6649
				    int refresh_rate)
6650
{
6651
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
6652
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->uapi.crtc);
6653
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
6654 6655

	if (refresh_rate <= 0) {
6656 6657
		drm_dbg_kms(&dev_priv->drm,
			    "Refresh rate should be positive non-zero.\n");
6658 6659 6660
		return;
	}

6661
	if (intel_dp == NULL) {
6662
		drm_dbg_kms(&dev_priv->drm, "DRRS not supported.\n");
6663 6664 6665 6666
		return;
	}

	if (!intel_crtc) {
6667 6668
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS: intel_crtc not initialized\n");
6669 6670 6671
		return;
	}

6672
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
6673
		drm_dbg_kms(&dev_priv->drm, "Only Seamless DRRS supported.\n");
6674 6675 6676
		return;
	}

V
Ville Syrjälä 已提交
6677
	if (drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode) ==
6678
			refresh_rate)
6679 6680
		index = DRRS_LOW_RR;

6681
	if (index == dev_priv->drrs.refresh_rate_type) {
6682 6683
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS requested for previously set RR...ignoring\n");
6684 6685 6686
		return;
	}

6687
	if (!crtc_state->hw.active) {
6688 6689
		drm_dbg_kms(&dev_priv->drm,
			    "eDP encoder disabled. CRTC not Active\n");
6690 6691 6692
		return;
	}

6693
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
6694 6695
		switch (index) {
		case DRRS_HIGH_RR:
6696
			intel_dp_set_m_n(crtc_state, M1_N1);
6697 6698
			break;
		case DRRS_LOW_RR:
6699
			intel_dp_set_m_n(crtc_state, M2_N2);
6700 6701 6702
			break;
		case DRRS_MAX_RR:
		default:
6703 6704
			drm_err(&dev_priv->drm,
				"Unsupported refreshrate type\n");
6705
		}
6706 6707
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
6708
		u32 val;
6709

6710
		val = intel_de_read(dev_priv, reg);
6711
		if (index > DRRS_HIGH_RR) {
6712
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6713 6714 6715
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
6716
		} else {
6717
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6718 6719 6720
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
6721
		}
6722
		intel_de_write(dev_priv, reg, val);
6723 6724
	}

6725 6726
	dev_priv->drrs.refresh_rate_type = index;

6727 6728
	drm_dbg_kms(&dev_priv->drm, "eDP Refresh Rate set to : %dHz\n",
		    refresh_rate);
6729 6730
}

6731 6732 6733 6734 6735 6736 6737 6738 6739
static void
intel_edp_drrs_enable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	dev_priv->drrs.busy_frontbuffer_bits = 0;
	dev_priv->drrs.dp = intel_dp;
}

6740 6741 6742
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
6743
 * @crtc_state: A pointer to the active crtc state.
6744 6745 6746
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
6747
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
6748
			   const struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
6749
{
6750
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
6751

6752
	if (!crtc_state->has_drrs)
V
Vandana Kannan 已提交
6753 6754
		return;

6755
	drm_dbg_kms(&dev_priv->drm, "Enabling DRRS\n");
6756

V
Vandana Kannan 已提交
6757
	mutex_lock(&dev_priv->drrs.mutex);
6758

6759
	if (dev_priv->drrs.dp) {
6760
		drm_warn(&dev_priv->drm, "DRRS already enabled\n");
V
Vandana Kannan 已提交
6761 6762 6763
		goto unlock;
	}

6764
	intel_edp_drrs_enable_locked(intel_dp);
V
Vandana Kannan 已提交
6765 6766 6767 6768 6769

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785
static void
intel_edp_drrs_disable_locked(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		int refresh;

		refresh = drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode);
		intel_dp_set_drrs_state(dev_priv, crtc_state, refresh);
	}

	dev_priv->drrs.dp = NULL;
}

6786 6787 6788
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
6789
 * @old_crtc_state: Pointer to old crtc_state.
6790 6791
 *
 */
6792
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
6793
			    const struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
6794
{
6795
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
V
Vandana Kannan 已提交
6796

6797
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
6798 6799 6800 6801 6802 6803 6804 6805
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6806
	intel_edp_drrs_disable_locked(intel_dp, old_crtc_state);
V
Vandana Kannan 已提交
6807 6808 6809 6810 6811
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844
/**
 * intel_edp_drrs_update - Update DRRS state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This function will update DRRS states, disabling or enabling DRRS when
 * executing fastsets. For full modeset, intel_edp_drrs_disable() and
 * intel_edp_drrs_enable() should be called instead.
 */
void
intel_edp_drrs_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	if (dev_priv->drrs.type != SEAMLESS_DRRS_SUPPORT)
		return;

	mutex_lock(&dev_priv->drrs.mutex);

	/* New state matches current one? */
	if (crtc_state->has_drrs == !!dev_priv->drrs.dp)
		goto unlock;

	if (crtc_state->has_drrs)
		intel_edp_drrs_enable_locked(intel_dp);
	else
		intel_edp_drrs_disable_locked(intel_dp, crtc_state);

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

6858
	/*
6859 6860
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
6861 6862
	 */

6863 6864
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
6865

6866 6867 6868 6869
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
6870
			drm_mode_vrefresh(intel_dp->attached_connector->panel.downclock_mode));
6871
	}
6872

6873 6874
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
6875 6876
}

6877
/**
6878
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
6879
 * @dev_priv: i915 device
6880 6881
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
6882 6883
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
6884 6885 6886
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
6887 6888
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
6889
{
6890
	struct intel_dp *intel_dp;
6891 6892 6893
	struct drm_crtc *crtc;
	enum pipe pipe;

6894
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
6895 6896
		return;

6897
	cancel_delayed_work(&dev_priv->drrs.work);
6898

6899
	mutex_lock(&dev_priv->drrs.mutex);
6900 6901 6902

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
6903 6904 6905 6906
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6907
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
6908 6909
	pipe = to_intel_crtc(crtc)->pipe;

6910 6911 6912
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

6913
	/* invalidate means busy screen hence upclock */
6914
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6915
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
6916
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
6917 6918 6919 6920

	mutex_unlock(&dev_priv->drrs.mutex);
}

6921
/**
6922
 * intel_edp_drrs_flush - Restart Idleness DRRS
6923
 * @dev_priv: i915 device
6924 6925
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
6926 6927 6928 6929
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
6930 6931 6932
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
6933 6934
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
6935
{
6936
	struct intel_dp *intel_dp;
6937 6938 6939
	struct drm_crtc *crtc;
	enum pipe pipe;

6940
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
6941 6942
		return;

6943
	cancel_delayed_work(&dev_priv->drrs.work);
6944

6945
	mutex_lock(&dev_priv->drrs.mutex);
6946 6947 6948

	intel_dp = dev_priv->drrs.dp;
	if (!intel_dp) {
6949 6950 6951 6952
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

6953
	crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
6954
	pipe = to_intel_crtc(crtc)->pipe;
6955 6956

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
6957 6958
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

6959
	/* flush means busy screen hence upclock */
6960
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
6961
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
V
Ville Syrjälä 已提交
6962
					drm_mode_vrefresh(intel_dp->attached_connector->panel.fixed_mode));
6963 6964 6965 6966 6967 6968

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
6969 6970 6971 6972 6973
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
6997 6998 6999 7000 7001 7002 7003 7004
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
7005 7006 7007 7008 7009 7010 7011 7012
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
7013
 * @connector: eDP connector
7014 7015 7016 7017 7018 7019 7020 7021 7022 7023
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
7024
static struct drm_display_mode *
7025 7026
intel_dp_drrs_init(struct intel_connector *connector,
		   struct drm_display_mode *fixed_mode)
7027
{
7028
	struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
7029 7030
	struct drm_display_mode *downclock_mode = NULL;

7031 7032 7033
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

7034
	if (INTEL_GEN(dev_priv) <= 6) {
7035 7036
		drm_dbg_kms(&dev_priv->drm,
			    "DRRS supported for Gen7 and above\n");
7037 7038 7039 7040
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
7041
		drm_dbg_kms(&dev_priv->drm, "VBT doesn't support DRRS\n");
7042 7043 7044
		return NULL;
	}

7045
	downclock_mode = intel_panel_edid_downclock_mode(connector, fixed_mode);
7046
	if (!downclock_mode) {
7047 7048
		drm_dbg_kms(&dev_priv->drm,
			    "Downclock mode is not found. DRRS not supported\n");
7049 7050 7051
		return NULL;
	}

7052
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
7053

7054
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
7055 7056
	drm_dbg_kms(&dev_priv->drm,
		    "seamless DRRS supported for eDP panel.\n");
7057 7058 7059
	return downclock_mode;
}

7060
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
7061
				     struct intel_connector *intel_connector)
7062
{
7063 7064
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_device *dev = &dev_priv->drm;
7065
	struct drm_connector *connector = &intel_connector->base;
7066
	struct drm_display_mode *fixed_mode = NULL;
7067
	struct drm_display_mode *downclock_mode = NULL;
7068
	bool has_dpcd;
7069
	enum pipe pipe = INVALID_PIPE;
7070
	struct edid *edid;
7071

7072
	if (!intel_dp_is_edp(intel_dp))
7073 7074
		return true;

7075 7076 7077 7078 7079 7080
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
7081
	if (intel_get_lvds_encoder(dev_priv)) {
7082 7083
		drm_WARN_ON(dev,
			    !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
7084 7085
		drm_info(&dev_priv->drm,
			 "LVDS was detected, not registering eDP\n");
7086 7087 7088 7089

		return false;
	}

7090
	intel_pps_init(intel_dp);
7091

7092
	/* Cache DPCD and EDID for edp. */
7093
	has_dpcd = intel_edp_init_dpcd(intel_dp);
7094

7095
	if (!has_dpcd) {
7096
		/* if this fails, presume the device is a ghost */
7097 7098
		drm_info(&dev_priv->drm,
			 "failed to retrieve link info, disabling eDP\n");
7099
		goto out_vdd_off;
7100 7101
	}

7102
	mutex_lock(&dev->mode_config.mutex);
7103
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
7104 7105
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
L
Lyude Paul 已提交
7106 7107
			drm_connector_update_edid_property(connector, edid);
			intel_dp->edid_quirks = drm_dp_get_edid_quirks(edid);
7108 7109 7110 7111 7112 7113 7114 7115 7116
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

7117 7118 7119
	fixed_mode = intel_panel_edid_fixed_mode(intel_connector);
	if (fixed_mode)
		downclock_mode = intel_dp_drrs_init(intel_connector, fixed_mode);
7120 7121

	/* fallback to VBT if available for eDP */
7122 7123
	if (!fixed_mode)
		fixed_mode = intel_panel_vbt_fixed_mode(intel_connector);
7124
	mutex_unlock(&dev->mode_config.mutex);
7125

7126
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
7127 7128 7129 7130 7131
		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
7132
		pipe = vlv_active_pipe(intel_dp);
7133 7134 7135 7136 7137 7138 7139

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

7140 7141 7142
		drm_dbg_kms(&dev_priv->drm,
			    "using pipe %c for initial backlight setup\n",
			    pipe_name(pipe));
7143 7144
	}

7145
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
7146
	intel_connector->panel.backlight.power = intel_pps_backlight_power;
7147
	intel_panel_setup_backlight(connector, pipe);
7148

7149 7150
	if (fixed_mode) {
		drm_connector_set_panel_orientation_with_quirk(connector,
7151
				dev_priv->vbt.orientation,
7152 7153
				fixed_mode->hdisplay, fixed_mode->vdisplay);
	}
7154

7155
	return true;
7156 7157

out_vdd_off:
7158
	intel_pps_vdd_off_sync(intel_dp);
7159 7160

	return false;
7161 7162
}

7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178
static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
{
	struct intel_connector *intel_connector;
	struct drm_connector *connector;

	intel_connector = container_of(work, typeof(*intel_connector),
				       modeset_retry_work);
	connector = &intel_connector->base;
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
		      connector->name);

	/* Grab the locks before changing connector property*/
	mutex_lock(&connector->dev->mode_config.mutex);
	/* Set connector link status to BAD and send a Uevent to notify
	 * userspace to do a modeset.
	 */
7179 7180
	drm_connector_set_link_status_property(connector,
					       DRM_MODE_LINK_STATUS_BAD);
7181 7182 7183 7184 7185
	mutex_unlock(&connector->dev->mode_config.mutex);
	/* Send Hotplug uevent so userspace can reprobe */
	drm_kms_helper_hotplug_event(connector->dev);
}

7186
bool
7187
intel_dp_init_connector(struct intel_digital_port *dig_port,
7188
			struct intel_connector *intel_connector)
7189
{
7190
	struct drm_connector *connector = &intel_connector->base;
7191 7192
	struct intel_dp *intel_dp = &dig_port->dp;
	struct intel_encoder *intel_encoder = &dig_port->base;
7193
	struct drm_device *dev = intel_encoder->base.dev;
7194
	struct drm_i915_private *dev_priv = to_i915(dev);
7195
	enum port port = intel_encoder->port;
7196
	enum phy phy = intel_port_to_phy(dev_priv, port);
7197
	int type;
7198

7199 7200 7201 7202
	/* Initialize the work for modeset in case of link train failure */
	INIT_WORK(&intel_connector->modeset_retry_work,
		  intel_dp_modeset_retry_work_fn);

7203
	if (drm_WARN(dev, dig_port->max_lanes < 1,
7204
		     "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
7205
		     dig_port->max_lanes, intel_encoder->base.base.id,
7206
		     intel_encoder->base.name))
7207 7208
		return false;

7209 7210
	intel_dp_set_source_rates(intel_dp);

7211
	intel_dp->reset_link_params = true;
7212
	intel_dp->pps_pipe = INVALID_PIPE;
7213
	intel_dp->active_pipe = INVALID_PIPE;
7214

7215
	/* Preserve the current hw state. */
7216
	intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
7217
	intel_dp->attached_connector = intel_connector;
7218

7219 7220 7221 7222 7223
	if (intel_dp_is_port_edp(dev_priv, port)) {
		/*
		 * Currently we don't support eDP on TypeC ports, although in
		 * theory it could work on TypeC legacy ports.
		 */
7224
		drm_WARN_ON(dev, intel_phy_is_tc(dev_priv, phy));
7225
		type = DRM_MODE_CONNECTOR_eDP;
7226
	} else {
7227
		type = DRM_MODE_CONNECTOR_DisplayPort;
7228
	}
7229

7230 7231 7232
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

	/* eDP only on port B and/or C on vlv/chv */
	if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
			      IS_CHERRYVIEW(dev_priv)) &&
			intel_dp_is_edp(intel_dp) &&
			port != PORT_B && port != PORT_C))
		return false;

7248 7249 7250 7251
	drm_dbg_kms(&dev_priv->drm,
		    "Adding %s connector on [ENCODER:%d:%s]\n",
		    type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
		    intel_encoder->base.base.id, intel_encoder->base.name);
7252

7253
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
7254 7255
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

R
Rodrigo Vivi 已提交
7256
	if (!HAS_GMCH(dev_priv))
7257
		connector->interlace_allowed = true;
7258 7259
	connector->doublescan_allowed = 0;

7260
	intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
7261

7262
	intel_dp_aux_init(intel_dp);
7263

7264
	intel_connector_attach_encoder(intel_connector, intel_encoder);
7265

7266
	if (HAS_DDI(dev_priv))
7267 7268 7269 7270
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

7271
	/* init MST on ports that can support it */
7272
	intel_dp_mst_encoder_init(dig_port,
7273
				  intel_connector->base.base.id);
7274

7275
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
7276
		intel_dp_aux_fini(intel_dp);
7277
		intel_dp_mst_encoder_cleanup(dig_port);
7278
		goto fail;
7279
	}
7280

7281
	intel_dp_add_properties(intel_dp, connector);
7282

7283
	if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
7284
		int ret = intel_dp_init_hdcp(dig_port, intel_connector);
7285
		if (ret)
7286 7287
			drm_dbg_kms(&dev_priv->drm,
				    "HDCP init failed, skipping.\n");
7288
	}
7289

7290 7291 7292 7293
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
7294
	if (IS_G45(dev_priv)) {
7295 7296 7297
		u32 temp = intel_de_read(dev_priv, PEG_BAND_GAP_DATA);
		intel_de_write(dev_priv, PEG_BAND_GAP_DATA,
			       (temp & ~0xf) | 0xd);
7298
	}
7299

7300 7301 7302
	intel_dp->frl.is_trained = false;
	intel_dp->frl.trained_rate_gbps = 0;

7303
	return true;
7304 7305 7306 7307 7308

fail:
	drm_connector_cleanup(connector);

	return false;
7309
}
7310

7311
bool intel_dp_init(struct drm_i915_private *dev_priv,
7312 7313
		   i915_reg_t output_reg,
		   enum port port)
7314
{
7315
	struct intel_digital_port *dig_port;
7316 7317 7318 7319
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

7320 7321
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
7322
		return false;
7323

7324
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
7325 7326
	if (!intel_connector)
		goto err_connector_alloc;
7327

7328
	intel_encoder = &dig_port->base;
7329 7330
	encoder = &intel_encoder->base;

7331 7332
	mutex_init(&dig_port->hdcp_mutex);

7333 7334 7335
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
7336
		goto err_encoder_init;
7337

7338
	intel_encoder->hotplug = intel_dp_hotplug;
7339
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
7340
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
7341
	intel_encoder->get_config = intel_dp_get_config;
7342
	intel_encoder->sync_state = intel_dp_sync_state;
7343
	intel_encoder->initial_fastset_check = intel_dp_initial_fastset_check;
7344
	intel_encoder->update_pipe = intel_panel_update_backlight;
7345
	intel_encoder->suspend = intel_dp_encoder_suspend;
7346
	intel_encoder->shutdown = intel_dp_encoder_shutdown;
7347
	if (IS_CHERRYVIEW(dev_priv)) {
7348
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
7349 7350
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
7351
		intel_encoder->disable = vlv_disable_dp;
7352
		intel_encoder->post_disable = chv_post_disable_dp;
7353
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
7354
	} else if (IS_VALLEYVIEW(dev_priv)) {
7355
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
7356 7357
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
7358
		intel_encoder->disable = vlv_disable_dp;
7359
		intel_encoder->post_disable = vlv_post_disable_dp;
7360
	} else {
7361 7362
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
7363
		intel_encoder->disable = g4x_disable_dp;
7364
		intel_encoder->post_disable = g4x_post_disable_dp;
7365
	}
7366

7367 7368
	if ((IS_IVYBRIDGE(dev_priv) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A))
7369
		dig_port->dp.set_link_train = cpt_set_link_train;
7370
	else
7371
		dig_port->dp.set_link_train = g4x_set_link_train;
7372

7373
	if (IS_CHERRYVIEW(dev_priv))
7374
		dig_port->dp.set_signal_levels = chv_set_signal_levels;
7375
	else if (IS_VALLEYVIEW(dev_priv))
7376
		dig_port->dp.set_signal_levels = vlv_set_signal_levels;
7377
	else if (IS_IVYBRIDGE(dev_priv) && port == PORT_A)
7378
		dig_port->dp.set_signal_levels = ivb_cpu_edp_set_signal_levels;
7379
	else if (IS_GEN(dev_priv, 6) && port == PORT_A)
7380
		dig_port->dp.set_signal_levels = snb_cpu_edp_set_signal_levels;
7381
	else
7382
		dig_port->dp.set_signal_levels = g4x_set_signal_levels;
7383

7384 7385
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv) ||
	    (HAS_PCH_SPLIT(dev_priv) && port != PORT_A)) {
V
Ville Syrjälä 已提交
7386
		dig_port->dp.preemph_max = intel_dp_preemph_max_3;
7387
		dig_port->dp.voltage_max = intel_dp_voltage_max_3;
7388
	} else {
V
Ville Syrjälä 已提交
7389
		dig_port->dp.preemph_max = intel_dp_preemph_max_2;
7390
		dig_port->dp.voltage_max = intel_dp_voltage_max_2;
7391 7392
	}

7393 7394
	dig_port->dp.output_reg = output_reg;
	dig_port->max_lanes = 4;
7395

7396
	intel_encoder->type = INTEL_OUTPUT_DP;
7397
	intel_encoder->power_domain = intel_port_to_power_domain(port);
7398
	if (IS_CHERRYVIEW(dev_priv)) {
7399
		if (port == PORT_D)
V
Ville Syrjälä 已提交
7400
			intel_encoder->pipe_mask = BIT(PIPE_C);
7401
		else
V
Ville Syrjälä 已提交
7402
			intel_encoder->pipe_mask = BIT(PIPE_A) | BIT(PIPE_B);
7403
	} else {
7404
		intel_encoder->pipe_mask = ~0;
7405
	}
7406
	intel_encoder->cloneable = 0;
7407
	intel_encoder->port = port;
7408
	intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
7409

7410
	dig_port->hpd_pulse = intel_dp_hpd_pulse;
7411

7412 7413
	if (HAS_GMCH(dev_priv)) {
		if (IS_GM45(dev_priv))
7414
			dig_port->connected = gm45_digital_port_connected;
7415
		else
7416
			dig_port->connected = g4x_digital_port_connected;
7417
	} else {
7418
		if (port == PORT_A)
7419
			dig_port->connected = ilk_digital_port_connected;
7420
		else
7421
			dig_port->connected = ibx_digital_port_connected;
7422 7423
	}

7424
	if (port != PORT_A)
7425
		intel_infoframe_init(dig_port);
7426

7427 7428
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
	if (!intel_dp_init_connector(dig_port, intel_connector))
S
Sudip Mukherjee 已提交
7429 7430
		goto err_init_connector;

7431
	return true;
S
Sudip Mukherjee 已提交
7432 7433 7434

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
7435
err_encoder_init:
S
Sudip Mukherjee 已提交
7436 7437
	kfree(intel_connector);
err_connector_alloc:
7438
	kfree(dig_port);
7439
	return false;
7440
}
7441

7442
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
7443
{
7444 7445 7446 7447
	struct intel_encoder *encoder;

	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
7448

7449 7450
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;
7451

7452
		intel_dp = enc_to_intel_dp(encoder);
7453

7454
		if (!intel_dp->can_mst)
7455 7456
			continue;

7457 7458
		if (intel_dp->is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
7459 7460 7461
	}
}

7462
void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
7463
{
7464
	struct intel_encoder *encoder;
7465

7466 7467
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;
7468
		int ret;
7469

7470 7471 7472
		if (encoder->type != INTEL_OUTPUT_DDI)
			continue;

7473
		intel_dp = enc_to_intel_dp(encoder);
7474 7475

		if (!intel_dp->can_mst)
7476
			continue;
7477

7478 7479
		ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
						     true);
7480 7481 7482 7483 7484
		if (ret) {
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							false);
		}
7485 7486
	}
}