intel_dp.c 167.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69 70
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72 73 74 75
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97
				  324000, 432000, 540000 };
98 99 100
static const int chv_rates[] = { 162000, 202500, 210000, 216000,
				 243000, 270000, 324000, 405000,
				 420000, 432000, 540000 };
101
static const int default_rates[] = { 162000, 270000, 540000 };
102

103 104 105 106 107 108 109 110 111
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
112 113 114
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
115 116
}

117
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
118
{
119 120 121
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
122 123
}

124 125
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
126
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
127 128
}

C
Chris Wilson 已提交
129
static void intel_dp_link_down(struct intel_dp *intel_dp);
130
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
131
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
132
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
133 134
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
135

136 137
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
138
{
139
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
140 141 142 143

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
144
	case DP_LINK_BW_5_4:
145
		break;
146
	default:
147 148
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
149 150 151 152 153 154
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

188
static int
189
intel_dp_link_required(int pixel_clock, int bpp)
190
{
191
	return (pixel_clock * bpp + 9) / 10;
192 193
}

194 195 196 197 198 199
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

200
static enum drm_mode_status
201 202 203
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
204
	struct intel_dp *intel_dp = intel_attached_dp(connector);
205 206
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
207 208
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
209

210 211
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
212 213
			return MODE_PANEL;

214
		if (mode->vdisplay > fixed_mode->vdisplay)
215
			return MODE_PANEL;
216 217

		target_clock = fixed_mode->clock;
218 219
	}

220
	max_link_clock = intel_dp_max_link_rate(intel_dp);
221
	max_lanes = intel_dp_max_lane_count(intel_dp);
222 223 224 225 226

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
227
		return MODE_CLOCK_HIGH;
228 229 230 231

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

232 233 234
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

235 236 237
	return MODE_OK;
}

238
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
239 240 241 242 243 244 245 246 247 248 249
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

250
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251 252 253 254 255 256 257 258
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

259 260 261 262 263 264 265
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

266 267 268 269
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

293 294
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
295
				    struct intel_dp *intel_dp);
296 297
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
298
					      struct intel_dp *intel_dp);
299

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_put(dev_priv, power_domain);
}

332 333 334 335 336 337 338
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
339
	bool pll_enabled;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

	if (IS_CHERRYVIEW(dev))
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

363 364 365 366 367 368 369 370 371 372
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
	if (!pll_enabled)
		vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
				 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);

373 374 375 376 377 378 379 380 381 382 383 384 385 386
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
387 388 389

	if (!pll_enabled)
		vlv_force_pll_off(dev, pipe);
390 391
}

392 393 394 395 396 397
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
398 399
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
400
	enum pipe pipe;
401

V
Ville Syrjälä 已提交
402
	lockdep_assert_held(&dev_priv->pps_mutex);
403

404 405 406
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *tmp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		tmp = enc_to_intel_dp(&encoder->base);

		if (tmp->pps_pipe != INVALID_PIPE)
			pipes &= ~(1 << tmp->pps_pipe);
	}

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
	if (WARN_ON(pipes == 0))
432 433 434
		pipe = PIPE_A;
	else
		pipe = ffs(pipes) - 1;
435

436 437
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
438 439 440 441 442 443

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
444 445
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
446

447 448 449 450 451
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
452 453 454 455

	return intel_dp->pps_pipe;
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
	return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
476

477
static enum pipe
478 479 480
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
481 482
{
	enum pipe pipe;
483 484 485 486

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
487 488 489 490

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

491 492 493
		if (!pipe_check(dev_priv, pipe))
			continue;

494
		return pipe;
495 496
	}

497 498 499 500 501 502 503 504 505 506 507 508 509 510
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
511 512 513 514 515 516 517 518 519 520 521
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
522 523 524 525 526 527

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
528 529
	}

530 531 532
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

533 534
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
535 536
}

537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_encoder *encoder;

	if (WARN_ON(!IS_VALLEYVIEW(dev)))
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
		intel_dp->pps_pipe = INVALID_PIPE;
	}
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp_div;
	u32 pp_ctrl_reg, pp_div_reg;

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

601
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
602

603
	if (IS_VALLEYVIEW(dev)) {
V
Ville Syrjälä 已提交
604 605
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

606 607 608 609 610 611 612 613 614 615 616
		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_div_reg  = VLV_PIPE_PP_DIVISOR(pipe);
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

617
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
618

619 620 621
	return 0;
}

622
static bool edp_have_panel_power(struct intel_dp *intel_dp)
623
{
624
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
625 626
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
627 628
	lockdep_assert_held(&dev_priv->pps_mutex);

629 630 631 632
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

633
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
634 635
}

636
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
637
{
638
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
639 640
	struct drm_i915_private *dev_priv = dev->dev_private;

V
Ville Syrjälä 已提交
641 642
	lockdep_assert_held(&dev_priv->pps_mutex);

643 644 645 646
	if (IS_VALLEYVIEW(dev) &&
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

647
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
648 649
}

650 651 652
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
653
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
654
	struct drm_i915_private *dev_priv = dev->dev_private;
655

656 657
	if (!is_edp(intel_dp))
		return;
658

659
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
660 661
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
662 663
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
664 665 666
	}
}

667 668 669 670 671 672
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
673
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
674 675 676
	uint32_t status;
	bool done;

677
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
678
	if (has_aux_irq)
679
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
680
					  msecs_to_jiffies_timeout(10));
681 682 683 684 685 686 687 688 689 690
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

691
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
692
{
693 694
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
695

696 697 698
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
699
	 */
700 701 702 703 704 705 706
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
707
	struct drm_i915_private *dev_priv = dev->dev_private;
708 709 710 711 712

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
713
		return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
714 715 716 717 718 719 720 721 722 723 724 725 726 727
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
728
		return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
729 730
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
731 732 733 734 735
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
736
	} else  {
737
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
738
	}
739 740
}

741 742 743 744 745
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

746 747 748 749 750 751 752 753 754 755
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
776
	       DP_AUX_CH_CTL_DONE |
777
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
778
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
779
	       timeout |
780
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
781 782
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
783
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
784 785
}

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

801 802
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
803
		const uint8_t *send, int send_bytes,
804 805 806 807 808 809 810
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
811
	uint32_t aux_clock_divider;
812 813
	int i, ret, recv_bytes;
	uint32_t status;
814
	int try, clock = 0;
815
	bool has_aux_irq = HAS_AUX_IRQ(dev);
816 817
	bool vdd;

818
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
819

820 821 822 823 824 825
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
826
	vdd = edp_panel_vdd_on(intel_dp);
827 828 829 830 831 832 833 834

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
835

836 837
	intel_aux_display_runtime_get(dev_priv);

838 839
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
840
		status = I915_READ_NOTRACE(ch_ctl);
841 842 843 844 845 846 847 848
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
849 850
		ret = -EBUSY;
		goto out;
851 852
	}

853 854 855 856 857 858
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

859
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
860 861 862 863
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
864

865 866 867 868 869
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
870 871
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
872 873

			/* Send the command and wait for it to complete */
874
			I915_WRITE(ch_ctl, send_ctl);
875 876 877 878 879 880 881 882 883 884

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

885
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
886
				continue;
887 888 889 890 891 892 893 894

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
895
				continue;
896
			}
897 898 899
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
900
		if (status & DP_AUX_CH_CTL_DONE)
901 902 903 904
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
905
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
906 907
		ret = -EBUSY;
		goto out;
908 909 910 911 912
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
913
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
914
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
915 916
		ret = -EIO;
		goto out;
917
	}
918 919 920

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
921
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
922
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
923 924
		ret = -ETIMEDOUT;
		goto out;
925 926 927 928 929 930 931
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
932

933
	for (i = 0; i < recv_bytes; i += 4)
934 935
		intel_dp_unpack_aux(I915_READ(ch_data + i),
				    recv + i, recv_bytes - i);
936

937 938 939
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
940
	intel_aux_display_runtime_put(dev_priv);
941

942 943 944
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

945
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
946

947
	return ret;
948 949
}

950 951
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
952 953
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
954
{
955 956 957
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
958 959
	int ret;

960 961 962
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
963 964
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
965

966 967 968
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
969
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
970
		rxsize = 2; /* 0 or 1 data bytes */
971

972 973
		if (WARN_ON(txsize > 20))
			return -E2BIG;
974

975
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
976

977 978 979
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
980

981 982 983 984 985 986 987
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
988 989
		}
		break;
990

991 992
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
993
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
994
		rxsize = msg->size + 1;
995

996 997
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
998

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1010
		}
1011 1012 1013 1014 1015
		break;

	default:
		ret = -EINVAL;
		break;
1016
	}
1017

1018
	return ret;
1019 1020
}

1021 1022 1023 1024
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1025 1026
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1027
	const char *name = NULL;
1028 1029
	int ret;

1030 1031 1032
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
1033
		name = "DPDDC-A";
1034
		break;
1035 1036
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
1037
		name = "DPDDC-B";
1038
		break;
1039 1040
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
1041
		name = "DPDDC-C";
1042
		break;
1043 1044
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
1045
		name = "DPDDC-D";
1046 1047 1048
		break;
	default:
		BUG();
1049 1050
	}

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	/*
	 * The AUX_CTL register is usually DP_CTL + 0x10.
	 *
	 * On Haswell and Broadwell though:
	 *   - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
	 *   - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
	 *
	 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
	 */
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1061
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
1062

1063
	intel_dp->aux.name = name;
1064 1065
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1066

1067 1068
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
1069

1070
	ret = drm_dp_aux_register(&intel_dp->aux);
1071
	if (ret < 0) {
1072
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
1073 1074
			  name, ret);
		return;
1075
	}
1076

1077 1078 1079 1080 1081
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
1082
		drm_dp_aux_unregister(&intel_dp->aux);
1083
	}
1084 1085
}

1086 1087 1088 1089 1090
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

1091 1092 1093
	if (!intel_connector->mst_port)
		sysfs_remove_link(&intel_connector->base.kdev->kobj,
				  intel_dp->aux.ddc.dev.kobj.name);
1094 1095 1096
	intel_connector_unregister(intel_connector);
}

1097
static void
1098
skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
1099 1100 1101
{
	u32 ctrl1;

1102 1103 1104
	memset(&pipe_config->dpll_hw_state, 0,
	       sizeof(pipe_config->dpll_hw_state));

1105 1106 1107 1108 1109
	pipe_config->ddi_pll_sel = SKL_DPLL0;
	pipe_config->dpll_hw_state.cfgcr1 = 0;
	pipe_config->dpll_hw_state.cfgcr2 = 0;

	ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1110 1111
	switch (link_clock / 2) {
	case 81000:
1112
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
1113 1114
					      SKL_DPLL0);
		break;
1115
	case 135000:
1116
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
1117 1118
					      SKL_DPLL0);
		break;
1119
	case 270000:
1120
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
1121 1122
					      SKL_DPLL0);
		break;
1123
	case 162000:
1124
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
1125 1126 1127 1128 1129 1130
					      SKL_DPLL0);
		break;
	/* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
	results in CDCLK change. Need to handle the change of CDCLK by
	disabling pipes and re-enabling them */
	case 108000:
1131
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
1132 1133 1134
					      SKL_DPLL0);
		break;
	case 216000:
1135
		ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
1136 1137 1138
					      SKL_DPLL0);
		break;

1139 1140 1141 1142
	}
	pipe_config->dpll_hw_state.ctrl1 = ctrl1;
}

1143
static void
1144
hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
{
	switch (link_bw) {
	case DP_LINK_BW_1_62:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
		break;
	case DP_LINK_BW_2_7:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
		break;
	case DP_LINK_BW_5_4:
		pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
		break;
	}
}

1159
static int
1160
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
1161
{
1162 1163 1164
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
1165
	}
1166 1167 1168 1169

	*sink_rates = default_rates;

	return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1170 1171
}

1172
static int
1173
intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
1174
{
1175 1176 1177 1178
	if (IS_BROXTON(dev)) {
		*source_rates = bxt_rates;
		return ARRAY_SIZE(bxt_rates);
	} else if (IS_SKYLAKE(dev)) {
1179 1180
		*source_rates = skl_rates;
		return ARRAY_SIZE(skl_rates);
1181 1182 1183
	} else if (IS_CHERRYVIEW(dev)) {
		*source_rates = chv_rates;
		return ARRAY_SIZE(chv_rates);
1184
	}
1185 1186 1187

	*source_rates = default_rates;

1188 1189 1190 1191 1192 1193 1194 1195
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
		/* WaDisableHBR2:skl */
		return (DP_LINK_BW_2_7 >> 3) + 1;
	else if (INTEL_INFO(dev)->gen >= 8 ||
	    (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
		return (DP_LINK_BW_5_4 >> 3) + 1;
	else
		return (DP_LINK_BW_2_7 >> 3) + 1;
1196 1197
}

1198 1199
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1200
		   struct intel_crtc_state *pipe_config, int link_bw)
1201 1202
{
	struct drm_device *dev = encoder->base.dev;
1203 1204
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1205 1206

	if (IS_G4X(dev)) {
1207 1208
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1209
	} else if (HAS_PCH_SPLIT(dev)) {
1210 1211
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1212 1213 1214
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1215
	} else if (IS_VALLEYVIEW(dev)) {
1216 1217
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1218
	}
1219 1220 1221 1222 1223 1224 1225 1226 1227

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1228 1229 1230
	}
}

1231 1232
static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
1233
			   int *common_rates)
1234 1235 1236 1237 1238
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
1239 1240
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
1241
			common_rates[k] = source_rates[i];
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

1254 1255
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(dev, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
1266
			       common_rates);
1267 1268
}

1269 1270 1271 1272 1273 1274 1275 1276
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1277
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	const int *source_rates, *sink_rates;
1289 1290
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

	source_len = intel_dp_source_rates(dev, &source_rates);
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1304 1305 1306
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1307 1308
}

1309
static int rate_to_index(int find, const int *rates)
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1320 1321 1322 1323 1324 1325
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1326
	len = intel_dp_common_rates(intel_dp, rates);
1327 1328 1329 1330 1331 1332
	if (WARN_ON(len <= 0))
		return 162000;

	return rates[rate_to_index(0, rates) - 1];
}

1333 1334
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1335
	return rate_to_index(rate, intel_dp->sink_rates);
1336 1337
}

P
Paulo Zanoni 已提交
1338
bool
1339
intel_dp_compute_config(struct intel_encoder *encoder,
1340
			struct intel_crtc_state *pipe_config)
1341
{
1342
	struct drm_device *dev = encoder->base.dev;
1343
	struct drm_i915_private *dev_priv = dev->dev_private;
1344
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1345
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1346
	enum port port = dp_to_dig_port(intel_dp)->port;
1347
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1348
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1349
	int lane_count, clock;
1350
	int min_lane_count = 1;
1351
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1352
	/* Conveniently, the link BW constants become indices with a shift...*/
1353
	int min_clock = 0;
1354
	int max_clock;
1355
	int bpp, mode_rate;
1356
	int link_avail, link_clock;
1357 1358
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1359

1360
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1361 1362

	/* No common link rates between source and sink */
1363
	WARN_ON(common_len <= 0);
1364

1365
	max_clock = common_len - 1;
1366

1367
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
1368 1369
		pipe_config->has_pch_encoder = true;

1370
	pipe_config->has_dp_encoder = true;
1371
	pipe_config->has_drrs = false;
1372
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1373

1374 1375 1376
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1377 1378 1379 1380 1381 1382 1383 1384

		if (INTEL_INFO(dev)->gen >= 9) {
			int ret;
			ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
			if (ret)
				return ret;
		}

1385 1386 1387 1388
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1389 1390
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1391 1392
	}

1393
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1394 1395
		return false;

1396
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1397
		      "max bw %d pixel clock %iKHz\n",
1398
		      max_lane_count, common_rates[max_clock],
1399
		      adjusted_mode->crtc_clock);
1400

1401 1402
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1403
	bpp = pipe_config->pipe_bpp;
1404 1405 1406 1407 1408 1409 1410
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

1411 1412 1413 1414 1415 1416 1417 1418 1419
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1420
	}
1421

1422
	for (; bpp >= 6*3; bpp -= 2*3) {
1423 1424
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1425

1426
		for (clock = min_clock; clock <= max_clock; clock++) {
1427 1428 1429 1430
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1431
				link_clock = common_rates[clock];
1432 1433 1434 1435 1436 1437 1438 1439 1440
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1441

1442
	return false;
1443

1444
found:
1445 1446 1447 1448 1449 1450
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1451
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
1452 1453 1454 1455 1456
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

1457
	if (intel_dp->color_range)
1458
		pipe_config->limited_color_range = true;
1459

1460
	intel_dp->lane_count = lane_count;
1461

1462
	if (intel_dp->num_sink_rates) {
1463
		intel_dp->link_bw = 0;
1464
		intel_dp->rate_select =
1465
			intel_dp_rate_select(intel_dp, common_rates[clock]);
1466 1467
	} else {
		intel_dp->link_bw =
1468
			drm_dp_link_rate_to_bw_code(common_rates[clock]);
1469
		intel_dp->rate_select = 0;
1470 1471
	}

1472
	pipe_config->pipe_bpp = bpp;
1473
	pipe_config->port_clock = common_rates[clock];
1474

1475 1476
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
1477
		      pipe_config->port_clock, bpp);
1478 1479
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1480

1481
	intel_link_compute_m_n(bpp, lane_count,
1482 1483
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1484
			       &pipe_config->dp_m_n);
1485

1486
	if (intel_connector->panel.downclock_mode != NULL &&
1487
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1488
			pipe_config->has_drrs = true;
1489 1490 1491 1492 1493 1494
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1495
	if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1496
		skl_edp_set_pll_config(pipe_config, common_rates[clock]);
1497 1498
	else if (IS_BROXTON(dev))
		/* handled in ddi */;
1499
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1500 1501 1502
		hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
	else
		intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
1503

1504
	return true;
1505 1506
}

1507
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
1508
{
1509 1510 1511
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
1512 1513 1514
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1515 1516
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
		      crtc->config->port_clock);
1517 1518 1519
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

1520
	if (crtc->config->port_clock == 162000) {
1521 1522 1523 1524
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
1525
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
1526
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1527 1528
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
1529
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1530
	}
1531

1532 1533 1534 1535 1536 1537
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

1538
static void intel_dp_prepare(struct intel_encoder *encoder)
1539
{
1540
	struct drm_device *dev = encoder->base.dev;
1541
	struct drm_i915_private *dev_priv = dev->dev_private;
1542
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1543
	enum port port = dp_to_dig_port(intel_dp)->port;
1544
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1545
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
1546

1547
	/*
K
Keith Packard 已提交
1548
	 * There are four kinds of DP registers:
1549 1550
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1551 1552
	 * 	SNB CPU
	 *	IVB CPU
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1563

1564 1565 1566 1567
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1568

1569 1570
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1571
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1572

1573
	if (crtc->config->has_audio)
C
Chris Wilson 已提交
1574
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1575

1576
	/* Split out the IBX/CPU vs CPT settings */
1577

1578
	if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
1579 1580 1581 1582 1583 1584
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1585
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1586 1587
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1588
		intel_dp->DP |= crtc->pipe << 29;
1589
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
1590 1591
		u32 trans_dp;

1592
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1593 1594 1595 1596 1597 1598 1599

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1600
	} else {
1601
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1602
			intel_dp->DP |= intel_dp->color_range;
1603 1604 1605 1606 1607 1608 1609

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1610
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1611 1612
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1613
		if (IS_CHERRYVIEW(dev))
1614
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1615 1616
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1617
	}
1618 1619
}

1620 1621
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1622

1623 1624
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1625

1626 1627
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1628

1629
static void wait_panel_status(struct intel_dp *intel_dp,
1630 1631
				       u32 mask,
				       u32 value)
1632
{
1633
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1634
	struct drm_i915_private *dev_priv = dev->dev_private;
1635 1636
	u32 pp_stat_reg, pp_ctrl_reg;

V
Ville Syrjälä 已提交
1637 1638
	lockdep_assert_held(&dev_priv->pps_mutex);

1639 1640
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1641

1642
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1643 1644 1645
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1646

1647
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1648
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1649 1650
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1651
	}
1652 1653

	DRM_DEBUG_KMS("Wait complete\n");
1654
}
1655

1656
static void wait_panel_on(struct intel_dp *intel_dp)
1657 1658
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1659
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1660 1661
}

1662
static void wait_panel_off(struct intel_dp *intel_dp)
1663 1664
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1665
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1666 1667
}

1668
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1669 1670
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1671 1672 1673 1674 1675 1676

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1677
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1678 1679
}

1680
static void wait_backlight_on(struct intel_dp *intel_dp)
1681 1682 1683 1684 1685
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1686
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1687 1688 1689 1690
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1691

1692 1693 1694 1695
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1696
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1697
{
1698 1699 1700
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1701

V
Ville Syrjälä 已提交
1702 1703
	lockdep_assert_held(&dev_priv->pps_mutex);

1704
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1705 1706 1707
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1708 1709
}

1710 1711 1712 1713 1714
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1715
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1716
{
1717
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1718 1719
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1720
	struct drm_i915_private *dev_priv = dev->dev_private;
1721
	enum intel_display_power_domain power_domain;
1722
	u32 pp;
1723
	u32 pp_stat_reg, pp_ctrl_reg;
1724
	bool need_to_disable = !intel_dp->want_panel_vdd;
1725

V
Ville Syrjälä 已提交
1726 1727
	lockdep_assert_held(&dev_priv->pps_mutex);

1728
	if (!is_edp(intel_dp))
1729
		return false;
1730

1731
	cancel_delayed_work(&intel_dp->panel_vdd_work);
1732
	intel_dp->want_panel_vdd = true;
1733

1734
	if (edp_have_panel_vdd(intel_dp))
1735
		return need_to_disable;
1736

1737 1738
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1739

V
Ville Syrjälä 已提交
1740 1741
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
1742

1743 1744
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1745

1746
	pp = ironlake_get_pp_control(intel_dp);
1747
	pp |= EDP_FORCE_VDD;
1748

1749 1750
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1751 1752 1753 1754 1755

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1756 1757 1758
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1759
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
1760 1761
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
1762 1763
		msleep(intel_dp->panel_power_up_delay);
	}
1764 1765 1766 1767

	return need_to_disable;
}

1768 1769 1770 1771 1772 1773 1774
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
1775
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1776
{
1777
	bool vdd;
1778

1779 1780 1781
	if (!is_edp(intel_dp))
		return;

1782
	pps_lock(intel_dp);
1783
	vdd = edp_panel_vdd_on(intel_dp);
1784
	pps_unlock(intel_dp);
1785

R
Rob Clark 已提交
1786
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
1787
	     port_name(dp_to_dig_port(intel_dp)->port));
1788 1789
}

1790
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1791
{
1792
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1793
	struct drm_i915_private *dev_priv = dev->dev_private;
1794 1795 1796 1797
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
1798
	u32 pp;
1799
	u32 pp_stat_reg, pp_ctrl_reg;
1800

V
Ville Syrjälä 已提交
1801
	lockdep_assert_held(&dev_priv->pps_mutex);
1802

1803
	WARN_ON(intel_dp->want_panel_vdd);
1804

1805
	if (!edp_have_panel_vdd(intel_dp))
1806
		return;
1807

V
Ville Syrjälä 已提交
1808 1809
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
1810

1811 1812
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
1813

1814 1815
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
1816

1817 1818
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
1819

1820 1821 1822
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1823

1824 1825
	if ((pp & POWER_TARGET_ON) == 0)
		intel_dp->last_power_cycle = jiffies;
1826

1827 1828
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1829
}
1830

1831
static void edp_panel_vdd_work(struct work_struct *__work)
1832 1833 1834 1835
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

1836
	pps_lock(intel_dp);
1837 1838
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
1839
	pps_unlock(intel_dp);
1840 1841
}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

1855 1856 1857 1858 1859
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1860
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1861
{
V
Ville Syrjälä 已提交
1862 1863 1864 1865 1866
	struct drm_i915_private *dev_priv =
		intel_dp_to_dev(intel_dp)->dev_private;

	lockdep_assert_held(&dev_priv->pps_mutex);

1867 1868
	if (!is_edp(intel_dp))
		return;
1869

R
Rob Clark 已提交
1870
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
1871
	     port_name(dp_to_dig_port(intel_dp)->port));
1872

1873 1874
	intel_dp->want_panel_vdd = false;

1875
	if (sync)
1876
		edp_panel_vdd_off_sync(intel_dp);
1877 1878
	else
		edp_panel_vdd_schedule_off(intel_dp);
1879 1880
}

1881
static void edp_panel_on(struct intel_dp *intel_dp)
1882
{
1883
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1884
	struct drm_i915_private *dev_priv = dev->dev_private;
1885
	u32 pp;
1886
	u32 pp_ctrl_reg;
1887

1888 1889
	lockdep_assert_held(&dev_priv->pps_mutex);

1890
	if (!is_edp(intel_dp))
1891
		return;
1892

V
Ville Syrjälä 已提交
1893 1894
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
1895

1896 1897 1898
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
1899
		return;
1900

1901
	wait_panel_power_cycle(intel_dp);
1902

1903
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1904
	pp = ironlake_get_pp_control(intel_dp);
1905 1906 1907
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1908 1909
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1910
	}
1911

1912
	pp |= POWER_TARGET_ON;
1913 1914 1915
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1916 1917
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1918

1919
	wait_panel_on(intel_dp);
1920
	intel_dp->last_power_on = jiffies;
1921

1922 1923
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1924 1925
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1926
	}
1927
}
V
Ville Syrjälä 已提交
1928

1929 1930 1931 1932 1933 1934 1935
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
1936
	pps_unlock(intel_dp);
1937 1938
}

1939 1940

static void edp_panel_off(struct intel_dp *intel_dp)
1941
{
1942 1943
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1944
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1945
	struct drm_i915_private *dev_priv = dev->dev_private;
1946
	enum intel_display_power_domain power_domain;
1947
	u32 pp;
1948
	u32 pp_ctrl_reg;
1949

1950 1951
	lockdep_assert_held(&dev_priv->pps_mutex);

1952 1953
	if (!is_edp(intel_dp))
		return;
1954

V
Ville Syrjälä 已提交
1955 1956
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
1957

V
Ville Syrjälä 已提交
1958 1959
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
1960

1961
	pp = ironlake_get_pp_control(intel_dp);
1962 1963
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1964 1965
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1966

1967
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1968

1969 1970
	intel_dp->want_panel_vdd = false;

1971 1972
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1973

1974
	intel_dp->last_power_cycle = jiffies;
1975
	wait_panel_off(intel_dp);
1976 1977

	/* We got a reference when we enabled the VDD. */
1978 1979
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1980
}
V
Ville Syrjälä 已提交
1981

1982 1983 1984 1985
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
1986

1987 1988
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
1989
	pps_unlock(intel_dp);
1990 1991
}

1992 1993
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
1994
{
1995 1996
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1997 1998
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1999
	u32 pp_ctrl_reg;
2000

2001 2002 2003 2004 2005 2006
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2007
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2008

2009
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2010

2011
	pp = ironlake_get_pp_control(intel_dp);
2012
	pp |= EDP_BLC_ENABLE;
2013

2014
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2015 2016 2017

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2018

2019
	pps_unlock(intel_dp);
2020 2021
}

2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2036
{
2037
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2038 2039
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
2040
	u32 pp_ctrl_reg;
2041

2042 2043 2044
	if (!is_edp(intel_dp))
		return;

2045
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2046

2047
	pp = ironlake_get_pp_control(intel_dp);
2048
	pp &= ~EDP_BLC_ENABLE;
2049

2050
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2051 2052 2053

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2054

2055
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2056 2057

	intel_dp->last_backlight_off = jiffies;
2058
	edp_wait_backlight_off(intel_dp);
2059
}
2060

2061 2062 2063 2064 2065 2066 2067
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2068

2069
	_intel_edp_backlight_off(intel_dp);
2070
	intel_panel_disable_backlight(intel_dp->attached_connector);
2071
}
2072

2073 2074 2075 2076 2077 2078 2079 2080
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2081 2082
	bool is_enabled;

2083
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2084
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2085
	pps_unlock(intel_dp);
2086 2087 2088 2089

	if (is_enabled == enable)
		return;

2090 2091
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2092 2093 2094 2095 2096 2097 2098

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2099
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
2100
{
2101 2102 2103
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2104 2105 2106
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2107 2108 2109
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2110 2111
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
2112 2113 2114 2115 2116 2117 2118 2119 2120
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
2121 2122
	POSTING_READ(DP_A);
	udelay(200);
2123 2124
}

2125
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2126
{
2127 2128 2129
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
2130 2131 2132
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2133 2134 2135
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

2136
	dpa_ctl = I915_READ(DP_A);
2137 2138 2139 2140 2141 2142 2143
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
2144
	dpa_ctl &= ~DP_PLL_ENABLE;
2145
	I915_WRITE(DP_A, dpa_ctl);
2146
	POSTING_READ(DP_A);
2147 2148 2149
	udelay(200);
}

2150
/* If the sink supports it, try to set the power state appropriately */
2151
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2152 2153 2154 2155 2156 2157 2158 2159
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2160 2161
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2162 2163 2164 2165 2166 2167
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2168 2169
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2170 2171 2172 2173 2174
			if (ret == 1)
				break;
			msleep(1);
		}
	}
2175 2176 2177 2178

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2179 2180
}

2181 2182
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2183
{
2184
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2185
	enum port port = dp_to_dig_port(intel_dp)->port;
2186 2187
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2188 2189 2190 2191
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
2192
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
2193 2194 2195
		return false;

	tmp = I915_READ(intel_dp->output_reg);
2196 2197 2198 2199

	if (!(tmp & DP_PORT_EN))
		return false;

2200
	if (IS_GEN7(dev) && port == PORT_A) {
2201
		*pipe = PORT_TO_PIPE_CPT(tmp);
2202
	} else if (HAS_PCH_CPT(dev) && port != PORT_A) {
2203
		enum pipe p;
2204

2205 2206 2207 2208
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2209 2210 2211 2212
				return true;
			}
		}

2213 2214
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
2215 2216 2217 2218
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2219
	}
2220

2221 2222
	return true;
}
2223

2224
static void intel_dp_get_config(struct intel_encoder *encoder,
2225
				struct intel_crtc_state *pipe_config)
2226 2227 2228
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2229 2230 2231 2232
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2233
	int dotclock;
2234

2235
	tmp = I915_READ(intel_dp->output_reg);
2236 2237

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2238

2239 2240 2241
	if (HAS_PCH_CPT(dev) && port != PORT_A) {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2242 2243 2244
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2245

2246
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2247 2248 2249 2250
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2251
		if (tmp & DP_SYNC_HS_HIGH)
2252 2253 2254
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2255

2256
		if (tmp & DP_SYNC_VS_HIGH)
2257 2258 2259 2260
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2261

2262
	pipe_config->base.adjusted_mode.flags |= flags;
2263

2264 2265 2266 2267
	if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
	    tmp & DP_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

2268 2269 2270 2271
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

2272
	if (port == PORT_A) {
2273 2274 2275 2276 2277
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2278 2279 2280 2281 2282 2283 2284

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

2285
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
2286

2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
2306 2307
}

2308
static void intel_disable_dp(struct intel_encoder *encoder)
2309
{
2310
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2311
	struct drm_device *dev = encoder->base.dev;
2312 2313
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

2314
	if (crtc->config->has_audio)
2315
		intel_audio_codec_disable(encoder);
2316

2317 2318 2319
	if (HAS_PSR(dev) && !HAS_DDI(dev))
		intel_psr_disable(intel_dp);

2320 2321
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2322
	intel_edp_panel_vdd_on(intel_dp);
2323
	intel_edp_backlight_off(intel_dp);
2324
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2325
	intel_edp_panel_off(intel_dp);
2326

2327 2328
	/* disable the port before the pipe on g4x */
	if (INTEL_INFO(dev)->gen < 5)
2329
		intel_dp_link_down(intel_dp);
2330 2331
}

2332
static void ilk_post_disable_dp(struct intel_encoder *encoder)
2333
{
2334
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2335
	enum port port = dp_to_dig_port(intel_dp)->port;
2336

2337
	intel_dp_link_down(intel_dp);
2338 2339
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2340 2341 2342 2343 2344 2345 2346
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2347 2348
}

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

V
Ville Syrjälä 已提交
2363
	mutex_lock(&dev_priv->sb_lock);
2364 2365

	/* Propagate soft reset to data lane reset */
2366
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2367
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2368
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2369

2370 2371 2372 2373 2374 2375 2376 2377 2378
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2379
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2380
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2381

V
Ville Syrjälä 已提交
2382
	mutex_unlock(&dev_priv->sb_lock);
2383 2384
}

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;

	if (HAS_DDI(dev)) {
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2421 2422
	} else if ((IS_GEN7(dev) && port == PORT_A) ||
		   (HAS_PCH_CPT(dev) && port != PORT_A)) {
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		if (IS_CHERRYVIEW(dev))
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			if (IS_CHERRYVIEW(dev)) {
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
				DRM_ERROR("DP training pattern 3 not supported\n");
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

static void intel_dp_enable_port(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* enable with pattern 1 (as per spec) */
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP,
				 DP_TRAINING_PATTERN_1);

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2491 2492
}

2493
static void intel_enable_dp(struct intel_encoder *encoder)
2494
{
2495 2496 2497
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2498
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2499
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2500
	unsigned int lane_mask = 0x0;
2501

2502 2503
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2504

2505 2506 2507 2508 2509
	pps_lock(intel_dp);

	if (IS_VALLEYVIEW(dev))
		vlv_init_panel_power_sequencer(intel_dp);

2510
	intel_dp_enable_port(intel_dp);
2511 2512 2513 2514 2515 2516 2517

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2518
	if (IS_VALLEYVIEW(dev))
2519 2520
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2521

2522
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2523 2524
	intel_dp_start_link_train(intel_dp);
	intel_dp_complete_link_train(intel_dp);
2525
	intel_dp_stop_link_train(intel_dp);
2526

2527
	if (crtc->config->has_audio) {
2528 2529 2530 2531
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
2532
}
2533

2534 2535
static void g4x_enable_dp(struct intel_encoder *encoder)
{
2536 2537
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2538
	intel_enable_dp(encoder);
2539
	intel_edp_backlight_on(intel_dp);
2540
}
2541

2542 2543
static void vlv_enable_dp(struct intel_encoder *encoder)
{
2544 2545
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2546
	intel_edp_backlight_on(intel_dp);
2547
	intel_psr_enable(intel_dp);
2548 2549
}

2550
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
2551 2552 2553 2554
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

2555 2556
	intel_dp_prepare(encoder);

2557 2558 2559
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
2560
		ironlake_edp_pll_on(intel_dp);
2561
	}
2562 2563
}

2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
	enum pipe pipe = intel_dp->pps_pipe;
	int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);

	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2590 2591 2592 2593 2594 2595 2596 2597
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2598 2599 2600
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2601 2602 2603
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		struct intel_dp *intel_dp;
2604
		enum port port;
2605 2606 2607 2608 2609

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2610
		port = dp_to_dig_port(intel_dp)->port;
2611 2612 2613 2614 2615

		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2616
			      pipe_name(pipe), port_name(port));
2617

2618 2619 2620
		WARN(encoder->connectors_active,
		     "stealing pipe %c power sequencer from active eDP port %c\n",
		     pipe_name(pipe), port_name(port));
2621 2622

		/* make sure vdd is off before we steal it */
2623
		vlv_detach_power_sequencer(intel_dp);
2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2637 2638 2639
	if (!is_edp(intel_dp))
		return;

2640 2641 2642 2643 2644 2645 2646 2647 2648
	if (intel_dp->pps_pipe == crtc->pipe)
		return;

	/*
	 * If another power sequencer was being used on this
	 * port previously make sure to turn off vdd there while
	 * we still have control of it.
	 */
	if (intel_dp->pps_pipe != INVALID_PIPE)
2649
		vlv_detach_power_sequencer(intel_dp);
2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2664 2665
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
2666 2667
}

2668
static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2669
{
2670
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2671
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2672
	struct drm_device *dev = encoder->base.dev;
2673
	struct drm_i915_private *dev_priv = dev->dev_private;
2674
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2675
	enum dpio_channel port = vlv_dport_to_channel(dport);
2676 2677
	int pipe = intel_crtc->pipe;
	u32 val;
2678

V
Ville Syrjälä 已提交
2679
	mutex_lock(&dev_priv->sb_lock);
2680

2681
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2682 2683 2684 2685 2686 2687
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2688 2689 2690
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2691

V
Ville Syrjälä 已提交
2692
	mutex_unlock(&dev_priv->sb_lock);
2693 2694

	intel_enable_dp(encoder);
2695 2696
}

2697
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2698 2699 2700 2701
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2702 2703
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2704
	enum dpio_channel port = vlv_dport_to_channel(dport);
2705
	int pipe = intel_crtc->pipe;
2706

2707 2708
	intel_dp_prepare(encoder);

2709
	/* Program Tx lane resets to default */
V
Ville Syrjälä 已提交
2710
	mutex_lock(&dev_priv->sb_lock);
2711
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2712 2713
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2714
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2715 2716 2717 2718 2719 2720
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2721 2722 2723
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
V
Ville Syrjälä 已提交
2724
	mutex_unlock(&dev_priv->sb_lock);
2725 2726
}

2727 2728 2729 2730 2731 2732 2733 2734 2735 2736
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
2737
	int data, i, stagger;
2738
	u32 val;
2739

V
Ville Syrjälä 已提交
2740
	mutex_lock(&dev_priv->sb_lock);
2741

2742 2743 2744 2745 2746 2747 2748 2749 2750
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

2751
	/* Deassert soft data lane reset*/
2752
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2753
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2754 2755 2756 2757 2758 2759 2760 2761 2762
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2763

2764
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2765
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2766
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2767 2768

	/* Program Tx lane latency optimal setting*/
2769 2770 2771 2772 2773 2774 2775 2776
	for (i = 0; i < 4; i++) {
		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(7) |
		       DPIO_TX2_STAGGER_MULT(5));
2809

V
Ville Syrjälä 已提交
2810
	mutex_unlock(&dev_priv->sb_lock);
2811 2812 2813 2814

	intel_enable_dp(encoder);
}

2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

2826 2827
	intel_dp_prepare(encoder);

V
Ville Syrjälä 已提交
2828
	mutex_lock(&dev_priv->sb_lock);
2829

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

V
Ville Syrjälä 已提交
2878
	mutex_unlock(&dev_priv->sb_lock);
2879 2880
}

2881
/*
2882 2883
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2884 2885 2886
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2887
 */
2888 2889 2890
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2891
{
2892 2893
	ssize_t ret;
	int i;
2894

2895 2896 2897 2898 2899 2900 2901
	/*
	 * Sometime we just get the same incorrect byte repeated
	 * over the entire buffer. Doing just one throw away read
	 * initially seems to "solve" it.
	 */
	drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);

2902
	for (i = 0; i < 3; i++) {
2903 2904 2905
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2906 2907
		msleep(1);
	}
2908

2909
	return ret;
2910 2911 2912 2913 2914 2915 2916
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2917
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2918
{
2919 2920 2921 2922
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2923 2924
}

2925
/* These are source-specific values. */
2926
static uint8_t
K
Keith Packard 已提交
2927
intel_dp_voltage_max(struct intel_dp *intel_dp)
2928
{
2929
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2930
	struct drm_i915_private *dev_priv = dev->dev_private;
2931
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2932

2933 2934 2935
	if (IS_BROXTON(dev))
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
	else if (INTEL_INFO(dev)->gen >= 9) {
2936
		if (dev_priv->edp_low_vswing && port == PORT_A)
2937
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2938
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2939
	} else if (IS_VALLEYVIEW(dev))
2940
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2941
	else if (IS_GEN7(dev) && port == PORT_A)
2942
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2943
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
2944
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
2945
	else
2946
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
2947 2948 2949 2950 2951
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2952
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2953
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2954

2955 2956 2957 2958 2959 2960 2961 2962
	if (INTEL_INFO(dev)->gen >= 9) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
2963 2964
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2965 2966 2967 2968
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
2969
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2970 2971 2972 2973 2974 2975 2976
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2977
		default:
2978
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2979
		}
2980 2981
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2982 2983 2984 2985 2986 2987 2988
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2989
		default:
2990
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
2991
		}
2992
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2993
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2994 2995 2996 2997 2998
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
2999
		default:
3000
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3001 3002 3003
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3004 3005 3006 3007 3008 3009 3010
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3011
		default:
3012
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3013
		}
3014 3015 3016
	}
}

3017
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3018 3019 3020 3021
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3022 3023
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
3024 3025 3026
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
3027
	enum dpio_channel port = vlv_dport_to_channel(dport);
3028
	int pipe = intel_crtc->pipe;
3029 3030

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3031
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3032 3033
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3034
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3035 3036 3037
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3038
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3039 3040 3041
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3042
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3043 3044 3045
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3046
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3047 3048 3049 3050 3051 3052 3053
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3054
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3055 3056
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3057
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3058 3059 3060
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3061
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3062 3063 3064
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3065
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3066 3067 3068 3069 3070 3071 3072
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3073
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3074 3075
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3076
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3077 3078 3079
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3080
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3081 3082 3083 3084 3085 3086 3087
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3088
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3089 3090
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3091
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3103
	mutex_lock(&dev_priv->sb_lock);
3104 3105 3106
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
3107
			 uniqtranscale_reg_value);
3108 3109 3110 3111
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
V
Ville Syrjälä 已提交
3112
	mutex_unlock(&dev_priv->sb_lock);
3113 3114 3115 3116

	return 0;
}

3117
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3118 3119 3120 3121 3122
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
3123
	u32 deemph_reg_value, margin_reg_value, val;
3124 3125
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
3126 3127
	enum pipe pipe = intel_crtc->pipe;
	int i;
3128 3129

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3130
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3131
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3132
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3133 3134 3135
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3136
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3137 3138 3139
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3140
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3141 3142 3143
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3144
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3145 3146 3147 3148 3149 3150 3151 3152
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
3153
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3154
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3155
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3156 3157 3158
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3159
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3160 3161 3162
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3163
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3164 3165 3166 3167 3168 3169 3170
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3171
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3172
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3173
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3174 3175 3176
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3177
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3178 3179 3180 3181 3182 3183 3184
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3185
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3186
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3187
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

V
Ville Syrjälä 已提交
3199
	mutex_lock(&dev_priv->sb_lock);
3200 3201

	/* Clear calc init */
3202 3203
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3204 3205
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3206 3207 3208 3209
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3210 3211
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3212
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3213

3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

3224
	/* Program swing deemph */
3225 3226 3227 3228 3229 3230
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
3231 3232

	/* Program swing margin */
3233 3234
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3235 3236
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
3237 3238
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
3239 3240

	/* Disable unique transition scale */
3241 3242 3243 3244 3245
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
3246 3247

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
3248
			== DP_TRAIN_PRE_EMPH_LEVEL_0) &&
3249
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
3250
			== DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
3251 3252 3253 3254 3255 3256 3257

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
3258 3259 3260 3261 3262
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
3263

3264 3265 3266 3267 3268 3269
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
3270 3271 3272
	}

	/* Start swing calculation */
3273 3274 3275 3276 3277 3278 3279
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3280 3281 3282 3283 3284 3285

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

V
Ville Syrjälä 已提交
3286
	mutex_unlock(&dev_priv->sb_lock);
3287 3288 3289 3290

	return 0;
}

3291
static void
J
Jani Nikula 已提交
3292 3293
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
3294 3295 3296 3297
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
3298 3299
	uint8_t voltage_max;
	uint8_t preemph_max;
3300

3301
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
3302 3303
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
3304 3305 3306 3307 3308 3309 3310

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
3311
	voltage_max = intel_dp_voltage_max(intel_dp);
3312 3313
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
3314

K
Keith Packard 已提交
3315 3316 3317
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
3318 3319

	for (lane = 0; lane < 4; lane++)
3320
		intel_dp->train_set[lane] = v | p;
3321 3322 3323
}

static uint32_t
3324
gen4_signal_levels(uint8_t train_set)
3325
{
3326
	uint32_t	signal_levels = 0;
3327

3328
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3329
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3330 3331 3332
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3333
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3334 3335
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3336
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3337 3338
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3339
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3340 3341 3342
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3343
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3344
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3345 3346 3347
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3348
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3349 3350
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3351
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3352 3353
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3354
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3355 3356 3357 3358 3359 3360
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3361 3362
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3363
gen6_edp_signal_levels(uint8_t train_set)
3364
{
3365 3366 3367
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3368 3369
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3370
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3371
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3372
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3373 3374
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3375
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3376 3377
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3378
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3379 3380
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3381
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3382
	default:
3383 3384 3385
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3386 3387 3388
	}
}

K
Keith Packard 已提交
3389 3390
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3391
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3392 3393 3394 3395
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3396
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3397
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3398
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3399
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3400
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3401 3402
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3403
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3404
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3405
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3406 3407
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3408
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3409
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3410
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3411 3412 3413 3414 3415 3416 3417 3418 3419
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3420 3421
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
3422
hsw_signal_levels(uint8_t train_set)
3423
{
3424 3425 3426
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3427
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3428
		return DDI_BUF_TRANS_SELECT(0);
3429
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3430
		return DDI_BUF_TRANS_SELECT(1);
3431
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3432
		return DDI_BUF_TRANS_SELECT(2);
3433
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3434
		return DDI_BUF_TRANS_SELECT(3);
3435

3436
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3437
		return DDI_BUF_TRANS_SELECT(4);
3438
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3439
		return DDI_BUF_TRANS_SELECT(5);
3440
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3441
		return DDI_BUF_TRANS_SELECT(6);
3442

3443
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3444
		return DDI_BUF_TRANS_SELECT(7);
3445
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3446
		return DDI_BUF_TRANS_SELECT(8);
3447 3448 3449

	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		return DDI_BUF_TRANS_SELECT(9);
3450 3451 3452
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
3453
		return DDI_BUF_TRANS_SELECT(0);
3454 3455 3456
	}
}

3457
static void bxt_signal_levels(struct intel_dp *intel_dp)
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505
{
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	enum port port = dport->port;
	struct drm_device *dev = dport->base.base.dev;
	struct intel_encoder *encoder = &dport->base;
	uint8_t train_set = intel_dp->train_set[0];
	uint32_t level = 0;

	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 0;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 1;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 2;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
		level = 3;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 5;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
		level = 6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 7;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
		level = 8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
		level = 9;
		break;
	}

	bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
}

3506 3507 3508 3509 3510
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3511
	enum port port = intel_dig_port->port;
3512 3513 3514 3515
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

3516 3517
	if (IS_BROXTON(dev)) {
		signal_levels = 0;
3518
		bxt_signal_levels(intel_dp);
3519 3520
		mask = 0;
	} else if (HAS_DDI(dev)) {
3521
		signal_levels = hsw_signal_levels(train_set);
3522
		mask = DDI_BUF_EMP_MASK;
3523
	} else if (IS_CHERRYVIEW(dev)) {
3524
		signal_levels = chv_signal_levels(intel_dp);
3525
		mask = 0;
3526
	} else if (IS_VALLEYVIEW(dev)) {
3527
		signal_levels = vlv_signal_levels(intel_dp);
3528
		mask = 0;
3529
	} else if (IS_GEN7(dev) && port == PORT_A) {
3530
		signal_levels = gen7_edp_signal_levels(train_set);
3531
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3532
	} else if (IS_GEN6(dev) && port == PORT_A) {
3533
		signal_levels = gen6_edp_signal_levels(train_set);
3534 3535
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3536
		signal_levels = gen4_signal_levels(train_set);
3537 3538 3539
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3540 3541 3542 3543 3544 3545 3546 3547
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3548 3549 3550 3551

	*DP = (*DP & ~mask) | signal_levels;
}

3552
static bool
C
Chris Wilson 已提交
3553
intel_dp_set_link_train(struct intel_dp *intel_dp,
3554
			uint32_t *DP,
3555
			uint8_t dp_train_pat)
3556
{
3557 3558
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3559
	struct drm_i915_private *dev_priv = dev->dev_private;
3560 3561
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
3562

3563
	_intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3564

3565
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
3566
	POSTING_READ(intel_dp->output_reg);
3567

3568 3569
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
3570
	    DP_TRAINING_PATTERN_DISABLE) {
3571 3572 3573 3574 3575 3576
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
3577
	}
3578

3579 3580
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
3581 3582

	return ret == len;
3583 3584
}

3585 3586 3587 3588
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
3589 3590
	if (!intel_dp->train_set_valid)
		memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3591 3592 3593 3594 3595 3596
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
3597
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

3610 3611
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
3612 3613 3614 3615

	return ret == intel_dp->lane_count;
}

3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3647
/* Enable corresponding port and start training pattern 1 */
3648
void
3649
intel_dp_start_link_train(struct intel_dp *intel_dp)
3650
{
3651
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
3652
	struct drm_device *dev = encoder->dev;
3653 3654
	int i;
	uint8_t voltage;
3655
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
3656
	uint32_t DP = intel_dp->DP;
3657
	uint8_t link_config[2];
3658

P
Paulo Zanoni 已提交
3659
	if (HAS_DDI(dev))
3660 3661
		intel_ddi_prepare_link_retrain(encoder);

3662
	/* Write the link configuration data */
3663 3664 3665 3666
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
3667
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
3668
	if (intel_dp->num_sink_rates)
3669 3670
		drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
				&intel_dp->rate_select, 1);
3671 3672 3673

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3674
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3675 3676

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3677

3678 3679 3680 3681 3682 3683 3684 3685
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3686
	voltage = 0xff;
3687 3688
	voltage_tries = 0;
	loop_tries = 0;
3689
	for (;;) {
3690
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3691

3692
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3693 3694
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3695
			break;
3696
		}
3697

3698
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3699
			DRM_DEBUG_KMS("clock recovery OK\n");
3700 3701 3702
			break;
		}

3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
		/*
		 * if we used previously trained voltage and pre-emphasis values
		 * and we don't get clock recovery, reset link training values
		 */
		if (intel_dp->train_set_valid) {
			DRM_DEBUG_KMS("clock recovery not ok, reset");
			/* clear the flag as we are not reusing train set */
			intel_dp->train_set_valid = false;
			if (!intel_dp_reset_link_train(intel_dp, &DP,
						       DP_TRAINING_PATTERN_1 |
						       DP_LINK_SCRAMBLING_DISABLE)) {
				DRM_ERROR("failed to enable link training\n");
				return;
			}
			continue;
		}

3720 3721 3722
		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3723
				break;
3724
		if (i == intel_dp->lane_count) {
3725 3726
			++loop_tries;
			if (loop_tries == 5) {
3727
				DRM_ERROR("too many full retries, give up\n");
3728 3729
				break;
			}
3730 3731 3732
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3733 3734 3735
			voltage_tries = 0;
			continue;
		}
3736

3737
		/* Check to see if we've tried the same voltage 5 times */
3738
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3739
			++voltage_tries;
3740
			if (voltage_tries == 5) {
3741
				DRM_ERROR("too many voltage retries, give up\n");
3742 3743 3744 3745 3746
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3747

3748 3749 3750 3751 3752
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3753 3754
	}

3755 3756 3757
	intel_dp->DP = DP;
}

3758
void
3759 3760 3761
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3762
	int tries, cr_tries;
3763
	uint32_t DP = intel_dp->DP;
3764 3765 3766 3767 3768
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3769

3770
	/* channel equalization */
3771
	if (!intel_dp_set_link_train(intel_dp, &DP,
3772
				     training_pattern |
3773 3774 3775 3776 3777
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3778
	tries = 0;
3779
	cr_tries = 0;
3780 3781
	channel_eq = false;
	for (;;) {
3782
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3783

3784 3785 3786 3787 3788
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3789
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3790 3791
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3792
			break;
3793
		}
3794

3795
		/* Make sure clock is still ok */
3796
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3797
			intel_dp->train_set_valid = false;
3798
			intel_dp_start_link_train(intel_dp);
3799
			intel_dp_set_link_train(intel_dp, &DP,
3800
						training_pattern |
3801
						DP_LINK_SCRAMBLING_DISABLE);
3802 3803 3804 3805
			cr_tries++;
			continue;
		}

3806
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3807 3808 3809
			channel_eq = true;
			break;
		}
3810

3811 3812
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
3813
			intel_dp->train_set_valid = false;
3814
			intel_dp_start_link_train(intel_dp);
3815
			intel_dp_set_link_train(intel_dp, &DP,
3816
						training_pattern |
3817
						DP_LINK_SCRAMBLING_DISABLE);
3818 3819 3820 3821
			tries = 0;
			cr_tries++;
			continue;
		}
3822

3823 3824 3825 3826 3827
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3828
		++tries;
3829
	}
3830

3831 3832 3833 3834
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3835
	if (channel_eq) {
3836
		intel_dp->train_set_valid = true;
M
Masanari Iida 已提交
3837
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3838
	}
3839 3840 3841 3842
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3843
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3844
				DP_TRAINING_PATTERN_DISABLE);
3845 3846 3847
}

static void
C
Chris Wilson 已提交
3848
intel_dp_link_down(struct intel_dp *intel_dp)
3849
{
3850
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3851
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3852
	enum port port = intel_dig_port->port;
3853
	struct drm_device *dev = intel_dig_port->base.base.dev;
3854
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3855
	uint32_t DP = intel_dp->DP;
3856

3857
	if (WARN_ON(HAS_DDI(dev)))
3858 3859
		return;

3860
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3861 3862
		return;

3863
	DRM_DEBUG_KMS("\n");
3864

3865 3866
	if ((IS_GEN7(dev) && port == PORT_A) ||
	    (HAS_PCH_CPT(dev) && port != PORT_A)) {
3867
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3868
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3869
	} else {
3870 3871 3872 3873
		if (IS_CHERRYVIEW(dev))
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3874
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3875
	}
3876
	I915_WRITE(intel_dp->output_reg, DP);
3877
	POSTING_READ(intel_dp->output_reg);
3878

3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
	if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3896
		I915_WRITE(intel_dp->output_reg, DP);
3897
		POSTING_READ(intel_dp->output_reg);
3898 3899
	}

3900
	msleep(intel_dp->panel_power_down_delay);
3901 3902
}

3903 3904
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3905
{
R
Rodrigo Vivi 已提交
3906 3907 3908
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3909
	uint8_t rev;
R
Rodrigo Vivi 已提交
3910

3911 3912
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3913
		return false; /* aux transfer failed */
3914

3915
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3916

3917 3918 3919
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3920 3921
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3922
	if (is_edp(intel_dp)) {
3923 3924 3925
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3926 3927
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3928
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3929
		}
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944

		if (INTEL_INFO(dev)->gen >= 9 &&
			(intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
			uint8_t frame_sync_cap;

			dev_priv->psr.sink_support = true;
			intel_dp_dpcd_read_wake(&intel_dp->aux,
					DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
					&frame_sync_cap, 1);
			dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
			/* PSR2 needs frame sync as well */
			dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
			DRM_DEBUG_KMS("PSR2 %s on sink",
				dev_priv->psr.psr2_support ? "supported" : "not supported");
		}
3945 3946
	}

3947
	/* Training Pattern 3 support, both source and sink */
3948
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3949 3950
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
	    (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
3951
		intel_dp->use_tps3 = true;
3952
		DRM_DEBUG_KMS("Displayport TPS3 supported\n");
3953 3954 3955
	} else
		intel_dp->use_tps3 = false;

3956 3957 3958 3959 3960
	/* Intermediate frequency support */
	if (is_edp(intel_dp) &&
	    (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] &	DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
	    (rev >= 0x03)) { /* eDp v1.4 or higher */
3961
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3962 3963
		int i;

3964 3965
		intel_dp_dpcd_read_wake(&intel_dp->aux,
				DP_SUPPORTED_LINK_RATES,
3966 3967
				sink_rates,
				sizeof(sink_rates));
3968

3969 3970
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3971 3972 3973 3974

			if (val == 0)
				break;

3975 3976
			/* Value read is in kHz while drm clock is saved in deca-kHz */
			intel_dp->sink_rates[i] = (val * 200) / 10;
3977
		}
3978
		intel_dp->num_sink_rates = i;
3979
	}
3980 3981 3982

	intel_dp_print_rates(intel_dp);

3983 3984 3985 3986 3987 3988 3989
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3990 3991 3992
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3993 3994 3995
		return false; /* downstream port status fetch failed */

	return true;
3996 3997
}

3998 3999 4000 4001 4002 4003 4004 4005
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

4006
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
4007 4008 4009
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

4010
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
4011 4012 4013 4014
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
}

4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039
static bool
intel_dp_probe_mst(struct intel_dp *intel_dp)
{
	u8 buf[1];

	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
		if (buf[0] & DP_MST_CAP) {
			DRM_DEBUG_KMS("Sink is MST capable\n");
			intel_dp->is_mst = true;
		} else {
			DRM_DEBUG_KMS("Sink is not MST capable\n");
			intel_dp->is_mst = false;
		}
	}

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	return intel_dp->is_mst;
}

4040 4041 4042 4043 4044 4045
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
4046 4047 4048
	u8 buf;
	int test_crc_count;
	int attempts = 6;
4049
	int ret = 0;
4050

4051
	hsw_disable_ips(intel_crtc);
4052

4053 4054 4055 4056 4057 4058 4059 4060 4061
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}

	if (!(buf & DP_TEST_CRC_SUPPORTED)) {
		ret = -ENOTTY;
		goto out;
	}
4062

4063 4064 4065 4066
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4067

4068
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4069 4070 4071 4072 4073 4074 4075 4076 4077
				buf | DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4078

R
Rodrigo Vivi 已提交
4079
	test_crc_count = buf & DP_TEST_COUNT_MASK;
4080

R
Rodrigo Vivi 已提交
4081
	do {
4082
		if (drm_dp_dpcd_readb(&intel_dp->aux,
4083 4084 4085 4086
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
R
Rodrigo Vivi 已提交
4087 4088 4089 4090
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	} while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);

	if (attempts == 0) {
4091
		DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4092 4093
		ret = -ETIMEDOUT;
		goto out;
R
Rodrigo Vivi 已提交
4094
	}
4095

4096 4097 4098 4099
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto out;
	}
4100

4101 4102 4103 4104
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		ret = -EIO;
		goto out;
	}
4105
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4106 4107 4108 4109 4110 4111 4112
			       buf & ~DP_TEST_SINK_START) < 0) {
		ret = -EIO;
		goto out;
	}
out:
	hsw_enable_ips(intel_crtc);
	return ret;
4113 4114
}

4115 4116 4117
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
4118 4119 4120
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
4121 4122
}

4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4150
{
4151
	uint8_t test_result = DP_TEST_NAK;
4152 4153 4154 4155
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4156
	    connector->edid_corrupt ||
4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
	} else {
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
					&intel_connector->detect_edid->checksum,
D
Dan Carpenter 已提交
4175
					1))
4176 4177 4178 4179 4180 4181 4182 4183 4184
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
		intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
	}

	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance_test_active = 1;

4185 4186 4187 4188
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4189
{
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

4200
	intel_dp->compliance_test_active = 0;
4201
	intel_dp->compliance_test_type = 0;
4202 4203
	intel_dp->compliance_test_data = 0;

4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4245 4246
}

4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
			if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_complete_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4269
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4285
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4304 4305 4306 4307 4308 4309 4310 4311
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */
4312
static void
C
Chris Wilson 已提交
4313
intel_dp_check_link_status(struct intel_dp *intel_dp)
4314
{
4315
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4316
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4317
	u8 sink_irq_vector;
4318
	u8 link_status[DP_LINK_STATUS_SIZE];
4319

4320 4321
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

4322
	if (!intel_encoder->connectors_active)
4323
		return;
4324

4325
	if (WARN_ON(!intel_encoder->base.crtc))
4326 4327
		return;

4328 4329 4330
	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4331
	/* Try to read receiver status if the link appears to be up */
4332
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
4333 4334 4335
		return;
	}

4336
	/* Now read the DPCD to see if it's actually running */
4337
	if (!intel_dp_get_dpcd(intel_dp)) {
4338 4339 4340
		return;
	}

4341 4342 4343 4344
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
4345 4346 4347
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4348 4349

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4350
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4351 4352 4353 4354
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4355
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4356
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4357
			      intel_encoder->base.name);
4358 4359
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
4360
		intel_dp_stop_link_train(intel_dp);
4361
	}
4362 4363
}

4364
/* XXX this is probably wrong for multiple downstream ports */
4365
static enum drm_connector_status
4366
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4367
{
4368 4369 4370 4371 4372 4373 4374 4375
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
4376
		return connector_status_connected;
4377 4378

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4379 4380
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4381
		uint8_t reg;
4382 4383 4384

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
4385
			return connector_status_unknown;
4386

4387 4388
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
4389 4390 4391
	}

	/* If no HPD, poke DDC gently */
4392
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4393
		return connector_status_connected;
4394 4395

	/* Well we tried, say unknown for unreliable port types */
4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4408 4409 4410

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4411
	return connector_status_disconnected;
4412 4413
}

4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	enum drm_connector_status status;

	status = intel_panel_detect(dev);
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4427
static enum drm_connector_status
Z
Zhenyu Wang 已提交
4428
ironlake_dp_detect(struct intel_dp *intel_dp)
4429
{
4430
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4431 4432
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4433

4434 4435 4436
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

4437
	return intel_dp_detect_dpcd(intel_dp);
4438 4439
}

4440 4441
static int g4x_digital_port_connected(struct drm_device *dev,
				       struct intel_digital_port *intel_dig_port)
4442 4443
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4444
	uint32_t bit;
4445

4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
4458
			return -EINVAL;
4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
4472
			return -EINVAL;
4473
		}
4474 4475
	}

4476
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501
		return 0;
	return 1;
}

static enum drm_connector_status
g4x_dp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	int ret;

	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

	ret = g4x_digital_port_connected(dev, intel_dig_port);
	if (ret == -EINVAL)
		return connector_status_unknown;
	else if (ret == 0)
4502 4503
		return connector_status_disconnected;

4504
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4505 4506
}

4507
static struct edid *
4508
intel_dp_get_edid(struct intel_dp *intel_dp)
4509
{
4510
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4511

4512 4513 4514 4515
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4516 4517
			return NULL;

J
Jani Nikula 已提交
4518
		return drm_edid_duplicate(intel_connector->edid);
4519 4520 4521 4522
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4523

4524 4525 4526 4527 4528
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4529

4530 4531 4532 4533 4534 4535 4536
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4537 4538
}

4539 4540
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4541
{
4542
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4543

4544 4545
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4546

4547 4548
	intel_dp->has_audio = false;
}
4549

4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
static enum intel_display_power_domain
intel_dp_power_get(struct intel_dp *dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	enum intel_display_power_domain power_domain;

	power_domain = intel_display_port_power_domain(encoder);
	intel_display_power_get(to_i915(encoder->base.dev), power_domain);

	return power_domain;
}
4561

4562 4563 4564 4565 4566 4567
static void
intel_dp_power_put(struct intel_dp *dp,
		   enum intel_display_power_domain power_domain)
{
	struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
	intel_display_power_put(to_i915(encoder->base.dev), power_domain);
4568 4569
}

Z
Zhenyu Wang 已提交
4570 4571 4572 4573
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4574 4575
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4576
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4577
	enum drm_connector_status status;
4578
	enum intel_display_power_domain power_domain;
4579
	bool ret;
4580
	u8 sink_irq_vector;
Z
Zhenyu Wang 已提交
4581

4582
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4583
		      connector->base.id, connector->name);
4584
	intel_dp_unset_edid(intel_dp);
4585

4586 4587 4588 4589
	if (intel_dp->is_mst) {
		/* MST devices are disconnected from a monitor POV */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4590
		return connector_status_disconnected;
4591 4592
	}

4593
	power_domain = intel_dp_power_get(intel_dp);
Z
Zhenyu Wang 已提交
4594

4595 4596 4597 4598
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
	else if (HAS_PCH_SPLIT(dev))
Z
Zhenyu Wang 已提交
4599 4600 4601 4602
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
	if (status != connector_status_connected)
4603
		goto out;
Z
Zhenyu Wang 已提交
4604

4605 4606
	intel_dp_probe_oui(intel_dp);

4607 4608 4609 4610 4611 4612 4613 4614 4615 4616
	ret = intel_dp_probe_mst(intel_dp);
	if (ret) {
		/* if we are in MST mode then this connector
		   won't appear connected or have anything with EDID on it */
		if (intel_encoder->type != INTEL_OUTPUT_EDP)
			intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
		status = connector_status_disconnected;
		goto out;
	}

4617
	intel_dp_set_edid(intel_dp);
Z
Zhenyu Wang 已提交
4618

4619 4620
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4621 4622
	status = connector_status_connected;

4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4637
out:
4638
	intel_dp_power_put(intel_dp, power_domain);
4639
	return status;
4640 4641
}

4642 4643
static void
intel_dp_force(struct drm_connector *connector)
4644
{
4645
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4646
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4647
	enum intel_display_power_domain power_domain;
4648

4649 4650 4651
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4652

4653 4654
	if (connector->status != connector_status_connected)
		return;
4655

4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676
	power_domain = intel_dp_power_get(intel_dp);

	intel_dp_set_edid(intel_dp);

	intel_dp_power_put(intel_dp, power_domain);

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4677

4678
	/* if eDP has no EDID, fall back to fixed mode */
4679 4680
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4681
		struct drm_display_mode *mode;
4682 4683

		mode = drm_mode_duplicate(connector->dev,
4684
					  intel_connector->panel.fixed_mode);
4685
		if (mode) {
4686 4687 4688 4689
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4690

4691
	return 0;
4692 4693
}

4694 4695 4696 4697
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4698
	struct edid *edid;
4699

4700 4701
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4702
		has_audio = drm_detect_monitor_audio(edid);
4703

4704 4705 4706
	return has_audio;
}

4707 4708 4709 4710 4711
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4712
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
4713
	struct intel_connector *intel_connector = to_intel_connector(connector);
4714 4715
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4716 4717
	int ret;

4718
	ret = drm_object_property_set_value(&connector->base, property, val);
4719 4720 4721
	if (ret)
		return ret;

4722
	if (property == dev_priv->force_audio_property) {
4723 4724 4725 4726
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4727 4728
			return 0;

4729
		intel_dp->force_audio = i;
4730

4731
		if (i == HDMI_AUDIO_AUTO)
4732 4733
			has_audio = intel_dp_detect_audio(connector);
		else
4734
			has_audio = (i == HDMI_AUDIO_ON);
4735 4736

		if (has_audio == intel_dp->has_audio)
4737 4738
			return 0;

4739
		intel_dp->has_audio = has_audio;
4740 4741 4742
		goto done;
	}

4743
	if (property == dev_priv->broadcast_rgb_property) {
4744 4745 4746
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
4762 4763 4764 4765 4766

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

4767 4768 4769
		goto done;
	}

4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4786 4787 4788
	return -EINVAL;

done:
4789 4790
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4791 4792 4793 4794

	return 0;
}

4795
static void
4796
intel_dp_connector_destroy(struct drm_connector *connector)
4797
{
4798
	struct intel_connector *intel_connector = to_intel_connector(connector);
4799

4800
	kfree(intel_connector->detect_edid);
4801

4802 4803 4804
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4805 4806 4807
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4808
		intel_panel_fini(&intel_connector->panel);
4809

4810
	drm_connector_cleanup(connector);
4811
	kfree(connector);
4812 4813
}

P
Paulo Zanoni 已提交
4814
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4815
{
4816 4817
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4818

4819
	drm_dp_aux_unregister(&intel_dp->aux);
4820
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4821 4822
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4823 4824 4825 4826
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4827
		pps_lock(intel_dp);
4828
		edp_panel_vdd_off_sync(intel_dp);
4829 4830
		pps_unlock(intel_dp);

4831 4832 4833 4834
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4835
	}
4836
	drm_encoder_cleanup(encoder);
4837
	kfree(intel_dig_port);
4838 4839
}

4840 4841 4842 4843 4844 4845 4846
static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4847 4848 4849 4850
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4851
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4852
	pps_lock(intel_dp);
4853
	edp_panel_vdd_off_sync(intel_dp);
4854
	pps_unlock(intel_dp);
4855 4856
}

4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
	power_domain = intel_display_port_power_domain(&intel_dig_port->base);
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4882 4883
static void intel_dp_encoder_reset(struct drm_encoder *encoder)
{
4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902
	struct intel_dp *intel_dp;

	if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
		return;

	intel_dp = enc_to_intel_dp(encoder);

	pps_lock(intel_dp);

	/*
	 * Read out the current power sequencer assignment,
	 * in case the BIOS did something with it.
	 */
	if (IS_VALLEYVIEW(encoder->dev))
		vlv_initial_power_sequencer_setup(intel_dp);

	intel_edp_panel_vdd_sanitize(intel_dp);

	pps_unlock(intel_dp);
4903 4904
}

4905
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4906
	.dpms = intel_connector_dpms,
4907
	.detect = intel_dp_detect,
4908
	.force = intel_dp_force,
4909
	.fill_modes = drm_helper_probe_single_connector_modes,
4910
	.set_property = intel_dp_set_property,
4911
	.atomic_get_property = intel_connector_atomic_get_property,
4912
	.destroy = intel_dp_connector_destroy,
4913
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4914
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4915 4916 4917 4918 4919
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
4920
	.best_encoder = intel_best_encoder,
4921 4922 4923
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4924
	.reset = intel_dp_encoder_reset,
4925
	.destroy = intel_dp_encoder_destroy,
4926 4927
};

4928
enum irqreturn
4929 4930 4931
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4932
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4933 4934
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4935
	enum intel_display_power_domain power_domain;
4936
	enum irqreturn ret = IRQ_NONE;
4937

4938 4939
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
		intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
4940

4941 4942 4943 4944 4945 4946 4947 4948 4949
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4950
		return IRQ_HANDLED;
4951 4952
	}

4953 4954
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4955
		      long_hpd ? "long" : "short");
4956

4957 4958 4959
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

4960
	if (long_hpd) {
4961 4962
		/* indicate that we need to restart link training */
		intel_dp->train_set_valid = false;
4963 4964 4965 4966 4967 4968 4969 4970

		if (HAS_PCH_SPLIT(dev)) {
			if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
				goto mst_fail;
		} else {
			if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
				goto mst_fail;
		}
4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982

		if (!intel_dp_get_dpcd(intel_dp)) {
			goto mst_fail;
		}

		intel_dp_probe_oui(intel_dp);

		if (!intel_dp_probe_mst(intel_dp))
			goto mst_fail;

	} else {
		if (intel_dp->is_mst) {
4983
			if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
4984 4985 4986 4987 4988 4989 4990 4991
				goto mst_fail;
		}

		if (!intel_dp->is_mst) {
			/*
			 * we'll check the link status via the normal hot plug path later -
			 * but for short hpds we should check it now
			 */
4992
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4993
			intel_dp_check_link_status(intel_dp);
4994
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4995 4996
		}
	}
4997 4998 4999

	ret = IRQ_HANDLED;

5000
	goto put_power;
5001 5002 5003 5004 5005 5006 5007
mst_fail:
	/* if we were in MST mode, and device is not there get out of MST mode */
	if (intel_dp->is_mst) {
		DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
		intel_dp->is_mst = false;
		drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
	}
5008 5009 5010 5011
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
5012 5013
}

5014 5015
/* Return which DP Port should be selected for Transcoder DP control */
int
5016
intel_trans_dp_port_sel(struct drm_crtc *crtc)
5017 5018
{
	struct drm_device *dev = crtc->dev;
5019 5020
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
5021

5022 5023
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
5024

5025 5026
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
5027
			return intel_dp->output_reg;
5028
	}
C
Chris Wilson 已提交
5029

5030 5031 5032
	return -1;
}

5033
/* check the VBT to see whether the eDP is on DP-D port */
5034
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
5035 5036
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5037
	union child_device_config *p_child;
5038
	int i;
5039 5040 5041 5042 5043
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
5044

5045 5046 5047
	if (port == PORT_A)
		return true;

5048
	if (!dev_priv->vbt.child_dev_num)
5049 5050
		return false;

5051 5052
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
5053

5054
		if (p_child->common.dvo_port == port_mapping[port] &&
5055 5056
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
5057 5058 5059 5060 5061
			return true;
	}
	return false;
}

5062
void
5063 5064
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5065 5066
	struct intel_connector *intel_connector = to_intel_connector(connector);

5067
	intel_attach_force_audio_property(connector);
5068
	intel_attach_broadcast_rgb_property(connector);
5069
	intel_dp->color_range_auto = true;
5070 5071 5072

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5073 5074
		drm_object_attach_property(
			&connector->base,
5075
			connector->dev->mode_config.scaling_mode_property,
5076 5077
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5078
	}
5079 5080
}

5081 5082 5083 5084 5085 5086 5087
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5088 5089
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
5090
				    struct intel_dp *intel_dp)
5091 5092
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5093 5094
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;
5095
	u32 pp_on, pp_off, pp_div, pp;
5096
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
5097

V
Ville Syrjälä 已提交
5098 5099
	lockdep_assert_held(&dev_priv->pps_mutex);

5100 5101 5102 5103
	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

5104
	if (HAS_PCH_SPLIT(dev)) {
5105
		pp_ctrl_reg = PCH_PP_CONTROL;
5106 5107 5108 5109
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5110 5111 5112 5113 5114 5115
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5116
	}
5117 5118 5119

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5120
	pp = ironlake_get_pp_control(intel_dp);
5121
	I915_WRITE(pp_ctrl_reg, pp);
5122

5123 5124 5125
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

5146
	vbt = dev_priv->vbt.edp_pps;
5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5165
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5166 5167 5168 5169 5170 5171 5172 5173 5174
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5175
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5176 5177 5178 5179 5180 5181 5182
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5183 5184 5185 5186 5187 5188 5189 5190 5191 5192
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5193
					      struct intel_dp *intel_dp)
5194 5195
{
	struct drm_i915_private *dev_priv = dev->dev_private;
5196 5197 5198
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;
5199
	enum port port = dp_to_dig_port(intel_dp)->port;
5200
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5201

V
Ville Syrjälä 已提交
5202
	lockdep_assert_held(&dev_priv->pps_mutex);
5203 5204 5205 5206 5207 5208

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
5209 5210 5211 5212 5213
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
5214 5215
	}

5216 5217 5218 5219 5220 5221 5222 5223
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
5224
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
5225 5226
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5227
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5228 5229
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5230
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5231
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5232 5233 5234 5235
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5236
	if (IS_VALLEYVIEW(dev)) {
5237
		port_sel = PANEL_PORT_SELECT_VLV(port);
5238
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5239
		if (port == PORT_A)
5240
			port_sel = PANEL_PORT_SELECT_DPA;
5241
		else
5242
			port_sel = PANEL_PORT_SELECT_DPD;
5243 5244
	}

5245 5246 5247 5248 5249
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
5250 5251

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5252 5253 5254
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
5255 5256
}

5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
 * @dev: DRM device
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5269
static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5270 5271 5272
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
5273 5274
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5275
	struct intel_crtc_state *config = NULL;
5276 5277
	struct intel_crtc *intel_crtc = NULL;
	u32 reg, val;
5278
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5279 5280 5281 5282 5283 5284

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5285 5286
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5287 5288 5289
		return;
	}

5290
	/*
5291 5292
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5293
	 */
5294

5295 5296
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5297
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5298 5299 5300 5301 5302 5303

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5304
	config = intel_crtc->config;
5305

5306
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5307 5308 5309 5310
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5311 5312
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5313 5314
		index = DRRS_LOW_RR;

5315
	if (index == dev_priv->drrs.refresh_rate_type) {
5316 5317 5318 5319 5320 5321 5322 5323 5324 5325
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

D
Durgadoss R 已提交
5326
	if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
	} else if (INTEL_INFO(dev)->gen > 6) {
5339
		reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5340
		val = I915_READ(reg);
5341

5342
		if (index > DRRS_HIGH_RR) {
5343 5344 5345 5346
			if (IS_VALLEYVIEW(dev))
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5347
		} else {
5348 5349 5350 5351
			if (IS_VALLEYVIEW(dev))
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5352 5353 5354 5355
		}
		I915_WRITE(reg, val);
	}

5356 5357 5358 5359 5360
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5361 5362 5363 5364 5365 5366
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
V
Vandana Kannan 已提交
5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393
void intel_edp_drrs_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs) {
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5394 5395 5396 5397 5398
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
 *
 */
V
Vandana Kannan 已提交
5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426
void intel_edp_drrs_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!intel_crtc->config->has_drrs)
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			fixed_mode->vrefresh);

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5440
	/*
5441 5442
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5443 5444
	 */

5445 5446
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5447

5448 5449 5450 5451
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
		intel_dp_set_drrs_state(dev_priv->dev,
			intel_dp->attached_connector->panel.
			downclock_mode->vrefresh);
5452

5453 5454
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5455 5456
}

5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467
/**
 * intel_edp_drrs_invalidate - Invalidate DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is a disturbance on screen (due to cursor movement/time
 * update etc), DRRS needs to be invalidated, i.e. need to switch to
 * high RR.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5468 5469 5470 5471 5472 5473 5474
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5475
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5476 5477
		return;

5478
	cancel_delayed_work(&dev_priv->drrs.work);
5479

5480
	mutex_lock(&dev_priv->drrs.mutex);
5481 5482 5483 5484 5485
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
		intel_dp_set_drrs_state(dev_priv->dev,
				dev_priv->drrs.dp->attached_connector->panel.
				fixed_mode->vrefresh);
	}

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);

	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
	mutex_unlock(&dev_priv->drrs.mutex);
}

5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511
/**
 * intel_edp_drrs_flush - Flush DRRS
 * @dev: DRM device
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
 * When there is no movement on screen, DRRS work can be scheduled.
 * This DRRS work is responsible for setting relevant registers after a
 * timeout of 1 second.
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5512 5513 5514 5515 5516 5517 5518
void intel_edp_drrs_flush(struct drm_device *dev,
		unsigned frontbuffer_bits)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	enum pipe pipe;

5519
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5520 5521
		return;

5522
	cancel_delayed_work(&dev_priv->drrs.work);
5523

5524
	mutex_lock(&dev_priv->drrs.mutex);
5525 5526 5527 5528 5529
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
			!dev_priv->drrs.busy_frontbuffer_bits)
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
 * eDP DRRS:-
 *        The implementation is based on frontbuffer tracking implementation.
 * When there is a disturbance on the screen triggered by user activity or a
 * periodic system activity, DRRS is disabled (RR is changed to high RR).
 * When there is no movement on screen, after a timeout of 1 second, a switch
 * to low RR is made.
 *        For integration with frontbuffer tracking code,
 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5591
static struct drm_display_mode *
5592 5593
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5594 5595
{
	struct drm_connector *connector = &intel_connector->base;
5596
	struct drm_device *dev = connector->dev;
5597 5598 5599
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

5600 5601 5602
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5603 5604 5605 5606 5607 5608
	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5609
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5610 5611 5612 5613 5614 5615 5616
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
5617
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5618 5619 5620
		return NULL;
	}

5621
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5622

5623
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5624
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5625 5626 5627
	return downclock_mode;
}

5628
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5629
				     struct intel_connector *intel_connector)
5630 5631 5632
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5633 5634
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5635 5636
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
5637
	struct drm_display_mode *downclock_mode = NULL;
5638 5639 5640
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5641
	enum pipe pipe = INVALID_PIPE;
5642 5643 5644 5645

	if (!is_edp(intel_dp))
		return true;

5646 5647 5648
	pps_lock(intel_dp);
	intel_edp_panel_vdd_sanitize(intel_dp);
	pps_unlock(intel_dp);
5649

5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664
	/* Cache DPCD and EDID for edp. */
	has_dpcd = intel_dp_get_dpcd(intel_dp);

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
5665
	pps_lock(intel_dp);
5666
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5667
	pps_unlock(intel_dp);
5668

5669
	mutex_lock(&dev->mode_config.mutex);
5670
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5689 5690
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
5702
	mutex_unlock(&dev->mode_config.mutex);
5703

5704 5705 5706
	if (IS_VALLEYVIEW(dev)) {
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
		if (IS_CHERRYVIEW(dev))
			pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
		else
			pipe = PORT_TO_PIPE(intel_dp->DP);

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5726 5727
	}

5728
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5729
	intel_connector->panel.backlight_power = intel_edp_backlight_power;
5730
	intel_panel_setup_backlight(connector, pipe);
5731 5732 5733 5734

	return true;
}

5735
bool
5736 5737
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5738
{
5739 5740 5741 5742
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5743
	struct drm_i915_private *dev_priv = dev->dev_private;
5744
	enum port port = intel_dig_port->port;
5745
	int type;
5746

5747 5748
	intel_dp->pps_pipe = INVALID_PIPE;

5749
	/* intel_dp vfuncs */
5750 5751 5752
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
	else if (IS_VALLEYVIEW(dev))
5753 5754 5755 5756 5757 5758 5759 5760
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

5761 5762 5763 5764
	if (INTEL_INFO(dev)->gen >= 9)
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
		intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5765

5766 5767
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5768
	intel_dp->attached_connector = intel_connector;
5769

5770
	if (intel_dp_is_edp(dev, port))
5771
		type = DRM_MODE_CONNECTOR_eDP;
5772 5773
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5774

5775 5776 5777 5778 5779 5780 5781 5782
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5783 5784 5785 5786 5787
	/* eDP only on port B and/or C on vlv/chv */
	if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
		    port != PORT_B && port != PORT_C))
		return false;

5788 5789 5790 5791
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5792
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5793 5794 5795 5796 5797
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5798
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5799
			  edp_panel_vdd_work);
5800

5801
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5802
	drm_connector_register(connector);
5803

P
Paulo Zanoni 已提交
5804
	if (HAS_DDI(dev))
5805 5806 5807
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
5808
	intel_connector->unregister = intel_dp_connector_unregister;
5809

5810
	/* Set up the hotplug pin. */
5811 5812
	switch (port) {
	case PORT_A:
5813
		intel_encoder->hpd_pin = HPD_PORT_A;
5814 5815
		break;
	case PORT_B:
5816
		intel_encoder->hpd_pin = HPD_PORT_B;
5817 5818
		break;
	case PORT_C:
5819
		intel_encoder->hpd_pin = HPD_PORT_C;
5820 5821
		break;
	case PORT_D:
5822
		intel_encoder->hpd_pin = HPD_PORT_D;
5823 5824
		break;
	default:
5825
		BUG();
5826 5827
	}

5828
	if (is_edp(intel_dp)) {
5829
		pps_lock(intel_dp);
5830 5831
		intel_dp_init_panel_power_timestamps(intel_dp);
		if (IS_VALLEYVIEW(dev))
5832
			vlv_initial_power_sequencer_setup(intel_dp);
5833
		else
5834
			intel_dp_init_panel_power_sequencer(dev, intel_dp);
5835
		pps_unlock(intel_dp);
5836
	}
5837

5838
	intel_dp_aux_init(intel_dp, intel_connector);
5839

5840
	/* init MST on ports that can support it */
5841 5842 5843 5844
	if (HAS_DP_MST(dev) &&
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5845

5846
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5847
		drm_dp_aux_unregister(&intel_dp->aux);
5848 5849
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5850 5851 5852 5853
			/*
			 * vdd might still be enabled do to the delayed vdd off.
			 * Make sure vdd is actually turned off here.
			 */
5854
			pps_lock(intel_dp);
5855
			edp_panel_vdd_off_sync(intel_dp);
5856
			pps_unlock(intel_dp);
5857
		}
5858
		drm_connector_unregister(connector);
5859
		drm_connector_cleanup(connector);
5860
		return false;
5861
	}
5862

5863 5864
	intel_dp_add_properties(intel_dp, connector);

5865 5866 5867 5868 5869 5870 5871 5872
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5873

5874 5875
	i915_debugfs_connector_add(connector);

5876
	return true;
5877
}
5878 5879 5880 5881

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
5882
	struct drm_i915_private *dev_priv = dev->dev_private;
5883 5884 5885 5886 5887
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5888
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5889 5890 5891
	if (!intel_dig_port)
		return;

5892
	intel_connector = intel_connector_alloc();
5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

5904
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5905 5906
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5907
	intel_encoder->get_config = intel_dp_get_config;
5908
	intel_encoder->suspend = intel_dp_encoder_suspend;
5909
	if (IS_CHERRYVIEW(dev)) {
5910
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5911 5912
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5913
		intel_encoder->post_disable = chv_post_disable_dp;
5914
	} else if (IS_VALLEYVIEW(dev)) {
5915
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5916 5917
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5918
		intel_encoder->post_disable = vlv_post_disable_dp;
5919
	} else {
5920 5921
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5922 5923
		if (INTEL_INFO(dev)->gen >= 5)
			intel_encoder->post_disable = ilk_post_disable_dp;
5924
	}
5925

5926
	intel_dig_port->port = port;
5927 5928
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
5929
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
5930 5931 5932 5933 5934 5935 5936 5937
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5938
	intel_encoder->cloneable = 0;
5939

5940
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5941
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5942

5943 5944 5945
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
5946
		kfree(intel_connector);
5947
	}
5948
}
5949 5950 5951 5952 5953 5954 5955 5956

void intel_dp_mst_suspend(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5957
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975
		if (!intel_dig_port)
			continue;

		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			if (!intel_dig_port->dp.can_mst)
				continue;
			if (intel_dig_port->dp.is_mst)
				drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
		}
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
5976
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991
		if (!intel_dig_port)
			continue;
		if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			int ret;

			if (!intel_dig_port->dp.can_mst)
				continue;

			ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
			if (ret != 0) {
				intel_dp_check_mst_status(&intel_dig_port->dp);
			}
		}
	}
}