hda_intel.c 75.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
L
Linus Torvalds 已提交
2 3
/*
 *
4 5
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
25
#include <linux/kernel.h>
L
Linus Torvalds 已提交
26
#include <linux/module.h>
27
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
28 29 30 31
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
32
#include <linux/mutex.h>
T
Takashi Iwai 已提交
33
#include <linux/io.h>
34
#include <linux/pm_runtime.h>
35 36
#include <linux/clocksource.h>
#include <linux/time.h>
37
#include <linux/completion.h>
38
#include <linux/acpi.h>
39

T
Takashi Iwai 已提交
40 41 42
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
43
#include <asm/set_memory.h>
44
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
45
#endif
L
Linus Torvalds 已提交
46 47
#include <sound/core.h>
#include <sound/initval.h>
48 49
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
50
#include <sound/intel-dsp-config.h>
51
#include <linux/vgaarb.h>
52
#include <linux/vga_switcheroo.h>
53
#include <linux/firmware.h>
54
#include <sound/hda_codec.h>
55
#include "hda_controller.h"
I
Imre Deak 已提交
56
#include "hda_intel.h"
L
Linus Torvalds 已提交
57

L
Libin Yang 已提交
58 59 60
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

61 62 63 64 65 66 67
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
68
	POS_FIX_SKL,
69
	POS_FIX_FIFO,
70 71
};

72 73 74 75 76 77 78 79 80 81 82 83
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
84 85
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
86 87 88 89 90 91
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
109

110 111
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
112
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
113
static char *model[SNDRV_CARDS];
114
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
116
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
117
static int probe_only[SNDRV_CARDS];
118
static int jackpoll_ms[SNDRV_CARDS];
119
static int single_cmd = -1;
T
Takashi Iwai 已提交
120
static int enable_msi = -1;
121 122 123
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
124
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
125
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
126 127
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
128
static bool dsp_driver = 1;
L
Linus Torvalds 已提交
129

130
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
131
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
132
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
133
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
134 135 136
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
137
MODULE_PARM_DESC(model, "Use the given board model.");
138
module_param_array(position_fix, int, NULL, 0444);
139
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
140
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+, 6 = FIFO).");
141 142
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
143
module_param_array(probe_mask, int, NULL, 0444);
144
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
145
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
146
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
147 148
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
149
module_param(single_cmd, bint, 0444);
150 151
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
152
module_param(enable_msi, bint, 0444);
153
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
154 155 156 157
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
158
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
159
module_param_array(beep_mode, bool, NULL, 0444);
160
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
161
			    "(0=off, 1=on) (default=1).");
162
#endif
163 164 165
module_param(dsp_driver, bool, 0444);
MODULE_PARM_DESC(dsp_driver, "Allow DSP driver selection (bypass this driver) "
			     "(0=off, 1=on) (default=1)");
166

167
#ifdef CONFIG_PM
168
static int param_set_xint(const char *val, const struct kernel_param *kp);
169
static const struct kernel_param_ops param_ops_xint = {
170 171 172 173 174
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

175
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
176
module_param(power_save, xint, 0644);
177 178
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
179

180 181 182 183
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

184 185 186 187
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
188 189
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
190
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
191
#else
192
#define power_save	0
193
#endif /* CONFIG_PM */
194

195 196
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
197 198 199
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
200
#ifdef CONFIG_X86
201 202
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
203 204 205 206 207 208
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
209 210 211
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
212
			 "{Intel, ICH7},"
213
			 "{Intel, ESB2},"
214
			 "{Intel, ICH8},"
215
			 "{Intel, ICH9},"
216
			 "{Intel, ICH10},"
217
			 "{Intel, PCH},"
218
			 "{Intel, CPT},"
219
			 "{Intel, PPT},"
220
			 "{Intel, LPT},"
221
			 "{Intel, LPT_LP},"
222
			 "{Intel, WPT_LP},"
223
			 "{Intel, SPT},"
224
			 "{Intel, SPT_LP},"
225
			 "{Intel, HPT},"
226
			 "{Intel, PBG},"
227
			 "{Intel, SCH},"
228
			 "{ATI, SB450},"
229
			 "{ATI, SB600},"
230
			 "{ATI, RS600},"
231
			 "{ATI, RS690},"
232 233
			 "{ATI, RS780},"
			 "{ATI, R600},"
234 235
			 "{ATI, RV630},"
			 "{ATI, RV610},"
236 237 238 239
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
240
			 "{VIA, VT8251},"
241
			 "{VIA, VT8237A},"
242 243
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
244 245
MODULE_DESCRIPTION("Intel HDA driver");

246
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
247
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
248 249 250 251 252
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
253 254 255
/*
 */

256 257 258
/* driver types */
enum {
	AZX_DRIVER_ICH,
259
	AZX_DRIVER_PCH,
260
	AZX_DRIVER_SCH,
261
	AZX_DRIVER_SKL,
262
	AZX_DRIVER_HDMI,
263
	AZX_DRIVER_ATI,
264
	AZX_DRIVER_ATIHDMI,
265
	AZX_DRIVER_ATIHDMI_NS,
266 267 268
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
269
	AZX_DRIVER_NVIDIA,
270
	AZX_DRIVER_TERA,
271
	AZX_DRIVER_CTX,
272
	AZX_DRIVER_CTHDA,
273
	AZX_DRIVER_CMEDIA,
274
	AZX_DRIVER_ZHAOXIN,
275
	AZX_DRIVER_GENERIC,
276
	AZX_NUM_DRIVERS, /* keep this as last entry */
277 278
};

279 280 281 282
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

283 284
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
285
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
286

287
/* quirks for Intel PCH */
288
#define AZX_DCAPS_INTEL_PCH_BASE \
289
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
290
	 AZX_DCAPS_SNOOP_TYPE(SCH))
291

292
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
293
#define AZX_DCAPS_INTEL_PCH_NOPM \
294
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
295

296
/* PCH for HSW/BDW; with runtime PM */
297
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
298
#define AZX_DCAPS_INTEL_PCH \
299
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
300

301
/* HSW HDMI */
302
#define AZX_DCAPS_INTEL_HASWELL \
303
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
304
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
305
	 AZX_DCAPS_SNOOP_TYPE(SCH))
306

307 308
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
309
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
310
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
311
	 AZX_DCAPS_SNOOP_TYPE(SCH))
312

313
#define AZX_DCAPS_INTEL_BAYTRAIL \
314
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
315

316
#define AZX_DCAPS_INTEL_BRASWELL \
317
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
318
	 AZX_DCAPS_I915_COMPONENT)
319

320
#define AZX_DCAPS_INTEL_SKYLAKE \
321
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
322
	 AZX_DCAPS_SYNC_WRITE |\
323
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
324

325
#define AZX_DCAPS_INTEL_BROXTON		AZX_DCAPS_INTEL_SKYLAKE
326

327 328
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
329 330
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
331 332 333

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
334 335
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
336

337 338 339 340
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

341 342 343 344 345
/* quirks for AMD SB */
#define AZX_DCAPS_PRESET_AMD_SB \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_AMD_WORKAROUND |\
	 AZX_DCAPS_SNOOP_TYPE(ATI) | AZX_DCAPS_PM_RUNTIME)

346 347
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
348
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
349
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
350

351
#define AZX_DCAPS_PRESET_CTHDA \
352
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
353
	 AZX_DCAPS_NO_64BIT |\
354
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
355

356
/*
357
 * vga_switcheroo support
358 359
 */
#ifdef SUPPORT_VGA_SWITCHEROO
360
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
361
#define needs_eld_notify_link(chip)	((chip)->bus.keep_power)
362 363
#else
#define use_vga_switcheroo(chip)	0
364
#define needs_eld_notify_link(chip)	false
365 366
#endif

367 368 369 370 371
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

372
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
373

374
static char *driver_short_names[] = {
375
	[AZX_DRIVER_ICH] = "HDA Intel",
376
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
377
	[AZX_DRIVER_SCH] = "HDA Intel MID",
378
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
379
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
380
	[AZX_DRIVER_ATI] = "HDA ATI SB",
381
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
382
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
383 384
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
385 386
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
387
	[AZX_DRIVER_TERA] = "HDA Teradici", 
388
	[AZX_DRIVER_CTX] = "HDA Creative", 
389
	[AZX_DRIVER_CTHDA] = "HDA Creative",
390
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
391
	[AZX_DRIVER_ZHAOXIN] = "HDA Zhaoxin",
392
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
393 394
};

395
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
396
static void set_default_power_save(struct azx *chip);
397

398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
415 416
	int snoop_type = azx_get_snoop_type(chip);

417 418 419
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
420 421
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
422
	 */
423
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
424
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
425
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
426
	}
427

428 429 430
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
431
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
432 433
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
434
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
435 436
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
437 438 439
	}

	/* For NVIDIA HDA, enable snoop */
440
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
441 442
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
443 444 445
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
446 447 448 449 450 451
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
452 453 454
	}

	/* Enable SCH/PCH snoop if needed */
455
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
456
		unsigned short snoop;
T
Takashi Iwai 已提交
457
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
458 459 460 461 462 463
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
464 465 466
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
467 468 469
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
470
        }
L
Linus Torvalds 已提交
471 472
}

473 474 475 476 477 478 479 480 481 482 483
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

484
	val = azx_readl(chip, VS_EM4L);
485
	val &= (0x3 << 20);
486
	azx_writel(chip, VS_EM4L, val);
487 488
}

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

581 582
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
583
	struct hdac_bus *bus = azx_bus(chip);
584
	struct pci_dev *pci = chip->pci;
585
	u32 val;
586

587
	snd_hdac_set_codec_wakeup(bus, true);
588
	if (chip->driver_type == AZX_DRIVER_SKL) {
589 590 591 592
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
593
	azx_init_chip(chip, full_reset);
594
	if (chip->driver_type == AZX_DRIVER_SKL) {
595 596 597 598
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
599 600

	snd_hdac_set_codec_wakeup(bus, false);
601 602

	/* reduce dma latency to avoid noise */
603
	if (IS_BXT(pci))
604
		bxt_reduce_dma_latency(chip);
605 606 607

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
608 609
}

610 611 612 613
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
614
	struct snd_pcm_substream *substream = azx_dev->core.substream;
615 616 617 618 619 620 621 622 623
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
624
		if (delay >= azx_dev->core.delay_negative_threshold)
625 626
			delay = 0;
		else
627
			delay += azx_dev->core.bufsize;
628 629
	}

630
	if (delay >= azx_dev->core.period_bytes) {
631 632
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
633
			 delay, azx_dev->core.period_bytes);
634 635 636 637 638 639 640 641
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

642 643
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
644 645 646
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
647
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
648 649 650 651 652 653
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
654
	} else if (ok == 0) {
D
Dylan Reid 已提交
655 656
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
657
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
658 659 660 661
	}
	return 0;
}

662 663
#define display_power(chip, enable) \
	snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
664

665 666 667 668 669 670 671 672 673 674 675
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
676
	struct snd_pcm_substream *substream = azx_dev->core.substream;
677
	int stream = substream->stream;
678
	u32 wallclk;
679 680
	unsigned int pos;

681 682
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
683 684
		return -1;	/* bogus (too early) interrupt */

685 686 687 688 689 690 691 692
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
693 694 695
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
696 697 698 699 700 701 702 703 704
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

705
	if (pos >= azx_dev->core.bufsize)
706
		pos = 0;
707

708
	if (WARN_ONCE(!azx_dev->core.period_bytes,
709
		      "hda-intel: zero azx_dev->period_bytes"))
710
		return -1; /* this shouldn't happen! */
711 712
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
713
		/* NG - it's below the first next period boundary */
714
		return chip->bdl_pos_adj ? 0 : -1;
715
	azx_dev->core.start_wallclk += wallclk;
716 717 718 719 720 721 722 723
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
724 725
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
726 727 728
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
729

730
	if (!hda->irq_pending_warned) {
731 732 733
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
734
		hda->irq_pending_warned = 1;
735 736
	}

737 738
	for (;;) {
		pending = 0;
739
		spin_lock_irq(&bus->reg_lock);
740 741
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
742
			if (!azx_dev->irq_pending ||
743 744
			    !s->substream ||
			    !s->running)
745
				continue;
746 747
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
748
				azx_dev->irq_pending = 0;
749
				spin_unlock(&bus->reg_lock);
750
				snd_pcm_period_elapsed(s->substream);
751
				spin_lock(&bus->reg_lock);
752 753
			} else if (ok < 0) {
				pending = 0;	/* too early */
754 755 756
			} else
				pending++;
		}
757
		spin_unlock_irq(&bus->reg_lock);
758 759
		if (!pending)
			return;
760
		msleep(1);
761 762 763 764 765 766
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
767 768
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
769

770
	spin_lock_irq(&bus->reg_lock);
771 772 773 774
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
775
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
776 777
}

778 779
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
780 781
	struct hdac_bus *bus = azx_bus(chip);

782 783
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
784
			chip->card->irq_descr, chip)) {
785 786 787
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
788 789 790 791
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
792
	bus->irq = chip->pci->irq;
793
	pci_intx(chip->pci, !chip->msi);
794 795 796
	return 0;
}

797 798 799 800 801 802 803 804
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

805
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
806
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
807 808 809 810 811 812 813 814
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
815 816
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
817

818
	fifo_size = azx_stream(azx_dev)->fifo_size - 1;
819 820 821 822 823 824 825 826 827 828

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
829
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
830 831 832 833
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
834 835
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
836 837 838 839 840
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
841 842
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
843 844 845 846 847 848 849
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
#define AMD_FIFO_SIZE	32

/* get the current DMA position with FIFO size correction */
static unsigned int azx_get_pos_fifo(struct azx *chip, struct azx_dev *azx_dev)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;
	struct snd_pcm_runtime *runtime = substream->runtime;
	unsigned int pos, delay;

	pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
	if (!runtime)
		return pos;

	runtime->delay = AMD_FIFO_SIZE;
	delay = frames_to_bytes(runtime, AMD_FIFO_SIZE);
	if (azx_dev->insufficient) {
		if (pos < delay) {
			delay = pos;
			runtime->delay = bytes_to_frames(runtime, pos);
		} else {
			azx_dev->insufficient = 0;
		}
	}

	/* correct the DMA position for capture stream */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
		if (pos < delay)
			pos += azx_dev->core.bufsize;
		pos -= delay;
	}

	return pos;
}

static int azx_get_delay_from_fifo(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;

	/* just read back the calculated value in the above */
	return substream->runtime->delay;
}

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

918
#ifdef CONFIG_PM
919 920 921 922 923
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
924
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
925
	mutex_lock(&card_list_lock);
926
	list_add(&hda->list, &card_list);
927 928 929 930 931
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
932
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
933
	mutex_lock(&card_list_lock);
934
	list_del_init(&hda->list);
935 936 937 938 939 940
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
941
	struct hda_intel *hda;
942 943 944 945 946 947 948 949
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
950 951
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
952
		if (!hda->probe_continued || chip->disabled)
953
			continue;
954
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
955 956 957 958
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
959 960 961 962

/*
 * power management
 */
963
static bool azx_is_pm_ready(struct snd_card *card)
L
Linus Torvalds 已提交
964
{
965 966
	struct azx *chip;
	struct hda_intel *hda;
L
Linus Torvalds 已提交
967

968
	if (!card)
969
		return false;
970 971
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
972
	if (chip->disabled || hda->init_failed || !chip->running)
973 974 975 976 977 978 979 980 981
		return false;
	return true;
}

static void __azx_runtime_suspend(struct azx *chip)
{
	azx_stop_chip(chip);
	azx_enter_link_reset(chip);
	azx_clear_irq_pending(chip);
982
	display_power(chip, false);
983 984
}

985
static void __azx_runtime_resume(struct azx *chip, bool from_rt)
986 987 988 989 990 991
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hdac_bus *bus = azx_bus(chip);
	struct hda_codec *codec;
	int status;

992 993 994
	display_power(chip, true);
	if (hda->need_i915_power)
		snd_hdac_i915_set_bclk(bus);
995 996 997 998 999 1000 1001

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

	azx_init_pci(chip);
	hda_intel_init_chip(chip, true);

1002
	if (status && from_rt) {
1003 1004 1005 1006 1007 1008 1009
		list_for_each_codec(codec, &chip->bus)
			if (status & (1 << codec->addr))
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
	}

	/* power down again for link-controlled chips */
1010
	if (!hda->need_i915_power)
1011
		display_power(chip, false);
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
}

#ifdef CONFIG_PM_SLEEP
static int azx_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip;
	struct hdac_bus *bus;

	if (!azx_is_pm_ready(card))
1022 1023
		return 0;

1024
	chip = card->private_data;
1025
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
1026
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1027
	__azx_runtime_suspend(chip);
1028 1029 1030
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
1031
	}
1032

1033
	if (chip->msi)
1034
		pci_disable_msi(chip->pci);
L
Libin Yang 已提交
1035 1036

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
1037 1038 1039
	return 0;
}

1040
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
1041
{
1042
	struct snd_card *card = dev_get_drvdata(dev);
1043 1044
	struct azx *chip;

1045
	if (!azx_is_pm_ready(card))
1046
		return 0;
L
Linus Torvalds 已提交
1047

1048
	chip = card->private_data;
1049
	if (chip->msi)
1050
		if (pci_enable_msi(chip->pci) < 0)
1051 1052
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1053
		return -EIO;
1054
	__azx_runtime_resume(chip, false);
T
Takashi Iwai 已提交
1055
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1056 1057

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1058 1059
	return 0;
}
1060

1061 1062 1063 1064 1065
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1066 1067
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1068 1069
	struct pci_dev *pci = to_pci_dev(dev);

1070
	if (chip->driver_type == AZX_DRIVER_SKL)
1071 1072 1073 1074 1075 1076 1077
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1078 1079
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1080 1081
	struct pci_dev *pci = to_pci_dev(dev);

1082
	if (chip->driver_type == AZX_DRIVER_SKL)
1083 1084 1085 1086 1087 1088
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1089 1090 1091
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1092
	struct azx *chip;
1093

1094
	if (!azx_is_pm_ready(card))
1095 1096
		return 0;
	chip = card->private_data;
1097
	if (!azx_has_pm_runtime(chip))
1098 1099
		return 0;

1100 1101 1102 1103
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1104
	__azx_runtime_suspend(chip);
L
Libin Yang 已提交
1105
	trace_azx_runtime_suspend(chip);
1106 1107 1108 1109 1110 1111
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1112
	struct azx *chip;
1113

1114
	if (!azx_is_pm_ready(card))
1115 1116
		return 0;
	chip = card->private_data;
1117
	if (!azx_has_pm_runtime(chip))
1118
		return 0;
1119
	__azx_runtime_resume(chip, true);
1120 1121 1122 1123 1124

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1125
	trace_azx_runtime_resume(chip);
1126 1127
	return 0;
}
1128 1129 1130 1131

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1132 1133 1134 1135 1136
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1137

1138 1139
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1140
	if (chip->disabled || hda->init_failed)
1141 1142
		return 0;

1143
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1144
	    azx_bus(chip)->codec_powered || !chip->running)
1145 1146
		return -EBUSY;

1147
	/* ELD notification gets broken when HD-audio bus is off */
1148
	if (needs_eld_notify_link(chip))
1149 1150
		return -EBUSY;

1151 1152 1153
	return 0;
}

1154 1155
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1156 1157 1158 1159
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1160
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1161 1162
};

1163 1164
#define AZX_PM_OPS	&azx_pm
#else
1165 1166
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1167
#define AZX_PM_OPS	NULL
1168
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1169 1170


1171
static int azx_probe_continue(struct azx *chip);
1172

1173
#ifdef SUPPORT_VGA_SWITCHEROO
1174
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1175 1176 1177 1178 1179 1180

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1181
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1182
	struct hda_codec *codec;
1183 1184
	bool disabled;

1185 1186
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1187 1188 1189 1190 1191 1192
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1193
	if (!hda->probe_continued) {
1194 1195
		chip->disabled = disabled;
		if (!disabled) {
1196 1197
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1198
			if (azx_probe_continue(chip) < 0) {
1199
				dev_err(chip->card->dev, "initialization error\n");
1200
				hda->init_failed = true;
1201 1202 1203
			}
		}
	} else {
1204
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1205
			 disabled ? "Disabling" : "Enabling");
1206
		if (disabled) {
1207 1208 1209 1210 1211 1212
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1213
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1214 1215 1216
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1217
			chip->disabled = true;
1218
			if (snd_hda_lock_devices(&chip->bus))
1219 1220
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1221
		} else {
1222
			snd_hda_unlock_devices(&chip->bus);
1223
			chip->disabled = false;
1224 1225 1226 1227 1228
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1229 1230 1231 1232 1233 1234 1235 1236
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1237
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1238

1239 1240
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1241
		return false;
1242
	if (chip->disabled || !hda->probe_continued)
1243
		return true;
1244
	if (snd_hda_lock_devices(&chip->bus))
1245
		return false;
1246
	snd_hda_unlock_devices(&chip->bus);
1247 1248 1249
	return true;
}

1250 1251 1252 1253 1254 1255 1256 1257 1258
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

1259
	if (hda->use_vga_switcheroo && !needs_eld_notify_link(chip)) {
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

	if (client_id == VGA_SWITCHEROO_DIS)
1275
		chip->bus.keep_power = 0;
1276 1277 1278
	setup_vga_switcheroo_runtime_pm(chip);
}

1279
static void init_vga_switcheroo(struct azx *chip)
1280
{
1281
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1282
	struct pci_dev *p = get_bound_vga(chip->pci);
1283
	struct pci_dev *parent;
1284
	if (p) {
1285
		dev_info(chip->card->dev,
1286
			 "Handle vga_switcheroo audio client\n");
1287
		hda->use_vga_switcheroo = 1;
1288 1289 1290 1291 1292 1293

		/* cleared in either gpu_bound op or codec probe, or when its
		 * upstream port has _PR3 (i.e. dGPU).
		 */
		parent = pci_upstream_bridge(p);
		chip->bus.keep_power = parent ? !pci_pr3_present(parent) : 1;
1294
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1295 1296 1297 1298 1299 1300 1301
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1302
	.gpu_bound = azx_vs_gpu_bound,
1303 1304
};

1305
static int register_vga_switcheroo(struct azx *chip)
1306
{
1307
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1308
	struct pci_dev *p;
1309 1310
	int err;

1311
	if (!hda->use_vga_switcheroo)
1312
		return 0;
1313 1314 1315 1316 1317

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1318 1319
	if (err < 0)
		return err;
1320
	hda->vga_switcheroo_registered = 1;
1321

1322
	return 0;
1323 1324 1325 1326
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1327
#define check_hdmi_disabled(pci)	false
1328
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1329 1330
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1331 1332 1333
/*
 * destructor
 */
1334
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1335
{
W
Wang Xingchao 已提交
1336
	struct pci_dev *pci = chip->pci;
1337
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1338
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1339

1340
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1341
		pm_runtime_get_noresume(&pci->dev);
1342
	chip->running = 0;
W
Wang Xingchao 已提交
1343

1344 1345
	azx_del_card_list(chip);

1346 1347
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1348

1349
	if (use_vga_switcheroo(hda)) {
1350 1351
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1352
		if (hda->vga_switcheroo_registered)
1353
			vga_switcheroo_unregister_client(chip->pci);
1354 1355
	}

1356
	if (bus->chip_init) {
1357
		azx_clear_irq_pending(chip);
1358
		azx_stop_all_streams(chip);
1359
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1360 1361
	}

1362 1363
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1364
	if (chip->msi)
1365
		pci_disable_msi(chip->pci);
1366
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1367

1368
	azx_free_stream_pages(chip);
1369 1370 1371
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1372 1373
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1374

L
Linus Torvalds 已提交
1375
	pci_disable_device(chip->pci);
1376
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1377
	release_firmware(chip->fw);
1378
#endif
1379
	display_power(chip, false);
1380

1381
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1382
		snd_hdac_i915_exit(bus);
1383
	kfree(hda);
L
Linus Torvalds 已提交
1384 1385 1386 1387

	return 0;
}

1388 1389 1390
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;
1391
	struct hdac_bus *bus = azx_bus(chip);
1392 1393

	chip->bus.shutdown = 1;
1394 1395
	cancel_work_sync(&bus->unsol_work);

1396 1397 1398
	return 0;
}

1399
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1400 1401 1402 1403
{
	return azx_free(device->device_data);
}

1404
#ifdef SUPPORT_VGA_SWITCHEROO
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
#ifdef CONFIG_ACPI
/* ATPX is in the integrated GPU's namespace */
static bool atpx_present(void)
{
	struct pci_dev *pdev = NULL;
	acpi_handle dhandle, atpx_handle;
	acpi_status status;

	while ((pdev = pci_get_class(PCI_BASE_CLASS_DISPLAY << 16, pdev)) != NULL) {
		dhandle = ACPI_HANDLE(&pdev->dev);
		if (dhandle) {
			status = acpi_get_handle(dhandle, "ATPX", &atpx_handle);
			if (!ACPI_FAILURE(status)) {
				pci_dev_put(pdev);
				return true;
			}
		}
		pci_dev_put(pdev);
	}
	return false;
}
#else
static bool atpx_present(void)
{
	return false;
}
#endif

1433
/*
1434
 * Check of disabled HDMI controller by vga_switcheroo
1435
 */
1436
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1437 1438 1439 1440 1441 1442 1443
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				/* ATPX is in the integrated GPU's ACPI namespace
				 * rather than the dGPU's namespace. However,
				 * the dGPU is the one who is involved in
				 * vgaswitcheroo.
				 */
				if (((p->class >> 16) == PCI_BASE_CLASS_DISPLAY) &&
				    atpx_present())
					return p;
				pci_dev_put(p);
			}
		}
		break;
1460 1461 1462 1463 1464
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1465
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1466 1467 1468 1469 1470 1471 1472 1473 1474
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1475
static bool check_hdmi_disabled(struct pci_dev *pci)
1476 1477 1478 1479 1480
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1481
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1482 1483 1484 1485 1486
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1487
#endif /* SUPPORT_VGA_SWITCHEROO */
1488

1489 1490 1491
/*
 * white/black-listing for position_fix
 */
1492
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1493 1494
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1495
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1496
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1497
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1498
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1499
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1500
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1501
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1502
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1503
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1504
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1505
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1506
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1507 1508 1509
	{}
};

1510
static int check_position_fix(struct azx *chip, int fix)
1511 1512 1513
{
	const struct snd_pci_quirk *q;

1514
	switch (fix) {
1515
	case POS_FIX_AUTO:
1516 1517
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1518
	case POS_FIX_VIACOMBO:
1519
	case POS_FIX_COMBO:
1520
	case POS_FIX_SKL:
1521
	case POS_FIX_FIFO:
1522 1523 1524 1525 1526
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1527 1528 1529
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1530
		return q->value;
1531
	}
1532 1533

	/* Check VIA/ATI HD Audio Controller exist */
1534
	if (chip->driver_type == AZX_DRIVER_VIA) {
1535
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1536
		return POS_FIX_VIACOMBO;
1537
	}
1538 1539 1540 1541
	if (chip->driver_caps & AZX_DCAPS_AMD_WORKAROUND) {
		dev_dbg(chip->card->dev, "Using FIFO position fix\n");
		return POS_FIX_FIFO;
	}
1542
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1543
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1544
		return POS_FIX_LPIB;
1545
	}
1546
	if (chip->driver_type == AZX_DRIVER_SKL) {
1547 1548 1549
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1550
	return POS_FIX_AUTO;
1551 1552
}

1553 1554 1555 1556 1557 1558 1559 1560
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1561
		[POS_FIX_SKL] = azx_get_pos_skl,
1562
		[POS_FIX_FIFO] = azx_get_pos_fifo,
1563 1564 1565 1566 1567 1568 1569 1570
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1571
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1572 1573 1574 1575 1576
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

1577 1578 1579
	if (fix == POS_FIX_FIFO)
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_fifo;
1580 1581
}

1582 1583 1584
/*
 * black-lists for probe_mask
 */
1585
static struct snd_pci_quirk probe_mask_list[] = {
1586 1587 1588 1589 1590 1591
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1592 1593
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1594 1595
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1596
	/* forced codec slots */
1597
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1598
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1599 1600
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1601 1602 1603
	{}
};

1604 1605
#define AZX_FORCE_CODEC_MASK	0x100

1606
static void check_probe_mask(struct azx *chip, int dev)
1607 1608 1609
{
	const struct snd_pci_quirk *q;

1610 1611
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1612 1613
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1614 1615 1616
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1617
			chip->codec_probe_mask = q->value;
1618 1619
		}
	}
1620 1621 1622 1623

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1624
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1625
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1626
			 (int)azx_bus(chip)->codec_mask);
1627
	}
1628 1629
}

1630
/*
T
Takashi Iwai 已提交
1631
 * white/black-list for enable_msi
1632
 */
1633
static struct snd_pci_quirk msi_black_list[] = {
1634 1635 1636 1637
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1638
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1639
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1640
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1641
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1642
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1643
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1644 1645 1646
	{}
};

1647
static void check_msi(struct azx *chip)
1648 1649 1650
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1651 1652
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1653
		return;
T
Takashi Iwai 已提交
1654 1655 1656
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1657
	if (q) {
1658 1659 1660
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1661
		chip->msi = q->value;
1662 1663 1664 1665
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1666
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1667
		dev_info(chip->card->dev, "Disabling MSI\n");
1668
		chip->msi = 0;
1669 1670 1671
	}
}

1672
/* check the snoop mode availability */
1673
static void azx_check_snoop_available(struct azx *chip)
1674
{
1675
	int snoop = hda_snoop;
1676

1677 1678 1679 1680
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1681
		chip->uc_buffer = !snoop;
1682 1683 1684 1685
		return;
	}

	snoop = true;
1686 1687
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1688 1689 1690
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1691 1692
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1693 1694
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1695
			snoop = false;
1696 1697
	}

1698 1699 1700
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1701
	chip->snoop = snoop;
1702
	if (!snoop) {
1703
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1704 1705 1706 1707
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1708
}
1709

1710 1711
static void azx_probe_work(struct work_struct *work)
{
1712 1713
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1714 1715
}

1716 1717
static int default_bdl_pos_adj(struct azx *chip)
{
1718 1719 1720 1721 1722 1723 1724 1725 1726
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1727 1728 1729 1730 1731 1732 1733 1734 1735
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1736 1737 1738
/*
 * constructor
 */
1739 1740
static const struct hda_controller_ops pci_hda_ops;

1741 1742 1743
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1744
{
1745
	static struct snd_device_ops ops = {
1746
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1747 1748
		.dev_free = azx_dev_free,
	};
1749
	struct hda_intel *hda;
1750 1751
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1752 1753

	*rchip = NULL;
1754

1755 1756
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1757 1758
		return err;

1759 1760
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1761 1762 1763 1764
		pci_disable_device(pci);
		return -ENOMEM;
	}

1765
	chip = &hda->chip;
1766
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1767 1768
	chip->card = card;
	chip->pci = pci;
1769
	chip->ops = &pci_hda_ops;
1770 1771
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1772
	check_msi(chip);
1773
	chip->dev_index = dev;
1774 1775
	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1776
	INIT_LIST_HEAD(&chip->pcm_list);
1777 1778
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1779
	init_vga_switcheroo(chip);
1780
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1781

1782
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1783

1784
	check_probe_mask(chip, dev);
1785

1786 1787 1788 1789 1790
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1791
	azx_check_snoop_available(chip);
1792

1793 1794 1795 1796
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1797

T
Takashi Iwai 已提交
1798
	err = azx_bus_init(chip, model[dev]);
1799 1800 1801 1802 1803 1804
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1805 1806 1807 1808
	/* use the non-cached pages in non-snoop mode */
	if (!azx_snoop(chip))
		azx_bus(chip)->dma_type = SNDRV_DMA_TYPE_DEV_UC;

1809 1810 1811 1812 1813
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1814 1815
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1816
		dev_err(card->dev, "Error creating device [card]!\n");
1817 1818 1819 1820
		azx_free(chip);
		return err;
	}

1821
	/* continue probing in work context as may trigger request module */
1822
	INIT_WORK(&hda->probe_work, azx_probe_work);
1823

1824
	*rchip = chip;
1825

1826 1827 1828
	return 0;
}

1829
static int azx_first_init(struct azx *chip)
1830 1831 1832 1833
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1834
	struct hdac_bus *bus = azx_bus(chip);
1835
	int err;
1836
	unsigned short gcap;
1837
	unsigned int dma_bits = 64;
1838

1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1849
	err = pci_request_regions(pci, "ICH HD audio");
1850
	if (err < 0)
L
Linus Torvalds 已提交
1851
		return err;
1852
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1853

1854 1855 1856
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1857
		dev_err(card->dev, "ioremap error\n");
1858
		return -ENXIO;
L
Linus Torvalds 已提交
1859 1860
	}

1861
	if (chip->driver_type == AZX_DRIVER_SKL)
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1877 1878 1879 1880 1881
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1882 1883
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1884
	}
1885

L
Linus Torvalds 已提交
1886
	pci_set_master(pci);
1887
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1888

1889
	gcap = azx_readw(chip, GCAP);
1890
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1891

1892 1893 1894 1895
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1896
	/* disable SB600 64bit support for safety */
1897
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1898
		struct pci_dev *p_smbus;
1899
		dma_bits = 40;
1900 1901 1902 1903 1904
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1905
				gcap &= ~AZX_GCAP_64OK;
1906 1907 1908
			pci_dev_put(p_smbus);
		}
	}
1909

1910 1911 1912 1913
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1914 1915
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1916
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1917
		gcap &= ~AZX_GCAP_64OK;
1918
	}
1919

1920
	/* disable buffer size rounding to 128-byte multiples if supported */
1921 1922 1923
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1924
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1925 1926 1927 1928
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1929

1930
	/* allow 64bit DMA address if supported by H/W */
1931 1932
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1933 1934
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1935
	} else {
1936 1937
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1938
	}
1939

1940 1941 1942 1943 1944 1945
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1946 1947 1948 1949 1950 1951 1952 1953
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1954
		case AZX_DRIVER_ATIHDMI_NS:
1955 1956 1957
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1958
		case AZX_DRIVER_GENERIC:
1959 1960 1961 1962 1963
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1964
	}
1965 1966
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1967 1968
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1969 1970 1971 1972 1973 1974 1975 1976
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1977 1978
	/* initialize streams */
	err = azx_init_streams(chip);
1979
	if (err < 0)
1980
		return err;
L
Linus Torvalds 已提交
1981

1982 1983 1984
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1985 1986

	/* initialize chip */
1987
	azx_init_pci(chip);
1988

1989
	snd_hdac_i915_set_bclk(bus);
1990

1991
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1992 1993

	/* codec detection */
1994
	if (!azx_bus(chip)->codec_mask) {
1995
		dev_err(card->dev, "no codecs found!\n");
1996
		return -ENODEV;
L
Linus Torvalds 已提交
1997 1998
	}

1999 2000 2001
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;

2002
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
2003 2004 2005 2006
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
2007
		 card->shortname, bus->addr, bus->irq);
2008

L
Linus Torvalds 已提交
2009 2010 2011
	return 0;
}

2012
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2013 2014 2015 2016 2017 2018 2019 2020
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
2021
		dev_err(card->dev, "Cannot load firmware, aborting\n");
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
2037
#endif
2038

2039 2040
static int disable_msi_reset_irq(struct azx *chip)
{
2041
	struct hdac_bus *bus = azx_bus(chip);
2042 2043
	int err;

2044 2045
	free_irq(bus->irq, chip);
	bus->irq = -1;
2046 2047 2048 2049 2050 2051 2052 2053 2054
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2055 2056 2057 2058 2059 2060
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2061
	if (chip->uc_buffer)
2062 2063 2064 2065
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2066 2067
static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2068
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2069
	.position_check = azx_position_check,
2070 2071
};

2072 2073
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2074
{
2075
	static int dev;
2076
	struct snd_card *card;
2077
	struct hda_intel *hda;
2078
	struct azx *chip;
2079
	bool schedule_probe;
2080
	int err;
L
Linus Torvalds 已提交
2081

2082 2083 2084 2085 2086 2087 2088
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
	/*
	 * stop probe if another Intel's DSP driver should be activated
	 */
	if (dsp_driver) {
		err = snd_intel_dsp_driver_probe(pci);
		if (err != SND_INTEL_DSP_DRIVER_ANY &&
		    err != SND_INTEL_DSP_DRIVER_LEGACY)
			return -ENODEV;
	}

2099 2100
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2101
	if (err < 0) {
2102
		dev_err(&pci->dev, "Error creating card!\n");
2103
		return err;
L
Linus Torvalds 已提交
2104 2105
	}

2106
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2107 2108
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2109
	card->private_data = chip;
2110
	hda = container_of(chip, struct hda_intel, chip);
2111 2112 2113 2114 2115

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2116
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2117 2118 2119 2120
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2121 2122
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2123 2124 2125
		chip->disabled = true;
	}

2126
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2127

2128 2129
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2130 2131
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2132 2133 2134
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2135 2136
		if (err < 0)
			goto out_free;
2137
		schedule_probe = false; /* continued in azx_firmware_cb() */
2138 2139 2140
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2141
#ifndef CONFIG_SND_HDA_I915
2142 2143
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2144 2145
#endif

2146
	if (schedule_probe)
2147
		schedule_work(&hda->probe_work);
2148 2149

	dev++;
2150
	if (chip->disabled)
2151
		complete_all(&hda->probe_wait);
2152 2153 2154 2155 2156 2157 2158
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2159 2160 2161 2162 2163 2164 2165 2166 2167
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2168
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2169
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2170 2171
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2172 2173
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2174
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2175 2176
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2177
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2178 2179
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2180 2181
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2182 2183
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2184 2185
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2186 2187
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2188 2189
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2190 2191
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2192 2193 2194 2195
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2196 2197
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2198 2199 2200 2201
	{}
};
#endif /* CONFIG_PM */

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2221 2222 2223 2224 2225 2226
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2227
static int azx_probe_continue(struct azx *chip)
2228
{
2229
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2230
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2231
	struct pci_dev *pci = chip->pci;
2232 2233 2234
	int dev = chip->dev_index;
	int err;

2235
	to_hda_bus(bus)->bus_probing = 1;
2236
	hda->probe_continued = 1;
2237

2238
	/* bind with i915 if needed */
2239
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2240
		err = snd_hdac_i915_init(bus);
2241 2242 2243 2244 2245 2246
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2247 2248 2249
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2250
				goto out_free;
2251 2252
			} else {
				/* don't bother any longer */
2253
				chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2254
			}
2255
		}
2256 2257 2258 2259

		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2260 2261 2262 2263 2264 2265 2266
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2267
	display_power(chip, true);
2268

2269 2270 2271 2272
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2273 2274 2275 2276
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2277
	/* create codec instances */
2278
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2279 2280
	if (err < 0)
		goto out_free;
2281

2282
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2283
	if (chip->fw) {
2284
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2285
					 chip->fw->data);
2286 2287
		if (err < 0)
			goto out_free;
2288
#ifndef CONFIG_PM
2289 2290
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2291
#endif
2292 2293
	}
#endif
2294
	if ((probe_only[dev] & 1) == 0) {
2295 2296 2297 2298
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2299

2300
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2301 2302
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2303

2304 2305
	setup_vga_switcheroo_runtime_pm(chip);

2306
	chip->running = 1;
2307
	azx_add_card_list(chip);
2308

2309
	set_default_power_save(chip);
2310 2311

	if (azx_has_pm_runtime(chip))
2312
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2313

W
Wu Fengguang 已提交
2314
out_free:
2315
	if (err < 0 || !hda->need_i915_power)
2316
		display_power(chip, false);
2317
	if (err < 0)
2318 2319
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
2320
	to_hda_bus(bus)->bus_probing = 0;
W
Wu Fengguang 已提交
2321
	return err;
L
Linus Torvalds 已提交
2322 2323
}

2324
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2325
{
2326
	struct snd_card *card = pci_get_drvdata(pci);
2327 2328 2329 2330
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2331
		/* cancel the pending probing work */
2332 2333
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2346
		cancel_work_sync(&hda->probe_work);
2347
		device_lock(&pci->dev);
2348

2349
		snd_card_free(card);
2350
	}
L
Linus Torvalds 已提交
2351 2352
}

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2365
/* PCI IDs */
2366
static const struct pci_device_id azx_ids[] = {
2367
	/* CPT */
2368
	{ PCI_DEVICE(0x8086, 0x1c20),
2369
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2370
	/* PBG */
2371
	{ PCI_DEVICE(0x8086, 0x1d20),
2372
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2373
	/* Panther Point */
2374
	{ PCI_DEVICE(0x8086, 0x1e20),
2375
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2376 2377
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2378
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2379 2380 2381
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2382 2383 2384 2385 2386
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2387 2388
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2389
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2390
	{ PCI_DEVICE(0x8086, 0xa270),
2391
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2392 2393
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2394
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2395 2396
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2397
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2398 2399 2400
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2401 2402
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2403
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2404 2405
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2406
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2407 2408
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2409
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2410 2411
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2412
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2413 2414
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2415
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2416 2417
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2418
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2419 2420
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
2421
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2422 2423 2424 2425 2426 2427
	/* CometLake-LP */
	{ PCI_DEVICE(0x8086, 0x02C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
	/* CometLake-H */
	{ PCI_DEVICE(0x8086, 0x06C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
C
Chiou, Cooper 已提交
2428 2429 2430
	/* CometLake-S */
	{ PCI_DEVICE(0x8086, 0xa3f0),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2431 2432
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
2433
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2434 2435 2436 2437 2438 2439
	/* Jasperlake */
	{ PCI_DEVICE(0x8086, 0x38c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
	/* Tigerlake */
	{ PCI_DEVICE(0x8086, 0xa0c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2440 2441 2442
	/* Elkhart Lake */
	{ PCI_DEVICE(0x8086, 0x4b55),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2443 2444
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2445
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2446 2447
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2448
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2449 2450
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2451
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2452
	/* Haswell */
2453
	{ PCI_DEVICE(0x8086, 0x0a0c),
2454
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2455
	{ PCI_DEVICE(0x8086, 0x0c0c),
2456
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2457
	{ PCI_DEVICE(0x8086, 0x0d0c),
2458
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2459 2460
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2461
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2462 2463
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2464
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2465
	/* Poulsbo */
2466
	{ PCI_DEVICE(0x8086, 0x811b),
2467
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2468
	/* Oaktrail */
2469
	{ PCI_DEVICE(0x8086, 0x080a),
2470
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2471 2472
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2473
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2474 2475
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2476
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2477
	/* ICH6 */
2478
	{ PCI_DEVICE(0x8086, 0x2668),
2479 2480
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2481
	{ PCI_DEVICE(0x8086, 0x27d8),
2482 2483
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2484
	{ PCI_DEVICE(0x8086, 0x269a),
2485 2486
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2487
	{ PCI_DEVICE(0x8086, 0x284b),
2488 2489
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2490
	{ PCI_DEVICE(0x8086, 0x293e),
2491 2492
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2493
	{ PCI_DEVICE(0x8086, 0x293f),
2494 2495
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2496
	{ PCI_DEVICE(0x8086, 0x3a3e),
2497 2498
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2499
	{ PCI_DEVICE(0x8086, 0x3a6e),
2500
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2501 2502 2503 2504
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2505
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2506 2507 2508 2509 2510 2511 2512 2513
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2514 2515 2516
	/* AMD, X370 & co */
	{ PCI_DEVICE(0x1022, 0x1457),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2517 2518 2519
	/* AMD, X570 & co */
	{ PCI_DEVICE(0x1022, 0x1487),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2520 2521 2522 2523
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2524 2525
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2526
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2527
	/* ATI HDMI */
2528 2529
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2530 2531
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2532 2533
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2534 2535
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2536 2537 2538 2539 2540 2541 2542 2543
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2544 2545
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2582
	{ PCI_DEVICE(0x1002, 0x9902),
2583
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2584
	{ PCI_DEVICE(0x1002, 0xaaa0),
2585
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2586
	{ PCI_DEVICE(0x1002, 0xaaa8),
2587
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2588
	{ PCI_DEVICE(0x1002, 0xaab0),
2589
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2590 2591
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2592 2593
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2594 2595 2596 2597
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2598 2599 2600 2601
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2602
	/* VIA VT8251/VT8237A */
2603
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2604 2605 2606 2607
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2608 2609 2610 2611 2612
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2613 2614 2615
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2616
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2617
	/* Teradici */
2618 2619
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2620 2621
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2622
	/* Creative X-Fi (CA0110-IBG) */
2623 2624 2625 2626 2627
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2628
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2629 2630 2631 2632
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2633 2634 2635
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2636
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2637
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2638 2639
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2640 2641
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2642
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2643
#endif
2644 2645 2646
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2647
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2648 2649
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2650 2651
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2652
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2653 2654 2655
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2656
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2657 2658 2659
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2660
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2661 2662
	/* Zhaoxin */
	{ PCI_DEVICE(0x1d17, 0x3288), .driver_data = AZX_DRIVER_ZHAOXIN },
L
Linus Torvalds 已提交
2663 2664 2665 2666 2667
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2668
static struct pci_driver azx_driver = {
2669
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2670 2671
	.id_table = azx_ids,
	.probe = azx_probe,
2672
	.remove = azx_remove,
2673
	.shutdown = azx_shutdown,
2674 2675 2676
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2677 2678
};

2679
module_pci_driver(azx_driver);