hda_intel.c 101.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48
#include <linux/io.h>
49
#include <linux/pm_runtime.h>
50 51
#include <linux/clocksource.h>
#include <linux/time.h>
52
#include <linux/completion.h>
53

T
Takashi Iwai 已提交
54 55 56 57 58
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61
#include <linux/vgaarb.h>
62
#include <linux/vga_switcheroo.h>
63
#include <linux/firmware.h>
L
Linus Torvalds 已提交
64
#include "hda_codec.h"
65
#include "hda_i915.h"
66
#include "hda_priv.h"
L
Linus Torvalds 已提交
67 68


69 70
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
71
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
72
static char *model[SNDRV_CARDS];
73
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
74
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
75
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
76
static int probe_only[SNDRV_CARDS];
77
static int jackpoll_ms[SNDRV_CARDS];
78
static bool single_cmd;
T
Takashi Iwai 已提交
79
static int enable_msi = -1;
80 81 82
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
83
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
84
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
85 86
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
87

88
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
89
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
90
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
91
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
92 93 94
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
95
MODULE_PARM_DESC(model, "Use the given board model.");
96
module_param_array(position_fix, int, NULL, 0444);
97
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
98
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
99 100
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
101
module_param_array(probe_mask, int, NULL, 0444);
102
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
103
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
104
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
105 106
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
107
module_param(single_cmd, bool, 0444);
108 109
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
110
module_param(enable_msi, bint, 0444);
111
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
112 113 114 115
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
116
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
117
module_param_array(beep_mode, bool, NULL, 0444);
118
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
119
			    "(0=off, 1=on) (default=1).");
120
#endif
121

122
#ifdef CONFIG_PM
123 124 125 126 127 128 129
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

130
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
131
module_param(power_save, xint, 0644);
132 133
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
134

135 136 137 138
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
139 140
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
141
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
142
#endif /* CONFIG_PM */
143

144 145
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
146 147 148
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
149 150 151 152 153 154 155 156 157
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
158 159 160
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
161
			 "{Intel, ICH7},"
162
			 "{Intel, ESB2},"
163
			 "{Intel, ICH8},"
164
			 "{Intel, ICH9},"
165
			 "{Intel, ICH10},"
166
			 "{Intel, PCH},"
167
			 "{Intel, CPT},"
168
			 "{Intel, PPT},"
169
			 "{Intel, LPT},"
170
			 "{Intel, LPT_LP},"
171
			 "{Intel, WPT_LP},"
172
			 "{Intel, HPT},"
173
			 "{Intel, PBG},"
174
			 "{Intel, SCH},"
175
			 "{ATI, SB450},"
176
			 "{ATI, SB600},"
177
			 "{ATI, RS600},"
178
			 "{ATI, RS690},"
179 180
			 "{ATI, RS780},"
			 "{ATI, R600},"
181 182
			 "{ATI, RV630},"
			 "{ATI, RV610},"
183 184 185 186
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
187
			 "{VIA, VT8251},"
188
			 "{VIA, VT8237A},"
189 190
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
191 192
MODULE_DESCRIPTION("Intel HDA driver");

193
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
194
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
195 196 197 198 199
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
200 201 202
/*
 */

203 204 205 206 207 208 209 210 211 212 213 214 215
/* DSP lock helpers */
#ifdef CONFIG_SND_HDA_DSP_LOADER
#define dsp_lock_init(dev)	mutex_init(&(dev)->dsp_mutex)
#define dsp_lock(dev)		mutex_lock(&(dev)->dsp_mutex)
#define dsp_unlock(dev)		mutex_unlock(&(dev)->dsp_mutex)
#define dsp_is_locked(dev)	((dev)->locked)
#else
#define dsp_lock_init(dev)	do {} while (0)
#define dsp_lock(dev)		do {} while (0)
#define dsp_unlock(dev)		do {} while (0)
#define dsp_is_locked(dev)	0
#endif

216 217 218
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

219 220 221
/* driver types */
enum {
	AZX_DRIVER_ICH,
222
	AZX_DRIVER_PCH,
223
	AZX_DRIVER_SCH,
224
	AZX_DRIVER_HDMI,
225
	AZX_DRIVER_ATI,
226
	AZX_DRIVER_ATIHDMI,
227
	AZX_DRIVER_ATIHDMI_NS,
228 229 230
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
231
	AZX_DRIVER_NVIDIA,
232
	AZX_DRIVER_TERA,
233
	AZX_DRIVER_CTX,
234
	AZX_DRIVER_CTHDA,
235
	AZX_DRIVER_GENERIC,
236
	AZX_NUM_DRIVERS, /* keep this as last entry */
237 238
};

239
/* quirks for Intel PCH */
240
#define AZX_DCAPS_INTEL_PCH_NOPM \
241
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
242 243 244 245
	 AZX_DCAPS_COUNT_LPIB_DELAY)

#define AZX_DCAPS_INTEL_PCH \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
246

247 248 249 250 251
#define AZX_DCAPS_INTEL_HASWELL \
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_ALIGN_BUFSIZE | \
	 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME | \
	 AZX_DCAPS_I915_POWERWELL)

252 253 254 255 256 257 258 259 260 261 262
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
263
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
264
	 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
265

266 267 268
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

269 270 271 272
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
273 274 275 276 277
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

278
static char *driver_short_names[] = {
279
	[AZX_DRIVER_ICH] = "HDA Intel",
280
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
281
	[AZX_DRIVER_SCH] = "HDA Intel MID",
282
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
283
	[AZX_DRIVER_ATI] = "HDA ATI SB",
284
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
285
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
286 287
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
288 289
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
290
	[AZX_DRIVER_TERA] = "HDA Teradici", 
291
	[AZX_DRIVER_CTX] = "HDA Creative", 
292
	[AZX_DRIVER_CTHDA] = "HDA Creative",
293
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
294 295
};

L
Linus Torvalds 已提交
296
/* for pcm support */
297
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
298

T
Takashi Iwai 已提交
299
#ifdef CONFIG_X86
300
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
301
{
302 303
	int pages;

T
Takashi Iwai 已提交
304 305
	if (azx_snoop(chip))
		return;
306 307 308 309 310 311
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
T
Takashi Iwai 已提交
312
		if (on)
313
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
314
		else
315 316
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
317
	}
318 319 320 321 322 323 324
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
325 326 327 328 329
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
330
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
331 332
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
333
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
334 335
{
	if (azx_dev->wc_marked != on) {
336
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
337 338 339 340 341 342 343 344 345 346
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
347
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
348 349 350 351
{
}
#endif

352
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
353
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
354 355 356 357 358 359 360
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
361
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
362 363 364 365
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
366
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
367
				  chip->card->dev,
L
Linus Torvalds 已提交
368 369
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
370
		dev_err(chip->card->dev, "cannot allocate CORB/RIRB\n");
L
Linus Torvalds 已提交
371 372
		return err;
	}
T
Takashi Iwai 已提交
373
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
374 375 376
	return 0;
}

377
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
378
{
379 380
	int timeout;

381
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
382 383 384 385
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
386
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
387

388 389
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
390 391
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
392

L
Linus Torvalds 已提交
393
	/* reset the corb hw read pointer */
394
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
	for (timeout = 1000; timeout > 0; timeout--) {
		if ((azx_readw(chip, CORBRP) & ICH6_CORBRP_RST) == ICH6_CORBRP_RST)
			break;
		udelay(1);
	}
	if (timeout <= 0)
		dev_err(chip->card->dev, "CORB reset timeout#1, CORBRP = %d\n",
			azx_readw(chip, CORBRP));

	azx_writew(chip, CORBRP, 0);
	for (timeout = 1000; timeout > 0; timeout--) {
		if (azx_readw(chip, CORBRP) == 0)
			break;
		udelay(1);
	}
	if (timeout <= 0)
		dev_err(chip->card->dev, "CORB reset timeout#2, CORBRP = %d\n",
			azx_readw(chip, CORBRP));

L
Linus Torvalds 已提交
414
	/* enable corb dma */
415
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
416 417 418 419

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
420 421
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
422
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
423
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
424

425 426
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
427
	/* reset the rirb hw write pointer */
428
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
429
	/* set N=1, get RIRB response interrupt for new entry */
430
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
431 432 433
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
434 435
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
436
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
437 438
}

439
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
440
{
441
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
442 443 444
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
445
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
446 447
}

448 449 450 451 452 453 454 455 456 457 458 459
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

L
Linus Torvalds 已提交
460
/* send a command */
461
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
462
{
463
	struct azx *chip = bus->private_data;
464
	unsigned int addr = azx_command_addr(val);
T
Takashi Iwai 已提交
465
	unsigned int wp, rp;
L
Linus Torvalds 已提交
466

467 468
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
469
	/* add command to corb */
470 471 472 473
	wp = azx_readw(chip, CORBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		spin_unlock_irq(&chip->reg_lock);
T
Takashi Iwai 已提交
474
		return -EIO;
475
	}
L
Linus Torvalds 已提交
476 477 478
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

T
Takashi Iwai 已提交
479 480 481 482 483 484 485
	rp = azx_readw(chip, CORBRP);
	if (wp == rp) {
		/* oops, it's full */
		spin_unlock_irq(&chip->reg_lock);
		return -EAGAIN;
	}

486
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
487
	chip->corb.buf[wp] = cpu_to_le32(val);
488
	azx_writew(chip, CORBWP, wp);
489

L
Linus Torvalds 已提交
490 491 492 493 494 495 496 497
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
498
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
499 500
{
	unsigned int rp, wp;
501
	unsigned int addr;
L
Linus Torvalds 已提交
502 503
	u32 res, res_ex;

504 505 506 507 508 509
	wp = azx_readw(chip, RIRBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		return;
	}

L
Linus Torvalds 已提交
510 511 512
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
513

L
Linus Torvalds 已提交
514 515 516 517 518 519 520
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
521 522
		addr = res_ex & 0xf;
		if ((addr >= AZX_MAX_CODECS) || !(chip->codec_mask & (1 << addr))) {
523 524 525
			dev_err(chip->card->dev, "spurious response %#x:%#x, rp = %d, wp = %d",
				res, res_ex,
				chip->rirb.rp, wp);
526 527 528
			snd_BUG();
		}
		else if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
L
Linus Torvalds 已提交
529
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
530 531
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
532
			smp_wmb();
533
			chip->rirb.cmds[addr]--;
534
		} else if (printk_ratelimit()) {
535 536 537
			dev_err(chip->card->dev, "spurious response %#x:%#x, last cmd=%#08x\n",
				res, res_ex,
				chip->last_cmd[addr]);
538
		}
L
Linus Torvalds 已提交
539 540 541 542
	}
}

/* receive a response */
543 544
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
545
{
546
	struct azx *chip = bus->private_data;
547
	unsigned long timeout;
548
	unsigned long loopcounter;
549
	int do_poll = 0;
L
Linus Torvalds 已提交
550

551 552
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
553 554

	for (loopcounter = 0;; loopcounter++) {
555
		if (chip->polling_mode || do_poll) {
556 557 558 559
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
560
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
561
			smp_rmb();
562
			bus->rirb_error = 0;
563 564 565

			if (!do_poll)
				chip->poll_count = 0;
566
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
567
		}
568 569
		if (time_after(jiffies, timeout))
			break;
570
		if (bus->needs_damn_long_delay || loopcounter > 3000)
571 572 573 574 575
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
576
	}
577

578 579 580
	if (!bus->no_response_fallback)
		return -1;

581
	if (!chip->polling_mode && chip->poll_count < 2) {
582 583 584
		dev_dbg(chip->card->dev,
			"azx_get_response timeout, polling the codec once: last cmd=0x%08x\n",
			chip->last_cmd[addr]);
585 586 587 588 589 590
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


591
	if (!chip->polling_mode) {
592 593 594
		dev_warn(chip->card->dev,
			 "azx_get_response timeout, switching to polling mode: last cmd=0x%08x\n",
			 chip->last_cmd[addr]);
595 596 597 598
		chip->polling_mode = 1;
		goto again;
	}

599
	if (chip->msi) {
600 601 602
		dev_warn(chip->card->dev,
			 "No response from codec, disabling MSI: last cmd=0x%08x\n",
			 chip->last_cmd[addr]);
603 604 605 606
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
607 608
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
609
			return -1;
610
		}
611 612 613
		goto again;
	}

614 615 616 617 618 619 620 621
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

622 623 624
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
625
	bus->rirb_error = 1;
626
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
627 628 629 630
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

631 632 633
	dev_err(chip->card->dev,
		"azx_get_response timeout, switching to single_cmd mode: last cmd=0x%08x\n",
		chip->last_cmd[addr]);
634 635
	chip->single_cmd = 1;
	bus->response_reset = 0;
636
	/* release CORB/RIRB */
637
	azx_free_cmd_io(chip);
638 639
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
640
	return -1;
L
Linus Torvalds 已提交
641 642 643 644 645 646 647 648 649 650 651 652
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

653
/* receive a response */
654
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
655 656 657 658 659 660 661
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
662
			chip->rirb.res[addr] = azx_readl(chip, IR);
663 664 665 666 667
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
668 669
		dev_dbg(chip->card->dev, "get_response timeout: IRS=0x%x\n",
			azx_readw(chip, IRS));
670
	chip->rirb.res[addr] = -1;
671 672 673
	return -EIO;
}

L
Linus Torvalds 已提交
674
/* send a command */
675
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
676
{
677
	struct azx *chip = bus->private_data;
678
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
679 680
	int timeout = 50;

681
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
682 683
	while (timeout--) {
		/* check ICB busy bit */
684
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
685
			/* Clear IRV valid bit */
686 687
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
688
			azx_writel(chip, IC, val);
689 690
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
691
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
692 693 694
		}
		udelay(1);
	}
695
	if (printk_ratelimit())
696 697 698
		dev_dbg(chip->card->dev,
			"send_cmd timeout: IRS=0x%x, val=0x%x\n",
			azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
699 700 701 702
	return -EIO;
}

/* receive a response */
703 704
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
705
{
706
	struct azx *chip = bus->private_data;
707
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
708 709
}

710 711 712 713 714 715 716 717
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
718
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
719
{
720
	struct azx *chip = bus->private_data;
721

722 723
	if (chip->disabled)
		return 0;
724
	chip->last_cmd[azx_command_addr(val)] = val;
725
	if (chip->single_cmd)
726
		return azx_single_send_cmd(bus, val);
727
	else
728
		return azx_corb_send_cmd(bus, val);
729 730 731
}

/* get a response */
732 733
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
734
{
735
	struct azx *chip = bus->private_data;
736 737
	if (chip->disabled)
		return 0;
738
	if (chip->single_cmd)
739
		return azx_single_get_response(bus, addr);
740
	else
741
		return azx_rirb_get_response(bus, addr);
742 743
}

744
#ifdef CONFIG_PM
745
static void azx_power_notify(struct hda_bus *bus, bool power_up);
746
#endif
747

748 749 750 751 752 753 754 755 756
#ifdef CONFIG_SND_HDA_DSP_LOADER
static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp);
static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab);
#endif

757
/* enter link reset */
758
static void azx_enter_link_reset(struct azx *chip)
759 760 761 762 763 764 765 766 767 768 769 770
{
	unsigned long timeout;

	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

	timeout = jiffies + msecs_to_jiffies(100);
	while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
}

771 772
/* exit link reset */
static void azx_exit_link_reset(struct azx *chip)
L
Linus Torvalds 已提交
773
{
774
	unsigned long timeout;
L
Linus Torvalds 已提交
775

776 777 778 779 780 781 782 783 784 785 786
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

	timeout = jiffies + msecs_to_jiffies(100);
	while (!azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
}

/* reset codec link */
static int azx_reset(struct azx *chip, int full_reset)
{
787 788 789
	if (!full_reset)
		goto __skip;

790
	/* clear STATESTS */
791
	azx_writew(chip, STATESTS, STATESTS_INT_MASK);
792

L
Linus Torvalds 已提交
793
	/* reset controller */
794
	azx_enter_link_reset(chip);
L
Linus Torvalds 已提交
795 796 797 798

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
799
	usleep_range(500, 1000);
L
Linus Torvalds 已提交
800 801

	/* Bring controller out of reset */
802
	azx_exit_link_reset(chip);
L
Linus Torvalds 已提交
803

804
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
805
	usleep_range(1000, 1200);
L
Linus Torvalds 已提交
806

807
      __skip:
L
Linus Torvalds 已提交
808
	/* check to see if controller is ready */
809
	if (!azx_readb(chip, GCTL)) {
810
		dev_dbg(chip->card->dev, "azx_reset: controller not ready!\n");
L
Linus Torvalds 已提交
811 812 813
		return -EBUSY;
	}

M
Matt 已提交
814
	/* Accept unsolicited responses */
815 816 817
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
818

L
Linus Torvalds 已提交
819
	/* detect codecs */
820
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
821
		chip->codec_mask = azx_readw(chip, STATESTS);
822 823
		dev_dbg(chip->card->dev, "codec_mask = 0x%x\n",
			chip->codec_mask);
L
Linus Torvalds 已提交
824 825 826 827 828 829 830 831 832 833 834
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
835
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
836 837 838 839 840 841 842
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
843
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
844 845 846 847
{
	int i;

	/* disable interrupts in stream descriptor */
848
	for (i = 0; i < chip->num_streams; i++) {
849
		struct azx_dev *azx_dev = &chip->azx_dev[i];
850 851 852
		azx_sd_writeb(chip, azx_dev, SD_CTL,
			      azx_sd_readb(chip, azx_dev, SD_CTL) &
					~SD_INT_MASK);
L
Linus Torvalds 已提交
853 854 855 856 857 858 859 860 861 862 863
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
864
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
865 866 867 868
{
	int i;

	/* clear stream status */
869
	for (i = 0; i < chip->num_streams; i++) {
870
		struct azx_dev *azx_dev = &chip->azx_dev[i];
871
		azx_sd_writeb(chip, azx_dev, SD_STS, SD_INT_MASK);
L
Linus Torvalds 已提交
872 873 874
	}

	/* clear STATESTS */
875
	azx_writew(chip, STATESTS, STATESTS_INT_MASK);
L
Linus Torvalds 已提交
876 877 878 879 880 881 882 883 884

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
885
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
886
{
887 888 889 890 891
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
892
	/* enable SIE */
893 894
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
895
	/* set DMA start and interrupt mask */
896 897
	azx_sd_writeb(chip, azx_dev, SD_CTL,
		      azx_sd_readb(chip, azx_dev, SD_CTL) |
L
Linus Torvalds 已提交
898 899 900
		      SD_CTL_DMA_START | SD_INT_MASK);
}

901 902
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
903
{
904 905
	azx_sd_writeb(chip, azx_dev, SD_CTL,
		      azx_sd_readb(chip, azx_dev, SD_CTL) &
L
Linus Torvalds 已提交
906
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
907
	azx_sd_writeb(chip, azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
908 909 910 911 912 913
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
914
	/* disable SIE */
915 916
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
917 918 919 920
}


/*
921
 * reset and start the controller registers
L
Linus Torvalds 已提交
922
 */
923
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
924
{
925 926
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
927 928

	/* reset controller */
929
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
930 931 932 933 934 935

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
936 937
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
938

939 940
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
941
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
942

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
966 967
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
968
	 */
969
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
970
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
971
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
972
	}
973

974 975 976 977
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
978 979
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
980
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
981 982
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
983 984 985 986
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
987 988
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
989 990 991
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
992 993 994 995 996 997
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
998 999 1000 1001
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1002
		unsigned short snoop;
T
Takashi Iwai 已提交
1003
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1004 1005 1006 1007 1008 1009
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1010 1011 1012
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
1013 1014 1015
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
1016
        }
L
Linus Torvalds 已提交
1017 1018 1019
}


1020 1021
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1022 1023 1024
/*
 * interrupt handler
 */
1025
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1026
{
1027 1028
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1029
	u32 status;
1030
	u8 sd_status;
1031
	int i, ok;
L
Linus Torvalds 已提交
1032

1033
#ifdef CONFIG_PM_RUNTIME
1034
	if (chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
1035
		if (chip->card->dev->power.runtime_status != RPM_ACTIVE)
1036
			return IRQ_NONE;
1037 1038
#endif

L
Linus Torvalds 已提交
1039 1040
	spin_lock(&chip->reg_lock);

1041 1042
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1043
		return IRQ_NONE;
1044
	}
1045

L
Linus Torvalds 已提交
1046
	status = azx_readl(chip, INTSTS);
1047
	if (status == 0 || status == 0xffffffff) {
L
Linus Torvalds 已提交
1048 1049 1050 1051
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1052
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1053 1054
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1055 1056
			sd_status = azx_sd_readb(chip, azx_dev, SD_STS);
			azx_sd_writeb(chip, azx_dev, SD_STS, SD_INT_MASK);
1057 1058
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1059 1060
				continue;
			/* check whether this IRQ is really acceptable */
1061 1062
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1063
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1064 1065 1066
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1067
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1068 1069
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1070 1071
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1072 1073 1074 1075 1076 1077 1078
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1079
		if (status & RIRB_INT_RESPONSE) {
1080
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1081
				udelay(80);
L
Linus Torvalds 已提交
1082
			azx_update_rirb(chip);
1083
		}
L
Linus Torvalds 已提交
1084 1085 1086 1087 1088
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
1089 1090
	if (azx_readw(chip, STATESTS) & 0x04)
		azx_writew(chip, STATESTS, 0x04);
L
Linus Torvalds 已提交
1091 1092 1093 1094 1095 1096 1097
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1098 1099 1100
/*
 * set up a BDL entry
 */
1101
static int setup_bdle(struct azx *chip,
1102
		      struct snd_dma_buffer *dmab,
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1115
		addr = snd_sgbuf_get_addr(dmab, ofs);
1116 1117
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1118
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1119
		/* program the size field of the BDL entry */
1120
		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
1121 1122 1123 1124 1125 1126
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1141 1142 1143
/*
 * set up BDL entries
 */
1144 1145
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1146
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1147
{
T
Takashi Iwai 已提交
1148 1149
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1150
	int pos_adj = 0;
L
Linus Torvalds 已提交
1151 1152

	/* reset BDL address */
1153 1154
	azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
	azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
L
Linus Torvalds 已提交
1155

1156
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1157 1158
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1159
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1160 1161 1162
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1163 1164 1165

	if (chip->bdl_pos_adj)
		pos_adj = chip->bdl_pos_adj[chip->dev_index];
1166
	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
1167
		struct snd_pcm_runtime *runtime = substream->runtime;
1168
		int pos_align = pos_adj;
1169
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1170
		if (!pos_adj)
1171 1172 1173 1174
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1175 1176
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1177
			dev_warn(chip->card->dev,"Too big adjustment %d\n",
1178
				 pos_adj);
1179 1180
			pos_adj = 0;
		} else {
1181 1182
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev,
1183
					 &bdl, ofs, pos_adj, true);
1184 1185
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1186
		}
1187 1188
	} else
		pos_adj = 0;
1189

1190 1191
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1192 1193
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1194 1195
					 period_bytes - pos_adj, 0);
		else
1196 1197
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1198
					 period_bytes,
1199
					 !azx_dev->no_period_wakeup);
1200 1201
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1202
	}
T
Takashi Iwai 已提交
1203
	return 0;
1204 1205

 error:
1206 1207
	dev_err(chip->card->dev, "Too many BDL entries: buffer=%d, period=%d\n",
		azx_dev->bufsize, period_bytes);
1208
	return -EINVAL;
L
Linus Torvalds 已提交
1209 1210
}

1211 1212
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1213 1214 1215 1216
{
	unsigned char val;
	int timeout;

1217 1218
	azx_stream_clear(chip, azx_dev);

1219 1220
	azx_sd_writeb(chip, azx_dev, SD_CTL,
		      azx_sd_readb(chip, azx_dev, SD_CTL) |
1221
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1222 1223
	udelay(3);
	timeout = 300;
1224 1225
	while (!((val = azx_sd_readb(chip, azx_dev, SD_CTL)) &
		 SD_CTL_STREAM_RESET) && --timeout)
L
Linus Torvalds 已提交
1226 1227
		;
	val &= ~SD_CTL_STREAM_RESET;
1228
	azx_sd_writeb(chip, azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1229 1230 1231 1232
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
1233 1234
	while (((val = azx_sd_readb(chip, azx_dev, SD_CTL)) &
		SD_CTL_STREAM_RESET) && --timeout)
L
Linus Torvalds 已提交
1235
		;
1236 1237 1238

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1239
}
L
Linus Torvalds 已提交
1240

1241 1242 1243 1244 1245
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1246
	unsigned int val;
1247 1248
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1249
	/* program the stream_tag */
1250
	val = azx_sd_readl(chip, azx_dev, SD_CTL);
T
Takashi Iwai 已提交
1251 1252 1253 1254
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
1255
	azx_sd_writel(chip, azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1256 1257

	/* program the length of samples in cyclic buffer */
1258
	azx_sd_writel(chip, azx_dev, SD_CBL, azx_dev->bufsize);
L
Linus Torvalds 已提交
1259 1260 1261

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
1262
	azx_sd_writew(chip, azx_dev, SD_FORMAT, azx_dev->format_val);
L
Linus Torvalds 已提交
1263 1264

	/* program the stream LVI (last valid index) of the BDL */
1265
	azx_sd_writew(chip, azx_dev, SD_LVI, azx_dev->frags - 1);
L
Linus Torvalds 已提交
1266 1267 1268

	/* program the BDL address */
	/* lower BDL address */
1269
	azx_sd_writel(chip, azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1270
	/* upper BDL address */
1271 1272
	azx_sd_writel(chip, azx_dev, SD_BDLPU,
		      upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1273

1274
	/* enable the position buffer */
1275 1276
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1277 1278 1279 1280
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1281

L
Linus Torvalds 已提交
1282
	/* set the interrupt enable bits in the descriptor control register */
1283 1284
	azx_sd_writel(chip, azx_dev, SD_CTL,
		      azx_sd_readl(chip, azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1285 1286 1287 1288

	return 0;
}

1289 1290 1291 1292 1293 1294 1295 1296 1297
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1298
	mutex_lock(&chip->bus->cmd_mutex);
1299 1300
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1301
	res = azx_get_response(chip->bus, addr);
1302
	chip->probing = 0;
1303
	mutex_unlock(&chip->bus->cmd_mutex);
1304 1305
	if (res == -1)
		return -EIO;
1306
	dev_dbg(chip->card->dev, "codec #%d probed OK\n", addr);
1307 1308 1309
	return 0;
}

1310 1311
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1312
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1313

1314 1315 1316 1317 1318 1319
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1320
	azx_init_chip(chip, 1);
1321
#ifdef CONFIG_PM
1322
	if (chip->initialized) {
1323 1324 1325
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1326 1327 1328
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1329
#endif
1330 1331 1332
	bus->in_reset = 0;
}

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
static int get_jackpoll_interval(struct azx *chip)
{
	int i = jackpoll_ms[chip->dev_index];
	unsigned int j;
	if (i == 0)
		return 0;
	if (i < 50 || i > 60000)
		j = 0;
	else
		j = msecs_to_jiffies(i);
	if (j == 0)
1344 1345
		dev_warn(chip->card->dev,
			 "jackpoll_ms value out of range: %d\n", i);
1346 1347 1348
	return j;
}

L
Linus Torvalds 已提交
1349 1350 1351 1352
/*
 * Codec initialization
 */

1353
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1354
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
1355
	[AZX_DRIVER_NVIDIA] = 8,
1356
	[AZX_DRIVER_TERA] = 1,
1357 1358
};

1359
static int azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1360 1361
{
	struct hda_bus_template bus_temp;
1362 1363
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1364 1365 1366 1367 1368

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1369 1370
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1371
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1372
	bus_temp.ops.bus_reset = azx_bus_reset;
1373
#ifdef CONFIG_PM
1374
	bus_temp.power_save = &power_save;
1375 1376
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
1377 1378 1379 1380 1381
#ifdef CONFIG_SND_HDA_DSP_LOADER
	bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
	bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
	bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
#endif
L
Linus Torvalds 已提交
1382

1383 1384
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1385 1386
		return err;

1387
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1388
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1389
		chip->bus->needs_damn_long_delay = 1;
1390
	}
1391

1392
	codecs = 0;
1393 1394
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1395
		max_slots = AZX_DEFAULT_CODECS;
1396 1397 1398

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1399
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1400 1401 1402 1403
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1404 1405
				dev_warn(chip->card->dev,
					 "Codec #%d probe error; disabling it...\n", c);
1406 1407 1408
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1409
				 * and disturbs the further communications.
1410 1411 1412 1413 1414
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1415
				azx_init_chip(chip, 1);
1416 1417 1418 1419
			}
		}
	}

1420 1421 1422 1423
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1424
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1425
		dev_dbg(chip->card->dev, "Enable sync_write for stable communication\n");
1426 1427 1428 1429
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1430
	/* Then create codec instances */
1431
	for (c = 0; c < max_slots; c++) {
1432
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1433
			struct hda_codec *codec;
1434
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1435 1436
			if (err < 0)
				continue;
1437
			codec->jackpoll_interval = get_jackpoll_interval(chip);
1438
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1439
			codecs++;
1440 1441 1442
		}
	}
	if (!codecs) {
1443
		dev_err(chip->card->dev, "no codecs initialized\n");
L
Linus Torvalds 已提交
1444 1445
		return -ENXIO;
	}
1446 1447
	return 0;
}
L
Linus Torvalds 已提交
1448

1449
/* configure each codec instance */
1450
static int azx_codec_configure(struct azx *chip)
1451 1452 1453 1454 1455
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1456 1457 1458 1459 1460 1461 1462 1463 1464
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1465 1466
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1467
{
1468
	int dev, i, nums;
1469
	struct azx_dev *res = NULL;
1470 1471 1472
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1473 1474

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1475 1476 1477 1478 1479 1480
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	for (i = 0; i < nums; i++, dev++) {
		struct azx_dev *azx_dev = &chip->azx_dev[dev];
		dsp_lock(azx_dev);
		if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
			res = azx_dev;
			if (res->assigned_key == key) {
				res->opened = 1;
				res->assigned_key = key;
				dsp_unlock(azx_dev);
				return azx_dev;
			}
L
Linus Torvalds 已提交
1492
		}
1493 1494
		dsp_unlock(azx_dev);
	}
1495
	if (res) {
1496
		dsp_lock(res);
1497
		res->opened = 1;
1498
		res->assigned_key = key;
1499
		dsp_unlock(res);
1500 1501
	}
	return res;
L
Linus Torvalds 已提交
1502 1503 1504
}

/* release the assigned stream */
1505
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1506 1507 1508 1509
{
	azx_dev->opened = 0;
}

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
static cycle_t azx_cc_read(const struct cyclecounter *cc)
{
	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;

	return azx_readl(chip, WALLCLK);
}

static void azx_timecounter_init(struct snd_pcm_substream *substream,
				bool force, cycle_t last)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	struct timecounter *tc = &azx_dev->azx_tc;
	struct cyclecounter *cc = &azx_dev->azx_cc;
	u64 nsec;

	cc->read = azx_cc_read;
	cc->mask = CLOCKSOURCE_MASK(32);

	/*
	 * Converting from 24 MHz to ns means applying a 125/3 factor.
	 * To avoid any saturation issues in intermediate operations,
	 * the 125 factor is applied first. The division is applied
	 * last after reading the timecounter value.
	 * Applying the 1/3 factor as part of the multiplication
	 * requires at least 20 bits for a decent precision, however
	 * overflows occur after about 4 hours or less, not a option.
	 */

	cc->mult = 125; /* saturation after 195 years */
	cc->shift = 0;

	nsec = 0; /* audio time is elapsed time since trigger */
	timecounter_init(tc, cc, nsec);
	if (force)
		/*
		 * force timecounter to use predefined value,
		 * used for synchronized starts
		 */
		tc->cycle_last = last;
}

1554
static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
				u64 nsec)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
	u64 codec_frames, codec_nsecs;

	if (!hinfo->ops.get_delay)
		return nsec;

	codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
	codec_nsecs = div_u64(codec_frames * 1000000000LL,
			      substream->runtime->rate);

1568 1569 1570
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		return nsec + codec_nsecs;

1571 1572 1573
	return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
}

1574 1575 1576 1577 1578 1579 1580 1581
static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
				struct timespec *ts)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	u64 nsec;

	nsec = timecounter_read(&azx_dev->azx_tc);
	nsec = div_u64(nsec, 3); /* can be optimized */
1582
	nsec = azx_adjust_codec_delay(substream, nsec);
1583 1584 1585 1586 1587 1588

	*ts = ns_to_timespec(nsec);

	return 0;
}

1589
static struct snd_pcm_hardware azx_pcm_hw = {
1590 1591
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1592 1593
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1594 1595
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1596
				 SNDRV_PCM_INFO_PAUSE |
1597
				 SNDRV_PCM_INFO_SYNC_START |
1598
				 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
1599
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1614
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1615 1616 1617
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1618 1619 1620
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1621 1622
	unsigned long flags;
	int err;
1623
	int buff_step;
L
Linus Torvalds 已提交
1624

1625
	mutex_lock(&chip->open_mutex);
1626
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1627
	if (azx_dev == NULL) {
1628
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1629 1630 1631 1632 1633 1634 1635 1636 1637
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1638 1639 1640 1641 1642 1643

	/* avoid wrap-around with wall-clock */
	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
				20,
				178000000);

1644
	if (chip->align_buffer_size)
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

1659
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1660
				   buff_step);
1661
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1662
				   buff_step);
1663
	snd_hda_power_up_d3wait(apcm->codec);
1664 1665
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
1666
		azx_release_device(azx_dev);
1667
		snd_hda_power_down(apcm->codec);
1668
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1669 1670
		return err;
	}
1671
	snd_pcm_limit_hw_rates(runtime);
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
1683 1684 1685 1686 1687 1688

	/* disable WALLCLOCK timestamps for capture streams
	   until we figure out how to handle digital inputs */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;

L
Linus Torvalds 已提交
1689 1690 1691 1692 1693 1694
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
1695
	snd_pcm_set_sync(substream);
1696
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1697 1698 1699
	return 0;
}

1700
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1701 1702 1703
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1704 1705
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1706 1707
	unsigned long flags;

1708
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
1709 1710 1711 1712 1713 1714
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
1715
	snd_hda_power_down(apcm->codec);
1716
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1717 1718 1719
	return 0;
}

1720 1721
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
1722
{
T
Takashi Iwai 已提交
1723 1724
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
1725
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1726
	int ret;
1727

1728 1729 1730 1731 1732 1733
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		ret = -EBUSY;
		goto unlock;
	}

1734
	mark_runtime_wc(chip, azx_dev, substream, false);
1735 1736 1737
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
1738
	ret = snd_pcm_lib_malloc_pages(substream,
1739
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
1740
	if (ret < 0)
1741
		goto unlock;
1742
	mark_runtime_wc(chip, azx_dev, substream, true);
1743 1744
 unlock:
	dsp_unlock(azx_dev);
T
Takashi Iwai 已提交
1745
	return ret;
L
Linus Torvalds 已提交
1746 1747
}

1748
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1749 1750
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1751
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1752
	struct azx *chip = apcm->chip;
L
Linus Torvalds 已提交
1753 1754 1755
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
1756 1757
	dsp_lock(azx_dev);
	if (!dsp_is_locked(azx_dev)) {
1758 1759 1760
		azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
		azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
		azx_sd_writel(chip, azx_dev, SD_CTL, 0);
1761 1762 1763 1764
		azx_dev->bufsize = 0;
		azx_dev->period_bytes = 0;
		azx_dev->format_val = 0;
	}
L
Linus Torvalds 已提交
1765

1766
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
1767

1768
	mark_runtime_wc(chip, azx_dev, substream, false);
1769 1770
	azx_dev->prepared = 0;
	dsp_unlock(azx_dev);
L
Linus Torvalds 已提交
1771 1772 1773
	return snd_pcm_lib_free_pages(substream);
}

1774
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1775 1776
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1777 1778
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1779
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1780
	struct snd_pcm_runtime *runtime = substream->runtime;
1781
	unsigned int bufsize, period_bytes, format_val, stream_tag;
1782
	int err;
1783 1784 1785
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
1786

1787 1788 1789 1790 1791 1792
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		err = -EBUSY;
		goto unlock;
	}

1793
	azx_stream_reset(chip, azx_dev);
1794 1795 1796
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
1797
						hinfo->maxbps,
1798
						ctls);
1799
	if (!format_val) {
1800 1801 1802
		dev_err(chip->card->dev,
			"invalid format_val, rate=%d, ch=%d, format=%d\n",
			runtime->rate, runtime->channels, runtime->format);
1803 1804
		err = -EINVAL;
		goto unlock;
L
Linus Torvalds 已提交
1805 1806
	}

1807 1808 1809
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

1810 1811
	dev_dbg(chip->card->dev, "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
		bufsize, format_val);
1812 1813 1814

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
1815 1816
	    format_val != azx_dev->format_val ||
	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
1817 1818 1819
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
1820
		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
1821 1822
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
1823
			goto unlock;
1824 1825
	}

1826 1827 1828 1829 1830 1831 1832 1833 1834
	/* when LPIB delay correction gives a small negative value,
	 * we ignore it; currently set the threshold statically to
	 * 64 frames
	 */
	if (runtime->period_size > 64)
		azx_dev->delay_negative_threshold = -frames_to_bytes(runtime, 64);
	else
		azx_dev->delay_negative_threshold = 0;

1835 1836 1837
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
1838 1839
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1840 1841
		azx_dev->fifo_size =
			azx_sd_readw(chip, azx_dev, SD_FIFOSIZE) + 1;
L
Linus Torvalds 已提交
1842 1843 1844
	else
		azx_dev->fifo_size = 0;

1845 1846
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
1847
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
1848 1849
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
1850
	err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
1851
				     azx_dev->format_val, substream);
1852 1853 1854 1855 1856 1857

 unlock:
	if (!err)
		azx_dev->prepared = 1;
	dsp_unlock(azx_dev);
	return err;
L
Linus Torvalds 已提交
1858 1859
}

1860
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
1861 1862
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1863
	struct azx *chip = apcm->chip;
1864 1865
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
1866
	int rstart = 0, start, nsync = 0, sbits = 0;
1867
	int nwait, timeout;
L
Linus Torvalds 已提交
1868

1869 1870 1871
	azx_dev = get_azx_dev(substream);
	trace_azx_pcm_trigger(chip, azx_dev, cmd);

1872 1873 1874
	if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
		return -EPIPE;

L
Linus Torvalds 已提交
1875
	switch (cmd) {
1876 1877
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
1878 1879
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
1880
		start = 1;
L
Linus Torvalds 已提交
1881 1882
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1883
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
1884
	case SNDRV_PCM_TRIGGER_STOP:
1885
		start = 0;
L
Linus Torvalds 已提交
1886 1887
		break;
	default:
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
1901 1902 1903 1904 1905 1906 1907 1908

	/* first, set SYNC bits of corresponding streams */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) | sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);

1909 1910 1911 1912
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
1913 1914 1915 1916 1917
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
1918
			azx_stream_start(chip, azx_dev);
1919
		} else {
1920
			azx_stream_stop(chip, azx_dev);
1921
		}
1922
		azx_dev->running = start;
L
Linus Torvalds 已提交
1923 1924
	}
	spin_unlock(&chip->reg_lock);
1925 1926 1927 1928 1929 1930 1931 1932
	if (start) {
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
1933
				if (!(azx_sd_readb(chip, azx_dev, SD_STS) &
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
1949
				if (azx_sd_readb(chip, azx_dev, SD_CTL) &
1950 1951 1952 1953 1954 1955 1956
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
1957
	}
1958 1959 1960 1961 1962 1963 1964
	spin_lock(&chip->reg_lock);
	/* reset SYNC bits */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) & ~sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
	if (start) {
		azx_timecounter_init(substream, 0, 0);
		if (nsync > 1) {
			cycle_t cycle_last;

			/* same start cycle for master and group */
			azx_dev = get_azx_dev(substream);
			cycle_last = azx_dev->azx_tc.cycle_last;

			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_timecounter_init(s, 1, cycle_last);
			}
		}
	}
1981
	spin_unlock(&chip->reg_lock);
1982
	return 0;
L
Linus Torvalds 已提交
1983 1984
}

1985 1986 1987 1988 1989 1990 1991 1992
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

1993
	link_pos = azx_sd_readl(chip, azx_dev, SD_LPIB);
1994
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2041
static unsigned int azx_get_position(struct azx *chip,
2042 2043
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2044
{
2045 2046
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
L
Linus Torvalds 已提交
2047
	unsigned int pos;
2048 2049
	int stream = substream->stream;
	struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
2050
	int delay = 0;
L
Linus Torvalds 已提交
2051

2052 2053 2054
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
2055
		pos = azx_sd_readl(chip, azx_dev, SD_LPIB);
2056 2057
		break;
	case POS_FIX_VIACOMBO:
2058
		pos = azx_via_get_position(chip, azx_dev);
2059 2060 2061 2062
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2063
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2064
			if (!pos || pos == (u32)-1) {
2065 2066
				dev_info(chip->card->dev,
					 "Invalid position buffer, using LPIB read method instead.\n");
2067
				chip->position_fix[stream] = POS_FIX_LPIB;
2068
				pos = azx_sd_readl(chip, azx_dev, SD_LPIB);
2069 2070 2071 2072
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2073
	}
2074

L
Linus Torvalds 已提交
2075 2076
	if (pos >= azx_dev->bufsize)
		pos = 0;
2077 2078

	/* calculate runtime delay from LPIB */
2079
	if (substream->runtime &&
2080 2081
	    chip->position_fix[stream] == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2082
		unsigned int lpib_pos = azx_sd_readl(chip, azx_dev, SD_LPIB);
2083 2084 2085 2086
		if (stream == SNDRV_PCM_STREAM_PLAYBACK)
			delay = pos - lpib_pos;
		else
			delay = lpib_pos - pos;
2087 2088 2089 2090 2091 2092
		if (delay < 0) {
			if (delay >= azx_dev->delay_negative_threshold)
				delay = 0;
			else
				delay += azx_dev->bufsize;
		}
2093
		if (delay >= azx_dev->period_bytes) {
2094 2095 2096
			dev_info(chip->card->dev,
				 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
				 delay, azx_dev->period_bytes);
2097 2098
			delay = 0;
			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
2099
		}
2100
		delay = bytes_to_frames(substream->runtime, delay);
2101
	}
2102 2103 2104 2105 2106 2107 2108 2109

	if (substream->runtime) {
		if (hinfo->ops.get_delay)
			delay += hinfo->ops.get_delay(hinfo, apcm->codec,
						      substream);
		substream->runtime->delay = delay;
	}

2110
	trace_azx_get_position(chip, azx_dev, pos, delay);
2111 2112 2113 2114 2115 2116 2117 2118 2119
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2120
			       azx_get_position(chip, azx_dev, false));
2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2134
	u32 wallclk;
2135 2136
	unsigned int pos;

2137 2138
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2139 2140
		return -1;	/* bogus (too early) interrupt */

2141
	pos = azx_get_position(chip, azx_dev, true);
2142

2143 2144
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2145
		return -1; /* this shouldn't happen! */
2146
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2147 2148
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
2149
		return chip->bdl_pos_adj[chip->dev_index] ? 0 : -1;
2150
	azx_dev->start_wallclk += wallclk;
2151 2152 2153 2154 2155 2156 2157 2158 2159
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2160
	int i, pending, ok;
2161

2162
	if (!chip->irq_pending_warned) {
2163 2164 2165
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
2166 2167 2168
		chip->irq_pending_warned = 1;
	}

2169 2170 2171 2172 2173 2174 2175 2176 2177
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2178 2179
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2180 2181 2182 2183
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2184 2185
			} else if (ok < 0) {
				pending = 0;	/* too early */
2186 2187 2188 2189 2190 2191
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2192
		msleep(1);
2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2205 2206
}

T
Takashi Iwai 已提交
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2221
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2222 2223 2224 2225 2226 2227 2228 2229
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
2230
	.wall_clock =  azx_get_wallclock_tstamp,
T
Takashi Iwai 已提交
2231
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2232
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2233 2234
};

2235
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2236
{
2237 2238
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2239
		list_del(&apcm->list);
2240 2241
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2242 2243
}

2244 2245
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2246
static int
2247 2248
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2249
{
2250
	struct azx *chip = bus->private_data;
2251
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2252
	struct azx_pcm *apcm;
2253
	int pcm_dev = cpcm->device;
2254
	unsigned int size;
2255
	int s, err;
L
Linus Torvalds 已提交
2256

2257 2258
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
2259 2260
			dev_err(chip->card->dev, "PCM %d already exists\n",
				pcm_dev);
2261 2262
			return -EBUSY;
		}
2263 2264 2265 2266
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2267 2268 2269
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2270
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2271
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2272 2273 2274
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2275
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2276 2277 2278
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2279 2280
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2281
	list_add_tail(&apcm->list, &chip->pcm_list);
2282 2283 2284 2285 2286 2287 2288
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2289 2290 2291
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2292
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
2293
					      chip->card->dev,
2294
					      size, MAX_PREALLOC_SIZE);
2295 2296
	/* link to codec */
	pcm->dev = &codec->dev;
L
Linus Torvalds 已提交
2297 2298 2299 2300 2301 2302
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2303
static int azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2304 2305 2306 2307 2308 2309 2310 2311
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2312
static int azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2313 2314 2315 2316
{
	int i;

	/* initialize each stream (aka device)
2317 2318
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2319
	 */
2320
	for (i = 0; i < chip->num_streams; i++) {
2321
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2322
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2335 2336
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2337 2338
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2339
			KBUILD_MODNAME, chip)) {
2340 2341 2342
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
2343 2344 2345 2346 2347
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2348
	pci_intx(chip->pci, !chip->msi);
2349 2350 2351
	return 0;
}

L
Linus Torvalds 已提交
2352

2353 2354
static void azx_stop_chip(struct azx *chip)
{
2355
	if (!chip->initialized)
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
#ifdef CONFIG_SND_HDA_DSP_LOADER
/*
 * DSP loading code (e.g. for CA0132)
 */

/* use the first stream for loading DSP */
static struct azx_dev *
azx_get_dsp_loader_dev(struct azx *chip)
{
	return &chip->azx_dev[chip->playback_index_offset];
}

static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp)
{
	u32 *bdl;
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev;
	int err;

2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
	azx_dev = azx_get_dsp_loader_dev(chip);

	dsp_lock(azx_dev);
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->running || azx_dev->locked) {
		spin_unlock_irq(&chip->reg_lock);
		err = -EBUSY;
		goto unlock;
	}
	azx_dev->prepared = 0;
	chip->saved_azx_dev = *azx_dev;
	azx_dev->locked = 1;
	spin_unlock_irq(&chip->reg_lock);
2406 2407

	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2408
				  chip->card->dev,
2409 2410
				  byte_size, bufp);
	if (err < 0)
2411
		goto err_alloc;
2412

2413
	mark_pages_wc(chip, bufp, true);
2414 2415 2416 2417 2418 2419 2420
	azx_dev->bufsize = byte_size;
	azx_dev->period_bytes = byte_size;
	azx_dev->format_val = format;

	azx_stream_reset(chip, azx_dev);

	/* reset BDL address */
2421 2422
	azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
	azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
2423 2424 2425 2426 2427 2428 2429 2430

	azx_dev->frags = 0;
	bdl = (u32 *)azx_dev->bdl.area;
	err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
	if (err < 0)
		goto error;

	azx_setup_controller(chip, azx_dev);
2431
	dsp_unlock(azx_dev);
2432 2433 2434
	return azx_dev->stream_tag;

 error:
2435 2436
	mark_pages_wc(chip, bufp, false);
	snd_dma_free_pages(bufp);
2437 2438 2439 2440 2441 2442 2443 2444
 err_alloc:
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
 unlock:
	dsp_unlock(azx_dev);
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	return err;
}

static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

	if (start)
		azx_stream_start(chip, azx_dev);
	else
		azx_stream_stop(chip, azx_dev);
	azx_dev->running = start;
}

static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

2466
	if (!dmab->area || !azx_dev->locked)
2467 2468
		return;

2469
	dsp_lock(azx_dev);
2470
	/* reset BDL address */
2471 2472 2473
	azx_sd_writel(chip, azx_dev, SD_BDLPL, 0);
	azx_sd_writel(chip, azx_dev, SD_BDLPU, 0);
	azx_sd_writel(chip, azx_dev, SD_CTL, 0);
2474 2475 2476 2477
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;

2478
	mark_pages_wc(chip, dmab, false);
2479
	snd_dma_free_pages(dmab);
2480
	dmab->area = NULL;
2481

2482 2483 2484 2485 2486 2487
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
	dsp_unlock(azx_dev);
2488 2489 2490
}
#endif /* CONFIG_SND_HDA_DSP_LOADER */

2491
#ifdef CONFIG_PM
2492
/* power-up/down the controller */
2493
static void azx_power_notify(struct hda_bus *bus, bool power_up)
2494
{
2495
	struct azx *chip = bus->private_data;
2496

2497 2498 2499
	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return;

2500
	if (power_up)
2501
		pm_runtime_get_sync(chip->card->dev);
2502
	else
2503
		pm_runtime_put_sync(chip->card->dev);
2504
}
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2547
#endif /* CONFIG_PM */
2548

2549
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2550 2551 2552
/*
 * power management
 */
2553
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2554
{
2555 2556
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2557
	struct azx *chip = card->private_data;
2558
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2559

2560 2561 2562
	if (chip->disabled)
		return 0;

T
Takashi Iwai 已提交
2563
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2564
	azx_clear_irq_pending(chip);
2565 2566
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2567
	if (chip->initialized)
2568
		snd_hda_suspend(chip->bus);
2569
	azx_stop_chip(chip);
2570
	azx_enter_link_reset(chip);
2571
	if (chip->irq >= 0) {
2572
		free_irq(chip->irq, chip);
2573 2574
		chip->irq = -1;
	}
2575
	if (chip->msi)
2576
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2577 2578
	pci_disable_device(pci);
	pci_save_state(pci);
2579
	pci_set_power_state(pci, PCI_D3hot);
2580 2581
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(false);
L
Linus Torvalds 已提交
2582 2583 2584
	return 0;
}

2585
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2586
{
2587 2588
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2589
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2590

2591 2592 2593
	if (chip->disabled)
		return 0;

2594 2595
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(true);
2596 2597
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2598
	if (pci_enable_device(pci) < 0) {
2599 2600
		dev_err(chip->card->dev,
			"pci_enable_device failed, disabling device\n");
2601 2602 2603 2604
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2605 2606 2607 2608
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2609
		return -EIO;
2610
	azx_init_pci(chip);
2611

2612
	azx_init_chip(chip, 1);
2613

L
Linus Torvalds 已提交
2614
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2615
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2616 2617
	return 0;
}
2618 2619 2620 2621 2622 2623 2624 2625
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

#ifdef CONFIG_PM_RUNTIME
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

2626 2627 2628 2629 2630 2631
	if (chip->disabled)
		return 0;

	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return 0;

2632 2633 2634 2635
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

2636
	azx_stop_chip(chip);
2637
	azx_enter_link_reset(chip);
2638
	azx_clear_irq_pending(chip);
2639 2640
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(false);
2641 2642 2643 2644 2645 2646 2647
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
2648 2649 2650
	struct hda_bus *bus;
	struct hda_codec *codec;
	int status;
2651

2652 2653 2654 2655 2656 2657
	if (chip->disabled)
		return 0;

	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return 0;

2658 2659
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(true);
2660 2661 2662 2663

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

2664 2665
	azx_init_pci(chip);
	azx_init_chip(chip, 1);
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678

	bus = chip->bus;
	if (status && bus) {
		list_for_each_entry(codec, &bus->codec_list, list)
			if (status & (1 << codec->addr))
				queue_delayed_work(codec->bus->workq,
						   &codec->jackpoll_work, codec->jackpoll_interval);
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

2679 2680
	return 0;
}
2681 2682 2683 2684 2685 2686

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

2687 2688 2689
	if (chip->disabled)
		return 0;

2690 2691 2692 2693 2694 2695 2696
	if (!power_save_controller ||
	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return -EBUSY;

	return 0;
}

2697 2698 2699 2700 2701
#endif /* CONFIG_PM_RUNTIME */

#ifdef CONFIG_PM
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2702
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
2703 2704
};

2705 2706 2707
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
2708
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
2709 2710


T
Takashi Iwai 已提交
2711 2712 2713 2714 2715 2716
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2717
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

2734
static int azx_probe_continue(struct azx *chip);
2735

2736
#ifdef SUPPORT_VGA_SWITCHEROO
2737
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
2738 2739 2740 2741 2742 2743 2744 2745

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

2746
	wait_for_completion(&chip->probe_wait);
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
2757 2758
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
2759
			if (azx_probe_continue(chip) < 0) {
2760
				dev_err(chip->card->dev, "initialization error\n");
2761 2762 2763 2764
				chip->init_failed = true;
			}
		}
	} else {
2765 2766
		dev_info(chip->card->dev, "%s via VGA-switcheroo\n",
			 disabled ? "Disabling" : "Enabling");
2767
		if (disabled) {
2768 2769
			pm_runtime_put_sync_suspend(card->dev);
			azx_suspend(card->dev);
2770 2771 2772 2773
			/* when we get suspended by vga switcheroo we end up in D3cold,
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
2774
			chip->disabled = true;
2775
			if (snd_hda_lock_devices(chip->bus))
2776 2777
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
2778 2779
		} else {
			snd_hda_unlock_devices(chip->bus);
2780
			pm_runtime_get_noresume(card->dev);
2781
			chip->disabled = false;
2782
			azx_resume(card->dev);
2783 2784 2785 2786 2787 2788 2789 2790 2791
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

2792
	wait_for_completion(&chip->probe_wait);
2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

2803
static void init_vga_switcheroo(struct azx *chip)
2804 2805 2806
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
2807 2808
		dev_info(chip->card->dev,
			 "Handle VGA-switcheroo audio client\n");
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

2819
static int register_vga_switcheroo(struct azx *chip)
2820
{
2821 2822
	int err;

2823 2824 2825 2826 2827
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
2828
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2829 2830
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
2831 2832 2833
	if (err < 0)
		return err;
	chip->vga_switcheroo_registered = 1;
2834 2835

	/* register as an optimus hdmi audio power domain */
2836 2837
	vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
							 &chip->hdmi_pm_domain);
2838
	return 0;
2839 2840 2841 2842
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
2843
#define check_hdmi_disabled(pci)	false
2844 2845
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
2846 2847 2848
/*
 * destructor
 */
2849
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
2850
{
W
Wang Xingchao 已提交
2851
	struct pci_dev *pci = chip->pci;
T
Takashi Iwai 已提交
2852 2853
	int i;

W
Wang Xingchao 已提交
2854 2855 2856 2857
	if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
			&& chip->running)
		pm_runtime_get_noresume(&pci->dev);

2858 2859
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
2860 2861
	azx_notifier_unregister(chip);

2862
	chip->init_failed = 1; /* to be sure */
2863
	complete_all(&chip->probe_wait);
2864

2865 2866 2867
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
2868 2869
		if (chip->vga_switcheroo_registered)
			vga_switcheroo_unregister_client(chip->pci);
2870 2871
	}

2872
	if (chip->initialized) {
2873
		azx_clear_irq_pending(chip);
2874
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
2875
			azx_stream_stop(chip, &chip->azx_dev[i]);
2876
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
2877 2878
	}

2879
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
2880
		free_irq(chip->irq, (void*)chip);
2881
	if (chip->msi)
2882
		pci_disable_msi(chip->pci);
2883 2884
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
2885

T
Takashi Iwai 已提交
2886 2887
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
2888 2889
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
2890
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
2891
			}
T
Takashi Iwai 已提交
2892
	}
T
Takashi Iwai 已提交
2893 2894
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
2895
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
2896 2897 2898
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
2899
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
2900
	}
2901 2902
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
2903
	pci_disable_device(chip->pci);
2904
	kfree(chip->azx_dev);
2905 2906 2907 2908
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
2909 2910 2911 2912
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		hda_display_power(false);
		hda_i915_exit();
	}
L
Linus Torvalds 已提交
2913 2914 2915 2916 2917
	kfree(chip);

	return 0;
}

2918
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
2919 2920 2921 2922
{
	return azx_free(device->device_data);
}

2923
#ifdef SUPPORT_VGA_SWITCHEROO
2924 2925 2926
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
2927
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

2950
static bool check_hdmi_disabled(struct pci_dev *pci)
2951 2952 2953 2954 2955
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
2956
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
2957 2958 2959 2960 2961
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
2962
#endif /* SUPPORT_VGA_SWITCHEROO */
2963

2964 2965 2966
/*
 * white/black-listing for position_fix
 */
2967
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
2968 2969
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2970
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
2971
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
2972
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
2973
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
2974
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
2975
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
2976
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
2977
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
2978
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
2979
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
2980
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
2981
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
2982 2983 2984
	{}
};

2985
static int check_position_fix(struct azx *chip, int fix)
2986 2987 2988
{
	const struct snd_pci_quirk *q;

2989
	switch (fix) {
2990
	case POS_FIX_AUTO:
2991 2992
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
2993
	case POS_FIX_VIACOMBO:
2994
	case POS_FIX_COMBO:
2995 2996 2997 2998 2999
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
3000 3001 3002
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
3003
		return q->value;
3004
	}
3005 3006

	/* Check VIA/ATI HD Audio Controller exist */
3007
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3008
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
3009
		return POS_FIX_VIACOMBO;
3010 3011
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3012
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
3013
		return POS_FIX_LPIB;
3014
	}
3015
	return POS_FIX_AUTO;
3016 3017
}

3018 3019 3020
/*
 * black-lists for probe_mask
 */
3021
static struct snd_pci_quirk probe_mask_list[] = {
3022 3023 3024 3025 3026 3027
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
3028 3029
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
3030 3031
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
3032
	/* forced codec slots */
3033
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
3034
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
3035 3036
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
3037 3038 3039
	{}
};

3040 3041
#define AZX_FORCE_CODEC_MASK	0x100

3042
static void check_probe_mask(struct azx *chip, int dev)
3043 3044 3045
{
	const struct snd_pci_quirk *q;

3046 3047
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
3048 3049
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
3050 3051 3052
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
3053
			chip->codec_probe_mask = q->value;
3054 3055
		}
	}
3056 3057 3058 3059 3060

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
3061 3062
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
			 chip->codec_mask);
3063
	}
3064 3065
}

3066
/*
T
Takashi Iwai 已提交
3067
 * white/black-list for enable_msi
3068
 */
3069
static struct snd_pci_quirk msi_black_list[] = {
3070 3071 3072 3073
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
3074
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
3075
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
3076
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
3077
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
3078
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
3079
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
3080 3081 3082
	{}
};

3083
static void check_msi(struct azx *chip)
3084 3085 3086
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
3087 3088
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
3089
		return;
T
Takashi Iwai 已提交
3090 3091 3092
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
3093
	if (q) {
3094 3095 3096
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
3097
		chip->msi = q->value;
3098 3099 3100 3101
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
3102
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3103
		dev_info(chip->card->dev, "Disabling MSI\n");
3104
		chip->msi = 0;
3105 3106 3107
	}
}

3108
/* check the snoop mode availability */
3109
static void azx_check_snoop_available(struct azx *chip)
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
3129 3130 3131
	case AZX_DRIVER_CTHDA:
		snoop = false;
		break;
3132 3133 3134
	}

	if (snoop != chip->snoop) {
3135 3136
		dev_info(chip->card->dev, "Force to %s mode\n",
			 snoop ? "snoop" : "non-snoop");
3137 3138 3139
		chip->snoop = snoop;
	}
}
3140

3141 3142 3143 3144 3145
static void azx_probe_work(struct work_struct *work)
{
	azx_probe_continue(container_of(work, struct azx, probe_work));
}

L
Linus Torvalds 已提交
3146 3147 3148
/*
 * constructor
 */
3149 3150
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
3151
		      const struct hda_controller_ops *hda_ops,
3152
		      struct azx **rchip)
L
Linus Torvalds 已提交
3153
{
3154
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
3155 3156
		.dev_free = azx_dev_free,
	};
3157 3158
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
3159 3160

	*rchip = NULL;
3161

3162 3163
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
3164 3165
		return err;

3166
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3167
	if (!chip) {
3168
		dev_err(card->dev, "Cannot allocate chip\n");
L
Linus Torvalds 已提交
3169 3170 3171 3172 3173
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
3174
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
3175 3176
	chip->card = card;
	chip->pci = pci;
3177
	chip->ops = hda_ops;
L
Linus Torvalds 已提交
3178
	chip->irq = -1;
3179 3180
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
3181
	check_msi(chip);
3182
	chip->dev_index = dev;
3183
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
3184
	INIT_LIST_HEAD(&chip->pcm_list);
3185
	INIT_LIST_HEAD(&chip->list);
3186
	init_vga_switcheroo(chip);
3187
	init_completion(&chip->probe_wait);
L
Linus Torvalds 已提交
3188

3189 3190
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
3191 3192 3193 3194 3195 3196
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

3197
	check_probe_mask(chip, dev);
3198

3199
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
3200
	chip->snoop = hda_snoop;
3201
	azx_check_snoop_available(chip);
3202

3203 3204
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
3205
		case AZX_DRIVER_ICH:
3206
		case AZX_DRIVER_PCH:
3207
			bdl_pos_adj[dev] = 1;
3208 3209
			break;
		default:
3210
			bdl_pos_adj[dev] = 32;
3211 3212 3213
			break;
		}
	}
3214
	chip->bdl_pos_adj = bdl_pos_adj;
3215

3216 3217
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
3218
		dev_err(card->dev, "Error creating device [card]!\n");
3219 3220 3221 3222
		azx_free(chip);
		return err;
	}

3223 3224 3225
	/* continue probing in work context as may trigger request module */
	INIT_WORK(&chip->probe_work, azx_probe_work);

3226
	*rchip = chip;
3227

3228 3229 3230
	return 0;
}

3231
static int azx_first_init(struct azx *chip)
3232 3233 3234 3235 3236 3237 3238
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3249
	err = pci_request_regions(pci, "ICH HD audio");
3250
	if (err < 0)
L
Linus Torvalds 已提交
3251
		return err;
3252
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3253

3254
	chip->addr = pci_resource_start(pci, 0);
3255
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3256
	if (chip->remap_addr == NULL) {
3257
		dev_err(card->dev, "ioremap error\n");
3258
		return -ENXIO;
L
Linus Torvalds 已提交
3259 3260
	}

3261 3262 3263
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3264

3265 3266
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3267 3268 3269 3270

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3271
	gcap = azx_readw(chip, GCAP);
3272
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
3273

3274
	/* disable SB600 64bit support for safety */
3275
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3286

3287 3288
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3289
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
3290
		gcap &= ~ICH6_GCAP_64OK;
3291
	}
3292

3293
	/* disable buffer size rounding to 128-byte multiples if supported */
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3304

3305
	/* allow 64bit DMA address if supported by H/W */
3306
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3307
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3308
	else {
3309 3310
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3311
	}
3312

3313 3314 3315 3316 3317 3318
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3319 3320 3321 3322 3323 3324 3325 3326
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3327
		case AZX_DRIVER_ATIHDMI_NS:
3328 3329 3330
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3331
		case AZX_DRIVER_GENERIC:
3332 3333 3334 3335 3336
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3337
	}
3338 3339
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3340
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3341 3342
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3343
	if (!chip->azx_dev) {
3344
		dev_err(card->dev, "cannot malloc azx_dev\n");
3345
		return -ENOMEM;
3346 3347
	}

T
Takashi Iwai 已提交
3348
	for (i = 0; i < chip->num_streams; i++) {
3349
		dsp_lock_init(&chip->azx_dev[i]);
T
Takashi Iwai 已提交
3350 3351
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3352
					  chip->card->dev,
T
Takashi Iwai 已提交
3353 3354
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
3355
			dev_err(card->dev, "cannot allocate BDL\n");
3356
			return -ENOMEM;
T
Takashi Iwai 已提交
3357
		}
T
Takashi Iwai 已提交
3358
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3359
	}
3360
	/* allocate memory for the position buffer */
3361
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3362
				  chip->card->dev,
3363 3364
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3365
		dev_err(card->dev, "cannot allocate posbuf\n");
3366
		return -ENOMEM;
L
Linus Torvalds 已提交
3367
	}
T
Takashi Iwai 已提交
3368
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3369
	/* allocate CORB/RIRB */
3370 3371
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3372
		return err;
L
Linus Torvalds 已提交
3373 3374 3375 3376 3377

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3378
	azx_init_pci(chip);
3379
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3380 3381

	/* codec detection */
3382
	if (!chip->codec_mask) {
3383
		dev_err(card->dev, "no codecs found!\n");
3384
		return -ENODEV;
L
Linus Torvalds 已提交
3385 3386
	}

3387
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3388 3389 3390 3391 3392
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3393

L
Linus Torvalds 已提交
3394 3395 3396
	return 0;
}

3397 3398
static void power_down_all_codecs(struct azx *chip)
{
3399
#ifdef CONFIG_PM
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3410
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3411 3412 3413 3414 3415 3416 3417 3418
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
3419
		dev_err(card->dev, "Cannot load firmware, aborting\n");
3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3435
#endif
3436

3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
/*
 * HDA controller ops.
 */

/* PCI register access. */
static void pci_azx_writel(u32 value, u32 *addr)
{
	writel(value, addr);
}

static u32 pci_azx_readl(u32 *addr)
{
	return readl(addr);
}

static void pci_azx_writew(u16 value, u16 *addr)
{
	writew(value, addr);
}

static u16 pci_azx_readw(u16 *addr)
{
	return readw(addr);
}

static void pci_azx_writeb(u8 value, u8 *addr)
{
	writeb(value, addr);
}

static u8 pci_azx_readb(u8 *addr)
{
	return readb(addr);
}

static const struct hda_controller_ops pci_hda_ops = {
	.writel = pci_azx_writel,
	.readl = pci_azx_readl,
	.writew = pci_azx_writew,
	.readw = pci_azx_readw,
	.writeb = pci_azx_writeb,
	.readb = pci_azx_readb,
};

3481 3482
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3483
{
3484
	static int dev;
3485 3486
	struct snd_card *card;
	struct azx *chip;
3487
	bool schedule_probe;
3488
	int err;
L
Linus Torvalds 已提交
3489

3490 3491 3492 3493 3494 3495 3496
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3497 3498
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
3499
	if (err < 0) {
3500
		dev_err(&pci->dev, "Error creating card!\n");
3501
		return err;
L
Linus Torvalds 已提交
3502 3503
	}

3504 3505
	err = azx_create(card, pci, dev, pci_id->driver_data,
			 &pci_hda_ops, &chip);
W
Wu Fengguang 已提交
3506 3507
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3508
	card->private_data = chip;
3509 3510 3511 3512 3513

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
3514
		dev_err(card->dev, "Error registering VGA-switcheroo client\n");
3515 3516 3517 3518
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
3519 3520
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
3521 3522 3523
		chip->disabled = true;
	}

3524
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
3525

3526 3527
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
3528 3529
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
3530 3531 3532
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3533 3534
		if (err < 0)
			goto out_free;
3535
		schedule_probe = false; /* continued in azx_firmware_cb() */
3536 3537 3538
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3539 3540
#ifndef CONFIG_SND_HDA_I915
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
3541
		dev_err(card->dev, "Haswell must build in CONFIG_SND_HDA_I915\n");
3542 3543
#endif

3544 3545
	if (schedule_probe)
		schedule_work(&chip->probe_work);
3546 3547

	dev++;
3548 3549
	if (chip->disabled)
		complete_all(&chip->probe_wait);
3550 3551 3552 3553 3554 3555 3556
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

3557
static int azx_probe_continue(struct azx *chip)
3558
{
W
Wang Xingchao 已提交
3559
	struct pci_dev *pci = chip->pci;
3560 3561 3562
	int dev = chip->dev_index;
	int err;

3563 3564
	/* Request power well for Haswell HDA controller and codec */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
3565
#ifdef CONFIG_SND_HDA_I915
3566 3567
		err = hda_i915_init();
		if (err < 0) {
3568 3569
			dev_err(chip->card->dev,
				"Error request power-well from i915\n");
3570 3571
			goto out_free;
		}
3572
#endif
3573 3574 3575
		hda_display_power(true);
	}

3576 3577 3578 3579
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

3580 3581 3582 3583
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3584
	/* create codec instances */
3585
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3586 3587
	if (err < 0)
		goto out_free;
3588
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3589 3590 3591
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3592 3593
		if (err < 0)
			goto out_free;
3594
#ifndef CONFIG_PM
3595 3596
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3597
#endif
3598 3599
	}
#endif
3600
	if ((probe_only[dev] & 1) == 0) {
3601 3602 3603 3604
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3605 3606

	/* create PCM streams */
3607
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3608 3609
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3610 3611

	/* create mixer controls */
3612
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3613 3614
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3615

3616
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3617 3618
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3619

3620 3621
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3622
	azx_notifier_register(chip);
3623
	azx_add_card_list(chip);
3624
	if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME) || chip->use_vga_switcheroo)
W
Wang Xingchao 已提交
3625
		pm_runtime_put_noidle(&pci->dev);
L
Linus Torvalds 已提交
3626

W
Wu Fengguang 已提交
3627
out_free:
3628 3629 3630
	if (err < 0)
		chip->init_failed = 1;
	complete_all(&chip->probe_wait);
W
Wu Fengguang 已提交
3631
	return err;
L
Linus Torvalds 已提交
3632 3633
}

3634
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
3635
{
3636
	struct snd_card *card = pci_get_drvdata(pci);
3637

3638 3639
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3640 3641 3642
}

/* PCI IDs */
3643
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3644
	/* CPT */
3645
	{ PCI_DEVICE(0x8086, 0x1c20),
3646
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3647
	/* PBG */
3648
	{ PCI_DEVICE(0x8086, 0x1d20),
3649
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3650
	/* Panther Point */
3651
	{ PCI_DEVICE(0x8086, 0x1e20),
3652
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3653 3654
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
3655
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3656 3657 3658 3659 3660
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3661 3662
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
3663
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3664 3665
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
3666
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3667 3668 3669
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3670
	/* Haswell */
3671
	{ PCI_DEVICE(0x8086, 0x0a0c),
3672
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
3673
	{ PCI_DEVICE(0x8086, 0x0c0c),
3674
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
3675
	{ PCI_DEVICE(0x8086, 0x0d0c),
3676
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
3677 3678 3679
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
3680 3681
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
3682
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3683
	/* Poulsbo */
3684
	{ PCI_DEVICE(0x8086, 0x811b),
3685 3686
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
	/* Oaktrail */
3687
	{ PCI_DEVICE(0x8086, 0x080a),
3688
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3689 3690 3691
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3692
	/* ICH */
3693
	{ PCI_DEVICE(0x8086, 0x2668),
3694 3695
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3696
	{ PCI_DEVICE(0x8086, 0x27d8),
3697 3698
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3699
	{ PCI_DEVICE(0x8086, 0x269a),
3700 3701
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3702
	{ PCI_DEVICE(0x8086, 0x284b),
3703 3704
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3705
	{ PCI_DEVICE(0x8086, 0x293e),
3706 3707
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3708
	{ PCI_DEVICE(0x8086, 0x293f),
3709 3710
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3711
	{ PCI_DEVICE(0x8086, 0x3a3e),
3712 3713
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3714
	{ PCI_DEVICE(0x8086, 0x3a6e),
3715 3716
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3717 3718 3719 3720
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3721
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3722 3723 3724 3725 3726 3727 3728 3729
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3730
	/* ATI HDMI */
3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3775 3776 3777 3778 3779 3780 3781 3782
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3783
	/* VIA VT8251/VT8237A */
3784 3785
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3786 3787 3788 3789
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
3790 3791 3792 3793 3794
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3795 3796 3797
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3798
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3799
	/* Teradici */
3800 3801
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3802 3803
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3804
	/* Creative X-Fi (CA0110-IBG) */
3805 3806 3807 3808 3809
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
3810
#if !IS_ENABLED(CONFIG_SND_CTXFI)
3811 3812 3813 3814
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
3815 3816 3817
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3818
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3819
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3820 3821
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
3822 3823
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3824
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3825
#endif
3826 3827
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
3828 3829
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
3830
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
3831 3832 3833
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3834
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
3835 3836 3837
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3838
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
3839 3840 3841 3842 3843
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
3844
static struct pci_driver azx_driver = {
3845
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
3846 3847
	.id_table = azx_ids,
	.probe = azx_probe,
3848
	.remove = azx_remove,
3849 3850 3851
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
3852 3853
};

3854
module_pci_driver(azx_driver);