hda_intel.c 73.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
L
Linus Torvalds 已提交
2 3
/*
 *
4 5
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
25
#include <linux/kernel.h>
L
Linus Torvalds 已提交
26
#include <linux/module.h>
27
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
28 29 30 31
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
32
#include <linux/mutex.h>
T
Takashi Iwai 已提交
33
#include <linux/io.h>
34
#include <linux/pm_runtime.h>
35 36
#include <linux/clocksource.h>
#include <linux/time.h>
37
#include <linux/completion.h>
38

T
Takashi Iwai 已提交
39 40 41
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
42
#include <asm/set_memory.h>
43
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
44
#endif
L
Linus Torvalds 已提交
45 46
#include <sound/core.h>
#include <sound/initval.h>
47 48
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
49
#include <sound/intel-nhlt.h>
50
#include <linux/vgaarb.h>
51
#include <linux/vga_switcheroo.h>
52
#include <linux/firmware.h>
53
#include <sound/hda_codec.h>
54
#include "hda_controller.h"
I
Imre Deak 已提交
55
#include "hda_intel.h"
L
Linus Torvalds 已提交
56

L
Libin Yang 已提交
57 58 59
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

60 61 62 63 64 65 66
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
67
	POS_FIX_SKL,
68 69
};

70 71 72 73 74 75 76 77 78 79 80 81
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
82 83
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
84 85 86 87 88 89 90 91
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
109

110 111
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
112
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
113
static char *model[SNDRV_CARDS];
114
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
116
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
117
static int probe_only[SNDRV_CARDS];
118
static int jackpoll_ms[SNDRV_CARDS];
119
static int single_cmd = -1;
T
Takashi Iwai 已提交
120
static int enable_msi = -1;
121 122 123
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
124
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
125
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
126 127
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
128
static bool dmic_detect = IS_ENABLED(CONFIG_SND_HDA_INTEL_DETECT_DMIC);
L
Linus Torvalds 已提交
129

130
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
131
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
132
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
133
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
134 135 136
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
137
MODULE_PARM_DESC(model, "Use the given board model.");
138
module_param_array(position_fix, int, NULL, 0444);
139
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
140
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
141 142
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
143
module_param_array(probe_mask, int, NULL, 0444);
144
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
145
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
146
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
147 148
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
149
module_param(single_cmd, bint, 0444);
150 151
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
152
module_param(enable_msi, bint, 0444);
153
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
154 155 156 157
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
158
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
159
module_param_array(beep_mode, bool, NULL, 0444);
160
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
161
			    "(0=off, 1=on) (default=1).");
162
#endif
163 164
module_param(dmic_detect, bool, 0444);
MODULE_PARM_DESC(dmic_detect, "DMIC detect on SKL+ platforms");
165

166
#ifdef CONFIG_PM
167
static int param_set_xint(const char *val, const struct kernel_param *kp);
168
static const struct kernel_param_ops param_ops_xint = {
169 170 171 172 173
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

174
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
175
module_param(power_save, xint, 0644);
176 177
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
178

179 180 181 182
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

183 184 185 186
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
187 188
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
189
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
190
#else
191
#define power_save	0
192
#endif /* CONFIG_PM */
193

194 195
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
196 197 198
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
199
#ifdef CONFIG_X86
200 201
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
202 203 204 205 206 207
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
208 209 210
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
211
			 "{Intel, ICH7},"
212
			 "{Intel, ESB2},"
213
			 "{Intel, ICH8},"
214
			 "{Intel, ICH9},"
215
			 "{Intel, ICH10},"
216
			 "{Intel, PCH},"
217
			 "{Intel, CPT},"
218
			 "{Intel, PPT},"
219
			 "{Intel, LPT},"
220
			 "{Intel, LPT_LP},"
221
			 "{Intel, WPT_LP},"
222
			 "{Intel, SPT},"
223
			 "{Intel, SPT_LP},"
224
			 "{Intel, HPT},"
225
			 "{Intel, PBG},"
226
			 "{Intel, SCH},"
227
			 "{ATI, SB450},"
228
			 "{ATI, SB600},"
229
			 "{ATI, RS600},"
230
			 "{ATI, RS690},"
231 232
			 "{ATI, RS780},"
			 "{ATI, R600},"
233 234
			 "{ATI, RV630},"
			 "{ATI, RV610},"
235 236 237 238
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
239
			 "{VIA, VT8251},"
240
			 "{VIA, VT8237A},"
241 242
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
243 244
MODULE_DESCRIPTION("Intel HDA driver");

245
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
246
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
247 248 249 250 251
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
252 253 254
/*
 */

255 256 257
/* driver types */
enum {
	AZX_DRIVER_ICH,
258
	AZX_DRIVER_PCH,
259
	AZX_DRIVER_SCH,
260
	AZX_DRIVER_SKL,
261
	AZX_DRIVER_HDMI,
262
	AZX_DRIVER_ATI,
263
	AZX_DRIVER_ATIHDMI,
264
	AZX_DRIVER_ATIHDMI_NS,
265 266 267
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
268
	AZX_DRIVER_NVIDIA,
269
	AZX_DRIVER_TERA,
270
	AZX_DRIVER_CTX,
271
	AZX_DRIVER_CTHDA,
272
	AZX_DRIVER_CMEDIA,
273
	AZX_DRIVER_ZHAOXIN,
274
	AZX_DRIVER_GENERIC,
275
	AZX_NUM_DRIVERS, /* keep this as last entry */
276 277
};

278 279 280 281
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

282 283
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
284
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
285

286
/* quirks for Intel PCH */
287
#define AZX_DCAPS_INTEL_PCH_BASE \
288
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
289
	 AZX_DCAPS_SNOOP_TYPE(SCH))
290

291
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
292
#define AZX_DCAPS_INTEL_PCH_NOPM \
293
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
294

295
/* PCH for HSW/BDW; with runtime PM */
296
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
297
#define AZX_DCAPS_INTEL_PCH \
298
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
299

300
/* HSW HDMI */
301
#define AZX_DCAPS_INTEL_HASWELL \
302
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
303
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
304
	 AZX_DCAPS_SNOOP_TYPE(SCH))
305

306 307
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
308
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
309
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
310
	 AZX_DCAPS_SNOOP_TYPE(SCH))
311

312
#define AZX_DCAPS_INTEL_BAYTRAIL \
313
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
314

315
#define AZX_DCAPS_INTEL_BRASWELL \
316
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
317
	 AZX_DCAPS_I915_COMPONENT)
318

319
#define AZX_DCAPS_INTEL_SKYLAKE \
320
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
321
	 AZX_DCAPS_SYNC_WRITE |\
322
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
323

324
#define AZX_DCAPS_INTEL_BROXTON		AZX_DCAPS_INTEL_SKYLAKE
325

326 327
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
328 329
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
330 331 332

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
333 334
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
335

336 337 338 339
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

340 341
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
342
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
343
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
344

345
#define AZX_DCAPS_PRESET_CTHDA \
346
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
347
	 AZX_DCAPS_NO_64BIT |\
348
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
349

350
/*
351
 * vga_switcheroo support
352 353
 */
#ifdef SUPPORT_VGA_SWITCHEROO
354
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
355
#define needs_eld_notify_link(chip)	((chip)->need_eld_notify_link)
356 357
#else
#define use_vga_switcheroo(chip)	0
358
#define needs_eld_notify_link(chip)	false
359 360
#endif

361 362 363 364 365
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

366
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
367
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
368
#define IS_CNL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9dc8)
369

370
static char *driver_short_names[] = {
371
	[AZX_DRIVER_ICH] = "HDA Intel",
372
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
373
	[AZX_DRIVER_SCH] = "HDA Intel MID",
374
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
375
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
376
	[AZX_DRIVER_ATI] = "HDA ATI SB",
377
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
378
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
379 380
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
381 382
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
383
	[AZX_DRIVER_TERA] = "HDA Teradici", 
384
	[AZX_DRIVER_CTX] = "HDA Creative", 
385
	[AZX_DRIVER_CTHDA] = "HDA Creative",
386
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
387
	[AZX_DRIVER_ZHAOXIN] = "HDA Zhaoxin",
388
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
389 390
};

391
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
392
static void set_default_power_save(struct azx *chip);
393

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
411 412
	int snoop_type = azx_get_snoop_type(chip);

413 414 415
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
416 417
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
418
	 */
419
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
420
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
421
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
422
	}
423

424 425 426
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
427
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
428 429
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
430
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
431 432
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
433 434 435
	}

	/* For NVIDIA HDA, enable snoop */
436
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
437 438
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
439 440 441
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
442 443 444 445 446 447
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
448 449 450
	}

	/* Enable SCH/PCH snoop if needed */
451
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
452
		unsigned short snoop;
T
Takashi Iwai 已提交
453
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
454 455 456 457 458 459
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
460 461 462
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
463 464 465
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
466
        }
L
Linus Torvalds 已提交
467 468
}

469 470 471 472 473 474 475 476 477 478 479
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

480
	val = azx_readl(chip, VS_EM4L);
481
	val &= (0x3 << 20);
482
	azx_writel(chip, VS_EM4L, val);
483 484
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

577 578
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
579
	struct hdac_bus *bus = azx_bus(chip);
580
	struct pci_dev *pci = chip->pci;
581
	u32 val;
582

583
	snd_hdac_set_codec_wakeup(bus, true);
584
	if (chip->driver_type == AZX_DRIVER_SKL) {
585 586 587 588
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
589
	azx_init_chip(chip, full_reset);
590
	if (chip->driver_type == AZX_DRIVER_SKL) {
591 592 593 594
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
595 596

	snd_hdac_set_codec_wakeup(bus, false);
597 598

	/* reduce dma latency to avoid noise */
599
	if (IS_BXT(pci))
600
		bxt_reduce_dma_latency(chip);
601 602 603

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
604 605
}

606 607 608 609
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
610
	struct snd_pcm_substream *substream = azx_dev->core.substream;
611 612 613 614 615 616 617 618 619
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
620
		if (delay >= azx_dev->core.delay_negative_threshold)
621 622
			delay = 0;
		else
623
			delay += azx_dev->core.bufsize;
624 625
	}

626
	if (delay >= azx_dev->core.period_bytes) {
627 628
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
629
			 delay, azx_dev->core.period_bytes);
630 631 632 633 634 635 636 637
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

638 639
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
640 641 642
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
643
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
644 645 646 647 648 649
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
650
	} else if (ok == 0) {
D
Dylan Reid 已提交
651 652
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
653
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
654 655 656 657
	}
	return 0;
}

658 659
#define display_power(chip, enable) \
	snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
660

661 662 663 664 665 666 667 668 669 670 671
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
672
	struct snd_pcm_substream *substream = azx_dev->core.substream;
673
	int stream = substream->stream;
674
	u32 wallclk;
675 676
	unsigned int pos;

677 678
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
679 680
		return -1;	/* bogus (too early) interrupt */

681 682 683 684 685 686 687 688
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
689 690 691
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
692 693 694 695 696 697 698 699 700
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

701
	if (pos >= azx_dev->core.bufsize)
702
		pos = 0;
703

704
	if (WARN_ONCE(!azx_dev->core.period_bytes,
705
		      "hda-intel: zero azx_dev->period_bytes"))
706
		return -1; /* this shouldn't happen! */
707 708
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
709
		/* NG - it's below the first next period boundary */
710
		return chip->bdl_pos_adj ? 0 : -1;
711
	azx_dev->core.start_wallclk += wallclk;
712 713 714 715 716 717 718 719
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
720 721
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
722 723 724
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
725

726
	if (!hda->irq_pending_warned) {
727 728 729
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
730
		hda->irq_pending_warned = 1;
731 732
	}

733 734
	for (;;) {
		pending = 0;
735
		spin_lock_irq(&bus->reg_lock);
736 737
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
738
			if (!azx_dev->irq_pending ||
739 740
			    !s->substream ||
			    !s->running)
741
				continue;
742 743
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
744
				azx_dev->irq_pending = 0;
745
				spin_unlock(&bus->reg_lock);
746
				snd_pcm_period_elapsed(s->substream);
747
				spin_lock(&bus->reg_lock);
748 749
			} else if (ok < 0) {
				pending = 0;	/* too early */
750 751 752
			} else
				pending++;
		}
753
		spin_unlock_irq(&bus->reg_lock);
754 755
		if (!pending)
			return;
756
		msleep(1);
757 758 759 760 761 762
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
763 764
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
765

766
	spin_lock_irq(&bus->reg_lock);
767 768 769 770
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
771
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
772 773
}

774 775
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
776 777
	struct hdac_bus *bus = azx_bus(chip);

778 779
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
780
			chip->card->irq_descr, chip)) {
781 782 783
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
784 785 786 787
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
788
	bus->irq = chip->pci->irq;
789
	pci_intx(chip->pci, !chip->msi);
790 791 792
	return 0;
}

793 794 795 796 797 798 799 800
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

801
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
802
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
803 804 805 806 807 808 809 810
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
811 812
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
813 814 815 816

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
817 818
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
819 820 821 822 823 824 825 826 827 828

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
829
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
830 831 832 833
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
834 835
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
836 837 838 839 840
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
841 842
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
843 844 845 846 847 848 849
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

875
#ifdef CONFIG_PM
876 877 878 879 880
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
881
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
882
	mutex_lock(&card_list_lock);
883
	list_add(&hda->list, &card_list);
884 885 886 887 888
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
889
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
890
	mutex_lock(&card_list_lock);
891
	list_del_init(&hda->list);
892 893 894 895 896 897
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
898
	struct hda_intel *hda;
899 900 901 902 903 904 905 906
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
907 908
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
909
		if (!hda->probe_continued || chip->disabled)
910
			continue;
911
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
912 913 914 915
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
916 917 918 919

/*
 * power management
 */
920
static bool azx_is_pm_ready(struct snd_card *card)
L
Linus Torvalds 已提交
921
{
922 923
	struct azx *chip;
	struct hda_intel *hda;
L
Linus Torvalds 已提交
924

925
	if (!card)
926
		return false;
927 928
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
929
	if (chip->disabled || hda->init_failed || !chip->running)
930 931 932 933 934 935 936 937 938
		return false;
	return true;
}

static void __azx_runtime_suspend(struct azx *chip)
{
	azx_stop_chip(chip);
	azx_enter_link_reset(chip);
	azx_clear_irq_pending(chip);
939
	display_power(chip, false);
940 941
}

942
static void __azx_runtime_resume(struct azx *chip, bool from_rt)
943 944 945 946 947 948
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hdac_bus *bus = azx_bus(chip);
	struct hda_codec *codec;
	int status;

949 950 951
	display_power(chip, true);
	if (hda->need_i915_power)
		snd_hdac_i915_set_bclk(bus);
952 953 954 955 956 957 958

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

	azx_init_pci(chip);
	hda_intel_init_chip(chip, true);

959
	if (status && from_rt) {
960 961 962 963 964 965 966
		list_for_each_codec(codec, &chip->bus)
			if (status & (1 << codec->addr))
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
	}

	/* power down again for link-controlled chips */
967
	if (!hda->need_i915_power)
968
		display_power(chip, false);
969 970 971 972 973 974 975 976 977 978
}

#ifdef CONFIG_PM_SLEEP
static int azx_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip;
	struct hdac_bus *bus;

	if (!azx_is_pm_ready(card))
979 980
		return 0;

981
	chip = card->private_data;
982
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
983
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
984
	__azx_runtime_suspend(chip);
985 986 987
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
988
	}
989

990
	if (chip->msi)
991
		pci_disable_msi(chip->pci);
L
Libin Yang 已提交
992 993

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
994 995 996
	return 0;
}

997
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
998
{
999
	struct snd_card *card = dev_get_drvdata(dev);
1000 1001
	struct azx *chip;

1002
	if (!azx_is_pm_ready(card))
1003
		return 0;
L
Linus Torvalds 已提交
1004

1005
	chip = card->private_data;
1006
	if (chip->msi)
1007
		if (pci_enable_msi(chip->pci) < 0)
1008 1009
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1010
		return -EIO;
1011
	__azx_runtime_resume(chip, false);
T
Takashi Iwai 已提交
1012
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1013 1014

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1015 1016
	return 0;
}
1017

1018 1019 1020 1021 1022
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1023 1024
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1025 1026
	struct pci_dev *pci = to_pci_dev(dev);

1027
	if (chip->driver_type == AZX_DRIVER_SKL)
1028 1029 1030 1031 1032 1033 1034
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1035 1036
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1037 1038
	struct pci_dev *pci = to_pci_dev(dev);

1039
	if (chip->driver_type == AZX_DRIVER_SKL)
1040 1041 1042 1043 1044 1045
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1046 1047 1048
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1049
	struct azx *chip;
1050

1051
	if (!azx_is_pm_ready(card))
1052 1053
		return 0;
	chip = card->private_data;
1054
	if (!azx_has_pm_runtime(chip))
1055 1056
		return 0;

1057 1058 1059 1060
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1061
	__azx_runtime_suspend(chip);
L
Libin Yang 已提交
1062
	trace_azx_runtime_suspend(chip);
1063 1064 1065 1066 1067 1068
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1069
	struct azx *chip;
1070

1071
	if (!azx_is_pm_ready(card))
1072 1073
		return 0;
	chip = card->private_data;
1074
	if (!azx_has_pm_runtime(chip))
1075
		return 0;
1076
	__azx_runtime_resume(chip, true);
1077 1078 1079 1080 1081

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1082
	trace_azx_runtime_resume(chip);
1083 1084
	return 0;
}
1085 1086 1087 1088

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1089 1090 1091 1092 1093
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1094

1095 1096
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1097
	if (chip->disabled || hda->init_failed)
1098 1099
		return 0;

1100
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1101
	    azx_bus(chip)->codec_powered || !chip->running)
1102 1103
		return -EBUSY;

1104 1105 1106 1107
	/* ELD notification gets broken when HD-audio bus is off */
	if (needs_eld_notify_link(hda))
		return -EBUSY;

1108 1109 1110
	return 0;
}

1111 1112
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1113 1114 1115 1116
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1117
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1118 1119
};

1120 1121
#define AZX_PM_OPS	&azx_pm
#else
1122 1123
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1124
#define AZX_PM_OPS	NULL
1125
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1126 1127


1128
static int azx_probe_continue(struct azx *chip);
1129

1130
#ifdef SUPPORT_VGA_SWITCHEROO
1131
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1132 1133 1134 1135 1136 1137

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1138
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1139
	struct hda_codec *codec;
1140 1141
	bool disabled;

1142 1143
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1144 1145 1146 1147 1148 1149
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1150
	if (!hda->probe_continued) {
1151 1152
		chip->disabled = disabled;
		if (!disabled) {
1153 1154
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1155
			if (azx_probe_continue(chip) < 0) {
1156
				dev_err(chip->card->dev, "initialization error\n");
1157
				hda->init_failed = true;
1158 1159 1160
			}
		}
	} else {
1161
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1162
			 disabled ? "Disabling" : "Enabling");
1163
		if (disabled) {
1164 1165 1166 1167 1168 1169
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1170
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1171 1172 1173
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1174
			chip->disabled = true;
1175
			if (snd_hda_lock_devices(&chip->bus))
1176 1177
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1178
		} else {
1179
			snd_hda_unlock_devices(&chip->bus);
1180
			chip->disabled = false;
1181 1182 1183 1184 1185
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1186 1187 1188 1189 1190 1191 1192 1193
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1194
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1195

1196 1197
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1198
		return false;
1199
	if (chip->disabled || !hda->probe_continued)
1200
		return true;
1201
	if (snd_hda_lock_devices(&chip->bus))
1202
		return false;
1203
	snd_hda_unlock_devices(&chip->bus);
1204 1205 1206
	return true;
}

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

	if (hda->use_vga_switcheroo && !hda->need_eld_notify_link) {
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	if (client_id == VGA_SWITCHEROO_DIS)
		hda->need_eld_notify_link = 0;
	setup_vga_switcheroo_runtime_pm(chip);
}

1237
static void init_vga_switcheroo(struct azx *chip)
1238
{
1239
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1240 1241
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1242
		dev_info(chip->card->dev,
1243
			 "Handle vga_switcheroo audio client\n");
1244
		hda->use_vga_switcheroo = 1;
1245
		hda->need_eld_notify_link = 1; /* cleared in gpu_bound op */
1246
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1247 1248 1249 1250 1251 1252 1253
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1254
	.gpu_bound = azx_vs_gpu_bound,
1255 1256
};

1257
static int register_vga_switcheroo(struct azx *chip)
1258
{
1259
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1260
	struct pci_dev *p;
1261 1262
	int err;

1263
	if (!hda->use_vga_switcheroo)
1264
		return 0;
1265 1266 1267 1268 1269

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1270 1271
	if (err < 0)
		return err;
1272
	hda->vga_switcheroo_registered = 1;
1273

1274
	return 0;
1275 1276 1277 1278
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1279
#define check_hdmi_disabled(pci)	false
1280
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1281 1282
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1283 1284 1285
/*
 * destructor
 */
1286
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1287
{
W
Wang Xingchao 已提交
1288
	struct pci_dev *pci = chip->pci;
1289
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1290
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1291

1292
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1293
		pm_runtime_get_noresume(&pci->dev);
1294
	chip->running = 0;
W
Wang Xingchao 已提交
1295

1296 1297
	azx_del_card_list(chip);

1298 1299
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1300

1301
	if (use_vga_switcheroo(hda)) {
1302 1303
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1304
		if (hda->vga_switcheroo_registered)
1305
			vga_switcheroo_unregister_client(chip->pci);
1306 1307
	}

1308
	if (bus->chip_init) {
1309
		azx_stop_chip(chip);
1310
		azx_clear_irq_pending(chip);
1311
		azx_stop_all_streams(chip);
L
Linus Torvalds 已提交
1312 1313
	}

1314 1315
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1316
	if (chip->msi)
1317
		pci_disable_msi(chip->pci);
1318
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1319

1320
	azx_free_stream_pages(chip);
1321 1322 1323
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1324 1325
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1326

L
Linus Torvalds 已提交
1327
	pci_disable_device(chip->pci);
1328
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1329
	release_firmware(chip->fw);
1330
#endif
1331
	display_power(chip, false);
1332

1333
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1334
		snd_hdac_i915_exit(bus);
1335
	kfree(hda);
L
Linus Torvalds 已提交
1336 1337 1338 1339

	return 0;
}

1340 1341 1342 1343 1344 1345 1346 1347
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1348
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1349 1350 1351 1352
{
	return azx_free(device->device_data);
}

1353
#ifdef SUPPORT_VGA_SWITCHEROO
1354
/*
1355
 * Check of disabled HDMI controller by vga_switcheroo
1356
 */
1357
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1370
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1371 1372 1373 1374 1375 1376 1377 1378 1379
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1380
static bool check_hdmi_disabled(struct pci_dev *pci)
1381 1382 1383 1384 1385
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1386
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1387 1388 1389 1390 1391
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1392
#endif /* SUPPORT_VGA_SWITCHEROO */
1393

1394 1395 1396
/*
 * white/black-listing for position_fix
 */
1397
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1398 1399
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1400
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1401
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1402
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1403
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1404
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1405
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1406
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1407
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1408
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1409
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1410
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1411
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1412 1413 1414
	{}
};

1415
static int check_position_fix(struct azx *chip, int fix)
1416 1417 1418
{
	const struct snd_pci_quirk *q;

1419
	switch (fix) {
1420
	case POS_FIX_AUTO:
1421 1422
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1423
	case POS_FIX_VIACOMBO:
1424
	case POS_FIX_COMBO:
1425
	case POS_FIX_SKL:
1426 1427 1428 1429 1430
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1431 1432 1433
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1434
		return q->value;
1435
	}
1436 1437

	/* Check VIA/ATI HD Audio Controller exist */
1438
	if (chip->driver_type == AZX_DRIVER_VIA) {
1439
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1440
		return POS_FIX_VIACOMBO;
1441 1442
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1443
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1444
		return POS_FIX_LPIB;
1445
	}
1446
	if (chip->driver_type == AZX_DRIVER_SKL) {
1447 1448 1449
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1450
	return POS_FIX_AUTO;
1451 1452
}

1453 1454 1455 1456 1457 1458 1459 1460
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1461
		[POS_FIX_SKL] = azx_get_pos_skl,
1462 1463 1464 1465 1466 1467 1468 1469
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1470
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1471 1472 1473 1474 1475 1476 1477
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1478 1479 1480
/*
 * black-lists for probe_mask
 */
1481
static struct snd_pci_quirk probe_mask_list[] = {
1482 1483 1484 1485 1486 1487
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1488 1489
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1490 1491
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1492
	/* forced codec slots */
1493
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1494
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1495 1496
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1497 1498 1499
	{}
};

1500 1501
#define AZX_FORCE_CODEC_MASK	0x100

1502
static void check_probe_mask(struct azx *chip, int dev)
1503 1504 1505
{
	const struct snd_pci_quirk *q;

1506 1507
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1508 1509
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1510 1511 1512
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1513
			chip->codec_probe_mask = q->value;
1514 1515
		}
	}
1516 1517 1518 1519

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1520
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1521
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1522
			 (int)azx_bus(chip)->codec_mask);
1523
	}
1524 1525
}

1526
/*
T
Takashi Iwai 已提交
1527
 * white/black-list for enable_msi
1528
 */
1529
static struct snd_pci_quirk msi_black_list[] = {
1530 1531 1532 1533
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1534
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1535
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1536
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1537
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1538
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1539
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1540 1541 1542
	{}
};

1543
static void check_msi(struct azx *chip)
1544 1545 1546
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1547 1548
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1549
		return;
T
Takashi Iwai 已提交
1550 1551 1552
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1553
	if (q) {
1554 1555 1556
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1557
		chip->msi = q->value;
1558 1559 1560 1561
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1562
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1563
		dev_info(chip->card->dev, "Disabling MSI\n");
1564
		chip->msi = 0;
1565 1566 1567
	}
}

1568
/* check the snoop mode availability */
1569
static void azx_check_snoop_available(struct azx *chip)
1570
{
1571
	int snoop = hda_snoop;
1572

1573 1574 1575 1576
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1577
		chip->uc_buffer = !snoop;
1578 1579 1580 1581
		return;
	}

	snoop = true;
1582 1583
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1584 1585 1586
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1587 1588
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1589 1590
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1591
			snoop = false;
1592 1593
	}

1594 1595 1596
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1597
	chip->snoop = snoop;
1598
	if (!snoop) {
1599
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1600 1601 1602 1603
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1604
}
1605

1606 1607
static void azx_probe_work(struct work_struct *work)
{
1608 1609
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1610 1611
}

1612 1613
static int default_bdl_pos_adj(struct azx *chip)
{
1614 1615 1616 1617 1618 1619 1620 1621 1622
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1623 1624 1625 1626 1627 1628 1629 1630 1631
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1632 1633 1634
/*
 * constructor
 */
1635 1636
static const struct hda_controller_ops pci_hda_ops;

1637 1638 1639
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1640
{
1641
	static struct snd_device_ops ops = {
1642
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1643 1644
		.dev_free = azx_dev_free,
	};
1645
	struct hda_intel *hda;
1646 1647
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1648 1649

	*rchip = NULL;
1650

1651 1652
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1653 1654
		return err;

1655 1656
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1657 1658 1659 1660
		pci_disable_device(pci);
		return -ENOMEM;
	}

1661
	chip = &hda->chip;
1662
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1663 1664
	chip->card = card;
	chip->pci = pci;
1665
	chip->ops = &pci_hda_ops;
1666 1667
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1668
	check_msi(chip);
1669
	chip->dev_index = dev;
1670 1671
	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1672
	INIT_LIST_HEAD(&chip->pcm_list);
1673 1674
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1675
	init_vga_switcheroo(chip);
1676
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1677

1678
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1679

1680
	check_probe_mask(chip, dev);
1681

1682 1683 1684 1685 1686
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1687
	azx_check_snoop_available(chip);
1688

1689 1690 1691 1692
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1693

T
Takashi Iwai 已提交
1694
	err = azx_bus_init(chip, model[dev]);
1695 1696 1697 1698 1699 1700
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1701 1702 1703 1704
	/* use the non-cached pages in non-snoop mode */
	if (!azx_snoop(chip))
		azx_bus(chip)->dma_type = SNDRV_DMA_TYPE_DEV_UC;

1705 1706
	/* Workaround for a communication error on CFL (bko#199007) and CNL */
	if (IS_CFL(pci) || IS_CNL(pci))
1707
		azx_bus(chip)->polling_mode = 1;
1708

1709 1710 1711 1712 1713
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1714 1715
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1716
		dev_err(card->dev, "Error creating device [card]!\n");
1717 1718 1719 1720
		azx_free(chip);
		return err;
	}

1721
	/* continue probing in work context as may trigger request module */
1722
	INIT_WORK(&hda->probe_work, azx_probe_work);
1723

1724
	*rchip = chip;
1725

1726 1727 1728
	return 0;
}

1729
static int azx_first_init(struct azx *chip)
1730 1731 1732 1733
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1734
	struct hdac_bus *bus = azx_bus(chip);
1735
	int err;
1736
	unsigned short gcap;
1737
	unsigned int dma_bits = 64;
1738

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1749
	err = pci_request_regions(pci, "ICH HD audio");
1750
	if (err < 0)
L
Linus Torvalds 已提交
1751
		return err;
1752
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1753

1754 1755 1756
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1757
		dev_err(card->dev, "ioremap error\n");
1758
		return -ENXIO;
L
Linus Torvalds 已提交
1759 1760
	}

1761
	if (chip->driver_type == AZX_DRIVER_SKL)
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1777 1778 1779 1780 1781
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1782 1783
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1784
	}
1785

L
Linus Torvalds 已提交
1786
	pci_set_master(pci);
1787
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1788

1789
	gcap = azx_readw(chip, GCAP);
1790
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1791

1792 1793 1794 1795
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1796
	/* disable SB600 64bit support for safety */
1797
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1798
		struct pci_dev *p_smbus;
1799
		dma_bits = 40;
1800 1801 1802 1803 1804
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1805
				gcap &= ~AZX_GCAP_64OK;
1806 1807 1808
			pci_dev_put(p_smbus);
		}
	}
1809

1810 1811 1812 1813
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1814 1815
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1816
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1817
		gcap &= ~AZX_GCAP_64OK;
1818
	}
1819

1820
	/* disable buffer size rounding to 128-byte multiples if supported */
1821 1822 1823
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1824
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1825 1826 1827 1828
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1829

1830
	/* allow 64bit DMA address if supported by H/W */
1831 1832
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1833 1834
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1835
	} else {
1836 1837
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1838
	}
1839

1840 1841 1842 1843 1844 1845
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1846 1847 1848 1849 1850 1851 1852 1853
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1854
		case AZX_DRIVER_ATIHDMI_NS:
1855 1856 1857
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1858
		case AZX_DRIVER_GENERIC:
1859 1860 1861 1862 1863
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1864
	}
1865 1866
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1867 1868
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1869 1870 1871 1872 1873 1874 1875 1876
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1877 1878
	/* initialize streams */
	err = azx_init_streams(chip);
1879
	if (err < 0)
1880
		return err;
L
Linus Torvalds 已提交
1881

1882 1883 1884
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1885 1886

	/* initialize chip */
1887
	azx_init_pci(chip);
1888

1889
	snd_hdac_i915_set_bclk(bus);
1890

1891
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1892 1893

	/* codec detection */
1894
	if (!azx_bus(chip)->codec_mask) {
1895
		dev_err(card->dev, "no codecs found!\n");
1896
		return -ENODEV;
L
Linus Torvalds 已提交
1897 1898
	}

1899 1900 1901
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;

1902
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1903 1904 1905 1906
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1907
		 card->shortname, bus->addr, bus->irq);
1908

L
Linus Torvalds 已提交
1909 1910 1911
	return 0;
}

1912
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1913 1914 1915 1916 1917 1918 1919 1920
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1921
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1937
#endif
1938

1939 1940
static int disable_msi_reset_irq(struct azx *chip)
{
1941
	struct hdac_bus *bus = azx_bus(chip);
1942 1943
	int err;

1944 1945
	free_irq(bus->irq, chip);
	bus->irq = -1;
1946 1947 1948 1949 1950 1951 1952 1953 1954
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

1955 1956 1957 1958 1959 1960
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
1961
	if (chip->uc_buffer)
1962 1963 1964 1965
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

1966 1967
static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
1968
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
1969
	.position_check = azx_position_check,
1970 1971
};

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
static int azx_check_dmic(struct pci_dev *pci, struct azx *chip)
{
	struct nhlt_acpi_table *nhlt;
	int ret = 0;

	if (chip->driver_type == AZX_DRIVER_SKL &&
	    pci->class != 0x040300) {
		nhlt = intel_nhlt_init(&pci->dev);
		if (nhlt) {
			if (intel_nhlt_get_dmic_geo(&pci->dev, nhlt)) {
				ret = -ENODEV;
				dev_info(&pci->dev, "Digital mics found on Skylake+ platform, aborting probe\n");
			}
			intel_nhlt_free(nhlt);
		}
	}
	return ret;
}

1991 1992
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
1993
{
1994
	static int dev;
1995
	struct snd_card *card;
1996
	struct hda_intel *hda;
1997
	struct azx *chip;
1998
	bool schedule_probe;
1999
	int err;
L
Linus Torvalds 已提交
2000

2001 2002 2003 2004 2005 2006 2007
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2008 2009
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2010
	if (err < 0) {
2011
		dev_err(&pci->dev, "Error creating card!\n");
2012
		return err;
L
Linus Torvalds 已提交
2013 2014
	}

2015
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2016 2017
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2018
	card->private_data = chip;
2019
	hda = container_of(chip, struct hda_intel, chip);
2020

2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
	/*
	 * stop probe if digital microphones detected on Skylake+ platform
	 * with the DSP enabled. This is an opt-in behavior defined at build
	 * time or at run-time with a module parameter
	 */
	if (dmic_detect) {
		err = azx_check_dmic(pci, chip);
		if (err < 0)
			goto out_free;
	}

2032 2033 2034 2035
	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2036
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2037 2038 2039 2040
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2041 2042
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2043 2044 2045
		chip->disabled = true;
	}

2046
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2047

2048 2049
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2050 2051
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2052 2053 2054
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2055 2056
		if (err < 0)
			goto out_free;
2057
		schedule_probe = false; /* continued in azx_firmware_cb() */
2058 2059 2060
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2061
#ifndef CONFIG_SND_HDA_I915
2062 2063
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2064 2065
#endif

2066
	if (schedule_probe)
2067
		schedule_work(&hda->probe_work);
2068 2069

	dev++;
2070
	if (chip->disabled)
2071
		complete_all(&hda->probe_wait);
2072 2073 2074 2075 2076 2077 2078
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2079 2080 2081 2082 2083 2084 2085 2086 2087
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2088
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2089
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2090 2091
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2092 2093
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2094
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2095 2096
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2097
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2098 2099
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2100 2101
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2102 2103
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2104 2105
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2106 2107
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2108 2109
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2110 2111
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2112 2113 2114 2115
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2116 2117
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2118 2119 2120 2121
	{}
};
#endif /* CONFIG_PM */

2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2141 2142 2143 2144 2145 2146
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2147
static int azx_probe_continue(struct azx *chip)
2148
{
2149
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2150
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2151
	struct pci_dev *pci = chip->pci;
2152 2153 2154
	int dev = chip->dev_index;
	int err;

2155
	to_hda_bus(bus)->bus_probing = 1;
2156
	hda->probe_continued = 1;
2157

2158
	/* bind with i915 if needed */
2159
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2160
		err = snd_hdac_i915_init(bus);
2161 2162 2163 2164 2165 2166
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2167 2168 2169
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2170
				goto out_free;
2171 2172
			} else {
				/* don't bother any longer */
2173
				chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2174
			}
2175
		}
2176 2177 2178 2179

		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2180 2181 2182 2183 2184 2185 2186
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2187
	display_power(chip, true);
2188

2189 2190 2191 2192
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2193 2194 2195 2196
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2197
	/* create codec instances */
2198
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2199 2200
	if (err < 0)
		goto out_free;
2201

2202
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2203
	if (chip->fw) {
2204
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2205
					 chip->fw->data);
2206 2207
		if (err < 0)
			goto out_free;
2208
#ifndef CONFIG_PM
2209 2210
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2211
#endif
2212 2213
	}
#endif
2214
	if ((probe_only[dev] & 1) == 0) {
2215 2216 2217 2218
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2219

2220
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2221 2222
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2223

2224 2225
	setup_vga_switcheroo_runtime_pm(chip);

2226
	chip->running = 1;
2227
	azx_add_card_list(chip);
2228

2229
	set_default_power_save(chip);
2230 2231

	if (azx_has_pm_runtime(chip))
2232
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2233

W
Wu Fengguang 已提交
2234
out_free:
2235
	if (err < 0 || !hda->need_i915_power)
2236
		display_power(chip, false);
2237
	if (err < 0)
2238 2239
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
2240
	to_hda_bus(bus)->bus_probing = 0;
W
Wu Fengguang 已提交
2241
	return err;
L
Linus Torvalds 已提交
2242 2243
}

2244
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2245
{
2246
	struct snd_card *card = pci_get_drvdata(pci);
2247 2248 2249 2250
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2251
		/* cancel the pending probing work */
2252 2253
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2266
		cancel_work_sync(&hda->probe_work);
2267
		device_lock(&pci->dev);
2268

2269
		snd_card_free(card);
2270
	}
L
Linus Torvalds 已提交
2271 2272
}

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2285
/* PCI IDs */
2286
static const struct pci_device_id azx_ids[] = {
2287
	/* CPT */
2288
	{ PCI_DEVICE(0x8086, 0x1c20),
2289
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2290
	/* PBG */
2291
	{ PCI_DEVICE(0x8086, 0x1d20),
2292
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2293
	/* Panther Point */
2294
	{ PCI_DEVICE(0x8086, 0x1e20),
2295
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2296 2297
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2298
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2299 2300 2301
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2302 2303 2304 2305 2306
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2307 2308
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2309
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2310
	{ PCI_DEVICE(0x8086, 0xa270),
2311
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2312 2313
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2314
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2315 2316
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2317
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2318 2319 2320
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2321 2322
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2323
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2324 2325
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2326
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2327 2328
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2329
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2330 2331
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2332
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2333 2334
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2335
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2336 2337
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2338
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2339 2340
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
2341
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2342 2343 2344 2345 2346 2347
	/* CometLake-LP */
	{ PCI_DEVICE(0x8086, 0x02C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
	/* CometLake-H */
	{ PCI_DEVICE(0x8086, 0x06C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2348 2349
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
2350
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2351 2352 2353
	/* Elkhart Lake */
	{ PCI_DEVICE(0x8086, 0x4b55),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2354 2355
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2356
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2357 2358
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2359
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2360 2361
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2362
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2363
	/* Haswell */
2364
	{ PCI_DEVICE(0x8086, 0x0a0c),
2365
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2366
	{ PCI_DEVICE(0x8086, 0x0c0c),
2367
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2368
	{ PCI_DEVICE(0x8086, 0x0d0c),
2369
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2370 2371
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2372
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2373 2374
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2375
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2376
	/* Poulsbo */
2377
	{ PCI_DEVICE(0x8086, 0x811b),
2378
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2379
	/* Oaktrail */
2380
	{ PCI_DEVICE(0x8086, 0x080a),
2381
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2382 2383
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2384
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2385 2386
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2387
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2388
	/* ICH6 */
2389
	{ PCI_DEVICE(0x8086, 0x2668),
2390 2391
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2392
	{ PCI_DEVICE(0x8086, 0x27d8),
2393 2394
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2395
	{ PCI_DEVICE(0x8086, 0x269a),
2396 2397
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2398
	{ PCI_DEVICE(0x8086, 0x284b),
2399 2400
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2401
	{ PCI_DEVICE(0x8086, 0x293e),
2402 2403
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2404
	{ PCI_DEVICE(0x8086, 0x293f),
2405 2406
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2407
	{ PCI_DEVICE(0x8086, 0x3a3e),
2408 2409
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2410
	{ PCI_DEVICE(0x8086, 0x3a6e),
2411
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2412 2413 2414 2415
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2416
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2417 2418 2419 2420 2421 2422 2423 2424
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2425 2426 2427 2428
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2429 2430
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2431 2432
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
2433
	/* ATI HDMI */
2434 2435
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2436 2437
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2438 2439
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2440 2441
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2442 2443 2444 2445 2446 2447 2448 2449
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2450 2451
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2488
	{ PCI_DEVICE(0x1002, 0x9902),
2489
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2490
	{ PCI_DEVICE(0x1002, 0xaaa0),
2491
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2492
	{ PCI_DEVICE(0x1002, 0xaaa8),
2493
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2494
	{ PCI_DEVICE(0x1002, 0xaab0),
2495
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2496 2497
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2498 2499
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2500 2501 2502 2503
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2504 2505 2506 2507
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2508
	/* VIA VT8251/VT8237A */
2509
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2510 2511 2512 2513
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2514 2515 2516 2517 2518
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2519 2520 2521
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2522
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2523
	/* Teradici */
2524 2525
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2526 2527
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2528
	/* Creative X-Fi (CA0110-IBG) */
2529 2530 2531 2532 2533
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2534
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2535 2536 2537 2538
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2539 2540 2541
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2542
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2543
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2544 2545
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2546 2547
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2548
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2549
#endif
2550 2551 2552
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2553
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2554 2555
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2556 2557
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2558
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2559 2560 2561
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2562
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2563 2564 2565
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2566
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2567 2568
	/* Zhaoxin */
	{ PCI_DEVICE(0x1d17, 0x3288), .driver_data = AZX_DRIVER_ZHAOXIN },
L
Linus Torvalds 已提交
2569 2570 2571 2572 2573
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2574
static struct pci_driver azx_driver = {
2575
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2576 2577
	.id_table = azx_ids,
	.probe = azx_probe,
2578
	.remove = azx_remove,
2579
	.shutdown = azx_shutdown,
2580 2581 2582
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2583 2584
};

2585
module_pci_driver(azx_driver);