hda_intel.c 73.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
L
Linus Torvalds 已提交
2 3
/*
 *
4 5
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
25
#include <linux/kernel.h>
L
Linus Torvalds 已提交
26
#include <linux/module.h>
27
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
28 29 30 31
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
32
#include <linux/mutex.h>
T
Takashi Iwai 已提交
33
#include <linux/io.h>
34
#include <linux/pm_runtime.h>
35 36
#include <linux/clocksource.h>
#include <linux/time.h>
37
#include <linux/completion.h>
38

T
Takashi Iwai 已提交
39 40 41
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
42
#include <asm/set_memory.h>
43
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
44
#endif
L
Linus Torvalds 已提交
45 46
#include <sound/core.h>
#include <sound/initval.h>
47 48
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
49
#include <linux/vgaarb.h>
50
#include <linux/vga_switcheroo.h>
51
#include <linux/firmware.h>
52
#include <sound/hda_codec.h>
53
#include "hda_controller.h"
I
Imre Deak 已提交
54
#include "hda_intel.h"
L
Linus Torvalds 已提交
55

L
Libin Yang 已提交
56 57 58
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

59 60 61 62 63 64 65
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
66
	POS_FIX_SKL,
67 68
};

69 70 71 72 73 74 75 76 77 78 79 80
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
81 82
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
83 84 85 86 87 88 89 90
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
108

109 110
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
111
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
112
static char *model[SNDRV_CARDS];
113
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
114
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
116
static int probe_only[SNDRV_CARDS];
117
static int jackpoll_ms[SNDRV_CARDS];
118
static int single_cmd = -1;
T
Takashi Iwai 已提交
119
static int enable_msi = -1;
120 121 122
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
123
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
124
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
125 126
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
127

128
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
129
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
130
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
131
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
132 133 134
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
135
MODULE_PARM_DESC(model, "Use the given board model.");
136
module_param_array(position_fix, int, NULL, 0444);
137
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
138
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
139 140
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
141
module_param_array(probe_mask, int, NULL, 0444);
142
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
143
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
144
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
145 146
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
147
module_param(single_cmd, bint, 0444);
148 149
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
150
module_param(enable_msi, bint, 0444);
151
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
152 153 154 155
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
156
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
157
module_param_array(beep_mode, bool, NULL, 0444);
158
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
159
			    "(0=off, 1=on) (default=1).");
160
#endif
161

162
#ifdef CONFIG_PM
163
static int param_set_xint(const char *val, const struct kernel_param *kp);
164
static const struct kernel_param_ops param_ops_xint = {
165 166 167 168 169
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

170
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
171
module_param(power_save, xint, 0644);
172 173
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
174

175 176 177 178
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

179 180 181 182
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
183 184
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
185
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
186
#else
187
#define power_save	0
188
#endif /* CONFIG_PM */
189

190 191
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
192 193 194
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
195
#ifdef CONFIG_X86
196 197
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
198 199 200 201 202 203
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
204 205 206
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
207
			 "{Intel, ICH7},"
208
			 "{Intel, ESB2},"
209
			 "{Intel, ICH8},"
210
			 "{Intel, ICH9},"
211
			 "{Intel, ICH10},"
212
			 "{Intel, PCH},"
213
			 "{Intel, CPT},"
214
			 "{Intel, PPT},"
215
			 "{Intel, LPT},"
216
			 "{Intel, LPT_LP},"
217
			 "{Intel, WPT_LP},"
218
			 "{Intel, SPT},"
219
			 "{Intel, SPT_LP},"
220
			 "{Intel, HPT},"
221
			 "{Intel, PBG},"
222
			 "{Intel, SCH},"
223
			 "{ATI, SB450},"
224
			 "{ATI, SB600},"
225
			 "{ATI, RS600},"
226
			 "{ATI, RS690},"
227 228
			 "{ATI, RS780},"
			 "{ATI, R600},"
229 230
			 "{ATI, RV630},"
			 "{ATI, RV610},"
231 232 233 234
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
235
			 "{VIA, VT8251},"
236
			 "{VIA, VT8237A},"
237 238
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
239 240
MODULE_DESCRIPTION("Intel HDA driver");

241
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
242
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
243 244 245 246 247
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
248 249 250
/*
 */

251 252 253
/* driver types */
enum {
	AZX_DRIVER_ICH,
254
	AZX_DRIVER_PCH,
255
	AZX_DRIVER_SCH,
256
	AZX_DRIVER_SKL,
257
	AZX_DRIVER_HDMI,
258
	AZX_DRIVER_ATI,
259
	AZX_DRIVER_ATIHDMI,
260
	AZX_DRIVER_ATIHDMI_NS,
261 262 263
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
264
	AZX_DRIVER_NVIDIA,
265
	AZX_DRIVER_TERA,
266
	AZX_DRIVER_CTX,
267
	AZX_DRIVER_CTHDA,
268
	AZX_DRIVER_CMEDIA,
269
	AZX_DRIVER_GENERIC,
270
	AZX_NUM_DRIVERS, /* keep this as last entry */
271 272
};

273 274 275 276
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

277 278
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
279
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
280

281
/* quirks for Intel PCH */
282
#define AZX_DCAPS_INTEL_PCH_BASE \
283
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
284
	 AZX_DCAPS_SNOOP_TYPE(SCH))
285

286
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
287
#define AZX_DCAPS_INTEL_PCH_NOPM \
288
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
289

290
/* PCH for HSW/BDW; with runtime PM */
291
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
292
#define AZX_DCAPS_INTEL_PCH \
293
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
294

295
/* HSW HDMI */
296
#define AZX_DCAPS_INTEL_HASWELL \
297
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
298
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
299
	 AZX_DCAPS_SNOOP_TYPE(SCH))
300

301 302
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
303
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
304
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
305
	 AZX_DCAPS_SNOOP_TYPE(SCH))
306

307
#define AZX_DCAPS_INTEL_BAYTRAIL \
308
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
309

310
#define AZX_DCAPS_INTEL_BRASWELL \
311
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
312
	 AZX_DCAPS_I915_COMPONENT)
313

314
#define AZX_DCAPS_INTEL_SKYLAKE \
315
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
316
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
317

318
#define AZX_DCAPS_INTEL_BROXTON \
319
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
320
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
321

322 323
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
324 325
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
326 327 328

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
329 330
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
331

332 333 334 335
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

336 337
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
338
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
339
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
340

341
#define AZX_DCAPS_PRESET_CTHDA \
342
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
343
	 AZX_DCAPS_NO_64BIT |\
344
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
345

346
/*
347
 * vga_switcheroo support
348 349
 */
#ifdef SUPPORT_VGA_SWITCHEROO
350
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
351
#define needs_eld_notify_link(chip)	((chip)->need_eld_notify_link)
352 353
#else
#define use_vga_switcheroo(chip)	0
354
#define needs_eld_notify_link(chip)	false
355 356
#endif

357 358 359 360 361
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

362
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
363
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
364
#define IS_CNL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9dc8)
365

366
static char *driver_short_names[] = {
367
	[AZX_DRIVER_ICH] = "HDA Intel",
368
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
369
	[AZX_DRIVER_SCH] = "HDA Intel MID",
370
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
371
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
372
	[AZX_DRIVER_ATI] = "HDA ATI SB",
373
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
374
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
375 376
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
377 378
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
379
	[AZX_DRIVER_TERA] = "HDA Teradici", 
380
	[AZX_DRIVER_CTX] = "HDA Creative", 
381
	[AZX_DRIVER_CTHDA] = "HDA Creative",
382
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
383
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
384 385
};

386
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
387
static void set_default_power_save(struct azx *chip);
388

389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
406 407
	int snoop_type = azx_get_snoop_type(chip);

408 409 410
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
411 412
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
413
	 */
414
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
415
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
416
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
417
	}
418

419 420 421
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
422
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
423 424
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
425
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
426 427
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
428 429 430
	}

	/* For NVIDIA HDA, enable snoop */
431
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
432 433
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
434 435 436
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
437 438 439 440 441 442
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
443 444 445
	}

	/* Enable SCH/PCH snoop if needed */
446
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
447
		unsigned short snoop;
T
Takashi Iwai 已提交
448
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
449 450 451 452 453 454
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
455 456 457
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
458 459 460
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
461
        }
L
Linus Torvalds 已提交
462 463
}

464 465 466 467 468 469 470 471 472 473 474
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

475
	val = azx_readl(chip, VS_EM4L);
476
	val &= (0x3 << 20);
477
	azx_writel(chip, VS_EM4L, val);
478 479
}

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

572 573
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
574
	struct hdac_bus *bus = azx_bus(chip);
575
	struct pci_dev *pci = chip->pci;
576
	u32 val;
577

578
	snd_hdac_set_codec_wakeup(bus, true);
579
	if (chip->driver_type == AZX_DRIVER_SKL) {
580 581 582 583
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
584
	azx_init_chip(chip, full_reset);
585
	if (chip->driver_type == AZX_DRIVER_SKL) {
586 587 588 589
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
590 591

	snd_hdac_set_codec_wakeup(bus, false);
592 593

	/* reduce dma latency to avoid noise */
594
	if (IS_BXT(pci))
595
		bxt_reduce_dma_latency(chip);
596 597 598

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
599 600
}

601 602 603 604
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
605
	struct snd_pcm_substream *substream = azx_dev->core.substream;
606 607 608 609 610 611 612 613 614
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
615
		if (delay >= azx_dev->core.delay_negative_threshold)
616 617
			delay = 0;
		else
618
			delay += azx_dev->core.bufsize;
619 620
	}

621
	if (delay >= azx_dev->core.period_bytes) {
622 623
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
624
			 delay, azx_dev->core.period_bytes);
625 626 627 628 629 630 631 632
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

633 634
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
635 636 637
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
638
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
639 640 641 642 643 644
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
645
	} else if (ok == 0) {
D
Dylan Reid 已提交
646 647
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
648
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
649 650 651 652
	}
	return 0;
}

653 654
#define display_power(chip, enable) \
	snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
655

656 657 658 659 660 661 662 663 664 665 666
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
667
	struct snd_pcm_substream *substream = azx_dev->core.substream;
668
	int stream = substream->stream;
669
	u32 wallclk;
670 671
	unsigned int pos;

672 673
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
674 675
		return -1;	/* bogus (too early) interrupt */

676 677 678 679 680 681 682 683
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
684 685 686
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
687 688 689 690 691 692 693 694 695
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

696
	if (pos >= azx_dev->core.bufsize)
697
		pos = 0;
698

699
	if (WARN_ONCE(!azx_dev->core.period_bytes,
700
		      "hda-intel: zero azx_dev->period_bytes"))
701
		return -1; /* this shouldn't happen! */
702 703
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
704
		/* NG - it's below the first next period boundary */
705
		return chip->bdl_pos_adj ? 0 : -1;
706
	azx_dev->core.start_wallclk += wallclk;
707 708 709 710 711 712 713 714
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
715 716
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
717 718 719
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
720

721
	if (!hda->irq_pending_warned) {
722 723 724
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
725
		hda->irq_pending_warned = 1;
726 727
	}

728 729
	for (;;) {
		pending = 0;
730
		spin_lock_irq(&bus->reg_lock);
731 732
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
733
			if (!azx_dev->irq_pending ||
734 735
			    !s->substream ||
			    !s->running)
736
				continue;
737 738
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
739
				azx_dev->irq_pending = 0;
740
				spin_unlock(&bus->reg_lock);
741
				snd_pcm_period_elapsed(s->substream);
742
				spin_lock(&bus->reg_lock);
743 744
			} else if (ok < 0) {
				pending = 0;	/* too early */
745 746 747
			} else
				pending++;
		}
748
		spin_unlock_irq(&bus->reg_lock);
749 750
		if (!pending)
			return;
751
		msleep(1);
752 753 754 755 756 757
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
758 759
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
760

761
	spin_lock_irq(&bus->reg_lock);
762 763 764 765
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
766
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
767 768
}

769 770
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
771 772
	struct hdac_bus *bus = azx_bus(chip);

773 774
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
775
			chip->card->irq_descr, chip)) {
776 777 778
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
779 780 781 782
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
783
	bus->irq = chip->pci->irq;
784
	pci_intx(chip->pci, !chip->msi);
785 786 787
	return 0;
}

788 789 790 791 792 793 794 795
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

796
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
797
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
798 799 800 801 802 803 804 805
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
806 807
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
808 809 810 811

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
812 813
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
814 815 816 817 818 819 820 821 822 823

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
824
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
825 826 827 828
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
829 830
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
831 832 833 834 835
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
836 837
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
838 839 840 841 842 843 844
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

870
#ifdef CONFIG_PM
871 872 873 874 875
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
876
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
877
	mutex_lock(&card_list_lock);
878
	list_add(&hda->list, &card_list);
879 880 881 882 883
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
884
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
885
	mutex_lock(&card_list_lock);
886
	list_del_init(&hda->list);
887 888 889 890 891 892
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
893
	struct hda_intel *hda;
894 895 896 897 898 899 900 901
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
902 903
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
904
		if (!hda->probe_continued || chip->disabled)
905
			continue;
906
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
907 908 909 910
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
911 912 913 914

/*
 * power management
 */
915
static bool azx_is_pm_ready(struct snd_card *card)
L
Linus Torvalds 已提交
916
{
917 918
	struct azx *chip;
	struct hda_intel *hda;
L
Linus Torvalds 已提交
919

920
	if (!card)
921
		return false;
922 923
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
924
	if (chip->disabled || hda->init_failed || !chip->running)
925 926 927 928 929 930 931 932 933
		return false;
	return true;
}

static void __azx_runtime_suspend(struct azx *chip)
{
	azx_stop_chip(chip);
	azx_enter_link_reset(chip);
	azx_clear_irq_pending(chip);
934
	display_power(chip, false);
935 936
}

937
static void __azx_runtime_resume(struct azx *chip, bool from_rt)
938 939 940 941 942 943
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hdac_bus *bus = azx_bus(chip);
	struct hda_codec *codec;
	int status;

944 945 946
	display_power(chip, true);
	if (hda->need_i915_power)
		snd_hdac_i915_set_bclk(bus);
947 948 949 950 951 952 953

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

	azx_init_pci(chip);
	hda_intel_init_chip(chip, true);

954
	if (status && from_rt) {
955 956 957 958 959 960 961
		list_for_each_codec(codec, &chip->bus)
			if (status & (1 << codec->addr))
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
	}

	/* power down again for link-controlled chips */
962
	if (!hda->need_i915_power)
963
		display_power(chip, false);
964 965 966 967 968 969 970 971 972 973
}

#ifdef CONFIG_PM_SLEEP
static int azx_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip;
	struct hdac_bus *bus;

	if (!azx_is_pm_ready(card))
974 975
		return 0;

976
	chip = card->private_data;
977
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
978
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
979
	__azx_runtime_suspend(chip);
980 981 982
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
983
	}
984

985
	if (chip->msi)
986
		pci_disable_msi(chip->pci);
L
Libin Yang 已提交
987 988

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
989 990 991
	return 0;
}

992
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
993
{
994
	struct snd_card *card = dev_get_drvdata(dev);
995 996
	struct azx *chip;

997
	if (!azx_is_pm_ready(card))
998
		return 0;
L
Linus Torvalds 已提交
999

1000
	chip = card->private_data;
1001
	if (chip->msi)
1002
		if (pci_enable_msi(chip->pci) < 0)
1003 1004
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1005
		return -EIO;
1006
	__azx_runtime_resume(chip, false);
T
Takashi Iwai 已提交
1007
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1008 1009

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1010 1011
	return 0;
}
1012

1013 1014 1015 1016 1017
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1018 1019
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1020 1021
	struct pci_dev *pci = to_pci_dev(dev);

1022
	if (chip->driver_type == AZX_DRIVER_SKL)
1023 1024 1025 1026 1027 1028 1029
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1030 1031
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1032 1033
	struct pci_dev *pci = to_pci_dev(dev);

1034
	if (chip->driver_type == AZX_DRIVER_SKL)
1035 1036 1037 1038 1039 1040
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1041 1042 1043
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1044
	struct azx *chip;
1045

1046
	if (!azx_is_pm_ready(card))
1047 1048
		return 0;
	chip = card->private_data;
1049
	if (!azx_has_pm_runtime(chip))
1050 1051
		return 0;

1052 1053 1054 1055
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1056
	__azx_runtime_suspend(chip);
L
Libin Yang 已提交
1057
	trace_azx_runtime_suspend(chip);
1058 1059 1060 1061 1062 1063
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1064
	struct azx *chip;
1065

1066
	if (!azx_is_pm_ready(card))
1067 1068
		return 0;
	chip = card->private_data;
1069
	if (!azx_has_pm_runtime(chip))
1070
		return 0;
1071
	__azx_runtime_resume(chip, true);
1072 1073 1074 1075 1076

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1077
	trace_azx_runtime_resume(chip);
1078 1079
	return 0;
}
1080 1081 1082 1083

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1084 1085 1086 1087 1088
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1089

1090 1091
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1092
	if (chip->disabled || hda->init_failed)
1093 1094
		return 0;

1095
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1096
	    azx_bus(chip)->codec_powered || !chip->running)
1097 1098
		return -EBUSY;

1099 1100 1101 1102
	/* ELD notification gets broken when HD-audio bus is off */
	if (needs_eld_notify_link(hda))
		return -EBUSY;

1103 1104 1105
	return 0;
}

1106 1107
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1108 1109 1110 1111
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1112
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1113 1114
};

1115 1116
#define AZX_PM_OPS	&azx_pm
#else
1117 1118
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1119
#define AZX_PM_OPS	NULL
1120
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1121 1122


1123
static int azx_probe_continue(struct azx *chip);
1124

1125
#ifdef SUPPORT_VGA_SWITCHEROO
1126
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1127 1128 1129 1130 1131 1132

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1133
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1134
	struct hda_codec *codec;
1135 1136
	bool disabled;

1137 1138
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1139 1140 1141 1142 1143 1144
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1145
	if (!hda->probe_continued) {
1146 1147
		chip->disabled = disabled;
		if (!disabled) {
1148 1149
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1150
			if (azx_probe_continue(chip) < 0) {
1151
				dev_err(chip->card->dev, "initialization error\n");
1152
				hda->init_failed = true;
1153 1154 1155
			}
		}
	} else {
1156
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1157
			 disabled ? "Disabling" : "Enabling");
1158
		if (disabled) {
1159 1160 1161 1162 1163 1164
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1165
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1166 1167 1168
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1169
			chip->disabled = true;
1170
			if (snd_hda_lock_devices(&chip->bus))
1171 1172
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1173
		} else {
1174
			snd_hda_unlock_devices(&chip->bus);
1175
			chip->disabled = false;
1176 1177 1178 1179 1180
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1181 1182 1183 1184 1185 1186 1187 1188
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1189
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1190

1191 1192
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1193
		return false;
1194
	if (chip->disabled || !hda->probe_continued)
1195
		return true;
1196
	if (snd_hda_lock_devices(&chip->bus))
1197
		return false;
1198
	snd_hda_unlock_devices(&chip->bus);
1199 1200 1201
	return true;
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

	if (hda->use_vga_switcheroo && !hda->need_eld_notify_link) {
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	if (client_id == VGA_SWITCHEROO_DIS)
		hda->need_eld_notify_link = 0;
	setup_vga_switcheroo_runtime_pm(chip);
}

1232
static void init_vga_switcheroo(struct azx *chip)
1233
{
1234
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1235 1236
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1237
		dev_info(chip->card->dev,
1238
			 "Handle vga_switcheroo audio client\n");
1239
		hda->use_vga_switcheroo = 1;
1240
		hda->need_eld_notify_link = 1; /* cleared in gpu_bound op */
1241
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1242 1243 1244 1245 1246 1247 1248
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1249
	.gpu_bound = azx_vs_gpu_bound,
1250 1251
};

1252
static int register_vga_switcheroo(struct azx *chip)
1253
{
1254
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1255
	struct pci_dev *p;
1256 1257
	int err;

1258
	if (!hda->use_vga_switcheroo)
1259
		return 0;
1260 1261 1262 1263 1264

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1265 1266
	if (err < 0)
		return err;
1267
	hda->vga_switcheroo_registered = 1;
1268

1269
	return 0;
1270 1271 1272 1273
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1274
#define check_hdmi_disabled(pci)	false
1275
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1276 1277
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1278 1279 1280
/*
 * destructor
 */
1281
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1282
{
W
Wang Xingchao 已提交
1283
	struct pci_dev *pci = chip->pci;
1284
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1285
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1286

1287
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1288
		pm_runtime_get_noresume(&pci->dev);
1289
	chip->running = 0;
W
Wang Xingchao 已提交
1290

1291 1292
	azx_del_card_list(chip);

1293 1294
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1295

1296
	if (use_vga_switcheroo(hda)) {
1297 1298
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1299
		if (hda->vga_switcheroo_registered)
1300
			vga_switcheroo_unregister_client(chip->pci);
1301 1302
	}

1303
	if (bus->chip_init) {
1304
		azx_clear_irq_pending(chip);
1305
		azx_stop_all_streams(chip);
1306
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1307 1308
	}

1309 1310
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1311
	if (chip->msi)
1312
		pci_disable_msi(chip->pci);
1313
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1314

1315
	azx_free_stream_pages(chip);
1316 1317 1318
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1319 1320
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1321

L
Linus Torvalds 已提交
1322
	pci_disable_device(chip->pci);
1323
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1324
	release_firmware(chip->fw);
1325
#endif
1326
	display_power(chip, false);
1327

1328
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1329
		snd_hdac_i915_exit(bus);
1330
	kfree(hda);
L
Linus Torvalds 已提交
1331 1332 1333 1334

	return 0;
}

1335 1336 1337 1338 1339 1340 1341 1342
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1343
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1344 1345 1346 1347
{
	return azx_free(device->device_data);
}

1348
#ifdef SUPPORT_VGA_SWITCHEROO
1349
/*
1350
 * Check of disabled HDMI controller by vga_switcheroo
1351
 */
1352
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1365
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1366 1367 1368 1369 1370 1371 1372 1373 1374
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1375
static bool check_hdmi_disabled(struct pci_dev *pci)
1376 1377 1378 1379 1380
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1381
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1382 1383 1384 1385 1386
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1387
#endif /* SUPPORT_VGA_SWITCHEROO */
1388

1389 1390 1391
/*
 * white/black-listing for position_fix
 */
1392
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1393 1394
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1395
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1396
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1397
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1398
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1399
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1400
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1401
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1402
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1403
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1404
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1405
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1406
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1407 1408 1409
	{}
};

1410
static int check_position_fix(struct azx *chip, int fix)
1411 1412 1413
{
	const struct snd_pci_quirk *q;

1414
	switch (fix) {
1415
	case POS_FIX_AUTO:
1416 1417
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1418
	case POS_FIX_VIACOMBO:
1419
	case POS_FIX_COMBO:
1420
	case POS_FIX_SKL:
1421 1422 1423 1424 1425
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1426 1427 1428
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1429
		return q->value;
1430
	}
1431 1432

	/* Check VIA/ATI HD Audio Controller exist */
1433
	if (chip->driver_type == AZX_DRIVER_VIA) {
1434
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1435
		return POS_FIX_VIACOMBO;
1436 1437
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1438
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1439
		return POS_FIX_LPIB;
1440
	}
1441
	if (chip->driver_type == AZX_DRIVER_SKL) {
1442 1443 1444
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1445
	return POS_FIX_AUTO;
1446 1447
}

1448 1449 1450 1451 1452 1453 1454 1455
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1456
		[POS_FIX_SKL] = azx_get_pos_skl,
1457 1458 1459 1460 1461 1462 1463 1464
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1465
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1466 1467 1468 1469 1470 1471 1472
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1473 1474 1475
/*
 * black-lists for probe_mask
 */
1476
static struct snd_pci_quirk probe_mask_list[] = {
1477 1478 1479 1480 1481 1482
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1483 1484
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1485 1486
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1487
	/* forced codec slots */
1488
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1489
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1490 1491
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1492 1493 1494
	{}
};

1495 1496
#define AZX_FORCE_CODEC_MASK	0x100

1497
static void check_probe_mask(struct azx *chip, int dev)
1498 1499 1500
{
	const struct snd_pci_quirk *q;

1501 1502
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1503 1504
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1505 1506 1507
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1508
			chip->codec_probe_mask = q->value;
1509 1510
		}
	}
1511 1512 1513 1514

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1515
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1516
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1517
			 (int)azx_bus(chip)->codec_mask);
1518
	}
1519 1520
}

1521
/*
T
Takashi Iwai 已提交
1522
 * white/black-list for enable_msi
1523
 */
1524
static struct snd_pci_quirk msi_black_list[] = {
1525 1526 1527 1528
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1529
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1530
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1531
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1532
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1533
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1534
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1535 1536 1537
	{}
};

1538
static void check_msi(struct azx *chip)
1539 1540 1541
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1542 1543
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1544
		return;
T
Takashi Iwai 已提交
1545 1546 1547
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1548
	if (q) {
1549 1550 1551
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1552
		chip->msi = q->value;
1553 1554 1555 1556
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1557
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1558
		dev_info(chip->card->dev, "Disabling MSI\n");
1559
		chip->msi = 0;
1560 1561 1562
	}
}

1563
/* check the snoop mode availability */
1564
static void azx_check_snoop_available(struct azx *chip)
1565
{
1566
	int snoop = hda_snoop;
1567

1568 1569 1570 1571
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1572
		chip->uc_buffer = !snoop;
1573 1574 1575 1576
		return;
	}

	snoop = true;
1577 1578
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1579 1580 1581
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1582 1583
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1584 1585
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1586
			snoop = false;
1587 1588
	}

1589 1590 1591
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1592
	chip->snoop = snoop;
1593
	if (!snoop) {
1594
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1595 1596 1597 1598
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1599
}
1600

1601 1602
static void azx_probe_work(struct work_struct *work)
{
1603 1604
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1605 1606
}

1607 1608
static int default_bdl_pos_adj(struct azx *chip)
{
1609 1610 1611 1612 1613 1614 1615 1616 1617
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1618 1619 1620 1621 1622 1623 1624 1625 1626
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1627 1628 1629
/*
 * constructor
 */
1630 1631 1632
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1633 1634 1635
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1636
{
1637
	static struct snd_device_ops ops = {
1638
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1639 1640
		.dev_free = azx_dev_free,
	};
1641
	struct hda_intel *hda;
1642 1643
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1644 1645

	*rchip = NULL;
1646

1647 1648
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1649 1650
		return err;

1651 1652
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1653 1654 1655 1656
		pci_disable_device(pci);
		return -ENOMEM;
	}

1657
	chip = &hda->chip;
1658
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1659 1660
	chip->card = card;
	chip->pci = pci;
1661
	chip->ops = &pci_hda_ops;
1662 1663
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1664
	check_msi(chip);
1665
	chip->dev_index = dev;
1666 1667
	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1668
	INIT_LIST_HEAD(&chip->pcm_list);
1669 1670
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1671
	init_vga_switcheroo(chip);
1672
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1673

1674
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1675

1676
	check_probe_mask(chip, dev);
1677

1678 1679 1680 1681 1682
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1683
	azx_check_snoop_available(chip);
1684

1685 1686 1687 1688
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1689

1690 1691 1692 1693 1694 1695 1696
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1697 1698 1699 1700
	/* use the non-cached pages in non-snoop mode */
	if (!azx_snoop(chip))
		azx_bus(chip)->dma_type = SNDRV_DMA_TYPE_DEV_UC;

1701 1702
	/* Workaround for a communication error on CFL (bko#199007) and CNL */
	if (IS_CFL(pci) || IS_CNL(pci))
1703
		azx_bus(chip)->polling_mode = 1;
1704

1705 1706 1707 1708 1709
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1710 1711
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1712
		dev_err(card->dev, "Error creating device [card]!\n");
1713 1714 1715 1716
		azx_free(chip);
		return err;
	}

1717
	/* continue probing in work context as may trigger request module */
1718
	INIT_WORK(&hda->probe_work, azx_probe_work);
1719

1720
	*rchip = chip;
1721

1722 1723 1724
	return 0;
}

1725
static int azx_first_init(struct azx *chip)
1726 1727 1728 1729
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1730
	struct hdac_bus *bus = azx_bus(chip);
1731
	int err;
1732
	unsigned short gcap;
1733
	unsigned int dma_bits = 64;
1734

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1745
	err = pci_request_regions(pci, "ICH HD audio");
1746
	if (err < 0)
L
Linus Torvalds 已提交
1747
		return err;
1748
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1749

1750 1751 1752
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1753
		dev_err(card->dev, "ioremap error\n");
1754
		return -ENXIO;
L
Linus Torvalds 已提交
1755 1756
	}

1757
	if (chip->driver_type == AZX_DRIVER_SKL)
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1773 1774 1775 1776 1777
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1778 1779
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1780
	}
1781

L
Linus Torvalds 已提交
1782
	pci_set_master(pci);
1783
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1784

1785
	gcap = azx_readw(chip, GCAP);
1786
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1787

1788 1789 1790 1791
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1792
	/* disable SB600 64bit support for safety */
1793
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1794
		struct pci_dev *p_smbus;
1795
		dma_bits = 40;
1796 1797 1798 1799 1800
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1801
				gcap &= ~AZX_GCAP_64OK;
1802 1803 1804
			pci_dev_put(p_smbus);
		}
	}
1805

1806 1807 1808 1809
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1810 1811
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1812
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1813
		gcap &= ~AZX_GCAP_64OK;
1814
	}
1815

1816
	/* disable buffer size rounding to 128-byte multiples if supported */
1817 1818 1819
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1820
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1821 1822 1823 1824
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1825

1826
	/* allow 64bit DMA address if supported by H/W */
1827 1828
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1829 1830
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1831
	} else {
1832 1833
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1834
	}
1835

1836 1837 1838 1839 1840 1841
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1842 1843 1844 1845 1846 1847 1848 1849
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1850
		case AZX_DRIVER_ATIHDMI_NS:
1851 1852 1853
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1854
		case AZX_DRIVER_GENERIC:
1855 1856 1857 1858 1859
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1860
	}
1861 1862
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1863 1864
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1865 1866 1867 1868 1869 1870 1871 1872
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1873 1874
	/* initialize streams */
	err = azx_init_streams(chip);
1875
	if (err < 0)
1876
		return err;
L
Linus Torvalds 已提交
1877

1878 1879 1880
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1881 1882

	/* initialize chip */
1883
	azx_init_pci(chip);
1884

1885
	snd_hdac_i915_set_bclk(bus);
1886

1887
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1888 1889

	/* codec detection */
1890
	if (!azx_bus(chip)->codec_mask) {
1891
		dev_err(card->dev, "no codecs found!\n");
1892
		return -ENODEV;
L
Linus Torvalds 已提交
1893 1894
	}

1895 1896 1897
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;

1898
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1899 1900 1901 1902
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1903
		 card->shortname, bus->addr, bus->irq);
1904

L
Linus Torvalds 已提交
1905 1906 1907
	return 0;
}

1908
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1909 1910 1911 1912 1913 1914 1915 1916
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1917
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1933
#endif
1934

1935 1936 1937 1938 1939
/*
 * HDA controller ops.
 */

/* PCI register access. */
1940
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1941 1942 1943 1944
{
	writel(value, addr);
}

1945
static u32 pci_azx_readl(u32 __iomem *addr)
1946 1947 1948 1949
{
	return readl(addr);
}

1950
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1951 1952 1953 1954
{
	writew(value, addr);
}

1955
static u16 pci_azx_readw(u16 __iomem *addr)
1956 1957 1958 1959
{
	return readw(addr);
}

1960
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
1961 1962 1963 1964
{
	writeb(value, addr);
}

1965
static u8 pci_azx_readb(u8 __iomem *addr)
1966 1967 1968 1969
{
	return readb(addr);
}

1970 1971
static int disable_msi_reset_irq(struct azx *chip)
{
1972
	struct hdac_bus *bus = azx_bus(chip);
1973 1974
	int err;

1975 1976
	free_irq(bus->irq, chip);
	bus->irq = -1;
1977 1978 1979 1980 1981 1982 1983 1984 1985
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

1986 1987 1988 1989 1990 1991
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
1992
	if (chip->uc_buffer)
1993 1994 1995 1996
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

1997
static const struct hdac_io_ops pci_hda_io_ops = {
1998 1999 2000 2001 2002 2003
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2004 2005 2006 2007
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2008
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2009
	.position_check = azx_position_check,
2010 2011
};

2012 2013
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2014
{
2015
	static int dev;
2016
	struct snd_card *card;
2017
	struct hda_intel *hda;
2018
	struct azx *chip;
2019
	bool schedule_probe;
2020
	int err;
L
Linus Torvalds 已提交
2021

2022 2023 2024 2025 2026 2027 2028
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2029 2030
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2031
	if (err < 0) {
2032
		dev_err(&pci->dev, "Error creating card!\n");
2033
		return err;
L
Linus Torvalds 已提交
2034 2035
	}

2036
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2037 2038
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2039
	card->private_data = chip;
2040
	hda = container_of(chip, struct hda_intel, chip);
2041 2042 2043 2044 2045

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2046
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2047 2048 2049 2050
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2051 2052
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2053 2054 2055
		chip->disabled = true;
	}

2056
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2057

2058 2059
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2060 2061
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2062 2063 2064
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2065 2066
		if (err < 0)
			goto out_free;
2067
		schedule_probe = false; /* continued in azx_firmware_cb() */
2068 2069 2070
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2071
#ifndef CONFIG_SND_HDA_I915
2072 2073
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2074 2075
#endif

2076
	if (schedule_probe)
2077
		schedule_work(&hda->probe_work);
2078 2079

	dev++;
2080
	if (chip->disabled)
2081
		complete_all(&hda->probe_wait);
2082 2083 2084 2085 2086 2087 2088
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2089 2090 2091 2092 2093 2094 2095 2096 2097
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2098
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2099
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2100 2101
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2102 2103
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2104
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2105 2106
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2107
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2108 2109
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2110 2111
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2112 2113
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2114 2115
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2116 2117
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2118 2119
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2120 2121
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2122 2123 2124 2125
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2126 2127
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2128 2129 2130 2131
	{}
};
#endif /* CONFIG_PM */

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2151 2152 2153 2154 2155 2156
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2157
static int azx_probe_continue(struct azx *chip)
2158
{
2159
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2160
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2161
	struct pci_dev *pci = chip->pci;
2162 2163 2164
	int dev = chip->dev_index;
	int err;

2165
	to_hda_bus(bus)->bus_probing = 1;
2166
	hda->probe_continued = 1;
2167

2168
	/* bind with i915 if needed */
2169
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2170
		err = snd_hdac_i915_init(bus);
2171 2172 2173 2174 2175 2176
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2177 2178 2179
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2180
				goto out_free;
2181 2182
			} else {
				/* don't bother any longer */
2183
				chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2184
			}
2185
		}
2186 2187 2188 2189

		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2190 2191 2192 2193 2194 2195 2196
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2197
	display_power(chip, true);
2198

2199 2200 2201 2202
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2203 2204 2205 2206
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2207
	/* create codec instances */
2208
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2209 2210
	if (err < 0)
		goto out_free;
2211

2212
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2213
	if (chip->fw) {
2214
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2215
					 chip->fw->data);
2216 2217
		if (err < 0)
			goto out_free;
2218
#ifndef CONFIG_PM
2219 2220
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2221
#endif
2222 2223
	}
#endif
2224
	if ((probe_only[dev] & 1) == 0) {
2225 2226 2227 2228
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2229

2230
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2231 2232
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2233

2234 2235
	setup_vga_switcheroo_runtime_pm(chip);

2236
	chip->running = 1;
2237
	azx_add_card_list(chip);
2238

2239
	set_default_power_save(chip);
2240 2241

	if (azx_has_pm_runtime(chip))
2242
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2243

W
Wu Fengguang 已提交
2244
out_free:
2245
	if (err < 0 || !hda->need_i915_power)
2246
		display_power(chip, false);
2247
	if (err < 0)
2248 2249
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
2250
	to_hda_bus(bus)->bus_probing = 0;
W
Wu Fengguang 已提交
2251
	return err;
L
Linus Torvalds 已提交
2252 2253
}

2254
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2255
{
2256
	struct snd_card *card = pci_get_drvdata(pci);
2257 2258 2259 2260
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2261
		/* cancel the pending probing work */
2262 2263
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2276
		cancel_work_sync(&hda->probe_work);
2277
		device_lock(&pci->dev);
2278

2279
		snd_card_free(card);
2280
	}
L
Linus Torvalds 已提交
2281 2282
}

2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2295
/* PCI IDs */
2296
static const struct pci_device_id azx_ids[] = {
2297
	/* CPT */
2298
	{ PCI_DEVICE(0x8086, 0x1c20),
2299
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2300
	/* PBG */
2301
	{ PCI_DEVICE(0x8086, 0x1d20),
2302
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2303
	/* Panther Point */
2304
	{ PCI_DEVICE(0x8086, 0x1e20),
2305
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2306 2307
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2308
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2309 2310 2311
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2312 2313 2314 2315 2316
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2317 2318
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2319
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2320
	{ PCI_DEVICE(0x8086, 0xa270),
2321
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2322 2323
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2324
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2325 2326
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2327
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2328 2329 2330
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2331 2332
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2333
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2334 2335
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2336
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2337 2338
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2339
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2340 2341
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2342
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2343 2344
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2345
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2346 2347
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2348
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2349 2350
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
2351
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2352 2353 2354 2355 2356 2357
	/* CometLake-LP */
	{ PCI_DEVICE(0x8086, 0x02C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
	/* CometLake-H */
	{ PCI_DEVICE(0x8086, 0x06C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2358 2359
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
2360
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2361 2362 2363
	/* Elkhart Lake */
	{ PCI_DEVICE(0x8086, 0x4b55),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2364 2365
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2366
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2367 2368
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2369
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2370 2371
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2372
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2373
	/* Haswell */
2374
	{ PCI_DEVICE(0x8086, 0x0a0c),
2375
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2376
	{ PCI_DEVICE(0x8086, 0x0c0c),
2377
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2378
	{ PCI_DEVICE(0x8086, 0x0d0c),
2379
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2380 2381
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2382
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2383 2384
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2385
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2386
	/* Poulsbo */
2387
	{ PCI_DEVICE(0x8086, 0x811b),
2388
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2389
	/* Oaktrail */
2390
	{ PCI_DEVICE(0x8086, 0x080a),
2391
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2392 2393
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2394
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2395 2396
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2397
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2398
	/* ICH6 */
2399
	{ PCI_DEVICE(0x8086, 0x2668),
2400 2401
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2402
	{ PCI_DEVICE(0x8086, 0x27d8),
2403 2404
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2405
	{ PCI_DEVICE(0x8086, 0x269a),
2406 2407
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2408
	{ PCI_DEVICE(0x8086, 0x284b),
2409 2410
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2411
	{ PCI_DEVICE(0x8086, 0x293e),
2412 2413
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2414
	{ PCI_DEVICE(0x8086, 0x293f),
2415 2416
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2417
	{ PCI_DEVICE(0x8086, 0x3a3e),
2418 2419
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2420
	{ PCI_DEVICE(0x8086, 0x3a6e),
2421
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2422 2423 2424 2425
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2426
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2427 2428 2429 2430 2431 2432 2433 2434
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2435 2436 2437 2438
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2439 2440
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2441 2442
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
2443
	/* ATI HDMI */
2444 2445
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2446 2447
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2448 2449
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2450 2451
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2452 2453 2454 2455 2456 2457 2458 2459
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2460 2461
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2498
	{ PCI_DEVICE(0x1002, 0x9902),
2499
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2500
	{ PCI_DEVICE(0x1002, 0xaaa0),
2501
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2502
	{ PCI_DEVICE(0x1002, 0xaaa8),
2503
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2504
	{ PCI_DEVICE(0x1002, 0xaab0),
2505
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2506 2507
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2508 2509
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2510 2511 2512 2513
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2514 2515 2516 2517
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2518
	/* VIA VT8251/VT8237A */
2519
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2520 2521 2522 2523
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2524 2525 2526 2527 2528
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2529 2530 2531
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2532
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2533
	/* Teradici */
2534 2535
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2536 2537
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2538
	/* Creative X-Fi (CA0110-IBG) */
2539 2540 2541 2542 2543
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2544
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2545 2546 2547 2548
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2549 2550 2551
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2552
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2553
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2554 2555
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2556 2557
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2558
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2559
#endif
2560 2561 2562
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2563
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2564 2565
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2566 2567
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2568
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2569 2570 2571
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2572
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2573 2574 2575
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2576
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2577 2578 2579 2580 2581
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2582
static struct pci_driver azx_driver = {
2583
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2584 2585
	.id_table = azx_ids,
	.probe = azx_probe,
2586
	.remove = azx_remove,
2587
	.shutdown = azx_shutdown,
2588 2589 2590
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2591 2592
};

2593
module_pci_driver(azx_driver);