hda_intel.c 74.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
56
#include <asm/set_memory.h>
57
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
58
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61 62
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
63
#include <linux/vgaarb.h>
64
#include <linux/vga_switcheroo.h>
65
#include <linux/firmware.h>
66
#include <sound/hda_codec.h>
67
#include "hda_controller.h"
I
Imre Deak 已提交
68
#include "hda_intel.h"
L
Linus Torvalds 已提交
69

L
Libin Yang 已提交
70 71 72
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

73 74 75 76 77 78 79
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
80
	POS_FIX_SKL,
81 82
};

83 84 85 86 87 88 89 90 91 92 93 94
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
95 96
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
97 98 99 100 101 102 103 104
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
122

123 124
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
125
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
126
static char *model[SNDRV_CARDS];
127
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
128
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
130
static int probe_only[SNDRV_CARDS];
131
static int jackpoll_ms[SNDRV_CARDS];
132
static int single_cmd = -1;
T
Takashi Iwai 已提交
133
static int enable_msi = -1;
134 135 136
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
137
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
138
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
139 140
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
141

142
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
143
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
144
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
145
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
146 147 148
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
149
MODULE_PARM_DESC(model, "Use the given board model.");
150
module_param_array(position_fix, int, NULL, 0444);
151
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
152
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
153 154
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
155
module_param_array(probe_mask, int, NULL, 0444);
156
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
157
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
158
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
159 160
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
161
module_param(single_cmd, bint, 0444);
162 163
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
164
module_param(enable_msi, bint, 0444);
165
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
166 167 168 169
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
170
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
171
module_param_array(beep_mode, bool, NULL, 0444);
172
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
173
			    "(0=off, 1=on) (default=1).");
174
#endif
175

176
#ifdef CONFIG_PM
177
static int param_set_xint(const char *val, const struct kernel_param *kp);
178
static const struct kernel_param_ops param_ops_xint = {
179 180 181 182 183
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

184
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
185
module_param(power_save, xint, 0644);
186 187
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
188

189 190 191 192
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

193 194 195 196
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
197 198
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
199
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
200
#else
201
#define power_save	0
202
#endif /* CONFIG_PM */
203

204 205
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
206 207 208
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
209
#ifdef CONFIG_X86
210 211
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
212 213 214 215 216 217
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
218 219 220
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
221
			 "{Intel, ICH7},"
222
			 "{Intel, ESB2},"
223
			 "{Intel, ICH8},"
224
			 "{Intel, ICH9},"
225
			 "{Intel, ICH10},"
226
			 "{Intel, PCH},"
227
			 "{Intel, CPT},"
228
			 "{Intel, PPT},"
229
			 "{Intel, LPT},"
230
			 "{Intel, LPT_LP},"
231
			 "{Intel, WPT_LP},"
232
			 "{Intel, SPT},"
233
			 "{Intel, SPT_LP},"
234
			 "{Intel, HPT},"
235
			 "{Intel, PBG},"
236
			 "{Intel, SCH},"
237
			 "{ATI, SB450},"
238
			 "{ATI, SB600},"
239
			 "{ATI, RS600},"
240
			 "{ATI, RS690},"
241 242
			 "{ATI, RS780},"
			 "{ATI, R600},"
243 244
			 "{ATI, RV630},"
			 "{ATI, RV610},"
245 246 247 248
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
249
			 "{VIA, VT8251},"
250
			 "{VIA, VT8237A},"
251 252
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
253 254
MODULE_DESCRIPTION("Intel HDA driver");

255
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
256
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
257 258 259 260 261
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
262 263 264
/*
 */

265 266 267
/* driver types */
enum {
	AZX_DRIVER_ICH,
268
	AZX_DRIVER_PCH,
269
	AZX_DRIVER_SCH,
270
	AZX_DRIVER_SKL,
271
	AZX_DRIVER_HDMI,
272
	AZX_DRIVER_ATI,
273
	AZX_DRIVER_ATIHDMI,
274
	AZX_DRIVER_ATIHDMI_NS,
275 276 277
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
278
	AZX_DRIVER_NVIDIA,
279
	AZX_DRIVER_TERA,
280
	AZX_DRIVER_CTX,
281
	AZX_DRIVER_CTHDA,
282
	AZX_DRIVER_CMEDIA,
283
	AZX_DRIVER_GENERIC,
284
	AZX_NUM_DRIVERS, /* keep this as last entry */
285 286
};

287 288 289 290
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

291 292
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
293
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
294

295
/* quirks for Intel PCH */
296
#define AZX_DCAPS_INTEL_PCH_BASE \
297
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
298
	 AZX_DCAPS_SNOOP_TYPE(SCH))
299

300
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
301
#define AZX_DCAPS_INTEL_PCH_NOPM \
302
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
303

304
/* PCH for HSW/BDW; with runtime PM */
305
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
306
#define AZX_DCAPS_INTEL_PCH \
307
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
308

309
/* HSW HDMI */
310
#define AZX_DCAPS_INTEL_HASWELL \
311
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
312 313
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
314

315 316
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
317
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
318 319
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
320

321
#define AZX_DCAPS_INTEL_BAYTRAIL \
322 323
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL)
324

325
#define AZX_DCAPS_INTEL_BRASWELL \
326 327
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
328

329
#define AZX_DCAPS_INTEL_SKYLAKE \
330 331
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
332
	 AZX_DCAPS_I915_POWERWELL)
333

334
#define AZX_DCAPS_INTEL_BROXTON \
335 336
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
337 338
	 AZX_DCAPS_I915_POWERWELL)

339 340
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
341 342
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
343 344 345

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
346 347
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
348

349 350 351 352
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

353 354
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
355
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
356
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
357

358
#define AZX_DCAPS_PRESET_CTHDA \
359
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
360
	 AZX_DCAPS_NO_64BIT |\
361
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
362

363
/*
364
 * vga_switcheroo support
365 366
 */
#ifdef SUPPORT_VGA_SWITCHEROO
367
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
368
#define needs_eld_notify_link(chip)	((chip)->need_eld_notify_link)
369 370
#else
#define use_vga_switcheroo(chip)	0
371
#define needs_eld_notify_link(chip)	false
372 373
#endif

374 375 376 377 378
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

379
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
380
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
381

382
static char *driver_short_names[] = {
383
	[AZX_DRIVER_ICH] = "HDA Intel",
384
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
385
	[AZX_DRIVER_SCH] = "HDA Intel MID",
386
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
387
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
388
	[AZX_DRIVER_ATI] = "HDA ATI SB",
389
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
390
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
391 392
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
393 394
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
395
	[AZX_DRIVER_TERA] = "HDA Teradici", 
396
	[AZX_DRIVER_CTX] = "HDA Creative", 
397
	[AZX_DRIVER_CTHDA] = "HDA Creative",
398
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
399
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
400 401
};

402
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
403
static void set_default_power_save(struct azx *chip);
404

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
422 423
	int snoop_type = azx_get_snoop_type(chip);

424 425 426
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
427 428
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
429
	 */
430
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
431
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
432
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
433
	}
434

435 436 437
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
438
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
439 440
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
441
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
442 443
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
444 445 446
	}

	/* For NVIDIA HDA, enable snoop */
447
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
448 449
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
450 451 452
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
453 454 455 456 457 458
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
459 460 461
	}

	/* Enable SCH/PCH snoop if needed */
462
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
463
		unsigned short snoop;
T
Takashi Iwai 已提交
464
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
465 466 467 468 469 470
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
471 472 473
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
474 475 476
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
477
        }
L
Linus Torvalds 已提交
478 479
}

480 481 482 483 484 485 486 487 488 489 490
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

491
	val = azx_readl(chip, VS_EM4L);
492
	val &= (0x3 << 20);
493
	azx_writel(chip, VS_EM4L, val);
494 495
}

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

588 589
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
590
	struct hdac_bus *bus = azx_bus(chip);
591
	struct pci_dev *pci = chip->pci;
592
	u32 val;
593 594

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
595
		snd_hdac_set_codec_wakeup(bus, true);
596
	if (chip->driver_type == AZX_DRIVER_SKL) {
597 598 599 600
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
601
	azx_init_chip(chip, full_reset);
602
	if (chip->driver_type == AZX_DRIVER_SKL) {
603 604 605 606
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
607
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
608
		snd_hdac_set_codec_wakeup(bus, false);
609 610

	/* reduce dma latency to avoid noise */
611
	if (IS_BXT(pci))
612
		bxt_reduce_dma_latency(chip);
613 614 615

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
616 617
}

618 619 620 621
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
622
	struct snd_pcm_substream *substream = azx_dev->core.substream;
623 624 625 626 627 628 629 630 631
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
632
		if (delay >= azx_dev->core.delay_negative_threshold)
633 634
			delay = 0;
		else
635
			delay += azx_dev->core.bufsize;
636 637
	}

638
	if (delay >= azx_dev->core.period_bytes) {
639 640
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
641
			 delay, azx_dev->core.period_bytes);
642 643 644 645 646 647 648 649
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

650 651
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
652 653 654
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
655
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
656 657 658 659 660 661
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
662
	} else if (ok == 0) {
D
Dylan Reid 已提交
663 664
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
665
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
666 667 668 669
	}
	return 0;
}

670 671 672
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
673
	struct hdac_bus *bus = azx_bus(chip);
674

675
	return snd_hdac_display_power(bus, enable);
676 677
}

678 679 680 681 682 683 684 685 686 687 688
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
689
	struct snd_pcm_substream *substream = azx_dev->core.substream;
690
	int stream = substream->stream;
691
	u32 wallclk;
692 693
	unsigned int pos;

694 695
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
696 697
		return -1;	/* bogus (too early) interrupt */

698 699 700 701 702 703 704 705
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
706 707 708
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
709 710 711 712 713 714 715 716 717
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

718
	if (pos >= azx_dev->core.bufsize)
719
		pos = 0;
720

721
	if (WARN_ONCE(!azx_dev->core.period_bytes,
722
		      "hda-intel: zero azx_dev->period_bytes"))
723
		return -1; /* this shouldn't happen! */
724 725
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
726
		/* NG - it's below the first next period boundary */
727
		return chip->bdl_pos_adj ? 0 : -1;
728
	azx_dev->core.start_wallclk += wallclk;
729 730 731 732 733 734 735 736
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
737 738
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
739 740 741
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
742

743
	if (!hda->irq_pending_warned) {
744 745 746
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
747
		hda->irq_pending_warned = 1;
748 749
	}

750 751
	for (;;) {
		pending = 0;
752
		spin_lock_irq(&bus->reg_lock);
753 754
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
755
			if (!azx_dev->irq_pending ||
756 757
			    !s->substream ||
			    !s->running)
758
				continue;
759 760
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
761
				azx_dev->irq_pending = 0;
762
				spin_unlock(&bus->reg_lock);
763
				snd_pcm_period_elapsed(s->substream);
764
				spin_lock(&bus->reg_lock);
765 766
			} else if (ok < 0) {
				pending = 0;	/* too early */
767 768 769
			} else
				pending++;
		}
770
		spin_unlock_irq(&bus->reg_lock);
771 772
		if (!pending)
			return;
773
		msleep(1);
774 775 776 777 778 779
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
780 781
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
782

783
	spin_lock_irq(&bus->reg_lock);
784 785 786 787
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
788
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
789 790
}

791 792
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
793 794
	struct hdac_bus *bus = azx_bus(chip);

795 796
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
797
			chip->card->irq_descr, chip)) {
798 799 800
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
801 802 803 804
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
805
	bus->irq = chip->pci->irq;
806
	pci_intx(chip->pci, !chip->msi);
807 808 809
	return 0;
}

810 811 812 813 814 815 816 817
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

818
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
819
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
820 821 822 823 824 825 826 827
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
828 829
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
830 831 832 833

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
834 835
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
836 837 838 839 840 841 842 843 844 845

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
846
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
847 848 849 850
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
851 852
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
853 854 855 856 857
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
858 859
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
860 861 862 863 864 865 866
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

892
#ifdef CONFIG_PM
893 894 895 896 897
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
898
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
899
	mutex_lock(&card_list_lock);
900
	list_add(&hda->list, &card_list);
901 902 903 904 905
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
906
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
907
	mutex_lock(&card_list_lock);
908
	list_del_init(&hda->list);
909 910 911 912 913 914
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
915
	struct hda_intel *hda;
916 917 918 919 920 921 922 923
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
924 925
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
926
		if (!hda->probe_continued || chip->disabled)
927
			continue;
928
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
929 930 931 932 933 934 935
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
936
#endif /* CONFIG_PM */
937

938
#ifdef CONFIG_PM_SLEEP
939 940 941
/*
 * power management
 */
942
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
943
{
944
	struct snd_card *card = dev_get_drvdata(dev);
945 946
	struct azx *chip;
	struct hda_intel *hda;
947
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
948

949 950 951 952 953
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
954
	if (chip->disabled || hda->init_failed || !chip->running)
955 956
		return 0;

957
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
958
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
959
	azx_clear_irq_pending(chip);
960
	azx_stop_chip(chip);
961
	azx_enter_link_reset(chip);
962 963 964
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
965
	}
966

967
	if (chip->msi)
968
		pci_disable_msi(chip->pci);
969
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
970
		&& hda->need_i915_power)
971
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
972 973

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
974 975 976
	return 0;
}

977
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
978
{
979 980
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
981 982
	struct azx *chip;
	struct hda_intel *hda;
983
	struct hdac_bus *bus;
984 985 986

	if (!card)
		return 0;
L
Linus Torvalds 已提交
987

988 989
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
990
	bus = azx_bus(chip);
991
	if (chip->disabled || hda->init_failed || !chip->running)
992 993
		return 0;

994 995 996 997
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
			snd_hdac_i915_set_bclk(bus);
998
	}
999

1000 1001 1002 1003
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1004
		return -EIO;
1005
	azx_init_pci(chip);
1006

1007
	hda_intel_init_chip(chip, true);
1008

1009 1010 1011 1012 1013
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

T
Takashi Iwai 已提交
1014
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1015 1016

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1017 1018
	return 0;
}
1019

1020 1021 1022 1023 1024
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1025 1026
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1027 1028
	struct pci_dev *pci = to_pci_dev(dev);

1029
	if (chip->driver_type == AZX_DRIVER_SKL)
1030 1031 1032 1033 1034 1035 1036
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1037 1038
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1039 1040
	struct pci_dev *pci = to_pci_dev(dev);

1041
	if (chip->driver_type == AZX_DRIVER_SKL)
1042 1043 1044 1045 1046 1047
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1048
#ifdef CONFIG_PM
1049 1050 1051
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1052 1053
	struct azx *chip;
	struct hda_intel *hda;
1054

1055 1056 1057 1058 1059
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1060
	if (chip->disabled || hda->init_failed)
1061 1062
		return 0;

1063
	if (!azx_has_pm_runtime(chip))
1064 1065
		return 0;

1066 1067 1068 1069
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1070
	azx_stop_chip(chip);
1071
	azx_enter_link_reset(chip);
1072
	azx_clear_irq_pending(chip);
1073
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1074
		&& hda->need_i915_power)
1075
		snd_hdac_display_power(azx_bus(chip), false);
1076

L
Libin Yang 已提交
1077
	trace_azx_runtime_suspend(chip);
1078 1079 1080 1081 1082 1083
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1084 1085
	struct azx *chip;
	struct hda_intel *hda;
1086
	struct hdac_bus *bus;
1087 1088
	struct hda_codec *codec;
	int status;
1089

1090 1091 1092 1093 1094
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1095
	bus = azx_bus(chip);
1096
	if (chip->disabled || hda->init_failed)
1097 1098
		return 0;

1099
	if (!azx_has_pm_runtime(chip))
1100 1101
		return 0;

1102
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1103 1104
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
1105
			snd_hdac_i915_set_bclk(bus);
1106
	}
1107 1108 1109 1110

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1111
	azx_init_pci(chip);
1112
	hda_intel_init_chip(chip, true);
1113

1114 1115
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1116
			if (status & (1 << codec->addr))
1117 1118
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1119 1120 1121 1122 1123 1124
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

1125 1126 1127 1128 1129
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

L
Libin Yang 已提交
1130
	trace_azx_runtime_resume(chip);
1131 1132
	return 0;
}
1133 1134 1135 1136

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1137 1138 1139 1140 1141
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1142

1143 1144
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1145
	if (chip->disabled || hda->init_failed)
1146 1147
		return 0;

1148
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1149
	    azx_bus(chip)->codec_powered || !chip->running)
1150 1151
		return -EBUSY;

1152 1153 1154 1155
	/* ELD notification gets broken when HD-audio bus is off */
	if (needs_eld_notify_link(hda))
		return -EBUSY;

1156 1157 1158
	return 0;
}

1159 1160
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1161 1162 1163 1164
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1165
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1166 1167
};

1168 1169 1170
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1171
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1172 1173


1174
static int azx_probe_continue(struct azx *chip);
1175

1176
#ifdef SUPPORT_VGA_SWITCHEROO
1177
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1178 1179 1180 1181 1182 1183

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1184
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1185
	struct hda_codec *codec;
1186 1187
	bool disabled;

1188 1189
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1190 1191 1192 1193 1194 1195
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1196
	if (!hda->probe_continued) {
1197 1198
		chip->disabled = disabled;
		if (!disabled) {
1199 1200
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1201
			if (azx_probe_continue(chip) < 0) {
1202
				dev_err(chip->card->dev, "initialization error\n");
1203
				hda->init_failed = true;
1204 1205 1206
			}
		}
	} else {
1207
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1208
			 disabled ? "Disabling" : "Enabling");
1209
		if (disabled) {
1210 1211 1212 1213 1214 1215
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1216
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1217 1218 1219
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1220
			chip->disabled = true;
1221
			if (snd_hda_lock_devices(&chip->bus))
1222 1223
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1224
		} else {
1225
			snd_hda_unlock_devices(&chip->bus);
1226
			chip->disabled = false;
1227 1228 1229 1230 1231
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1232 1233 1234 1235 1236 1237 1238 1239
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1240
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1241

1242 1243
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1244
		return false;
1245
	if (chip->disabled || !hda->probe_continued)
1246
		return true;
1247
	if (snd_hda_lock_devices(&chip->bus))
1248
		return false;
1249
	snd_hda_unlock_devices(&chip->bus);
1250 1251 1252
	return true;
}

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

	if (hda->use_vga_switcheroo && !hda->need_eld_notify_link) {
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	if (client_id == VGA_SWITCHEROO_DIS)
		hda->need_eld_notify_link = 0;
	setup_vga_switcheroo_runtime_pm(chip);
}

1283
static void init_vga_switcheroo(struct azx *chip)
1284
{
1285
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1286 1287
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1288
		dev_info(chip->card->dev,
1289
			 "Handle vga_switcheroo audio client\n");
1290
		hda->use_vga_switcheroo = 1;
1291
		hda->need_eld_notify_link = 1; /* cleared in gpu_bound op */
1292
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1293 1294 1295 1296 1297 1298 1299
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1300
	.gpu_bound = azx_vs_gpu_bound,
1301 1302
};

1303
static int register_vga_switcheroo(struct azx *chip)
1304
{
1305
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1306
	struct pci_dev *p;
1307 1308
	int err;

1309
	if (!hda->use_vga_switcheroo)
1310
		return 0;
1311 1312 1313 1314 1315

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1316 1317
	if (err < 0)
		return err;
1318
	hda->vga_switcheroo_registered = 1;
1319

1320
	return 0;
1321 1322 1323 1324
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1325
#define check_hdmi_disabled(pci)	false
1326
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1327 1328
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1329 1330 1331
/*
 * destructor
 */
1332
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1333
{
W
Wang Xingchao 已提交
1334
	struct pci_dev *pci = chip->pci;
1335
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1336
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1337

1338
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1339
		pm_runtime_get_noresume(&pci->dev);
1340
	chip->running = 0;
W
Wang Xingchao 已提交
1341

1342 1343
	azx_del_card_list(chip);

1344 1345
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1346

1347
	if (use_vga_switcheroo(hda)) {
1348 1349
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1350
		if (hda->vga_switcheroo_registered)
1351
			vga_switcheroo_unregister_client(chip->pci);
1352 1353
	}

1354
	if (bus->chip_init) {
1355
		azx_clear_irq_pending(chip);
1356
		azx_stop_all_streams(chip);
1357
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1358 1359
	}

1360 1361
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1362
	if (chip->msi)
1363
		pci_disable_msi(chip->pci);
1364
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1365

1366
	azx_free_stream_pages(chip);
1367 1368 1369
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1370 1371
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1372

L
Linus Torvalds 已提交
1373
	pci_disable_device(chip->pci);
1374
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1375
	release_firmware(chip->fw);
1376
#endif
1377

1378
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1379
		if (hda->need_i915_power)
1380
			snd_hdac_display_power(bus, false);
1381
	}
1382
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1383
		snd_hdac_i915_exit(bus);
1384
	kfree(hda);
L
Linus Torvalds 已提交
1385 1386 1387 1388

	return 0;
}

1389 1390 1391 1392 1393 1394 1395 1396
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1397
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1398 1399 1400 1401
{
	return azx_free(device->device_data);
}

1402
#ifdef SUPPORT_VGA_SWITCHEROO
1403
/*
1404
 * Check of disabled HDMI controller by vga_switcheroo
1405
 */
1406
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1419
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1420 1421 1422 1423 1424 1425 1426 1427 1428
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1429
static bool check_hdmi_disabled(struct pci_dev *pci)
1430 1431 1432 1433 1434
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1435
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1436 1437 1438 1439 1440
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1441
#endif /* SUPPORT_VGA_SWITCHEROO */
1442

1443 1444 1445
/*
 * white/black-listing for position_fix
 */
1446
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1447 1448
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1449
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1450
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1451
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1452
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1453
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1454
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1455
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1456
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1457
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1458
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1459
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1460
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1461 1462 1463
	{}
};

1464
static int check_position_fix(struct azx *chip, int fix)
1465 1466 1467
{
	const struct snd_pci_quirk *q;

1468
	switch (fix) {
1469
	case POS_FIX_AUTO:
1470 1471
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1472
	case POS_FIX_VIACOMBO:
1473
	case POS_FIX_COMBO:
1474
	case POS_FIX_SKL:
1475 1476 1477 1478 1479
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1480 1481 1482
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1483
		return q->value;
1484
	}
1485 1486

	/* Check VIA/ATI HD Audio Controller exist */
1487
	if (chip->driver_type == AZX_DRIVER_VIA) {
1488
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1489
		return POS_FIX_VIACOMBO;
1490 1491
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1492
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1493
		return POS_FIX_LPIB;
1494
	}
1495
	if (chip->driver_type == AZX_DRIVER_SKL) {
1496 1497 1498
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1499
	return POS_FIX_AUTO;
1500 1501
}

1502 1503 1504 1505 1506 1507 1508 1509
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1510
		[POS_FIX_SKL] = azx_get_pos_skl,
1511 1512 1513 1514 1515 1516 1517 1518
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1519
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1520 1521 1522 1523 1524 1525 1526
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1527 1528 1529
/*
 * black-lists for probe_mask
 */
1530
static struct snd_pci_quirk probe_mask_list[] = {
1531 1532 1533 1534 1535 1536
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1537 1538
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1539 1540
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1541
	/* forced codec slots */
1542
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1543
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1544 1545
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1546 1547 1548
	{}
};

1549 1550
#define AZX_FORCE_CODEC_MASK	0x100

1551
static void check_probe_mask(struct azx *chip, int dev)
1552 1553 1554
{
	const struct snd_pci_quirk *q;

1555 1556
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1557 1558
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1559 1560 1561
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1562
			chip->codec_probe_mask = q->value;
1563 1564
		}
	}
1565 1566 1567 1568

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1569
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1570
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1571
			 (int)azx_bus(chip)->codec_mask);
1572
	}
1573 1574
}

1575
/*
T
Takashi Iwai 已提交
1576
 * white/black-list for enable_msi
1577
 */
1578
static struct snd_pci_quirk msi_black_list[] = {
1579 1580 1581 1582
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1583
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1584
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1585
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1586
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1587
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1588
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1589 1590 1591
	{}
};

1592
static void check_msi(struct azx *chip)
1593 1594 1595
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1596 1597
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1598
		return;
T
Takashi Iwai 已提交
1599 1600 1601
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1602
	if (q) {
1603 1604 1605
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1606
		chip->msi = q->value;
1607 1608 1609 1610
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1611
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1612
		dev_info(chip->card->dev, "Disabling MSI\n");
1613
		chip->msi = 0;
1614 1615 1616
	}
}

1617
/* check the snoop mode availability */
1618
static void azx_check_snoop_available(struct azx *chip)
1619
{
1620
	int snoop = hda_snoop;
1621

1622 1623 1624 1625
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1626
		chip->uc_buffer = !snoop;
1627 1628 1629 1630
		return;
	}

	snoop = true;
1631 1632
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1633 1634 1635
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1636 1637
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1638 1639
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1640
			snoop = false;
1641 1642
	}

1643 1644 1645
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1646
	chip->snoop = snoop;
1647
	if (!snoop) {
1648
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1649 1650 1651 1652
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1653
}
1654

1655 1656
static void azx_probe_work(struct work_struct *work)
{
1657 1658
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1659 1660
}

1661 1662
static int default_bdl_pos_adj(struct azx *chip)
{
1663 1664 1665 1666 1667 1668 1669 1670 1671
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1672 1673 1674 1675 1676 1677 1678 1679 1680
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1681 1682 1683
/*
 * constructor
 */
1684 1685 1686
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1687 1688 1689
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1690
{
1691
	static struct snd_device_ops ops = {
1692
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1693 1694
		.dev_free = azx_dev_free,
	};
1695
	struct hda_intel *hda;
1696 1697
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1698 1699

	*rchip = NULL;
1700

1701 1702
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1703 1704
		return err;

1705 1706
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1707 1708 1709 1710
		pci_disable_device(pci);
		return -ENOMEM;
	}

1711
	chip = &hda->chip;
1712
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1713 1714
	chip->card = card;
	chip->pci = pci;
1715
	chip->ops = &pci_hda_ops;
1716 1717
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1718
	check_msi(chip);
1719
	chip->dev_index = dev;
1720 1721
	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1722
	INIT_LIST_HEAD(&chip->pcm_list);
1723 1724
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1725
	init_vga_switcheroo(chip);
1726
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1727

1728
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1729

1730
	check_probe_mask(chip, dev);
1731

1732 1733 1734 1735 1736
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1737
	azx_check_snoop_available(chip);
1738

1739 1740 1741 1742
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1743

1744 1745 1746 1747
	/* Workaround for a communication error on CFL (bko#199007) */
	if (IS_CFL(pci))
		chip->polling_mode = 1;

1748 1749 1750 1751 1752 1753 1754
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1755 1756 1757 1758 1759
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1760 1761
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1762
		dev_err(card->dev, "Error creating device [card]!\n");
1763 1764 1765 1766
		azx_free(chip);
		return err;
	}

1767
	/* continue probing in work context as may trigger request module */
1768
	INIT_WORK(&hda->probe_work, azx_probe_work);
1769

1770
	*rchip = chip;
1771

1772 1773 1774
	return 0;
}

1775
static int azx_first_init(struct azx *chip)
1776 1777 1778 1779
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1780
	struct hdac_bus *bus = azx_bus(chip);
1781
	int err;
1782
	unsigned short gcap;
1783
	unsigned int dma_bits = 64;
1784

1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1795
	err = pci_request_regions(pci, "ICH HD audio");
1796
	if (err < 0)
L
Linus Torvalds 已提交
1797
		return err;
1798
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1799

1800 1801 1802
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1803
		dev_err(card->dev, "ioremap error\n");
1804
		return -ENXIO;
L
Linus Torvalds 已提交
1805 1806
	}

1807
	if (chip->driver_type == AZX_DRIVER_SKL)
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1823 1824 1825 1826 1827
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1828 1829
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1830
	}
1831

1832 1833
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
1834 1835

	pci_set_master(pci);
1836
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1837

1838
	gcap = azx_readw(chip, GCAP);
1839
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1840

1841 1842 1843 1844
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1845
	/* disable SB600 64bit support for safety */
1846
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1847
		struct pci_dev *p_smbus;
1848
		dma_bits = 40;
1849 1850 1851 1852 1853
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1854
				gcap &= ~AZX_GCAP_64OK;
1855 1856 1857
			pci_dev_put(p_smbus);
		}
	}
1858

1859 1860 1861 1862
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1863 1864
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1865
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1866
		gcap &= ~AZX_GCAP_64OK;
1867
	}
1868

1869
	/* disable buffer size rounding to 128-byte multiples if supported */
1870 1871 1872
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1873
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1874 1875 1876 1877
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1878

1879
	/* allow 64bit DMA address if supported by H/W */
1880 1881
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1882 1883
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1884
	} else {
1885 1886
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1887
	}
1888

1889 1890 1891 1892 1893 1894
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1895 1896 1897 1898 1899 1900 1901 1902
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1903
		case AZX_DRIVER_ATIHDMI_NS:
1904 1905 1906
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1907
		case AZX_DRIVER_GENERIC:
1908 1909 1910 1911 1912
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1913
	}
1914 1915
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1916 1917
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1918 1919 1920 1921 1922 1923 1924 1925
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1926 1927
	/* initialize streams */
	err = azx_init_streams(chip);
1928
	if (err < 0)
1929
		return err;
L
Linus Torvalds 已提交
1930

1931 1932 1933
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1934 1935

	/* initialize chip */
1936
	azx_init_pci(chip);
1937

1938 1939
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		snd_hdac_i915_set_bclk(bus);
1940

1941
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1942 1943

	/* codec detection */
1944
	if (!azx_bus(chip)->codec_mask) {
1945
		dev_err(card->dev, "no codecs found!\n");
1946
		return -ENODEV;
L
Linus Torvalds 已提交
1947 1948
	}

1949
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1950 1951 1952 1953
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1954
		 card->shortname, bus->addr, bus->irq);
1955

L
Linus Torvalds 已提交
1956 1957 1958
	return 0;
}

1959
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1960 1961 1962 1963 1964 1965 1966 1967
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1968
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1984
#endif
1985

1986 1987 1988 1989 1990
/*
 * HDA controller ops.
 */

/* PCI register access. */
1991
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1992 1993 1994 1995
{
	writel(value, addr);
}

1996
static u32 pci_azx_readl(u32 __iomem *addr)
1997 1998 1999 2000
{
	return readl(addr);
}

2001
static void pci_azx_writew(u16 value, u16 __iomem *addr)
2002 2003 2004 2005
{
	writew(value, addr);
}

2006
static u16 pci_azx_readw(u16 __iomem *addr)
2007 2008 2009 2010
{
	return readw(addr);
}

2011
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
2012 2013 2014 2015
{
	writeb(value, addr);
}

2016
static u8 pci_azx_readb(u8 __iomem *addr)
2017 2018 2019 2020
{
	return readb(addr);
}

2021 2022
static int disable_msi_reset_irq(struct azx *chip)
{
2023
	struct hdac_bus *bus = azx_bus(chip);
2024 2025
	int err;

2026 2027
	free_irq(bus->irq, chip);
	bus->irq = -1;
2028 2029 2030 2031 2032 2033 2034 2035 2036
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2037
/* DMA page allocation helpers.  */
2038
static int dma_alloc_pages(struct hdac_bus *bus,
2039 2040 2041 2042
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
2043
	struct azx *chip = bus_to_azx(bus);
2044

2045 2046 2047
	if (!azx_snoop(chip) && type == SNDRV_DMA_TYPE_DEV)
		type = SNDRV_DMA_TYPE_DEV_UC;
	return snd_dma_alloc_pages(type, bus->dev, size, buf);
2048 2049
}

2050
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2051 2052 2053 2054
{
	snd_dma_free_pages(buf);
}

2055 2056 2057 2058 2059 2060
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2061
	if (chip->uc_buffer)
2062 2063 2064 2065
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2066
static const struct hdac_io_ops pci_hda_io_ops = {
2067 2068 2069 2070 2071 2072
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2073 2074
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2075 2076 2077 2078
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2079
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2080
	.position_check = azx_position_check,
2081
	.link_power = azx_intel_link_power,
2082 2083
};

2084 2085
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2086
{
2087
	static int dev;
2088
	struct snd_card *card;
2089
	struct hda_intel *hda;
2090
	struct azx *chip;
2091
	bool schedule_probe;
2092
	int err;
L
Linus Torvalds 已提交
2093

2094 2095 2096 2097 2098 2099 2100
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2101 2102
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2103
	if (err < 0) {
2104
		dev_err(&pci->dev, "Error creating card!\n");
2105
		return err;
L
Linus Torvalds 已提交
2106 2107
	}

2108
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2109 2110
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2111
	card->private_data = chip;
2112
	hda = container_of(chip, struct hda_intel, chip);
2113 2114 2115 2116 2117

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2118
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2119 2120 2121 2122
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2123 2124
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2125 2126 2127
		chip->disabled = true;
	}

2128
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2129

2130 2131
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2132 2133
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2134 2135 2136
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2137 2138
		if (err < 0)
			goto out_free;
2139
		schedule_probe = false; /* continued in azx_firmware_cb() */
2140 2141 2142
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2143
#ifndef CONFIG_SND_HDA_I915
2144 2145
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2146 2147
#endif

2148
	if (schedule_probe)
2149
		schedule_work(&hda->probe_work);
2150 2151

	dev++;
2152
	if (chip->disabled)
2153
		complete_all(&hda->probe_wait);
2154 2155 2156 2157 2158 2159 2160
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2161 2162 2163 2164 2165 2166 2167 2168 2169
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2170
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2171
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2172 2173
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2174 2175
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2176
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2177 2178
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2179
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2180 2181
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2182 2183
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2184 2185
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2186 2187
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2188 2189
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2190 2191
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2192 2193 2194 2195 2196 2197
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
	{}
};
#endif /* CONFIG_PM */

2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2217 2218 2219 2220 2221 2222
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2223
static int azx_probe_continue(struct azx *chip)
2224
{
2225
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2226
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2227
	struct pci_dev *pci = chip->pci;
2228 2229 2230
	int dev = chip->dev_index;
	int err;

2231
	hda->probe_continued = 1;
2232

2233
	/* bind with i915 if needed */
2234
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2235
		err = snd_hdac_i915_init(bus);
2236 2237 2238 2239 2240 2241
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2242 2243 2244
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2245
				goto out_free;
2246 2247
			} else {
				/* don't bother any longer */
2248 2249
				chip->driver_caps &=
					~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
2250
			}
2251
		}
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2263

2264
		err = snd_hdac_display_power(bus, true);
2265 2266 2267
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2268
			goto i915_power_fail;
2269
		}
2270 2271
	}

2272 2273 2274 2275
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2276 2277 2278 2279
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2280
	/* create codec instances */
2281
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2282 2283
	if (err < 0)
		goto out_free;
2284

2285
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2286
	if (chip->fw) {
2287
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2288
					 chip->fw->data);
2289 2290
		if (err < 0)
			goto out_free;
2291
#ifndef CONFIG_PM
2292 2293
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2294
#endif
2295 2296
	}
#endif
2297
	if ((probe_only[dev] & 1) == 0) {
2298 2299 2300 2301
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2302

2303
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2304 2305
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2306

2307 2308
	setup_vga_switcheroo_runtime_pm(chip);

2309
	chip->running = 1;
2310
	azx_add_card_list(chip);
2311

2312
	set_default_power_save(chip);
2313 2314

	if (azx_has_pm_runtime(chip))
2315
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2316

W
Wu Fengguang 已提交
2317
out_free:
2318
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2319
		&& !hda->need_i915_power)
2320
		snd_hdac_display_power(bus, false);
2321 2322

i915_power_fail:
2323
	if (err < 0)
2324 2325
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
W
Wu Fengguang 已提交
2326
	return err;
L
Linus Torvalds 已提交
2327 2328
}

2329
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2330
{
2331
	struct snd_card *card = pci_get_drvdata(pci);
2332 2333 2334 2335
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2336
		/* cancel the pending probing work */
2337 2338
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2351
		cancel_work_sync(&hda->probe_work);
2352
		device_lock(&pci->dev);
2353

2354
		snd_card_free(card);
2355
	}
L
Linus Torvalds 已提交
2356 2357
}

2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2370
/* PCI IDs */
2371
static const struct pci_device_id azx_ids[] = {
2372
	/* CPT */
2373
	{ PCI_DEVICE(0x8086, 0x1c20),
2374
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2375
	/* PBG */
2376
	{ PCI_DEVICE(0x8086, 0x1d20),
2377
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2378
	/* Panther Point */
2379
	{ PCI_DEVICE(0x8086, 0x1e20),
2380
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2381 2382
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2383
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2384 2385 2386
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2387 2388 2389 2390 2391
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2392 2393
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2394
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2395
	{ PCI_DEVICE(0x8086, 0xa270),
2396
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2397 2398
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2399
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2400 2401
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2402
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2403 2404 2405
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2406 2407
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2408
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2409 2410
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2411
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2412 2413
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2414
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2415 2416
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2417
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2418 2419
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2420
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2421 2422
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2423
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2424 2425 2426
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2427 2428 2429
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2430 2431
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2432
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2433 2434
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2435
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2436 2437
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2438
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2439
	/* Haswell */
2440
	{ PCI_DEVICE(0x8086, 0x0a0c),
2441
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2442
	{ PCI_DEVICE(0x8086, 0x0c0c),
2443
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2444
	{ PCI_DEVICE(0x8086, 0x0d0c),
2445
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2446 2447
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2448
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2449 2450
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2451
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2452
	/* Poulsbo */
2453
	{ PCI_DEVICE(0x8086, 0x811b),
2454
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2455
	/* Oaktrail */
2456
	{ PCI_DEVICE(0x8086, 0x080a),
2457
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2458 2459
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2460
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2461 2462
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2463
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2464
	/* ICH6 */
2465
	{ PCI_DEVICE(0x8086, 0x2668),
2466 2467
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2468
	{ PCI_DEVICE(0x8086, 0x27d8),
2469 2470
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2471
	{ PCI_DEVICE(0x8086, 0x269a),
2472 2473
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2474
	{ PCI_DEVICE(0x8086, 0x284b),
2475 2476
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2477
	{ PCI_DEVICE(0x8086, 0x293e),
2478 2479
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2480
	{ PCI_DEVICE(0x8086, 0x293f),
2481 2482
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2483
	{ PCI_DEVICE(0x8086, 0x3a3e),
2484 2485
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2486
	{ PCI_DEVICE(0x8086, 0x3a6e),
2487
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2488 2489 2490 2491
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2492
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2493 2494 2495 2496 2497 2498 2499 2500
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
V
Vijendar Mukunda 已提交
2501 2502
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2503 2504
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
2505
	/* ATI HDMI */
2506 2507
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2508 2509
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2510 2511
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2512 2513
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2514 2515 2516 2517 2518 2519 2520 2521
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2522 2523
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2560
	{ PCI_DEVICE(0x1002, 0x9902),
2561
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2562
	{ PCI_DEVICE(0x1002, 0xaaa0),
2563
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2564
	{ PCI_DEVICE(0x1002, 0xaaa8),
2565
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2566
	{ PCI_DEVICE(0x1002, 0xaab0),
2567
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2568 2569
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2570 2571
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2572 2573 2574 2575
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2576 2577 2578 2579
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2580
	/* VIA VT8251/VT8237A */
2581
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2582 2583 2584 2585
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2586 2587 2588 2589 2590
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2591 2592 2593
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2594
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2595
	/* Teradici */
2596 2597
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2598 2599
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2600
	/* Creative X-Fi (CA0110-IBG) */
2601 2602 2603 2604 2605
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2606
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2607 2608 2609 2610
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2611 2612 2613
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2614
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2615
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2616 2617
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2618 2619
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2620
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2621
#endif
2622 2623 2624
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2625
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2626 2627
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2628 2629
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2630
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2631 2632 2633
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2634
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2635 2636 2637
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2638
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2639 2640 2641 2642 2643
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2644
static struct pci_driver azx_driver = {
2645
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2646 2647
	.id_table = azx_ids,
	.probe = azx_probe,
2648
	.remove = azx_remove,
2649
	.shutdown = azx_shutdown,
2650 2651 2652
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2653 2654
};

2655
module_pci_driver(azx_driver);