hda_intel.c 113.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48
#include <linux/io.h>
49
#include <linux/pm_runtime.h>
50 51
#include <linux/clocksource.h>
#include <linux/time.h>
52
#include <linux/completion.h>
53

T
Takashi Iwai 已提交
54 55 56 57 58
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61
#include <linux/vgaarb.h>
62
#include <linux/vga_switcheroo.h>
63
#include <linux/firmware.h>
L
Linus Torvalds 已提交
64
#include "hda_codec.h"
65
#include "hda_i915.h"
L
Linus Torvalds 已提交
66 67


68 69
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
70
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
71
static char *model[SNDRV_CARDS];
72
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
73
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
74
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
75
static int probe_only[SNDRV_CARDS];
76
static int jackpoll_ms[SNDRV_CARDS];
77
static bool single_cmd;
T
Takashi Iwai 已提交
78
static int enable_msi = -1;
79 80 81
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
82
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
83
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
84 85
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
86

87
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
88
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
89
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
90
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
91 92 93
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
94
MODULE_PARM_DESC(model, "Use the given board model.");
95
module_param_array(position_fix, int, NULL, 0444);
96
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
97
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
98 99
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
100
module_param_array(probe_mask, int, NULL, 0444);
101
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
102
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
103
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
104 105
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
106
module_param(single_cmd, bool, 0444);
107 108
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
109
module_param(enable_msi, bint, 0444);
110
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
111 112 113 114
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
115
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
116
module_param_array(beep_mode, bool, NULL, 0444);
117
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
118
			    "(0=off, 1=on) (default=1).");
119
#endif
120

121
#ifdef CONFIG_PM
122 123 124 125 126 127 128
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

129
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
130
module_param(power_save, xint, 0644);
131 132
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
133

134 135 136 137
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
138 139
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
140
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
141
#endif /* CONFIG_PM */
142

143 144
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
145 146 147
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
148 149 150 151 152 153 154 155 156 157 158
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
159 160 161
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
162
			 "{Intel, ICH7},"
163
			 "{Intel, ESB2},"
164
			 "{Intel, ICH8},"
165
			 "{Intel, ICH9},"
166
			 "{Intel, ICH10},"
167
			 "{Intel, PCH},"
168
			 "{Intel, CPT},"
169
			 "{Intel, PPT},"
170
			 "{Intel, LPT},"
171
			 "{Intel, LPT_LP},"
172
			 "{Intel, WPT_LP},"
173
			 "{Intel, HPT},"
174
			 "{Intel, PBG},"
175
			 "{Intel, SCH},"
176
			 "{ATI, SB450},"
177
			 "{ATI, SB600},"
178
			 "{ATI, RS600},"
179
			 "{ATI, RS690},"
180 181
			 "{ATI, RS780},"
			 "{ATI, R600},"
182 183
			 "{ATI, RV630},"
			 "{ATI, RV610},"
184 185 186 187
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
188
			 "{VIA, VT8251},"
189
			 "{VIA, VT8237A},"
190 191
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
192 193
MODULE_DESCRIPTION("Intel HDA driver");

194 195 196
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
197
#define SFX	"hda-intel "
198
#endif
199

200
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
201
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
202 203 204 205 206
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
207 208 209 210
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
211 212 213 214 215
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
216 217 218 219 220
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
221
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
222 223
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
224 225 226
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
227
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
228 229
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
230
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
231 232
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
233 234 235
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
236 237
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
238
#define ICH6_REG_CORBCTL		0x4c
239 240
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
241
#define ICH6_REG_CORBSTS		0x4d
242
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
243 244 245 246 247
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
248
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
249 250
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
251 252 253
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
254
#define ICH6_REG_RIRBSTS		0x5d
255 256
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
292 293 294 295 296 297 298 299
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

300
/* ATI HDMI may have up to 8 playbacks and 0 capture */
301
#define ATIHDMI_NUM_CAPTURE	0
302
#define ATIHDMI_NUM_PLAYBACK	8
303

304 305 306 307
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

308 309 310
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
311
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
312 313 314
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
315 316 317 318 319 320 321 322
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

323
/* STATESTS int mask: S3,SD2,SD1,SD0 */
324 325
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
326
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
327 328 329 330

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
331 332 333
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
334 335 336 337 338 339 340
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
341 342
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
343 344 345 346 347

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
348 349 350
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
351 352 353 354 355

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

356 357
/* position fix mode */
enum {
358
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
359
	POS_FIX_LPIB,
360
	POS_FIX_POSBUF,
361
	POS_FIX_VIACOMBO,
362
	POS_FIX_COMBO,
363
};
L
Linus Torvalds 已提交
364

365 366 367 368
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
369 370 371
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
372 373 374
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
375

T
Takashi Iwai 已提交
376 377 378 379
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

380 381 382 383 384
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

385 386
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
387

L
Linus Torvalds 已提交
388 389 390
/*
 */

391
struct azx_dev {
T
Takashi Iwai 已提交
392
	struct snd_dma_buffer bdl; /* BDL buffer */
393
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
394

395
	unsigned int bufsize;	/* size of the play buffer in bytes */
396
	unsigned int period_bytes; /* size of the period in bytes */
397 398
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
399 400
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
401

402
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
403

404
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
405 406

	/* pcm support */
407 408 409 410 411 412
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
413 414
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
415
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
416

417 418
	unsigned int opened :1;
	unsigned int running :1;
419
	unsigned int irq_pending :1;
420 421
	unsigned int prepared:1;
	unsigned int locked:1;
422 423 424 425 426 427
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
428
	unsigned int wc_marked:1;
429
	unsigned int no_period_wakeup:1;
430 431 432

	struct timecounter  azx_tc;
	struct cyclecounter azx_cc;
433

434 435
	int delay_negative_threshold;

436 437 438
#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct mutex dsp_mutex;
#endif
L
Linus Torvalds 已提交
439 440
};

441 442 443 444 445 446 447 448 449 450 451 452 453
/* DSP lock helpers */
#ifdef CONFIG_SND_HDA_DSP_LOADER
#define dsp_lock_init(dev)	mutex_init(&(dev)->dsp_mutex)
#define dsp_lock(dev)		mutex_lock(&(dev)->dsp_mutex)
#define dsp_unlock(dev)		mutex_unlock(&(dev)->dsp_mutex)
#define dsp_is_locked(dev)	((dev)->locked)
#else
#define dsp_lock_init(dev)	do {} while (0)
#define dsp_lock(dev)		do {} while (0)
#define dsp_unlock(dev)		do {} while (0)
#define dsp_is_locked(dev)	0
#endif

L
Linus Torvalds 已提交
454
/* CORB/RIRB */
455
struct azx_rb {
L
Linus Torvalds 已提交
456 457 458 459 460 461
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
462 463
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
464 465
};

466 467 468 469 470 471 472 473
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

474 475
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
476
	struct pci_dev *pci;
477
	int dev_index;
L
Linus Torvalds 已提交
478

479 480
	/* chip type specific */
	int driver_type;
481
	unsigned int driver_caps;
482 483 484 485 486 487
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
488 489 490 491 492 493 494
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
495
	struct mutex open_mutex;
496
	struct completion probe_wait;
L
Linus Torvalds 已提交
497

498
	/* streams (x num_streams) */
499
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
500 501

	/* PCM */
502
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
503 504 505

	/* HD codec */
	unsigned short codec_mask;
506
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
507
	struct hda_bus *bus;
508
	unsigned int beep_mode;
L
Linus Torvalds 已提交
509 510

	/* CORB/RIRB */
511 512
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
513

T
Takashi Iwai 已提交
514
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
515 516
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
517

518 519 520 521
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

522
	/* flags */
523
	int position_fix[2]; /* for both playback/capture streams */
524
	int poll_count;
525
	unsigned int running :1;
526 527 528
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
529
	unsigned int msi :1;
530
	unsigned int irq_pending_warned :1;
531
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
532
	unsigned int snoop:1;
533
	unsigned int align_buffer_size:1;
534 535 536 537
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
538
	unsigned int vga_switcheroo_registered:1;
539 540
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
541 542

	/* for debugging */
543
	unsigned int last_cmd[AZX_MAX_CODECS];
544 545 546

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
547

548 549
	struct work_struct probe_work;

T
Takashi Iwai 已提交
550 551
	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
552 553 554

	/* card list (for power_save trigger) */
	struct list_head list;
555 556 557 558

#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct azx_dev saved_azx_dev;
#endif
559 560 561

	/* secondary power domain for hdmi audio under vga device */
	struct dev_pm_domain hdmi_pm_domain;
L
Linus Torvalds 已提交
562 563
};

564 565 566
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

567 568 569
/* driver types */
enum {
	AZX_DRIVER_ICH,
570
	AZX_DRIVER_PCH,
571
	AZX_DRIVER_SCH,
572
	AZX_DRIVER_HDMI,
573
	AZX_DRIVER_ATI,
574
	AZX_DRIVER_ATIHDMI,
575
	AZX_DRIVER_ATIHDMI_NS,
576 577 578
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
579
	AZX_DRIVER_NVIDIA,
580
	AZX_DRIVER_TERA,
581
	AZX_DRIVER_CTX,
582
	AZX_DRIVER_CTHDA,
583
	AZX_DRIVER_GENERIC,
584
	AZX_NUM_DRIVERS, /* keep this as last entry */
585 586
};

587 588 589 590 591 592 593 594 595 596 597 598 599 600
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
601
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
602
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
603
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
604
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
605
#define AZX_DCAPS_COUNT_LPIB_DELAY  (1 << 25)	/* Take LPIB as delay */
606
#define AZX_DCAPS_PM_RUNTIME	(1 << 26)	/* runtime PM support */
607
#define AZX_DCAPS_I915_POWERWELL (1 << 27)	/* HSW i915 power well support */
608 609

/* quirks for Intel PCH */
610
#define AZX_DCAPS_INTEL_PCH_NOPM \
611
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
612 613 614 615
	 AZX_DCAPS_COUNT_LPIB_DELAY)

#define AZX_DCAPS_INTEL_PCH \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
616

617 618 619 620 621
#define AZX_DCAPS_INTEL_HASWELL \
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_ALIGN_BUFSIZE | \
	 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME | \
	 AZX_DCAPS_I915_POWERWELL)

622 623 624 625 626 627 628 629 630 631 632
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
633
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
634
	 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
635

636 637 638
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

639 640 641 642
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
643 644 645 646 647
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

648
static char *driver_short_names[] = {
649
	[AZX_DRIVER_ICH] = "HDA Intel",
650
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
651
	[AZX_DRIVER_SCH] = "HDA Intel MID",
652
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
653
	[AZX_DRIVER_ATI] = "HDA ATI SB",
654
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
655
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
656 657
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
658 659
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
660
	[AZX_DRIVER_TERA] = "HDA Teradici", 
661
	[AZX_DRIVER_CTX] = "HDA Creative", 
662
	[AZX_DRIVER_CTHDA] = "HDA Creative",
663
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
664 665
};

L
Linus Torvalds 已提交
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
696
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
697

T
Takashi Iwai 已提交
698
#ifdef CONFIG_X86
699
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
700
{
701 702
	int pages;

T
Takashi Iwai 已提交
703 704
	if (azx_snoop(chip))
		return;
705 706 707 708 709 710
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
T
Takashi Iwai 已提交
711
		if (on)
712
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
713
		else
714 715
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
716
	}
717 718 719 720 721 722 723
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
724 725 726 727 728
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
729
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
730 731
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
732
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
733 734
{
	if (azx_dev->wc_marked != on) {
735
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
736 737 738 739 740 741 742 743 744 745
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
746
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
747 748 749 750
{
}
#endif

751
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
752
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
753 754 755 756 757 758 759
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
760
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
761 762 763 764
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
765 766
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
767 768
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
769
		snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
770 771
		return err;
	}
T
Takashi Iwai 已提交
772
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
773 774 775
	return 0;
}

776
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
777
{
778
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
779 780 781 782
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
783
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
784

785 786
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
787 788 789
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
790
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
791
	/* enable corb dma */
792
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
793 794 795 796

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
797 798
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
799
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
800
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
801

802 803
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
804
	/* reset the rirb hw write pointer */
805
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
806
	/* set N=1, get RIRB response interrupt for new entry */
807
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
808 809 810
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
811 812
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
813
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
814 815
}

816
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
817
{
818
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
819 820 821
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
822
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
823 824
}

825 826 827 828 829 830 831 832 833 834 835 836
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

L
Linus Torvalds 已提交
837
/* send a command */
838
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
839
{
840
	struct azx *chip = bus->private_data;
841
	unsigned int addr = azx_command_addr(val);
T
Takashi Iwai 已提交
842
	unsigned int wp, rp;
L
Linus Torvalds 已提交
843

844 845
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
846
	/* add command to corb */
847 848 849 850
	wp = azx_readw(chip, CORBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		spin_unlock_irq(&chip->reg_lock);
T
Takashi Iwai 已提交
851
		return -EIO;
852
	}
L
Linus Torvalds 已提交
853 854 855
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

T
Takashi Iwai 已提交
856 857 858 859 860 861 862
	rp = azx_readw(chip, CORBRP);
	if (wp == rp) {
		/* oops, it's full */
		spin_unlock_irq(&chip->reg_lock);
		return -EAGAIN;
	}

863
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
864 865
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
866

L
Linus Torvalds 已提交
867 868 869 870 871 872 873 874
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
875
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
876 877
{
	unsigned int rp, wp;
878
	unsigned int addr;
L
Linus Torvalds 已提交
879 880
	u32 res, res_ex;

881 882 883 884 885 886
	wp = azx_readw(chip, RIRBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		return;
	}

L
Linus Torvalds 已提交
887 888 889
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
890

L
Linus Torvalds 已提交
891 892 893 894 895 896 897
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
898 899 900 901 902 903 904 905 906
		addr = res_ex & 0xf;
		if ((addr >= AZX_MAX_CODECS) || !(chip->codec_mask & (1 << addr))) {
			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, rp = %d, wp = %d",
				   pci_name(chip->pci),
				   res, res_ex,
				   chip->rirb.rp, wp);
			snd_BUG();
		}
		else if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
L
Linus Torvalds 已提交
907
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
908 909
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
910
			smp_wmb();
911
			chip->rirb.cmds[addr]--;
912 913
		} else if (printk_ratelimit()) {
			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, last cmd=%#08x\n",
914
				   pci_name(chip->pci),
915 916
				   res, res_ex,
				   chip->last_cmd[addr]);
917
		}
L
Linus Torvalds 已提交
918 919 920 921
	}
}

/* receive a response */
922 923
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
924
{
925
	struct azx *chip = bus->private_data;
926
	unsigned long timeout;
927
	unsigned long loopcounter;
928
	int do_poll = 0;
L
Linus Torvalds 已提交
929

930 931
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
932 933

	for (loopcounter = 0;; loopcounter++) {
934
		if (chip->polling_mode || do_poll) {
935 936 937 938
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
939
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
940
			smp_rmb();
941
			bus->rirb_error = 0;
942 943 944

			if (!do_poll)
				chip->poll_count = 0;
945
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
946
		}
947 948
		if (time_after(jiffies, timeout))
			break;
949
		if (bus->needs_damn_long_delay || loopcounter > 3000)
950 951 952 953 954
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
955
	}
956

957 958 959
	if (!bus->no_response_fallback)
		return -1;

960
	if (!chip->polling_mode && chip->poll_count < 2) {
961
		snd_printdd(SFX "%s: azx_get_response timeout, "
962
			   "polling the codec once: last cmd=0x%08x\n",
963
			   pci_name(chip->pci), chip->last_cmd[addr]);
964 965 966 967 968 969
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


970
	if (!chip->polling_mode) {
971
		snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
972
			   "switching to polling mode: last cmd=0x%08x\n",
973
			   pci_name(chip->pci), chip->last_cmd[addr]);
974 975 976 977
		chip->polling_mode = 1;
		goto again;
	}

978
	if (chip->msi) {
979
		snd_printk(KERN_WARNING SFX "%s: No response from codec, "
980
			   "disabling MSI: last cmd=0x%08x\n",
981
			   pci_name(chip->pci), chip->last_cmd[addr]);
982 983 984 985
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
986 987
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
988
			return -1;
989
		}
990 991 992
		goto again;
	}

993 994 995 996 997 998 999 1000
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

1001 1002 1003
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
1004
	bus->rirb_error = 1;
1005
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
1006 1007 1008 1009 1010 1011
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
1012
		   chip->last_cmd[addr]);
1013 1014
	chip->single_cmd = 1;
	bus->response_reset = 0;
1015
	/* release CORB/RIRB */
1016
	azx_free_cmd_io(chip);
1017 1018
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
1019
	return -1;
L
Linus Torvalds 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

1032
/* receive a response */
1033
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
1034 1035 1036 1037 1038 1039 1040
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
1041
			chip->rirb.res[addr] = azx_readl(chip, IR);
1042 1043 1044 1045 1046
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
1047 1048
		snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS));
1049
	chip->rirb.res[addr] = -1;
1050 1051 1052
	return -EIO;
}

L
Linus Torvalds 已提交
1053
/* send a command */
1054
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
1055
{
1056
	struct azx *chip = bus->private_data;
1057
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
1058 1059
	int timeout = 50;

1060
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
1061 1062
	while (timeout--) {
		/* check ICB busy bit */
1063
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
1064
			/* Clear IRV valid bit */
1065 1066
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
1067
			azx_writel(chip, IC, val);
1068 1069
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
1070
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
1071 1072 1073
		}
		udelay(1);
	}
1074
	if (printk_ratelimit())
1075 1076
		snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
1077 1078 1079 1080
	return -EIO;
}

/* receive a response */
1081 1082
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
1083
{
1084
	struct azx *chip = bus->private_data;
1085
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
1086 1087
}

1088 1089 1090 1091 1092 1093 1094 1095
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
1096
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
1097
{
1098
	struct azx *chip = bus->private_data;
1099

1100 1101
	if (chip->disabled)
		return 0;
1102
	chip->last_cmd[azx_command_addr(val)] = val;
1103
	if (chip->single_cmd)
1104
		return azx_single_send_cmd(bus, val);
1105
	else
1106
		return azx_corb_send_cmd(bus, val);
1107 1108 1109
}

/* get a response */
1110 1111
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1112
{
1113
	struct azx *chip = bus->private_data;
1114 1115
	if (chip->disabled)
		return 0;
1116
	if (chip->single_cmd)
1117
		return azx_single_get_response(bus, addr);
1118
	else
1119
		return azx_rirb_get_response(bus, addr);
1120 1121
}

1122
#ifdef CONFIG_PM
1123
static void azx_power_notify(struct hda_bus *bus, bool power_up);
1124
#endif
1125

1126 1127 1128 1129 1130 1131 1132 1133 1134
#ifdef CONFIG_SND_HDA_DSP_LOADER
static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp);
static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab);
#endif

1135
/* enter link reset */
1136
static void azx_enter_link_reset(struct azx *chip)
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
{
	unsigned long timeout;

	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

	timeout = jiffies + msecs_to_jiffies(100);
	while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
}

1149 1150
/* exit link reset */
static void azx_exit_link_reset(struct azx *chip)
L
Linus Torvalds 已提交
1151
{
1152
	unsigned long timeout;
L
Linus Torvalds 已提交
1153

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

	timeout = jiffies + msecs_to_jiffies(100);
	while (!azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
}

/* reset codec link */
static int azx_reset(struct azx *chip, int full_reset)
{
1165 1166 1167
	if (!full_reset)
		goto __skip;

1168
	/* clear STATESTS */
1169
	azx_writew(chip, STATESTS, STATESTS_INT_MASK);
1170

L
Linus Torvalds 已提交
1171
	/* reset controller */
1172
	azx_enter_link_reset(chip);
L
Linus Torvalds 已提交
1173 1174 1175 1176

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
1177
	usleep_range(500, 1000);
L
Linus Torvalds 已提交
1178 1179

	/* Bring controller out of reset */
1180
	azx_exit_link_reset(chip);
L
Linus Torvalds 已提交
1181

1182
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
1183
	usleep_range(1000, 1200);
L
Linus Torvalds 已提交
1184

1185
      __skip:
L
Linus Torvalds 已提交
1186
	/* check to see if controller is ready */
1187
	if (!azx_readb(chip, GCTL)) {
1188
		snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1189 1190 1191
		return -EBUSY;
	}

M
Matt 已提交
1192
	/* Accept unsolicited responses */
1193 1194 1195
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1196

L
Linus Torvalds 已提交
1197
	/* detect codecs */
1198
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1199
		chip->codec_mask = azx_readw(chip, STATESTS);
1200
		snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
L
Linus Torvalds 已提交
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1212
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1213 1214 1215 1216 1217 1218 1219
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1220
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1221 1222 1223 1224
{
	int i;

	/* disable interrupts in stream descriptor */
1225
	for (i = 0; i < chip->num_streams; i++) {
1226
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1240
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1241 1242 1243 1244
{
	int i;

	/* clear stream status */
1245
	for (i = 0; i < chip->num_streams; i++) {
1246
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1247 1248 1249 1250
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
1251
	azx_writew(chip, STATESTS, STATESTS_INT_MASK);
L
Linus Torvalds 已提交
1252 1253 1254 1255 1256 1257 1258 1259 1260

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1261
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1262
{
1263 1264 1265 1266 1267
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1268
	/* enable SIE */
1269 1270
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1271 1272 1273 1274 1275
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1276 1277
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1278 1279 1280 1281
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1282 1283 1284 1285 1286 1287
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1288
	/* disable SIE */
1289 1290
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1291 1292 1293 1294
}


/*
1295
 * reset and start the controller registers
L
Linus Torvalds 已提交
1296
 */
1297
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1298
{
1299 1300
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1301 1302

	/* reset controller */
1303
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1304 1305 1306 1307 1308 1309

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1310 1311
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1312

1313 1314
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1315
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1316

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1340 1341
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1342
	 */
1343
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1344
		snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
1345
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1346
	}
1347

1348 1349 1350 1351
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
1352
		snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1353
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1354 1355
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1356 1357 1358 1359
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
1360
		snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1361 1362 1363
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1364 1365 1366 1367 1368 1369
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1370 1371 1372 1373
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1374
		unsigned short snoop;
T
Takashi Iwai 已提交
1375
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1376 1377 1378 1379 1380 1381
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1382 1383 1384
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
1385 1386
		snd_printdd(SFX "%s: SCH snoop: %s\n",
				pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
T
Takashi Iwai 已提交
1387
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1388
        }
L
Linus Torvalds 已提交
1389 1390 1391
}


1392 1393
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1394 1395 1396
/*
 * interrupt handler
 */
1397
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1398
{
1399 1400
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1401
	u32 status;
1402
	u8 sd_status;
1403
	int i, ok;
L
Linus Torvalds 已提交
1404

1405
#ifdef CONFIG_PM_RUNTIME
1406 1407 1408
	if (chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
		if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
			return IRQ_NONE;
1409 1410
#endif

L
Linus Torvalds 已提交
1411 1412
	spin_lock(&chip->reg_lock);

1413 1414
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1415
		return IRQ_NONE;
1416
	}
1417

L
Linus Torvalds 已提交
1418
	status = azx_readl(chip, INTSTS);
1419
	if (status == 0 || status == 0xffffffff) {
L
Linus Torvalds 已提交
1420 1421 1422 1423
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1424
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1425 1426
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1427
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1428
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1429 1430
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1431 1432
				continue;
			/* check whether this IRQ is really acceptable */
1433 1434
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1435
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1436 1437 1438
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1439
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1440 1441
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1442 1443
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1444 1445 1446 1447 1448 1449 1450
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1451
		if (status & RIRB_INT_RESPONSE) {
1452
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1453
				udelay(80);
L
Linus Torvalds 已提交
1454
			azx_update_rirb(chip);
1455
		}
L
Linus Torvalds 已提交
1456 1457 1458 1459 1460
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
1461 1462
	if (azx_readw(chip, STATESTS) & 0x04)
		azx_writew(chip, STATESTS, 0x04);
L
Linus Torvalds 已提交
1463 1464 1465 1466 1467 1468 1469
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1470 1471 1472
/*
 * set up a BDL entry
 */
1473
static int setup_bdle(struct azx *chip,
1474
		      struct snd_dma_buffer *dmab,
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1487
		addr = snd_sgbuf_get_addr(dmab, ofs);
1488 1489
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1490
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1491
		/* program the size field of the BDL entry */
1492
		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
1493 1494 1495 1496 1497 1498
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1513 1514 1515
/*
 * set up BDL entries
 */
1516 1517
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1518
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1519
{
T
Takashi Iwai 已提交
1520 1521
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1522
	int pos_adj;
L
Linus Torvalds 已提交
1523 1524 1525 1526 1527

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1528
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1529 1530
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1531
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1532 1533 1534
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1535
	pos_adj = bdl_pos_adj[chip->dev_index];
1536
	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
1537
		struct snd_pcm_runtime *runtime = substream->runtime;
1538
		int pos_align = pos_adj;
1539
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1540
		if (!pos_adj)
1541 1542 1543 1544
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1545 1546
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1547 1548
			snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
				   pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
1549 1550
			pos_adj = 0;
		} else {
1551 1552
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev,
1553
					 &bdl, ofs, pos_adj, true);
1554 1555
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1556
		}
1557 1558
	} else
		pos_adj = 0;
1559 1560
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1561 1562
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1563 1564
					 period_bytes - pos_adj, 0);
		else
1565 1566
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1567
					 period_bytes,
1568
					 !azx_dev->no_period_wakeup);
1569 1570
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1571
	}
T
Takashi Iwai 已提交
1572
	return 0;
1573 1574

 error:
1575 1576
	snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
		   pci_name(chip->pci), azx_dev->bufsize, period_bytes);
1577
	return -EINVAL;
L
Linus Torvalds 已提交
1578 1579
}

1580 1581
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1582 1583 1584 1585
{
	unsigned char val;
	int timeout;

1586 1587
	azx_stream_clear(chip, azx_dev);

1588 1589
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1604 1605 1606

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1607
}
L
Linus Torvalds 已提交
1608

1609 1610 1611 1612 1613
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1614
	unsigned int val;
1615 1616
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1617
	/* program the stream_tag */
T
Takashi Iwai 已提交
1618 1619 1620 1621 1622 1623
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1637
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1638
	/* upper BDL address */
T
Takashi Iwai 已提交
1639
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1640

1641
	/* enable the position buffer */
1642 1643
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1644 1645 1646 1647
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1648

L
Linus Torvalds 已提交
1649
	/* set the interrupt enable bits in the descriptor control register */
1650 1651
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1652 1653 1654 1655

	return 0;
}

1656 1657 1658 1659 1660 1661 1662 1663 1664
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1665
	mutex_lock(&chip->bus->cmd_mutex);
1666 1667
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1668
	res = azx_get_response(chip->bus, addr);
1669
	chip->probing = 0;
1670
	mutex_unlock(&chip->bus->cmd_mutex);
1671 1672
	if (res == -1)
		return -EIO;
1673
	snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
1674 1675 1676
	return 0;
}

1677 1678
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1679
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1680

1681 1682 1683 1684 1685 1686
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1687
	azx_init_chip(chip, 1);
1688
#ifdef CONFIG_PM
1689
	if (chip->initialized) {
1690 1691 1692
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1693 1694 1695
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1696
#endif
1697 1698 1699
	bus->in_reset = 0;
}

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
static int get_jackpoll_interval(struct azx *chip)
{
	int i = jackpoll_ms[chip->dev_index];
	unsigned int j;
	if (i == 0)
		return 0;
	if (i < 50 || i > 60000)
		j = 0;
	else
		j = msecs_to_jiffies(i);
	if (j == 0)
		snd_printk(KERN_WARNING SFX
			   "jackpoll_ms value out of range: %d\n", i);
	return j;
}

L
Linus Torvalds 已提交
1716 1717 1718 1719
/*
 * Codec initialization
 */

1720
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1721
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
1722
	[AZX_DRIVER_NVIDIA] = 8,
1723
	[AZX_DRIVER_TERA] = 1,
1724 1725
};

1726
static int azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1727 1728
{
	struct hda_bus_template bus_temp;
1729 1730
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1731 1732 1733 1734 1735

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1736 1737
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1738
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1739
	bus_temp.ops.bus_reset = azx_bus_reset;
1740
#ifdef CONFIG_PM
1741
	bus_temp.power_save = &power_save;
1742 1743
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
1744 1745 1746 1747 1748
#ifdef CONFIG_SND_HDA_DSP_LOADER
	bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
	bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
	bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
#endif
L
Linus Torvalds 已提交
1749

1750 1751
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1752 1753
		return err;

1754
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1755
		snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
1756
		chip->bus->needs_damn_long_delay = 1;
1757
	}
1758

1759
	codecs = 0;
1760 1761
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1762
		max_slots = AZX_DEFAULT_CODECS;
1763 1764 1765

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1766
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1767 1768 1769 1770
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1771
				snd_printk(KERN_WARNING SFX
1772 1773
					   "%s: Codec #%d probe error; "
					   "disabling it...\n", pci_name(chip->pci), c);
1774 1775 1776
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1777
				 * and disturbs the further communications.
1778 1779 1780 1781 1782
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1783
				azx_init_chip(chip, 1);
1784 1785 1786 1787
			}
		}
	}

1788 1789 1790 1791
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1792
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1793 1794
		snd_printd(SFX "%s: Enable sync_write for stable communication\n",
			pci_name(chip->pci));
1795 1796 1797 1798
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1799
	/* Then create codec instances */
1800
	for (c = 0; c < max_slots; c++) {
1801
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1802
			struct hda_codec *codec;
1803
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1804 1805
			if (err < 0)
				continue;
1806
			codec->jackpoll_interval = get_jackpoll_interval(chip);
1807
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1808
			codecs++;
1809 1810 1811
		}
	}
	if (!codecs) {
1812
		snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1813 1814
		return -ENXIO;
	}
1815 1816
	return 0;
}
L
Linus Torvalds 已提交
1817

1818
/* configure each codec instance */
1819
static int azx_codec_configure(struct azx *chip)
1820 1821 1822 1823 1824
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1825 1826 1827 1828 1829 1830 1831 1832 1833
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1834 1835
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1836
{
1837
	int dev, i, nums;
1838
	struct azx_dev *res = NULL;
1839 1840 1841
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1842 1843

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1844 1845 1846 1847 1848 1849
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	for (i = 0; i < nums; i++, dev++) {
		struct azx_dev *azx_dev = &chip->azx_dev[dev];
		dsp_lock(azx_dev);
		if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
			res = azx_dev;
			if (res->assigned_key == key) {
				res->opened = 1;
				res->assigned_key = key;
				dsp_unlock(azx_dev);
				return azx_dev;
			}
L
Linus Torvalds 已提交
1861
		}
1862 1863
		dsp_unlock(azx_dev);
	}
1864
	if (res) {
1865
		dsp_lock(res);
1866
		res->opened = 1;
1867
		res->assigned_key = key;
1868
		dsp_unlock(res);
1869 1870
	}
	return res;
L
Linus Torvalds 已提交
1871 1872 1873
}

/* release the assigned stream */
1874
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1875 1876 1877 1878
{
	azx_dev->opened = 0;
}

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
static cycle_t azx_cc_read(const struct cyclecounter *cc)
{
	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;

	return azx_readl(chip, WALLCLK);
}

static void azx_timecounter_init(struct snd_pcm_substream *substream,
				bool force, cycle_t last)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	struct timecounter *tc = &azx_dev->azx_tc;
	struct cyclecounter *cc = &azx_dev->azx_cc;
	u64 nsec;

	cc->read = azx_cc_read;
	cc->mask = CLOCKSOURCE_MASK(32);

	/*
	 * Converting from 24 MHz to ns means applying a 125/3 factor.
	 * To avoid any saturation issues in intermediate operations,
	 * the 125 factor is applied first. The division is applied
	 * last after reading the timecounter value.
	 * Applying the 1/3 factor as part of the multiplication
	 * requires at least 20 bits for a decent precision, however
	 * overflows occur after about 4 hours or less, not a option.
	 */

	cc->mult = 125; /* saturation after 195 years */
	cc->shift = 0;

	nsec = 0; /* audio time is elapsed time since trigger */
	timecounter_init(tc, cc, nsec);
	if (force)
		/*
		 * force timecounter to use predefined value,
		 * used for synchronized starts
		 */
		tc->cycle_last = last;
}

1923
static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
				u64 nsec)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
	u64 codec_frames, codec_nsecs;

	if (!hinfo->ops.get_delay)
		return nsec;

	codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
	codec_nsecs = div_u64(codec_frames * 1000000000LL,
			      substream->runtime->rate);

1937 1938 1939
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		return nsec + codec_nsecs;

1940 1941 1942
	return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
}

1943 1944 1945 1946 1947 1948 1949 1950
static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
				struct timespec *ts)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	u64 nsec;

	nsec = timecounter_read(&azx_dev->azx_tc);
	nsec = div_u64(nsec, 3); /* can be optimized */
1951
	nsec = azx_adjust_codec_delay(substream, nsec);
1952 1953 1954 1955 1956 1957

	*ts = ns_to_timespec(nsec);

	return 0;
}

1958
static struct snd_pcm_hardware azx_pcm_hw = {
1959 1960
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1961 1962
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1963 1964
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1965
				 SNDRV_PCM_INFO_PAUSE |
1966
				 SNDRV_PCM_INFO_SYNC_START |
1967
				 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
1968
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1983
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1984 1985 1986
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1987 1988 1989
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1990 1991
	unsigned long flags;
	int err;
1992
	int buff_step;
L
Linus Torvalds 已提交
1993

1994
	mutex_lock(&chip->open_mutex);
1995
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1996
	if (azx_dev == NULL) {
1997
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1998 1999 2000 2001 2002 2003 2004 2005 2006
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
2007 2008 2009 2010 2011 2012

	/* avoid wrap-around with wall-clock */
	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
				20,
				178000000);

2013
	if (chip->align_buffer_size)
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

2028
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
2029
				   buff_step);
2030
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
2031
				   buff_step);
2032
	snd_hda_power_up_d3wait(apcm->codec);
2033 2034
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
2035
		azx_release_device(azx_dev);
2036
		snd_hda_power_down(apcm->codec);
2037
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2038 2039
		return err;
	}
2040
	snd_pcm_limit_hw_rates(runtime);
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
2052 2053 2054 2055 2056 2057

	/* disable WALLCLOCK timestamps for capture streams
	   until we figure out how to handle digital inputs */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;

L
Linus Torvalds 已提交
2058 2059 2060 2061 2062 2063
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
2064
	snd_pcm_set_sync(substream);
2065
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2066 2067 2068
	return 0;
}

2069
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2070 2071 2072
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2073 2074
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2075 2076
	unsigned long flags;

2077
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
2078 2079 2080 2081 2082 2083
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
2084
	snd_hda_power_down(apcm->codec);
2085
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2086 2087 2088
	return 0;
}

2089 2090
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
2091
{
T
Takashi Iwai 已提交
2092 2093
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2094
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2095
	int ret;
2096

2097 2098 2099 2100 2101 2102
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		ret = -EBUSY;
		goto unlock;
	}

2103
	mark_runtime_wc(chip, azx_dev, substream, false);
2104 2105 2106
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
2107
	ret = snd_pcm_lib_malloc_pages(substream,
2108
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
2109
	if (ret < 0)
2110
		goto unlock;
2111
	mark_runtime_wc(chip, azx_dev, substream, true);
2112 2113
 unlock:
	dsp_unlock(azx_dev);
T
Takashi Iwai 已提交
2114
	return ret;
L
Linus Torvalds 已提交
2115 2116
}

2117
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2118 2119
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2120
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2121
	struct azx *chip = apcm->chip;
L
Linus Torvalds 已提交
2122 2123 2124
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
2125 2126 2127 2128 2129 2130 2131 2132 2133
	dsp_lock(azx_dev);
	if (!dsp_is_locked(azx_dev)) {
		azx_sd_writel(azx_dev, SD_BDLPL, 0);
		azx_sd_writel(azx_dev, SD_BDLPU, 0);
		azx_sd_writel(azx_dev, SD_CTL, 0);
		azx_dev->bufsize = 0;
		azx_dev->period_bytes = 0;
		azx_dev->format_val = 0;
	}
L
Linus Torvalds 已提交
2134

2135
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
2136

2137
	mark_runtime_wc(chip, azx_dev, substream, false);
2138 2139
	azx_dev->prepared = 0;
	dsp_unlock(azx_dev);
L
Linus Torvalds 已提交
2140 2141 2142
	return snd_pcm_lib_free_pages(substream);
}

2143
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2144 2145
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2146 2147
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2148
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2149
	struct snd_pcm_runtime *runtime = substream->runtime;
2150
	unsigned int bufsize, period_bytes, format_val, stream_tag;
2151
	int err;
2152 2153 2154
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
2155

2156 2157 2158 2159 2160 2161
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		err = -EBUSY;
		goto unlock;
	}

2162
	azx_stream_reset(chip, azx_dev);
2163 2164 2165
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
2166
						hinfo->maxbps,
2167
						ctls);
2168
	if (!format_val) {
2169
		snd_printk(KERN_ERR SFX
2170 2171
			   "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
			   pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
2172 2173
		err = -EINVAL;
		goto unlock;
L
Linus Torvalds 已提交
2174 2175
	}

2176 2177 2178
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

2179 2180
	snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
		    pci_name(chip->pci), bufsize, format_val);
2181 2182 2183

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
2184 2185
	    format_val != azx_dev->format_val ||
	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
2186 2187 2188
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
2189
		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
2190 2191
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
2192
			goto unlock;
2193 2194
	}

2195 2196 2197 2198 2199 2200 2201 2202 2203
	/* when LPIB delay correction gives a small negative value,
	 * we ignore it; currently set the threshold statically to
	 * 64 frames
	 */
	if (runtime->period_size > 64)
		azx_dev->delay_negative_threshold = -frames_to_bytes(runtime, 64);
	else
		azx_dev->delay_negative_threshold = 0;

2204 2205 2206
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
2207 2208 2209 2210 2211 2212
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

2213 2214
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
2215
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
2216 2217
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
2218
	err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
2219
				     azx_dev->format_val, substream);
2220 2221 2222 2223 2224 2225

 unlock:
	if (!err)
		azx_dev->prepared = 1;
	dsp_unlock(azx_dev);
	return err;
L
Linus Torvalds 已提交
2226 2227
}

2228
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
2229 2230
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2231
	struct azx *chip = apcm->chip;
2232 2233
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
2234
	int rstart = 0, start, nsync = 0, sbits = 0;
2235
	int nwait, timeout;
L
Linus Torvalds 已提交
2236

2237 2238 2239
	azx_dev = get_azx_dev(substream);
	trace_azx_pcm_trigger(chip, azx_dev, cmd);

2240 2241 2242
	if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
		return -EPIPE;

L
Linus Torvalds 已提交
2243
	switch (cmd) {
2244 2245
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
2246 2247
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
2248
		start = 1;
L
Linus Torvalds 已提交
2249 2250
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2251
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
2252
	case SNDRV_PCM_TRIGGER_STOP:
2253
		start = 0;
L
Linus Torvalds 已提交
2254 2255
		break;
	default:
2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
2269 2270 2271 2272 2273 2274 2275 2276

	/* first, set SYNC bits of corresponding streams */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) | sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);

2277 2278 2279 2280
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
2281 2282 2283 2284 2285
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
2286
			azx_stream_start(chip, azx_dev);
2287
		} else {
2288
			azx_stream_stop(chip, azx_dev);
2289
		}
2290
		azx_dev->running = start;
L
Linus Torvalds 已提交
2291 2292
	}
	spin_unlock(&chip->reg_lock);
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	if (start) {
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2325
	}
2326 2327 2328 2329 2330 2331 2332
	spin_lock(&chip->reg_lock);
	/* reset SYNC bits */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) & ~sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	if (start) {
		azx_timecounter_init(substream, 0, 0);
		if (nsync > 1) {
			cycle_t cycle_last;

			/* same start cycle for master and group */
			azx_dev = get_azx_dev(substream);
			cycle_last = azx_dev->azx_tc.cycle_last;

			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_timecounter_init(s, 1, cycle_last);
			}
		}
	}
2349
	spin_unlock(&chip->reg_lock);
2350
	return 0;
L
Linus Torvalds 已提交
2351 2352
}

2353 2354 2355 2356 2357 2358 2359 2360 2361
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2362
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2409
static unsigned int azx_get_position(struct azx *chip,
2410 2411
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2412
{
2413 2414
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
L
Linus Torvalds 已提交
2415
	unsigned int pos;
2416 2417
	int stream = substream->stream;
	struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
2418
	int delay = 0;
L
Linus Torvalds 已提交
2419

2420 2421 2422 2423 2424 2425
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2426
		pos = azx_via_get_position(chip, azx_dev);
2427 2428 2429 2430
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2431
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2442
	}
2443

L
Linus Torvalds 已提交
2444 2445
	if (pos >= azx_dev->bufsize)
		pos = 0;
2446 2447

	/* calculate runtime delay from LPIB */
2448
	if (substream->runtime &&
2449 2450 2451 2452 2453 2454 2455
	    chip->position_fix[stream] == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
		if (stream == SNDRV_PCM_STREAM_PLAYBACK)
			delay = pos - lpib_pos;
		else
			delay = lpib_pos - pos;
2456 2457 2458 2459 2460 2461
		if (delay < 0) {
			if (delay >= azx_dev->delay_negative_threshold)
				delay = 0;
			else
				delay += azx_dev->bufsize;
		}
2462
		if (delay >= azx_dev->period_bytes) {
2463
			snd_printk(KERN_WARNING SFX
2464
				   "%s: Unstable LPIB (%d >= %d); "
2465
				   "disabling LPIB delay counting\n",
2466
				   pci_name(chip->pci), delay, azx_dev->period_bytes);
2467 2468
			delay = 0;
			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
2469
		}
2470
		delay = bytes_to_frames(substream->runtime, delay);
2471
	}
2472 2473 2474 2475 2476 2477 2478 2479

	if (substream->runtime) {
		if (hinfo->ops.get_delay)
			delay += hinfo->ops.get_delay(hinfo, apcm->codec,
						      substream);
		substream->runtime->delay = delay;
	}

2480
	trace_azx_get_position(chip, azx_dev, pos, delay);
2481 2482 2483 2484 2485 2486 2487 2488 2489
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2490
			       azx_get_position(chip, azx_dev, false));
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2504
	u32 wallclk;
2505 2506
	unsigned int pos;

2507 2508
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2509 2510
		return -1;	/* bogus (too early) interrupt */

2511
	pos = azx_get_position(chip, azx_dev, true);
2512

2513 2514
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2515
		return -1; /* this shouldn't happen! */
2516
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2517 2518 2519
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2520
	azx_dev->start_wallclk += wallclk;
2521 2522 2523 2524 2525 2526 2527 2528 2529
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2530
	int i, pending, ok;
2531

2532 2533 2534 2535 2536 2537 2538 2539
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2540 2541 2542 2543 2544 2545 2546 2547 2548
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2549 2550
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2551 2552 2553 2554
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2555 2556
			} else if (ok < 0) {
				pending = 0;	/* too early */
2557 2558 2559 2560 2561 2562
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2563
		msleep(1);
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2576 2577
}

T
Takashi Iwai 已提交
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2592
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2593 2594 2595 2596 2597 2598 2599 2600
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
2601
	.wall_clock =  azx_get_wallclock_tstamp,
T
Takashi Iwai 已提交
2602
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2603
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2604 2605
};

2606
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2607
{
2608 2609
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2610
		list_del(&apcm->list);
2611 2612
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2613 2614
}

2615 2616
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2617
static int
2618 2619
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2620
{
2621
	struct azx *chip = bus->private_data;
2622
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2623
	struct azx_pcm *apcm;
2624
	int pcm_dev = cpcm->device;
2625
	unsigned int size;
2626
	int s, err;
L
Linus Torvalds 已提交
2627

2628 2629
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
2630 2631
			snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
				   pci_name(chip->pci), pcm_dev);
2632 2633
			return -EBUSY;
		}
2634 2635 2636 2637
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2638 2639 2640
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2641
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2642
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2643 2644 2645
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2646
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2647 2648 2649
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2650 2651
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2652
	list_add_tail(&apcm->list, &chip->pcm_list);
2653 2654 2655 2656 2657 2658 2659
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2660 2661 2662
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2663
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2664
					      snd_dma_pci_data(chip->pci),
2665
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2666 2667 2668 2669 2670 2671
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2672
static int azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2673 2674 2675 2676 2677 2678 2679 2680
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2681
static int azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2682 2683 2684 2685
{
	int i;

	/* initialize each stream (aka device)
2686 2687
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2688
	 */
2689
	for (i = 0; i < chip->num_streams; i++) {
2690
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2691
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2704 2705
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2706 2707
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2708
			KBUILD_MODNAME, chip)) {
2709 2710 2711 2712 2713 2714 2715
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2716
	pci_intx(chip->pci, !chip->msi);
2717 2718 2719
	return 0;
}

L
Linus Torvalds 已提交
2720

2721 2722
static void azx_stop_chip(struct azx *chip)
{
2723
	if (!chip->initialized)
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
#ifdef CONFIG_SND_HDA_DSP_LOADER
/*
 * DSP loading code (e.g. for CA0132)
 */

/* use the first stream for loading DSP */
static struct azx_dev *
azx_get_dsp_loader_dev(struct azx *chip)
{
	return &chip->azx_dev[chip->playback_index_offset];
}

static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp)
{
	u32 *bdl;
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev;
	int err;

2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
	azx_dev = azx_get_dsp_loader_dev(chip);

	dsp_lock(azx_dev);
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->running || azx_dev->locked) {
		spin_unlock_irq(&chip->reg_lock);
		err = -EBUSY;
		goto unlock;
	}
	azx_dev->prepared = 0;
	chip->saved_azx_dev = *azx_dev;
	azx_dev->locked = 1;
	spin_unlock_irq(&chip->reg_lock);
2774 2775 2776 2777 2778

	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
				  snd_dma_pci_data(chip->pci),
				  byte_size, bufp);
	if (err < 0)
2779
		goto err_alloc;
2780

2781
	mark_pages_wc(chip, bufp, true);
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
	azx_dev->bufsize = byte_size;
	azx_dev->period_bytes = byte_size;
	azx_dev->format_val = format;

	azx_stream_reset(chip, azx_dev);

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

	azx_dev->frags = 0;
	bdl = (u32 *)azx_dev->bdl.area;
	err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
	if (err < 0)
		goto error;

	azx_setup_controller(chip, azx_dev);
2799
	dsp_unlock(azx_dev);
2800 2801 2802
	return azx_dev->stream_tag;

 error:
2803 2804
	mark_pages_wc(chip, bufp, false);
	snd_dma_free_pages(bufp);
2805 2806 2807 2808 2809 2810 2811 2812
 err_alloc:
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
 unlock:
	dsp_unlock(azx_dev);
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
	return err;
}

static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

	if (start)
		azx_stream_start(chip, azx_dev);
	else
		azx_stream_stop(chip, azx_dev);
	azx_dev->running = start;
}

static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

2834
	if (!dmab->area || !azx_dev->locked)
2835 2836
		return;

2837
	dsp_lock(azx_dev);
2838 2839 2840 2841 2842 2843 2844 2845
	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;

2846
	mark_pages_wc(chip, dmab, false);
2847
	snd_dma_free_pages(dmab);
2848
	dmab->area = NULL;
2849

2850 2851 2852 2853 2854 2855
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
	dsp_unlock(azx_dev);
2856 2857 2858
}
#endif /* CONFIG_SND_HDA_DSP_LOADER */

2859
#ifdef CONFIG_PM
2860
/* power-up/down the controller */
2861
static void azx_power_notify(struct hda_bus *bus, bool power_up)
2862
{
2863
	struct azx *chip = bus->private_data;
2864

2865 2866 2867
	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return;

2868
	if (power_up)
2869 2870 2871
		pm_runtime_get_sync(&chip->pci->dev);
	else
		pm_runtime_put_sync(&chip->pci->dev);
2872
}
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2915
#endif /* CONFIG_PM */
2916

2917
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2918 2919 2920
/*
 * power management
 */
2921
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2922
{
2923 2924
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2925
	struct azx *chip = card->private_data;
2926
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2927

2928 2929 2930
	if (chip->disabled)
		return 0;

T
Takashi Iwai 已提交
2931
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2932
	azx_clear_irq_pending(chip);
2933 2934
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2935
	if (chip->initialized)
2936
		snd_hda_suspend(chip->bus);
2937
	azx_stop_chip(chip);
2938
	azx_enter_link_reset(chip);
2939
	if (chip->irq >= 0) {
2940
		free_irq(chip->irq, chip);
2941 2942
		chip->irq = -1;
	}
2943
	if (chip->msi)
2944
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2945 2946
	pci_disable_device(pci);
	pci_save_state(pci);
2947
	pci_set_power_state(pci, PCI_D3hot);
2948 2949
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(false);
L
Linus Torvalds 已提交
2950 2951 2952
	return 0;
}

2953
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2954
{
2955 2956
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2957
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2958

2959 2960 2961
	if (chip->disabled)
		return 0;

2962 2963
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(true);
2964 2965
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2966 2967 2968 2969 2970 2971 2972
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2973 2974 2975 2976
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2977
		return -EIO;
2978
	azx_init_pci(chip);
2979

2980
	azx_init_chip(chip, 1);
2981

L
Linus Torvalds 已提交
2982
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2983
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2984 2985
	return 0;
}
2986 2987 2988 2989 2990 2991 2992 2993
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

#ifdef CONFIG_PM_RUNTIME
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

2994 2995 2996 2997 2998 2999
	if (chip->disabled)
		return 0;

	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return 0;

3000 3001 3002 3003
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

3004
	azx_stop_chip(chip);
3005
	azx_enter_link_reset(chip);
3006
	azx_clear_irq_pending(chip);
3007 3008
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(false);
3009 3010 3011 3012 3013 3014 3015
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
3016 3017 3018
	struct hda_bus *bus;
	struct hda_codec *codec;
	int status;
3019

3020 3021 3022 3023 3024 3025
	if (chip->disabled)
		return 0;

	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return 0;

3026 3027
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		hda_display_power(true);
3028 3029 3030 3031

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

3032 3033
	azx_init_pci(chip);
	azx_init_chip(chip, 1);
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046

	bus = chip->bus;
	if (status && bus) {
		list_for_each_entry(codec, &bus->codec_list, list)
			if (status & (1 << codec->addr))
				queue_delayed_work(codec->bus->workq,
						   &codec->jackpoll_work, codec->jackpoll_interval);
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

3047 3048
	return 0;
}
3049 3050 3051 3052 3053 3054

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

3055 3056 3057
	if (chip->disabled)
		return 0;

3058 3059 3060 3061 3062 3063 3064
	if (!power_save_controller ||
	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return -EBUSY;

	return 0;
}

3065 3066 3067 3068 3069
#endif /* CONFIG_PM_RUNTIME */

#ifdef CONFIG_PM
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
3070
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
3071 3072
};

3073 3074 3075
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
3076
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
3077 3078


T
Takashi Iwai 已提交
3079 3080 3081 3082 3083 3084
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
3085
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

3102
static int azx_probe_continue(struct azx *chip);
3103

3104
#ifdef SUPPORT_VGA_SWITCHEROO
3105
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
3106 3107 3108 3109 3110 3111 3112 3113

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

3114
	wait_for_completion(&chip->probe_wait);
3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
3128
			if (azx_probe_continue(chip) < 0) {
3129 3130 3131 3132 3133 3134 3135 3136
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
3137 3138
			   "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
			   disabled ? "Disabling" : "Enabling");
3139
		if (disabled) {
3140
			pm_runtime_put_sync_suspend(&pci->dev);
3141
			azx_suspend(&pci->dev);
3142 3143 3144 3145
			/* when we get suspended by vga switcheroo we end up in D3cold,
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
3146
			chip->disabled = true;
3147
			if (snd_hda_lock_devices(chip->bus))
3148 3149
				snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
					   pci_name(chip->pci));
3150 3151
		} else {
			snd_hda_unlock_devices(chip->bus);
3152
			pm_runtime_get_noresume(&pci->dev);
3153
			chip->disabled = false;
3154
			azx_resume(&pci->dev);
3155 3156 3157 3158 3159 3160 3161 3162 3163
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

3164
	wait_for_completion(&chip->probe_wait);
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

3175
static void init_vga_switcheroo(struct azx *chip)
3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

3192
static int register_vga_switcheroo(struct azx *chip)
3193
{
3194 3195
	int err;

3196 3197 3198 3199 3200
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
3201
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
3202 3203
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
3204 3205 3206
	if (err < 0)
		return err;
	chip->vga_switcheroo_registered = 1;
3207 3208 3209

	/* register as an optimus hdmi audio power domain */
	vga_switcheroo_init_domain_pm_optimus_hdmi_audio(&chip->pci->dev, &chip->hdmi_pm_domain);
3210
	return 0;
3211 3212 3213 3214
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
3215
#define check_hdmi_disabled(pci)	false
3216 3217
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
3218 3219 3220
/*
 * destructor
 */
3221
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
3222
{
W
Wang Xingchao 已提交
3223
	struct pci_dev *pci = chip->pci;
T
Takashi Iwai 已提交
3224 3225
	int i;

W
Wang Xingchao 已提交
3226 3227 3228 3229
	if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
			&& chip->running)
		pm_runtime_get_noresume(&pci->dev);

3230 3231
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
3232 3233
	azx_notifier_unregister(chip);

3234
	chip->init_failed = 1; /* to be sure */
3235
	complete_all(&chip->probe_wait);
3236

3237 3238 3239
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
3240 3241
		if (chip->vga_switcheroo_registered)
			vga_switcheroo_unregister_client(chip->pci);
3242 3243
	}

3244
	if (chip->initialized) {
3245
		azx_clear_irq_pending(chip);
3246
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
3247
			azx_stream_stop(chip, &chip->azx_dev[i]);
3248
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
3249 3250
	}

3251
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
3252
		free_irq(chip->irq, (void*)chip);
3253
	if (chip->msi)
3254
		pci_disable_msi(chip->pci);
3255 3256
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
3257

T
Takashi Iwai 已提交
3258 3259
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
3260 3261
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
3262
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
3263
			}
T
Takashi Iwai 已提交
3264
	}
T
Takashi Iwai 已提交
3265 3266
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
3267
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
3268 3269 3270
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
3271
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
3272
	}
3273 3274
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
3275
	pci_disable_device(chip->pci);
3276
	kfree(chip->azx_dev);
3277 3278 3279 3280
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
3281 3282 3283 3284
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		hda_display_power(false);
		hda_i915_exit();
	}
L
Linus Torvalds 已提交
3285 3286 3287 3288 3289
	kfree(chip);

	return 0;
}

3290
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
3291 3292 3293 3294
{
	return azx_free(device->device_data);
}

3295
#ifdef SUPPORT_VGA_SWITCHEROO
3296 3297 3298
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
3299
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

3322
static bool check_hdmi_disabled(struct pci_dev *pci)
3323 3324 3325 3326 3327
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
3328
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
3329 3330 3331 3332 3333
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
3334
#endif /* SUPPORT_VGA_SWITCHEROO */
3335

3336 3337 3338
/*
 * white/black-listing for position_fix
 */
3339
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
3340 3341
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
3342
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
3343
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
3344
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
3345
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
3346
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
3347
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
3348
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
3349
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
3350
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
3351
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
3352
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
3353
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
3354 3355 3356
	{}
};

3357
static int check_position_fix(struct azx *chip, int fix)
3358 3359 3360
{
	const struct snd_pci_quirk *q;

3361
	switch (fix) {
3362
	case POS_FIX_AUTO:
3363 3364
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
3365
	case POS_FIX_VIACOMBO:
3366
	case POS_FIX_COMBO:
3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
3377
	}
3378 3379

	/* Check VIA/ATI HD Audio Controller exist */
3380
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3381
		snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
3382
		return POS_FIX_VIACOMBO;
3383 3384
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3385
		snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
3386
		return POS_FIX_LPIB;
3387
	}
3388
	return POS_FIX_AUTO;
3389 3390
}

3391 3392 3393
/*
 * black-lists for probe_mask
 */
3394
static struct snd_pci_quirk probe_mask_list[] = {
3395 3396 3397 3398 3399 3400
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
3401 3402
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
3403 3404
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
3405
	/* forced codec slots */
3406
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
3407
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
3408 3409
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
3410 3411 3412
	{}
};

3413 3414
#define AZX_FORCE_CODEC_MASK	0x100

3415
static void check_probe_mask(struct azx *chip, int dev)
3416 3417 3418
{
	const struct snd_pci_quirk *q;

3419 3420
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
3421 3422 3423 3424 3425 3426
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
3427
			chip->codec_probe_mask = q->value;
3428 3429
		}
	}
3430 3431 3432 3433 3434 3435 3436 3437

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
3438 3439
}

3440
/*
T
Takashi Iwai 已提交
3441
 * white/black-list for enable_msi
3442
 */
3443
static struct snd_pci_quirk msi_black_list[] = {
3444 3445 3446 3447
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
3448
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
3449
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
3450
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
3451
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
3452
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
3453
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
3454 3455 3456
	{}
};

3457
static void check_msi(struct azx *chip)
3458 3459 3460
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
3461 3462
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
3463
		return;
T
Takashi Iwai 已提交
3464 3465 3466
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
3467 3468 3469 3470 3471
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
3472 3473 3474 3475
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
3476 3477
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
3478
		chip->msi = 0;
3479 3480 3481
	}
}

3482
/* check the snoop mode availability */
3483
static void azx_check_snoop_available(struct azx *chip)
3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
3503 3504 3505
	case AZX_DRIVER_CTHDA:
		snoop = false;
		break;
3506 3507 3508
	}

	if (snoop != chip->snoop) {
3509 3510
		snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
			   pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
3511 3512 3513
		chip->snoop = snoop;
	}
}
3514

3515 3516 3517 3518 3519
static void azx_probe_work(struct work_struct *work)
{
	azx_probe_continue(container_of(work, struct azx, probe_work));
}

L
Linus Torvalds 已提交
3520 3521 3522
/*
 * constructor
 */
3523 3524 3525
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
3526
{
3527
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
3528 3529
		.dev_free = azx_dev_free,
	};
3530 3531
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
3532 3533

	*rchip = NULL;
3534

3535 3536
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
3537 3538
		return err;

3539
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3540
	if (!chip) {
3541
		snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
L
Linus Torvalds 已提交
3542 3543 3544 3545 3546
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
3547
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
3548 3549 3550
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
3551 3552
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
3553
	check_msi(chip);
3554
	chip->dev_index = dev;
3555
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
3556
	INIT_LIST_HEAD(&chip->pcm_list);
3557
	INIT_LIST_HEAD(&chip->list);
3558
	init_vga_switcheroo(chip);
3559
	init_completion(&chip->probe_wait);
L
Linus Torvalds 已提交
3560

3561 3562
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
3563 3564 3565 3566 3567 3568
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

3569
	check_probe_mask(chip, dev);
3570

3571
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
3572
	chip->snoop = hda_snoop;
3573
	azx_check_snoop_available(chip);
3574

3575 3576
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
3577
		case AZX_DRIVER_ICH:
3578
		case AZX_DRIVER_PCH:
3579
			bdl_pos_adj[dev] = 1;
3580 3581
			break;
		default:
3582
			bdl_pos_adj[dev] = 32;
3583 3584 3585 3586
			break;
		}
	}

3587 3588
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
3589 3590
		snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
		   pci_name(chip->pci));
3591 3592 3593 3594
		azx_free(chip);
		return err;
	}

3595 3596 3597
	/* continue probing in work context as may trigger request module */
	INIT_WORK(&chip->probe_work, azx_probe_work);

3598
	*rchip = chip;
3599

3600 3601 3602
	return 0;
}

3603
static int azx_first_init(struct azx *chip)
3604 3605 3606 3607 3608 3609 3610
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3611 3612 3613 3614 3615 3616 3617 3618 3619 3620
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3621
	err = pci_request_regions(pci, "ICH HD audio");
3622
	if (err < 0)
L
Linus Torvalds 已提交
3623
		return err;
3624
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3625

3626
	chip->addr = pci_resource_start(pci, 0);
3627
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3628
	if (chip->remap_addr == NULL) {
3629
		snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
3630
		return -ENXIO;
L
Linus Torvalds 已提交
3631 3632
	}

3633 3634 3635
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3636

3637 3638
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3639 3640 3641 3642

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3643
	gcap = azx_readw(chip, GCAP);
3644
	snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
3645

3646
	/* disable SB600 64bit support for safety */
3647
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3658

3659 3660
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3661
		snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
3662
		gcap &= ~ICH6_GCAP_64OK;
3663
	}
3664

3665
	/* disable buffer size rounding to 128-byte multiples if supported */
3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3676

3677
	/* allow 64bit DMA address if supported by H/W */
3678
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3679
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3680
	else {
3681 3682
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3683
	}
3684

3685 3686 3687 3688 3689 3690
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3691 3692 3693 3694 3695 3696 3697 3698
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3699
		case AZX_DRIVER_ATIHDMI_NS:
3700 3701 3702
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3703
		case AZX_DRIVER_GENERIC:
3704 3705 3706 3707 3708
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3709
	}
3710 3711
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3712
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3713 3714
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3715
	if (!chip->azx_dev) {
3716
		snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
3717
		return -ENOMEM;
3718 3719
	}

T
Takashi Iwai 已提交
3720
	for (i = 0; i < chip->num_streams; i++) {
3721
		dsp_lock_init(&chip->azx_dev[i]);
T
Takashi Iwai 已提交
3722 3723 3724 3725 3726
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
3727
			snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
3728
			return -ENOMEM;
T
Takashi Iwai 已提交
3729
		}
T
Takashi Iwai 已提交
3730
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3731
	}
3732
	/* allocate memory for the position buffer */
3733 3734 3735 3736
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3737
		snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
3738
		return -ENOMEM;
L
Linus Torvalds 已提交
3739
	}
T
Takashi Iwai 已提交
3740
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3741
	/* allocate CORB/RIRB */
3742 3743
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3744
		return err;
L
Linus Torvalds 已提交
3745 3746 3747 3748 3749

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3750
	azx_init_pci(chip);
3751
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3752 3753

	/* codec detection */
3754
	if (!chip->codec_mask) {
3755
		snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
3756
		return -ENODEV;
L
Linus Torvalds 已提交
3757 3758
	}

3759
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3760 3761 3762 3763 3764
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3765

L
Linus Torvalds 已提交
3766 3767 3768
	return 0;
}

3769 3770
static void power_down_all_codecs(struct azx *chip)
{
3771
#ifdef CONFIG_PM
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3782
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3783 3784 3785 3786 3787 3788 3789 3790
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
3791 3792
		snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
			   pci_name(chip->pci));
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3808
#endif
3809

3810 3811
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3812
{
3813
	static int dev;
3814 3815
	struct snd_card *card;
	struct azx *chip;
3816
	bool schedule_probe;
3817
	int err;
L
Linus Torvalds 已提交
3818

3819 3820 3821 3822 3823 3824 3825
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3826 3827
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
3828
		snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
3829
		return err;
L
Linus Torvalds 已提交
3830 3831
	}

3832 3833
	snd_card_set_dev(card, &pci->dev);

3834
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3835 3836
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3837
	card->private_data = chip;
3838 3839 3840 3841 3842 3843

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
3844
			   "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
3845 3846 3847 3848
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
3849
		snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
3850
			   pci_name(pci));
3851
		snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
3852 3853 3854
		chip->disabled = true;
	}

3855
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
3856

3857 3858
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
3859 3860
		snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
			   pci_name(pci), patch[dev]);
3861 3862 3863
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3864 3865
		if (err < 0)
			goto out_free;
3866
		schedule_probe = false; /* continued in azx_firmware_cb() */
3867 3868 3869
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3870 3871
#ifndef CONFIG_SND_HDA_I915
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
3872 3873 3874
		snd_printk(KERN_ERR SFX "Haswell must build in CONFIG_SND_HDA_I915\n");
#endif

3875 3876
	if (schedule_probe)
		schedule_work(&chip->probe_work);
3877 3878

	dev++;
3879 3880
	if (chip->disabled)
		complete_all(&chip->probe_wait);
3881 3882 3883 3884 3885 3886 3887
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

3888
static int azx_probe_continue(struct azx *chip)
3889
{
W
Wang Xingchao 已提交
3890
	struct pci_dev *pci = chip->pci;
3891 3892 3893
	int dev = chip->dev_index;
	int err;

3894 3895
	/* Request power well for Haswell HDA controller and codec */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
3896
#ifdef CONFIG_SND_HDA_I915
3897 3898 3899 3900 3901
		err = hda_i915_init();
		if (err < 0) {
			snd_printk(KERN_ERR SFX "Error request power-well from i915\n");
			goto out_free;
		}
3902
#endif
3903 3904 3905
		hda_display_power(true);
	}

3906 3907 3908 3909
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

3910 3911 3912 3913
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3914
	/* create codec instances */
3915
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3916 3917
	if (err < 0)
		goto out_free;
3918
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3919 3920 3921
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3922 3923
		if (err < 0)
			goto out_free;
3924
#ifndef CONFIG_PM
3925 3926
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3927
#endif
3928 3929
	}
#endif
3930
	if ((probe_only[dev] & 1) == 0) {
3931 3932 3933 3934
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3935 3936

	/* create PCM streams */
3937
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3938 3939
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3940 3941

	/* create mixer controls */
3942
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3943 3944
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3945

3946
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3947 3948
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3949

3950 3951
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3952
	azx_notifier_register(chip);
3953
	azx_add_card_list(chip);
3954
	if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME) || chip->use_vga_switcheroo)
W
Wang Xingchao 已提交
3955
		pm_runtime_put_noidle(&pci->dev);
L
Linus Torvalds 已提交
3956

W
Wu Fengguang 已提交
3957
out_free:
3958 3959 3960
	if (err < 0)
		chip->init_failed = 1;
	complete_all(&chip->probe_wait);
W
Wu Fengguang 已提交
3961
	return err;
L
Linus Torvalds 已提交
3962 3963
}

3964
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
3965
{
3966
	struct snd_card *card = pci_get_drvdata(pci);
3967

3968 3969
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3970 3971 3972
}

/* PCI IDs */
3973
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3974
	/* CPT */
3975
	{ PCI_DEVICE(0x8086, 0x1c20),
3976
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3977
	/* PBG */
3978
	{ PCI_DEVICE(0x8086, 0x1d20),
3979
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3980
	/* Panther Point */
3981
	{ PCI_DEVICE(0x8086, 0x1e20),
3982
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3983 3984
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
3985
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3986 3987 3988 3989 3990
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3991 3992
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
3993
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3994 3995
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
3996
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3997 3998 3999
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
4000
	/* Haswell */
4001
	{ PCI_DEVICE(0x8086, 0x0a0c),
4002
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
4003
	{ PCI_DEVICE(0x8086, 0x0c0c),
4004
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
4005
	{ PCI_DEVICE(0x8086, 0x0d0c),
4006
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
4007 4008 4009
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
4010 4011
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
4012
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
4013
	/* Poulsbo */
4014
	{ PCI_DEVICE(0x8086, 0x811b),
4015 4016
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
	/* Oaktrail */
4017
	{ PCI_DEVICE(0x8086, 0x080a),
4018
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
4019 4020 4021
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
4022
	/* ICH */
4023
	{ PCI_DEVICE(0x8086, 0x2668),
4024 4025
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
4026
	{ PCI_DEVICE(0x8086, 0x27d8),
4027 4028
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
4029
	{ PCI_DEVICE(0x8086, 0x269a),
4030 4031
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
4032
	{ PCI_DEVICE(0x8086, 0x284b),
4033 4034
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
4035
	{ PCI_DEVICE(0x8086, 0x293e),
4036 4037
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
4038
	{ PCI_DEVICE(0x8086, 0x293f),
4039 4040
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
4041
	{ PCI_DEVICE(0x8086, 0x3a3e),
4042 4043
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
4044
	{ PCI_DEVICE(0x8086, 0x3a6e),
4045 4046
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
4047 4048 4049 4050
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4051
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
4052 4053 4054 4055 4056 4057 4058 4059
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
4060
	/* ATI HDMI */
4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4105 4106 4107 4108 4109 4110 4111 4112
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4113
	/* VIA VT8251/VT8237A */
4114 4115
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
4116 4117 4118 4119
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
4120 4121 4122 4123 4124
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
4125 4126 4127
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4128
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
4129
	/* Teradici */
4130 4131
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
4132 4133
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
4134
	/* Creative X-Fi (CA0110-IBG) */
4135 4136 4137 4138 4139
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
4140
#if !IS_ENABLED(CONFIG_SND_CTXFI)
4141 4142 4143 4144
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
4145 4146 4147
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4148
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
4149
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
4150 4151
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
4152 4153
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
4154
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
4155
#endif
4156 4157
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
4158 4159
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
4160
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
4161 4162 4163
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4164
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
4165 4166 4167
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4168
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
4169 4170 4171 4172 4173
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
4174
static struct pci_driver azx_driver = {
4175
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
4176 4177
	.id_table = azx_ids,
	.probe = azx_probe,
4178
	.remove = azx_remove,
4179 4180 4181
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
4182 4183
};

4184
module_pci_driver(azx_driver);