hda_intel.c 74.7 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
L
Linus Torvalds 已提交
2 3
/*
 *
4 5
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
25
#include <linux/kernel.h>
L
Linus Torvalds 已提交
26
#include <linux/module.h>
27
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
28 29 30 31
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
32
#include <linux/mutex.h>
T
Takashi Iwai 已提交
33
#include <linux/io.h>
34
#include <linux/pm_runtime.h>
35 36
#include <linux/clocksource.h>
#include <linux/time.h>
37
#include <linux/completion.h>
38

T
Takashi Iwai 已提交
39 40 41
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
42
#include <asm/set_memory.h>
43
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
44
#endif
L
Linus Torvalds 已提交
45 46
#include <sound/core.h>
#include <sound/initval.h>
47 48
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
49
#include <sound/intel-dsp-config.h>
50
#include <linux/vgaarb.h>
51
#include <linux/vga_switcheroo.h>
52
#include <linux/firmware.h>
53
#include <sound/hda_codec.h>
54
#include "hda_controller.h"
I
Imre Deak 已提交
55
#include "hda_intel.h"
L
Linus Torvalds 已提交
56

L
Libin Yang 已提交
57 58 59
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

60 61 62 63 64 65 66
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
67
	POS_FIX_SKL,
68
	POS_FIX_FIFO,
69 70
};

71 72 73 74 75 76 77 78 79 80 81 82
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
83 84
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
85 86 87 88 89 90
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
108

109 110
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
111
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
112
static char *model[SNDRV_CARDS];
113
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
114
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
116
static int probe_only[SNDRV_CARDS];
117
static int jackpoll_ms[SNDRV_CARDS];
118
static int single_cmd = -1;
T
Takashi Iwai 已提交
119
static int enable_msi = -1;
120 121 122
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
123
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
124
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
125 126
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
127
static bool dsp_driver = 1;
L
Linus Torvalds 已提交
128

129
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
130
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
131
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
132
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
133 134 135
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
136
MODULE_PARM_DESC(model, "Use the given board model.");
137
module_param_array(position_fix, int, NULL, 0444);
138
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
139
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+, 6 = FIFO).");
140 141
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
142
module_param_array(probe_mask, int, NULL, 0444);
143
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
144
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
145
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
146 147
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
148
module_param(single_cmd, bint, 0444);
149 150
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
151
module_param(enable_msi, bint, 0444);
152
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
153 154 155 156
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
157
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
158
module_param_array(beep_mode, bool, NULL, 0444);
159
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
160
			    "(0=off, 1=on) (default=1).");
161
#endif
162 163 164
module_param(dsp_driver, bool, 0444);
MODULE_PARM_DESC(dsp_driver, "Allow DSP driver selection (bypass this driver) "
			     "(0=off, 1=on) (default=1)");
165

166
#ifdef CONFIG_PM
167
static int param_set_xint(const char *val, const struct kernel_param *kp);
168
static const struct kernel_param_ops param_ops_xint = {
169 170 171 172 173
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

174
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
175
module_param(power_save, xint, 0644);
176 177
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
178

179 180 181 182
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

183 184 185 186
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
187 188
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
189
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
190
#else
191
#define power_save	0
192
#endif /* CONFIG_PM */
193

194 195
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
196 197 198
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
199
#ifdef CONFIG_X86
200 201
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
202 203 204 205 206 207
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
208 209 210
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
211
			 "{Intel, ICH7},"
212
			 "{Intel, ESB2},"
213
			 "{Intel, ICH8},"
214
			 "{Intel, ICH9},"
215
			 "{Intel, ICH10},"
216
			 "{Intel, PCH},"
217
			 "{Intel, CPT},"
218
			 "{Intel, PPT},"
219
			 "{Intel, LPT},"
220
			 "{Intel, LPT_LP},"
221
			 "{Intel, WPT_LP},"
222
			 "{Intel, SPT},"
223
			 "{Intel, SPT_LP},"
224
			 "{Intel, HPT},"
225
			 "{Intel, PBG},"
226
			 "{Intel, SCH},"
227
			 "{ATI, SB450},"
228
			 "{ATI, SB600},"
229
			 "{ATI, RS600},"
230
			 "{ATI, RS690},"
231 232
			 "{ATI, RS780},"
			 "{ATI, R600},"
233 234
			 "{ATI, RV630},"
			 "{ATI, RV610},"
235 236 237 238
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
239
			 "{VIA, VT8251},"
240
			 "{VIA, VT8237A},"
241 242
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
243 244
MODULE_DESCRIPTION("Intel HDA driver");

245
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
246
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
247 248 249 250 251
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
252 253 254
/*
 */

255 256 257
/* driver types */
enum {
	AZX_DRIVER_ICH,
258
	AZX_DRIVER_PCH,
259
	AZX_DRIVER_SCH,
260
	AZX_DRIVER_SKL,
261
	AZX_DRIVER_HDMI,
262
	AZX_DRIVER_ATI,
263
	AZX_DRIVER_ATIHDMI,
264
	AZX_DRIVER_ATIHDMI_NS,
265 266 267
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
268
	AZX_DRIVER_NVIDIA,
269
	AZX_DRIVER_TERA,
270
	AZX_DRIVER_CTX,
271
	AZX_DRIVER_CTHDA,
272
	AZX_DRIVER_CMEDIA,
273
	AZX_DRIVER_ZHAOXIN,
274
	AZX_DRIVER_GENERIC,
275
	AZX_NUM_DRIVERS, /* keep this as last entry */
276 277
};

278 279 280 281
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

282 283
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
284
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
285

286
/* quirks for Intel PCH */
287
#define AZX_DCAPS_INTEL_PCH_BASE \
288
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
289
	 AZX_DCAPS_SNOOP_TYPE(SCH))
290

291
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
292
#define AZX_DCAPS_INTEL_PCH_NOPM \
293
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
294

295
/* PCH for HSW/BDW; with runtime PM */
296
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
297
#define AZX_DCAPS_INTEL_PCH \
298
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
299

300
/* HSW HDMI */
301
#define AZX_DCAPS_INTEL_HASWELL \
302
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
303
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
304
	 AZX_DCAPS_SNOOP_TYPE(SCH))
305

306 307
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
308
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
309
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
310
	 AZX_DCAPS_SNOOP_TYPE(SCH))
311

312
#define AZX_DCAPS_INTEL_BAYTRAIL \
313
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
314

315
#define AZX_DCAPS_INTEL_BRASWELL \
316
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
317
	 AZX_DCAPS_I915_COMPONENT)
318

319
#define AZX_DCAPS_INTEL_SKYLAKE \
320
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
321
	 AZX_DCAPS_SYNC_WRITE |\
322
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
323

324
#define AZX_DCAPS_INTEL_BROXTON		AZX_DCAPS_INTEL_SKYLAKE
325

326 327
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
328 329
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
330 331 332

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
333 334
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
335

336 337 338 339
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

340 341 342 343 344
/* quirks for AMD SB */
#define AZX_DCAPS_PRESET_AMD_SB \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_AMD_WORKAROUND |\
	 AZX_DCAPS_SNOOP_TYPE(ATI) | AZX_DCAPS_PM_RUNTIME)

345 346
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
347
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
348
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
349

350
#define AZX_DCAPS_PRESET_CTHDA \
351
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
352
	 AZX_DCAPS_NO_64BIT |\
353
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
354

355
/*
356
 * vga_switcheroo support
357 358
 */
#ifdef SUPPORT_VGA_SWITCHEROO
359
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
360
#define needs_eld_notify_link(chip)	((chip)->bus.keep_power)
361 362
#else
#define use_vga_switcheroo(chip)	0
363
#define needs_eld_notify_link(chip)	false
364 365
#endif

366 367 368 369 370
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

371
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
372

373
static char *driver_short_names[] = {
374
	[AZX_DRIVER_ICH] = "HDA Intel",
375
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
376
	[AZX_DRIVER_SCH] = "HDA Intel MID",
377
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
378
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
379
	[AZX_DRIVER_ATI] = "HDA ATI SB",
380
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
381
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
382 383
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
384 385
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
386
	[AZX_DRIVER_TERA] = "HDA Teradici", 
387
	[AZX_DRIVER_CTX] = "HDA Creative", 
388
	[AZX_DRIVER_CTHDA] = "HDA Creative",
389
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
390
	[AZX_DRIVER_ZHAOXIN] = "HDA Zhaoxin",
391
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
392 393
};

394
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
395
static void set_default_power_save(struct azx *chip);
396

397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
414 415
	int snoop_type = azx_get_snoop_type(chip);

416 417 418
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
419 420
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
421
	 */
422
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
423
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
424
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
425
	}
426

427 428 429
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
430
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
431 432
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
433
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
434 435
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
436 437 438
	}

	/* For NVIDIA HDA, enable snoop */
439
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
440 441
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
442 443 444
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
445 446 447 448 449 450
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
451 452 453
	}

	/* Enable SCH/PCH snoop if needed */
454
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
455
		unsigned short snoop;
T
Takashi Iwai 已提交
456
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
457 458 459 460 461 462
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
463 464 465
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
466 467 468
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
469
        }
L
Linus Torvalds 已提交
470 471
}

472 473 474 475 476 477 478 479 480 481 482
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

483
	val = azx_readl(chip, VS_EM4L);
484
	val &= (0x3 << 20);
485
	azx_writel(chip, VS_EM4L, val);
486 487
}

488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

580 581
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
582
	struct hdac_bus *bus = azx_bus(chip);
583
	struct pci_dev *pci = chip->pci;
584
	u32 val;
585

586
	snd_hdac_set_codec_wakeup(bus, true);
587
	if (chip->driver_type == AZX_DRIVER_SKL) {
588 589 590 591
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
592
	azx_init_chip(chip, full_reset);
593
	if (chip->driver_type == AZX_DRIVER_SKL) {
594 595 596 597
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
598 599

	snd_hdac_set_codec_wakeup(bus, false);
600 601

	/* reduce dma latency to avoid noise */
602
	if (IS_BXT(pci))
603
		bxt_reduce_dma_latency(chip);
604 605 606

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
607 608
}

609 610 611 612
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
613
	struct snd_pcm_substream *substream = azx_dev->core.substream;
614 615 616 617 618 619 620 621 622
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
623
		if (delay >= azx_dev->core.delay_negative_threshold)
624 625
			delay = 0;
		else
626
			delay += azx_dev->core.bufsize;
627 628
	}

629
	if (delay >= azx_dev->core.period_bytes) {
630 631
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
632
			 delay, azx_dev->core.period_bytes);
633 634 635 636 637 638 639 640
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

641 642
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
643 644 645
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
646
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
647 648 649 650 651 652
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
653
	} else if (ok == 0) {
D
Dylan Reid 已提交
654 655
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
656
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
657 658 659 660
	}
	return 0;
}

661 662
#define display_power(chip, enable) \
	snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
663

664 665 666 667 668 669 670 671 672 673 674
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
675
	struct snd_pcm_substream *substream = azx_dev->core.substream;
676
	int stream = substream->stream;
677
	u32 wallclk;
678 679
	unsigned int pos;

680 681
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
682 683
		return -1;	/* bogus (too early) interrupt */

684 685 686 687 688 689 690 691
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
692 693 694
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
695 696 697 698 699 700 701 702 703
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

704
	if (pos >= azx_dev->core.bufsize)
705
		pos = 0;
706

707
	if (WARN_ONCE(!azx_dev->core.period_bytes,
708
		      "hda-intel: zero azx_dev->period_bytes"))
709
		return -1; /* this shouldn't happen! */
710 711
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
712
		/* NG - it's below the first next period boundary */
713
		return chip->bdl_pos_adj ? 0 : -1;
714
	azx_dev->core.start_wallclk += wallclk;
715 716 717 718 719 720 721 722
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
723 724
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
725 726 727
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
728

729
	if (!hda->irq_pending_warned) {
730 731 732
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
733
		hda->irq_pending_warned = 1;
734 735
	}

736 737
	for (;;) {
		pending = 0;
738
		spin_lock_irq(&bus->reg_lock);
739 740
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
741
			if (!azx_dev->irq_pending ||
742 743
			    !s->substream ||
			    !s->running)
744
				continue;
745 746
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
747
				azx_dev->irq_pending = 0;
748
				spin_unlock(&bus->reg_lock);
749
				snd_pcm_period_elapsed(s->substream);
750
				spin_lock(&bus->reg_lock);
751 752
			} else if (ok < 0) {
				pending = 0;	/* too early */
753 754 755
			} else
				pending++;
		}
756
		spin_unlock_irq(&bus->reg_lock);
757 758
		if (!pending)
			return;
759
		msleep(1);
760 761 762 763 764 765
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
766 767
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
768

769
	spin_lock_irq(&bus->reg_lock);
770 771 772 773
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
774
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
775 776
}

777 778
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
779 780
	struct hdac_bus *bus = azx_bus(chip);

781 782
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
783
			chip->card->irq_descr, chip)) {
784 785 786
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
787 788 789 790
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
791
	bus->irq = chip->pci->irq;
792
	pci_intx(chip->pci, !chip->msi);
793 794 795
	return 0;
}

796 797 798 799 800 801 802 803
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

804
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
805
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
806 807 808 809 810 811 812 813
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
814 815
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
816

817
	fifo_size = azx_stream(azx_dev)->fifo_size - 1;
818 819 820 821 822 823 824 825 826 827

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
828
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
829 830 831 832
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
833 834
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
835 836 837 838 839
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
840 841
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
842 843 844 845 846 847 848
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
#define AMD_FIFO_SIZE	32

/* get the current DMA position with FIFO size correction */
static unsigned int azx_get_pos_fifo(struct azx *chip, struct azx_dev *azx_dev)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;
	struct snd_pcm_runtime *runtime = substream->runtime;
	unsigned int pos, delay;

	pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
	if (!runtime)
		return pos;

	runtime->delay = AMD_FIFO_SIZE;
	delay = frames_to_bytes(runtime, AMD_FIFO_SIZE);
	if (azx_dev->insufficient) {
		if (pos < delay) {
			delay = pos;
			runtime->delay = bytes_to_frames(runtime, pos);
		} else {
			azx_dev->insufficient = 0;
		}
	}

	/* correct the DMA position for capture stream */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
		if (pos < delay)
			pos += azx_dev->core.bufsize;
		pos -= delay;
	}

	return pos;
}

static int azx_get_delay_from_fifo(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
	struct snd_pcm_substream *substream = azx_dev->core.substream;

	/* just read back the calculated value in the above */
	return substream->runtime->delay;
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

917
#ifdef CONFIG_PM
918 919 920 921 922
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
923
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
924
	mutex_lock(&card_list_lock);
925
	list_add(&hda->list, &card_list);
926 927 928 929 930
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
931
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
932
	mutex_lock(&card_list_lock);
933
	list_del_init(&hda->list);
934 935 936 937 938 939
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
940
	struct hda_intel *hda;
941 942 943 944 945 946 947 948
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
949 950
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
951
		if (!hda->probe_continued || chip->disabled)
952
			continue;
953
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
954 955 956 957
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
958 959 960 961

/*
 * power management
 */
962
static bool azx_is_pm_ready(struct snd_card *card)
L
Linus Torvalds 已提交
963
{
964 965
	struct azx *chip;
	struct hda_intel *hda;
L
Linus Torvalds 已提交
966

967
	if (!card)
968
		return false;
969 970
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
971
	if (chip->disabled || hda->init_failed || !chip->running)
972 973 974 975 976 977 978 979 980
		return false;
	return true;
}

static void __azx_runtime_suspend(struct azx *chip)
{
	azx_stop_chip(chip);
	azx_enter_link_reset(chip);
	azx_clear_irq_pending(chip);
981
	display_power(chip, false);
982 983
}

984
static void __azx_runtime_resume(struct azx *chip, bool from_rt)
985 986 987 988 989 990
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hdac_bus *bus = azx_bus(chip);
	struct hda_codec *codec;
	int status;

991 992 993
	display_power(chip, true);
	if (hda->need_i915_power)
		snd_hdac_i915_set_bclk(bus);
994 995 996 997 998 999 1000

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

	azx_init_pci(chip);
	hda_intel_init_chip(chip, true);

1001
	if (status && from_rt) {
1002 1003 1004 1005 1006 1007 1008
		list_for_each_codec(codec, &chip->bus)
			if (status & (1 << codec->addr))
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
	}

	/* power down again for link-controlled chips */
1009
	if (!hda->need_i915_power)
1010
		display_power(chip, false);
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
}

#ifdef CONFIG_PM_SLEEP
static int azx_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip;
	struct hdac_bus *bus;

	if (!azx_is_pm_ready(card))
1021 1022
		return 0;

1023
	chip = card->private_data;
1024
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
1025
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1026
	__azx_runtime_suspend(chip);
1027 1028 1029
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
1030
	}
1031

1032
	if (chip->msi)
1033
		pci_disable_msi(chip->pci);
L
Libin Yang 已提交
1034 1035

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
1036 1037 1038
	return 0;
}

1039
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
1040
{
1041
	struct snd_card *card = dev_get_drvdata(dev);
1042 1043
	struct azx *chip;

1044
	if (!azx_is_pm_ready(card))
1045
		return 0;
L
Linus Torvalds 已提交
1046

1047
	chip = card->private_data;
1048
	if (chip->msi)
1049
		if (pci_enable_msi(chip->pci) < 0)
1050 1051
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1052
		return -EIO;
1053
	__azx_runtime_resume(chip, false);
T
Takashi Iwai 已提交
1054
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1055 1056

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1057 1058
	return 0;
}
1059

1060 1061 1062 1063 1064
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1065 1066
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1067 1068
	struct pci_dev *pci = to_pci_dev(dev);

1069
	if (chip->driver_type == AZX_DRIVER_SKL)
1070 1071 1072 1073 1074 1075 1076
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1077 1078
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1079 1080
	struct pci_dev *pci = to_pci_dev(dev);

1081
	if (chip->driver_type == AZX_DRIVER_SKL)
1082 1083 1084 1085 1086 1087
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1088 1089 1090
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1091
	struct azx *chip;
1092

1093
	if (!azx_is_pm_ready(card))
1094 1095
		return 0;
	chip = card->private_data;
1096
	if (!azx_has_pm_runtime(chip))
1097 1098
		return 0;

1099 1100 1101 1102
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1103
	__azx_runtime_suspend(chip);
L
Libin Yang 已提交
1104
	trace_azx_runtime_suspend(chip);
1105 1106 1107 1108 1109 1110
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1111
	struct azx *chip;
1112

1113
	if (!azx_is_pm_ready(card))
1114 1115
		return 0;
	chip = card->private_data;
1116
	if (!azx_has_pm_runtime(chip))
1117
		return 0;
1118
	__azx_runtime_resume(chip, true);
1119 1120 1121 1122 1123

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1124
	trace_azx_runtime_resume(chip);
1125 1126
	return 0;
}
1127 1128 1129 1130

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1131 1132 1133 1134 1135
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1136

1137 1138
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1139
	if (chip->disabled || hda->init_failed)
1140 1141
		return 0;

1142
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1143
	    azx_bus(chip)->codec_powered || !chip->running)
1144 1145
		return -EBUSY;

1146
	/* ELD notification gets broken when HD-audio bus is off */
1147
	if (needs_eld_notify_link(chip))
1148 1149
		return -EBUSY;

1150 1151 1152
	return 0;
}

1153 1154
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1155 1156 1157 1158
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1159
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1160 1161
};

1162 1163
#define AZX_PM_OPS	&azx_pm
#else
1164 1165
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1166
#define AZX_PM_OPS	NULL
1167
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1168 1169


1170
static int azx_probe_continue(struct azx *chip);
1171

1172
#ifdef SUPPORT_VGA_SWITCHEROO
1173
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1174 1175 1176 1177 1178 1179

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1180
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1181
	struct hda_codec *codec;
1182 1183
	bool disabled;

1184 1185
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1186 1187 1188 1189 1190 1191
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1192
	if (!hda->probe_continued) {
1193 1194
		chip->disabled = disabled;
		if (!disabled) {
1195 1196
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1197
			if (azx_probe_continue(chip) < 0) {
1198
				dev_err(chip->card->dev, "initialization error\n");
1199
				hda->init_failed = true;
1200 1201 1202
			}
		}
	} else {
1203
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1204
			 disabled ? "Disabling" : "Enabling");
1205
		if (disabled) {
1206 1207 1208 1209 1210 1211
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1212
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1213 1214 1215
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1216
			chip->disabled = true;
1217
			if (snd_hda_lock_devices(&chip->bus))
1218 1219
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1220
		} else {
1221
			snd_hda_unlock_devices(&chip->bus);
1222
			chip->disabled = false;
1223 1224 1225 1226 1227
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1228 1229 1230 1231 1232 1233 1234 1235
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1236
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1237

1238 1239
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1240
		return false;
1241
	if (chip->disabled || !hda->probe_continued)
1242
		return true;
1243
	if (snd_hda_lock_devices(&chip->bus))
1244
		return false;
1245
	snd_hda_unlock_devices(&chip->bus);
1246 1247 1248
	return true;
}

1249 1250 1251 1252 1253 1254 1255 1256 1257
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

1258
	if (hda->use_vga_switcheroo && !needs_eld_notify_link(chip)) {
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

	if (client_id == VGA_SWITCHEROO_DIS)
1274
		chip->bus.keep_power = 0;
1275 1276 1277
	setup_vga_switcheroo_runtime_pm(chip);
}

1278
static void init_vga_switcheroo(struct azx *chip)
1279
{
1280
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1281
	struct pci_dev *p = get_bound_vga(chip->pci);
1282
	struct pci_dev *parent;
1283
	if (p) {
1284
		dev_info(chip->card->dev,
1285
			 "Handle vga_switcheroo audio client\n");
1286
		hda->use_vga_switcheroo = 1;
1287 1288 1289 1290 1291 1292

		/* cleared in either gpu_bound op or codec probe, or when its
		 * upstream port has _PR3 (i.e. dGPU).
		 */
		parent = pci_upstream_bridge(p);
		chip->bus.keep_power = parent ? !pci_pr3_present(parent) : 1;
1293
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1294 1295 1296 1297 1298 1299 1300
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1301
	.gpu_bound = azx_vs_gpu_bound,
1302 1303
};

1304
static int register_vga_switcheroo(struct azx *chip)
1305
{
1306
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1307
	struct pci_dev *p;
1308 1309
	int err;

1310
	if (!hda->use_vga_switcheroo)
1311
		return 0;
1312 1313 1314 1315 1316

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1317 1318
	if (err < 0)
		return err;
1319
	hda->vga_switcheroo_registered = 1;
1320

1321
	return 0;
1322 1323 1324 1325
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1326
#define check_hdmi_disabled(pci)	false
1327
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1328 1329
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1330 1331 1332
/*
 * destructor
 */
1333
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1334
{
W
Wang Xingchao 已提交
1335
	struct pci_dev *pci = chip->pci;
1336
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1337
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1338

1339
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1340
		pm_runtime_get_noresume(&pci->dev);
1341
	chip->running = 0;
W
Wang Xingchao 已提交
1342

1343 1344
	azx_del_card_list(chip);

1345 1346
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1347

1348
	if (use_vga_switcheroo(hda)) {
1349 1350
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1351
		if (hda->vga_switcheroo_registered)
1352
			vga_switcheroo_unregister_client(chip->pci);
1353 1354
	}

1355
	if (bus->chip_init) {
1356
		azx_clear_irq_pending(chip);
1357
		azx_stop_all_streams(chip);
1358
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1359 1360
	}

1361 1362
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1363
	if (chip->msi)
1364
		pci_disable_msi(chip->pci);
1365
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1366

1367
	azx_free_stream_pages(chip);
1368 1369 1370
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1371 1372
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1373

L
Linus Torvalds 已提交
1374
	pci_disable_device(chip->pci);
1375
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1376
	release_firmware(chip->fw);
1377
#endif
1378
	display_power(chip, false);
1379

1380
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1381
		snd_hdac_i915_exit(bus);
1382
	kfree(hda);
L
Linus Torvalds 已提交
1383 1384 1385 1386

	return 0;
}

1387 1388 1389
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;
1390
	struct hdac_bus *bus = azx_bus(chip);
1391 1392

	chip->bus.shutdown = 1;
1393 1394
	cancel_work_sync(&bus->unsol_work);

1395 1396 1397
	return 0;
}

1398
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1399 1400 1401 1402
{
	return azx_free(device->device_data);
}

1403
#ifdef SUPPORT_VGA_SWITCHEROO
1404
/*
1405
 * Check of disabled HDMI controller by vga_switcheroo
1406
 */
1407
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1420
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1421 1422 1423 1424 1425 1426 1427 1428 1429
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1430
static bool check_hdmi_disabled(struct pci_dev *pci)
1431 1432 1433 1434 1435
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1436
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1437 1438 1439 1440 1441
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1442
#endif /* SUPPORT_VGA_SWITCHEROO */
1443

1444 1445 1446
/*
 * white/black-listing for position_fix
 */
1447
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1448 1449
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1450
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1451
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1452
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1453
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1454
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1455
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1456
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1457
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1458
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1459
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1460
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1461
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1462 1463 1464
	{}
};

1465
static int check_position_fix(struct azx *chip, int fix)
1466 1467 1468
{
	const struct snd_pci_quirk *q;

1469
	switch (fix) {
1470
	case POS_FIX_AUTO:
1471 1472
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1473
	case POS_FIX_VIACOMBO:
1474
	case POS_FIX_COMBO:
1475
	case POS_FIX_SKL:
1476
	case POS_FIX_FIFO:
1477 1478 1479 1480 1481
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1482 1483 1484
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1485
		return q->value;
1486
	}
1487 1488

	/* Check VIA/ATI HD Audio Controller exist */
1489
	if (chip->driver_type == AZX_DRIVER_VIA) {
1490
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1491
		return POS_FIX_VIACOMBO;
1492
	}
1493 1494 1495 1496
	if (chip->driver_caps & AZX_DCAPS_AMD_WORKAROUND) {
		dev_dbg(chip->card->dev, "Using FIFO position fix\n");
		return POS_FIX_FIFO;
	}
1497
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1498
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1499
		return POS_FIX_LPIB;
1500
	}
1501
	if (chip->driver_type == AZX_DRIVER_SKL) {
1502 1503 1504
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1505
	return POS_FIX_AUTO;
1506 1507
}

1508 1509 1510 1511 1512 1513 1514 1515
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1516
		[POS_FIX_SKL] = azx_get_pos_skl,
1517
		[POS_FIX_FIFO] = azx_get_pos_fifo,
1518 1519 1520 1521 1522 1523 1524 1525
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1526
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1527 1528 1529 1530 1531
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

1532 1533 1534
	if (fix == POS_FIX_FIFO)
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_fifo;
1535 1536
}

1537 1538 1539
/*
 * black-lists for probe_mask
 */
1540
static struct snd_pci_quirk probe_mask_list[] = {
1541 1542 1543 1544 1545 1546
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1547 1548
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1549 1550
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1551
	/* forced codec slots */
1552
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1553
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1554 1555
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1556 1557 1558
	{}
};

1559 1560
#define AZX_FORCE_CODEC_MASK	0x100

1561
static void check_probe_mask(struct azx *chip, int dev)
1562 1563 1564
{
	const struct snd_pci_quirk *q;

1565 1566
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1567 1568
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1569 1570 1571
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1572
			chip->codec_probe_mask = q->value;
1573 1574
		}
	}
1575 1576 1577 1578

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1579
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1580
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1581
			 (int)azx_bus(chip)->codec_mask);
1582
	}
1583 1584
}

1585
/*
T
Takashi Iwai 已提交
1586
 * white/black-list for enable_msi
1587
 */
1588
static struct snd_pci_quirk msi_black_list[] = {
1589 1590 1591 1592
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1593
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1594
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1595
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1596
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1597
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1598
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1599 1600 1601
	{}
};

1602
static void check_msi(struct azx *chip)
1603 1604 1605
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1606 1607
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1608
		return;
T
Takashi Iwai 已提交
1609 1610 1611
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1612
	if (q) {
1613 1614 1615
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1616
		chip->msi = q->value;
1617 1618 1619 1620
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1621
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1622
		dev_info(chip->card->dev, "Disabling MSI\n");
1623
		chip->msi = 0;
1624 1625 1626
	}
}

1627
/* check the snoop mode availability */
1628
static void azx_check_snoop_available(struct azx *chip)
1629
{
1630
	int snoop = hda_snoop;
1631

1632 1633 1634 1635
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1636
		chip->uc_buffer = !snoop;
1637 1638 1639 1640
		return;
	}

	snoop = true;
1641 1642
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1643 1644 1645
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1646 1647
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1648 1649
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1650
			snoop = false;
1651 1652
	}

1653 1654 1655
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1656
	chip->snoop = snoop;
1657
	if (!snoop) {
1658
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1659 1660 1661 1662
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1663
}
1664

1665 1666
static void azx_probe_work(struct work_struct *work)
{
1667 1668
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1669 1670
}

1671 1672
static int default_bdl_pos_adj(struct azx *chip)
{
1673 1674 1675 1676 1677 1678 1679 1680 1681
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1682 1683 1684 1685 1686 1687 1688 1689 1690
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1691 1692 1693
/*
 * constructor
 */
1694 1695
static const struct hda_controller_ops pci_hda_ops;

1696 1697 1698
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1699
{
1700
	static struct snd_device_ops ops = {
1701
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1702 1703
		.dev_free = azx_dev_free,
	};
1704
	struct hda_intel *hda;
1705 1706
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1707 1708

	*rchip = NULL;
1709

1710 1711
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1712 1713
		return err;

1714 1715
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1716 1717 1718 1719
		pci_disable_device(pci);
		return -ENOMEM;
	}

1720
	chip = &hda->chip;
1721
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1722 1723
	chip->card = card;
	chip->pci = pci;
1724
	chip->ops = &pci_hda_ops;
1725 1726
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1727
	check_msi(chip);
1728
	chip->dev_index = dev;
1729 1730
	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1731
	INIT_LIST_HEAD(&chip->pcm_list);
1732 1733
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1734
	init_vga_switcheroo(chip);
1735
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1736

1737
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1738

1739
	check_probe_mask(chip, dev);
1740

1741 1742 1743 1744 1745
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1746
	azx_check_snoop_available(chip);
1747

1748 1749 1750 1751
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1752

T
Takashi Iwai 已提交
1753
	err = azx_bus_init(chip, model[dev]);
1754 1755 1756 1757 1758 1759
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1760 1761 1762 1763
	/* use the non-cached pages in non-snoop mode */
	if (!azx_snoop(chip))
		azx_bus(chip)->dma_type = SNDRV_DMA_TYPE_DEV_UC;

1764 1765 1766 1767 1768
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1769 1770
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1771
		dev_err(card->dev, "Error creating device [card]!\n");
1772 1773 1774 1775
		azx_free(chip);
		return err;
	}

1776
	/* continue probing in work context as may trigger request module */
1777
	INIT_WORK(&hda->probe_work, azx_probe_work);
1778

1779
	*rchip = chip;
1780

1781 1782 1783
	return 0;
}

1784
static int azx_first_init(struct azx *chip)
1785 1786 1787 1788
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1789
	struct hdac_bus *bus = azx_bus(chip);
1790
	int err;
1791
	unsigned short gcap;
1792
	unsigned int dma_bits = 64;
1793

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1804
	err = pci_request_regions(pci, "ICH HD audio");
1805
	if (err < 0)
L
Linus Torvalds 已提交
1806
		return err;
1807
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1808

1809 1810 1811
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1812
		dev_err(card->dev, "ioremap error\n");
1813
		return -ENXIO;
L
Linus Torvalds 已提交
1814 1815
	}

1816
	if (chip->driver_type == AZX_DRIVER_SKL)
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1832 1833 1834 1835 1836
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1837 1838
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1839
	}
1840

L
Linus Torvalds 已提交
1841
	pci_set_master(pci);
1842
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1843

1844
	gcap = azx_readw(chip, GCAP);
1845
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1846

1847 1848 1849 1850
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1851
	/* disable SB600 64bit support for safety */
1852
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1853
		struct pci_dev *p_smbus;
1854
		dma_bits = 40;
1855 1856 1857 1858 1859
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1860
				gcap &= ~AZX_GCAP_64OK;
1861 1862 1863
			pci_dev_put(p_smbus);
		}
	}
1864

1865 1866 1867 1868
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1869 1870
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1871
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1872
		gcap &= ~AZX_GCAP_64OK;
1873
	}
1874

1875
	/* disable buffer size rounding to 128-byte multiples if supported */
1876 1877 1878
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1879
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1880 1881 1882 1883
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1884

1885
	/* allow 64bit DMA address if supported by H/W */
1886 1887
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1888 1889
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1890
	} else {
1891 1892
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1893
	}
1894

1895 1896 1897 1898 1899 1900
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1901 1902 1903 1904 1905 1906 1907 1908
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1909
		case AZX_DRIVER_ATIHDMI_NS:
1910 1911 1912
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1913
		case AZX_DRIVER_GENERIC:
1914 1915 1916 1917 1918
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1919
	}
1920 1921
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1922 1923
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1924 1925 1926 1927 1928 1929 1930 1931
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1932 1933
	/* initialize streams */
	err = azx_init_streams(chip);
1934
	if (err < 0)
1935
		return err;
L
Linus Torvalds 已提交
1936

1937 1938 1939
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1940 1941

	/* initialize chip */
1942
	azx_init_pci(chip);
1943

1944
	snd_hdac_i915_set_bclk(bus);
1945

1946
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1947 1948

	/* codec detection */
1949
	if (!azx_bus(chip)->codec_mask) {
1950
		dev_err(card->dev, "no codecs found!\n");
1951
		return -ENODEV;
L
Linus Torvalds 已提交
1952 1953
	}

1954 1955 1956
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;

1957
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1958 1959 1960 1961
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1962
		 card->shortname, bus->addr, bus->irq);
1963

L
Linus Torvalds 已提交
1964 1965 1966
	return 0;
}

1967
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1968 1969 1970 1971 1972 1973 1974 1975
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1976
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1992
#endif
1993

1994 1995
static int disable_msi_reset_irq(struct azx *chip)
{
1996
	struct hdac_bus *bus = azx_bus(chip);
1997 1998
	int err;

1999 2000
	free_irq(bus->irq, chip);
	bus->irq = -1;
2001 2002 2003 2004 2005 2006 2007 2008 2009
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2010 2011 2012 2013 2014 2015
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2016
	if (chip->uc_buffer)
2017 2018 2019 2020
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2021 2022
static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2023
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2024
	.position_check = azx_position_check,
2025 2026
};

2027 2028
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2029
{
2030
	static int dev;
2031
	struct snd_card *card;
2032
	struct hda_intel *hda;
2033
	struct azx *chip;
2034
	bool schedule_probe;
2035
	int err;
L
Linus Torvalds 已提交
2036

2037 2038 2039 2040 2041 2042 2043
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
	/*
	 * stop probe if another Intel's DSP driver should be activated
	 */
	if (dsp_driver) {
		err = snd_intel_dsp_driver_probe(pci);
		if (err != SND_INTEL_DSP_DRIVER_ANY &&
		    err != SND_INTEL_DSP_DRIVER_LEGACY)
			return -ENODEV;
	}

2054 2055
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2056
	if (err < 0) {
2057
		dev_err(&pci->dev, "Error creating card!\n");
2058
		return err;
L
Linus Torvalds 已提交
2059 2060
	}

2061
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2062 2063
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2064
	card->private_data = chip;
2065
	hda = container_of(chip, struct hda_intel, chip);
2066 2067 2068 2069 2070

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2071
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2072 2073 2074 2075
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2076 2077
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2078 2079 2080
		chip->disabled = true;
	}

2081
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2082

2083 2084
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2085 2086
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2087 2088 2089
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2090 2091
		if (err < 0)
			goto out_free;
2092
		schedule_probe = false; /* continued in azx_firmware_cb() */
2093 2094 2095
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2096
#ifndef CONFIG_SND_HDA_I915
2097 2098
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2099 2100
#endif

2101
	if (schedule_probe)
2102
		schedule_work(&hda->probe_work);
2103 2104

	dev++;
2105
	if (chip->disabled)
2106
		complete_all(&hda->probe_wait);
2107 2108 2109 2110 2111 2112 2113
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2114 2115 2116 2117 2118 2119 2120 2121 2122
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2123
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2124
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2125 2126
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2127 2128
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2129
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2130 2131
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2132
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2133 2134
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2135 2136
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2137 2138
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2139 2140
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2141 2142
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2143 2144
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2145 2146
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2147 2148 2149 2150
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2151 2152
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2153 2154 2155 2156
	{}
};
#endif /* CONFIG_PM */

2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2176 2177 2178 2179 2180 2181
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2182
static int azx_probe_continue(struct azx *chip)
2183
{
2184
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2185
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2186
	struct pci_dev *pci = chip->pci;
2187 2188 2189
	int dev = chip->dev_index;
	int err;

2190
	to_hda_bus(bus)->bus_probing = 1;
2191
	hda->probe_continued = 1;
2192

2193
	/* bind with i915 if needed */
2194
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2195
		err = snd_hdac_i915_init(bus);
2196 2197 2198 2199 2200 2201
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2202 2203 2204
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2205
				goto out_free;
2206 2207
			} else {
				/* don't bother any longer */
2208
				chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2209
			}
2210
		}
2211 2212 2213 2214

		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2215 2216 2217 2218 2219 2220 2221
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2222
	display_power(chip, true);
2223

2224 2225 2226 2227
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2228 2229 2230 2231
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2232
	/* create codec instances */
2233
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2234 2235
	if (err < 0)
		goto out_free;
2236

2237
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2238
	if (chip->fw) {
2239
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2240
					 chip->fw->data);
2241 2242
		if (err < 0)
			goto out_free;
2243
#ifndef CONFIG_PM
2244 2245
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2246
#endif
2247 2248
	}
#endif
2249
	if ((probe_only[dev] & 1) == 0) {
2250 2251 2252 2253
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2254

2255
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2256 2257
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2258

2259 2260
	setup_vga_switcheroo_runtime_pm(chip);

2261
	chip->running = 1;
2262
	azx_add_card_list(chip);
2263

2264
	set_default_power_save(chip);
2265 2266

	if (azx_has_pm_runtime(chip))
2267
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2268

W
Wu Fengguang 已提交
2269
out_free:
2270
	if (err < 0 || !hda->need_i915_power)
2271
		display_power(chip, false);
2272
	if (err < 0)
2273 2274
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
2275
	to_hda_bus(bus)->bus_probing = 0;
W
Wu Fengguang 已提交
2276
	return err;
L
Linus Torvalds 已提交
2277 2278
}

2279
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2280
{
2281
	struct snd_card *card = pci_get_drvdata(pci);
2282 2283 2284 2285
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2286
		/* cancel the pending probing work */
2287 2288
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2301
		cancel_work_sync(&hda->probe_work);
2302
		device_lock(&pci->dev);
2303

2304
		snd_card_free(card);
2305
	}
L
Linus Torvalds 已提交
2306 2307
}

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2320
/* PCI IDs */
2321
static const struct pci_device_id azx_ids[] = {
2322
	/* CPT */
2323
	{ PCI_DEVICE(0x8086, 0x1c20),
2324
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2325
	/* PBG */
2326
	{ PCI_DEVICE(0x8086, 0x1d20),
2327
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2328
	/* Panther Point */
2329
	{ PCI_DEVICE(0x8086, 0x1e20),
2330
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2331 2332
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2333
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2334 2335 2336
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2337 2338 2339 2340 2341
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2342 2343
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2344
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2345
	{ PCI_DEVICE(0x8086, 0xa270),
2346
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2347 2348
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2349
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2350 2351
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2352
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2353 2354 2355
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2356 2357
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2358
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2359 2360
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2361
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2362 2363
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2364
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2365 2366
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2367
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2368 2369
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2370
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2371 2372
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2373
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2374 2375
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
2376
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2377 2378 2379 2380 2381 2382
	/* CometLake-LP */
	{ PCI_DEVICE(0x8086, 0x02C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
	/* CometLake-H */
	{ PCI_DEVICE(0x8086, 0x06C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
C
Chiou, Cooper 已提交
2383 2384 2385
	/* CometLake-S */
	{ PCI_DEVICE(0x8086, 0xa3f0),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2386 2387
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
2388
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2389 2390 2391 2392 2393 2394
	/* Jasperlake */
	{ PCI_DEVICE(0x8086, 0x38c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
	/* Tigerlake */
	{ PCI_DEVICE(0x8086, 0xa0c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2395 2396 2397
	/* Elkhart Lake */
	{ PCI_DEVICE(0x8086, 0x4b55),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2398 2399
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2400
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2401 2402
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2403
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2404 2405
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2406
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2407
	/* Haswell */
2408
	{ PCI_DEVICE(0x8086, 0x0a0c),
2409
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2410
	{ PCI_DEVICE(0x8086, 0x0c0c),
2411
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2412
	{ PCI_DEVICE(0x8086, 0x0d0c),
2413
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2414 2415
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2416
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2417 2418
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2419
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2420
	/* Poulsbo */
2421
	{ PCI_DEVICE(0x8086, 0x811b),
2422
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2423
	/* Oaktrail */
2424
	{ PCI_DEVICE(0x8086, 0x080a),
2425
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2426 2427
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2428
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2429 2430
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2431
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2432
	/* ICH6 */
2433
	{ PCI_DEVICE(0x8086, 0x2668),
2434 2435
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2436
	{ PCI_DEVICE(0x8086, 0x27d8),
2437 2438
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2439
	{ PCI_DEVICE(0x8086, 0x269a),
2440 2441
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2442
	{ PCI_DEVICE(0x8086, 0x284b),
2443 2444
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2445
	{ PCI_DEVICE(0x8086, 0x293e),
2446 2447
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2448
	{ PCI_DEVICE(0x8086, 0x293f),
2449 2450
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2451
	{ PCI_DEVICE(0x8086, 0x3a3e),
2452 2453
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2454
	{ PCI_DEVICE(0x8086, 0x3a6e),
2455
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2456 2457 2458 2459
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2460
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2461 2462 2463 2464 2465 2466 2467 2468
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2469 2470 2471
	/* AMD, X370 & co */
	{ PCI_DEVICE(0x1022, 0x1457),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2472 2473 2474
	/* AMD, X570 & co */
	{ PCI_DEVICE(0x1022, 0x1487),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2475 2476 2477 2478
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2479 2480
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2481
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2482
	/* ATI HDMI */
2483 2484
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2485 2486
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2487 2488
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2489 2490
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2491 2492 2493 2494 2495 2496 2497 2498
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2499 2500
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2537
	{ PCI_DEVICE(0x1002, 0x9902),
2538
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2539
	{ PCI_DEVICE(0x1002, 0xaaa0),
2540
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2541
	{ PCI_DEVICE(0x1002, 0xaaa8),
2542
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2543
	{ PCI_DEVICE(0x1002, 0xaab0),
2544
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2545 2546
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2547 2548
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2549 2550 2551 2552
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2553 2554 2555 2556
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2557
	/* VIA VT8251/VT8237A */
2558
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2559 2560 2561 2562
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2563 2564 2565 2566 2567
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2568 2569 2570
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2571
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2572
	/* Teradici */
2573 2574
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2575 2576
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2577
	/* Creative X-Fi (CA0110-IBG) */
2578 2579 2580 2581 2582
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2583
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2584 2585 2586 2587
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2588 2589 2590
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2591
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2592
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2593 2594
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2595 2596
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2597
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2598
#endif
2599 2600 2601
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2602
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2603 2604
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2605 2606
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2607
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2608 2609 2610
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2611
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2612 2613 2614
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2615
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2616 2617
	/* Zhaoxin */
	{ PCI_DEVICE(0x1d17, 0x3288), .driver_data = AZX_DRIVER_ZHAOXIN },
L
Linus Torvalds 已提交
2618 2619 2620 2621 2622
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2623
static struct pci_driver azx_driver = {
2624
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2625 2626
	.id_table = azx_ids,
	.probe = azx_probe,
2627
	.remove = azx_remove,
2628
	.shutdown = azx_shutdown,
2629 2630 2631
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2632 2633
};

2634
module_pci_driver(azx_driver);