hda_intel.c 74.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
L
Linus Torvalds 已提交
2 3
/*
 *
4 5
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
25
#include <linux/kernel.h>
L
Linus Torvalds 已提交
26
#include <linux/module.h>
27
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
28 29 30 31
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
32
#include <linux/mutex.h>
T
Takashi Iwai 已提交
33
#include <linux/io.h>
34
#include <linux/pm_runtime.h>
35 36
#include <linux/clocksource.h>
#include <linux/time.h>
37
#include <linux/completion.h>
38

T
Takashi Iwai 已提交
39 40 41
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
42
#include <asm/set_memory.h>
43
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
44
#endif
L
Linus Torvalds 已提交
45 46
#include <sound/core.h>
#include <sound/initval.h>
47 48
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
49
#include <sound/intel-nhlt.h>
50
#include <linux/vgaarb.h>
51
#include <linux/vga_switcheroo.h>
52
#include <linux/firmware.h>
53
#include <sound/hda_codec.h>
54
#include "hda_controller.h"
I
Imre Deak 已提交
55
#include "hda_intel.h"
L
Linus Torvalds 已提交
56

L
Libin Yang 已提交
57 58 59
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

60 61 62 63 64 65 66
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
67
	POS_FIX_SKL,
68 69
};

70 71 72 73 74 75 76 77 78 79 80 81
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
82 83
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
84 85 86 87 88 89 90 91
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
109

110 111
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
112
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
113
static char *model[SNDRV_CARDS];
114
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
116
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
117
static int probe_only[SNDRV_CARDS];
118
static int jackpoll_ms[SNDRV_CARDS];
119
static int single_cmd = -1;
T
Takashi Iwai 已提交
120
static int enable_msi = -1;
121 122 123
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
124
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
125
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
126 127
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
128
static bool dmic_detect = IS_ENABLED(CONFIG_SND_HDA_INTEL_DETECT_DMIC);
L
Linus Torvalds 已提交
129

130
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
131
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
132
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
133
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
134 135 136
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
137
MODULE_PARM_DESC(model, "Use the given board model.");
138
module_param_array(position_fix, int, NULL, 0444);
139
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
140
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
141 142
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
143
module_param_array(probe_mask, int, NULL, 0444);
144
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
145
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
146
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
147 148
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
149
module_param(single_cmd, bint, 0444);
150 151
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
152
module_param(enable_msi, bint, 0444);
153
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
154 155 156 157
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
158
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
159
module_param_array(beep_mode, bool, NULL, 0444);
160
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
161
			    "(0=off, 1=on) (default=1).");
162
#endif
163 164
module_param(dmic_detect, bool, 0444);
MODULE_PARM_DESC(dmic_detect, "DMIC detect on SKL+ platforms");
165

166
#ifdef CONFIG_PM
167
static int param_set_xint(const char *val, const struct kernel_param *kp);
168
static const struct kernel_param_ops param_ops_xint = {
169 170 171 172 173
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

174
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
175
module_param(power_save, xint, 0644);
176 177
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
178

179 180 181 182
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

183 184 185 186
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
187 188
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
189
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
190
#else
191
#define power_save	0
192
#endif /* CONFIG_PM */
193

194 195
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
196 197 198
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
199
#ifdef CONFIG_X86
200 201
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
202 203 204 205 206 207
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
208 209 210
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
211
			 "{Intel, ICH7},"
212
			 "{Intel, ESB2},"
213
			 "{Intel, ICH8},"
214
			 "{Intel, ICH9},"
215
			 "{Intel, ICH10},"
216
			 "{Intel, PCH},"
217
			 "{Intel, CPT},"
218
			 "{Intel, PPT},"
219
			 "{Intel, LPT},"
220
			 "{Intel, LPT_LP},"
221
			 "{Intel, WPT_LP},"
222
			 "{Intel, SPT},"
223
			 "{Intel, SPT_LP},"
224
			 "{Intel, HPT},"
225
			 "{Intel, PBG},"
226
			 "{Intel, SCH},"
227
			 "{ATI, SB450},"
228
			 "{ATI, SB600},"
229
			 "{ATI, RS600},"
230
			 "{ATI, RS690},"
231 232
			 "{ATI, RS780},"
			 "{ATI, R600},"
233 234
			 "{ATI, RV630},"
			 "{ATI, RV610},"
235 236 237 238
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
239
			 "{VIA, VT8251},"
240
			 "{VIA, VT8237A},"
241 242
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
243 244
MODULE_DESCRIPTION("Intel HDA driver");

245
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
246
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
247 248 249 250 251
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
252 253 254
/*
 */

255 256 257
/* driver types */
enum {
	AZX_DRIVER_ICH,
258
	AZX_DRIVER_PCH,
259
	AZX_DRIVER_SCH,
260
	AZX_DRIVER_SKL,
261
	AZX_DRIVER_HDMI,
262
	AZX_DRIVER_ATI,
263
	AZX_DRIVER_ATIHDMI,
264
	AZX_DRIVER_ATIHDMI_NS,
265 266 267
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
268
	AZX_DRIVER_NVIDIA,
269
	AZX_DRIVER_TERA,
270
	AZX_DRIVER_CTX,
271
	AZX_DRIVER_CTHDA,
272
	AZX_DRIVER_CMEDIA,
273
	AZX_DRIVER_GENERIC,
274
	AZX_NUM_DRIVERS, /* keep this as last entry */
275 276
};

277 278 279 280
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

281 282
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
283
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
284

285
/* quirks for Intel PCH */
286
#define AZX_DCAPS_INTEL_PCH_BASE \
287
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
288
	 AZX_DCAPS_SNOOP_TYPE(SCH))
289

290
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
291
#define AZX_DCAPS_INTEL_PCH_NOPM \
292
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
293

294
/* PCH for HSW/BDW; with runtime PM */
295
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
296
#define AZX_DCAPS_INTEL_PCH \
297
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
298

299
/* HSW HDMI */
300
#define AZX_DCAPS_INTEL_HASWELL \
301
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
302
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
303
	 AZX_DCAPS_SNOOP_TYPE(SCH))
304

305 306
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
307
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
308
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
309
	 AZX_DCAPS_SNOOP_TYPE(SCH))
310

311
#define AZX_DCAPS_INTEL_BAYTRAIL \
312
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
313

314
#define AZX_DCAPS_INTEL_BRASWELL \
315
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
316
	 AZX_DCAPS_I915_COMPONENT)
317

318
#define AZX_DCAPS_INTEL_SKYLAKE \
319
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
320
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
321

322
#define AZX_DCAPS_INTEL_BROXTON \
323
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
324
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
325

326 327
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
328 329
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
330 331 332

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
333 334
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
335

336 337 338 339
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

340 341
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
342
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
343
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
344

345
#define AZX_DCAPS_PRESET_CTHDA \
346
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
347
	 AZX_DCAPS_NO_64BIT |\
348
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
349

350
/*
351
 * vga_switcheroo support
352 353
 */
#ifdef SUPPORT_VGA_SWITCHEROO
354
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
355
#define needs_eld_notify_link(chip)	((chip)->need_eld_notify_link)
356 357
#else
#define use_vga_switcheroo(chip)	0
358
#define needs_eld_notify_link(chip)	false
359 360
#endif

361 362 363 364 365
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

366
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
367
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
368
#define IS_CNL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9dc8)
369

370
static char *driver_short_names[] = {
371
	[AZX_DRIVER_ICH] = "HDA Intel",
372
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
373
	[AZX_DRIVER_SCH] = "HDA Intel MID",
374
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
375
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
376
	[AZX_DRIVER_ATI] = "HDA ATI SB",
377
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
378
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
379 380
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
381 382
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
383
	[AZX_DRIVER_TERA] = "HDA Teradici", 
384
	[AZX_DRIVER_CTX] = "HDA Creative", 
385
	[AZX_DRIVER_CTHDA] = "HDA Creative",
386
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
387
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
388 389
};

390
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
391
static void set_default_power_save(struct azx *chip);
392

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
410 411
	int snoop_type = azx_get_snoop_type(chip);

412 413 414
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
415 416
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
417
	 */
418
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
419
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
420
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
421
	}
422

423 424 425
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
426
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
427 428
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
429
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
430 431
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
432 433 434
	}

	/* For NVIDIA HDA, enable snoop */
435
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
436 437
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
438 439 440
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
441 442 443 444 445 446
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
447 448 449
	}

	/* Enable SCH/PCH snoop if needed */
450
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
451
		unsigned short snoop;
T
Takashi Iwai 已提交
452
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
453 454 455 456 457 458
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
459 460 461
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
462 463 464
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
465
        }
L
Linus Torvalds 已提交
466 467
}

468 469 470 471 472 473 474 475 476 477 478
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

479
	val = azx_readl(chip, VS_EM4L);
480
	val &= (0x3 << 20);
481
	azx_writel(chip, VS_EM4L, val);
482 483
}

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

576 577
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
578
	struct hdac_bus *bus = azx_bus(chip);
579
	struct pci_dev *pci = chip->pci;
580
	u32 val;
581

582
	snd_hdac_set_codec_wakeup(bus, true);
583
	if (chip->driver_type == AZX_DRIVER_SKL) {
584 585 586 587
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
588
	azx_init_chip(chip, full_reset);
589
	if (chip->driver_type == AZX_DRIVER_SKL) {
590 591 592 593
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
594 595

	snd_hdac_set_codec_wakeup(bus, false);
596 597

	/* reduce dma latency to avoid noise */
598
	if (IS_BXT(pci))
599
		bxt_reduce_dma_latency(chip);
600 601 602

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
603 604
}

605 606 607 608
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
609
	struct snd_pcm_substream *substream = azx_dev->core.substream;
610 611 612 613 614 615 616 617 618
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
619
		if (delay >= azx_dev->core.delay_negative_threshold)
620 621
			delay = 0;
		else
622
			delay += azx_dev->core.bufsize;
623 624
	}

625
	if (delay >= azx_dev->core.period_bytes) {
626 627
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
628
			 delay, azx_dev->core.period_bytes);
629 630 631 632 633 634 635 636
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

637 638
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
639 640 641
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
642
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
643 644 645 646 647 648
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
649
	} else if (ok == 0) {
D
Dylan Reid 已提交
650 651
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
652
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
653 654 655 656
	}
	return 0;
}

657 658
#define display_power(chip, enable) \
	snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
659

660 661 662 663 664 665 666 667 668 669 670
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
671
	struct snd_pcm_substream *substream = azx_dev->core.substream;
672
	int stream = substream->stream;
673
	u32 wallclk;
674 675
	unsigned int pos;

676 677
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
678 679
		return -1;	/* bogus (too early) interrupt */

680 681 682 683 684 685 686 687
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
688 689 690
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
691 692 693 694 695 696 697 698 699
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

700
	if (pos >= azx_dev->core.bufsize)
701
		pos = 0;
702

703
	if (WARN_ONCE(!azx_dev->core.period_bytes,
704
		      "hda-intel: zero azx_dev->period_bytes"))
705
		return -1; /* this shouldn't happen! */
706 707
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
708
		/* NG - it's below the first next period boundary */
709
		return chip->bdl_pos_adj ? 0 : -1;
710
	azx_dev->core.start_wallclk += wallclk;
711 712 713 714 715 716 717 718
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
719 720
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
721 722 723
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
724

725
	if (!hda->irq_pending_warned) {
726 727 728
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
729
		hda->irq_pending_warned = 1;
730 731
	}

732 733
	for (;;) {
		pending = 0;
734
		spin_lock_irq(&bus->reg_lock);
735 736
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
737
			if (!azx_dev->irq_pending ||
738 739
			    !s->substream ||
			    !s->running)
740
				continue;
741 742
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
743
				azx_dev->irq_pending = 0;
744
				spin_unlock(&bus->reg_lock);
745
				snd_pcm_period_elapsed(s->substream);
746
				spin_lock(&bus->reg_lock);
747 748
			} else if (ok < 0) {
				pending = 0;	/* too early */
749 750 751
			} else
				pending++;
		}
752
		spin_unlock_irq(&bus->reg_lock);
753 754
		if (!pending)
			return;
755
		msleep(1);
756 757 758 759 760 761
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
762 763
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
764

765
	spin_lock_irq(&bus->reg_lock);
766 767 768 769
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
770
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
771 772
}

773 774
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
775 776
	struct hdac_bus *bus = azx_bus(chip);

777 778
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
779
			chip->card->irq_descr, chip)) {
780 781 782
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
783 784 785 786
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
787
	bus->irq = chip->pci->irq;
788
	pci_intx(chip->pci, !chip->msi);
789 790 791
	return 0;
}

792 793 794 795 796 797 798 799
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

800
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
801
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
802 803 804 805 806 807 808 809
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
810 811
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
812 813 814 815

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
816 817
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
818 819 820 821 822 823 824 825 826 827

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
828
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
829 830 831 832
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
833 834
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
835 836 837 838 839
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
840 841
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
842 843 844 845 846 847 848
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

874
#ifdef CONFIG_PM
875 876 877 878 879
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
880
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
881
	mutex_lock(&card_list_lock);
882
	list_add(&hda->list, &card_list);
883 884 885 886 887
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
888
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
889
	mutex_lock(&card_list_lock);
890
	list_del_init(&hda->list);
891 892 893 894 895 896
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
897
	struct hda_intel *hda;
898 899 900 901 902 903 904 905
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
906 907
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
908
		if (!hda->probe_continued || chip->disabled)
909
			continue;
910
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
911 912 913 914
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
915 916 917 918

/*
 * power management
 */
919
static bool azx_is_pm_ready(struct snd_card *card)
L
Linus Torvalds 已提交
920
{
921 922
	struct azx *chip;
	struct hda_intel *hda;
L
Linus Torvalds 已提交
923

924
	if (!card)
925
		return false;
926 927
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
928
	if (chip->disabled || hda->init_failed || !chip->running)
929 930 931 932 933 934 935 936 937
		return false;
	return true;
}

static void __azx_runtime_suspend(struct azx *chip)
{
	azx_stop_chip(chip);
	azx_enter_link_reset(chip);
	azx_clear_irq_pending(chip);
938
	display_power(chip, false);
939 940
}

941
static void __azx_runtime_resume(struct azx *chip, bool from_rt)
942 943 944 945 946 947
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hdac_bus *bus = azx_bus(chip);
	struct hda_codec *codec;
	int status;

948 949 950
	display_power(chip, true);
	if (hda->need_i915_power)
		snd_hdac_i915_set_bclk(bus);
951 952 953 954 955 956 957

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

	azx_init_pci(chip);
	hda_intel_init_chip(chip, true);

958
	if (status && from_rt) {
959 960 961 962 963 964 965
		list_for_each_codec(codec, &chip->bus)
			if (status & (1 << codec->addr))
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
	}

	/* power down again for link-controlled chips */
966
	if (!hda->need_i915_power)
967
		display_power(chip, false);
968 969 970 971 972 973 974 975 976 977
}

#ifdef CONFIG_PM_SLEEP
static int azx_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip;
	struct hdac_bus *bus;

	if (!azx_is_pm_ready(card))
978 979
		return 0;

980
	chip = card->private_data;
981
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
982
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
983
	__azx_runtime_suspend(chip);
984 985 986
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
987
	}
988

989
	if (chip->msi)
990
		pci_disable_msi(chip->pci);
L
Libin Yang 已提交
991 992

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
993 994 995
	return 0;
}

996
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
997
{
998
	struct snd_card *card = dev_get_drvdata(dev);
999 1000
	struct azx *chip;

1001
	if (!azx_is_pm_ready(card))
1002
		return 0;
L
Linus Torvalds 已提交
1003

1004
	chip = card->private_data;
1005
	if (chip->msi)
1006
		if (pci_enable_msi(chip->pci) < 0)
1007 1008
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1009
		return -EIO;
1010
	__azx_runtime_resume(chip, false);
T
Takashi Iwai 已提交
1011
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1012 1013

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1014 1015
	return 0;
}
1016

1017 1018 1019 1020 1021
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1022 1023
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1024 1025
	struct pci_dev *pci = to_pci_dev(dev);

1026
	if (chip->driver_type == AZX_DRIVER_SKL)
1027 1028 1029 1030 1031 1032 1033
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1034 1035
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1036 1037
	struct pci_dev *pci = to_pci_dev(dev);

1038
	if (chip->driver_type == AZX_DRIVER_SKL)
1039 1040 1041 1042 1043 1044
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1045 1046 1047
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1048
	struct azx *chip;
1049

1050
	if (!azx_is_pm_ready(card))
1051 1052
		return 0;
	chip = card->private_data;
1053
	if (!azx_has_pm_runtime(chip))
1054 1055
		return 0;

1056 1057 1058 1059
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1060
	__azx_runtime_suspend(chip);
L
Libin Yang 已提交
1061
	trace_azx_runtime_suspend(chip);
1062 1063 1064 1065 1066 1067
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1068
	struct azx *chip;
1069

1070
	if (!azx_is_pm_ready(card))
1071 1072
		return 0;
	chip = card->private_data;
1073
	if (!azx_has_pm_runtime(chip))
1074
		return 0;
1075
	__azx_runtime_resume(chip, true);
1076 1077 1078 1079 1080

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1081
	trace_azx_runtime_resume(chip);
1082 1083
	return 0;
}
1084 1085 1086 1087

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1088 1089 1090 1091 1092
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1093

1094 1095
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1096
	if (chip->disabled || hda->init_failed)
1097 1098
		return 0;

1099
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1100
	    azx_bus(chip)->codec_powered || !chip->running)
1101 1102
		return -EBUSY;

1103 1104 1105 1106
	/* ELD notification gets broken when HD-audio bus is off */
	if (needs_eld_notify_link(hda))
		return -EBUSY;

1107 1108 1109
	return 0;
}

1110 1111
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1112 1113 1114 1115
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1116
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1117 1118
};

1119 1120
#define AZX_PM_OPS	&azx_pm
#else
1121 1122
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1123
#define AZX_PM_OPS	NULL
1124
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1125 1126


1127
static int azx_probe_continue(struct azx *chip);
1128

1129
#ifdef SUPPORT_VGA_SWITCHEROO
1130
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1131 1132 1133 1134 1135 1136

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1137
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1138
	struct hda_codec *codec;
1139 1140
	bool disabled;

1141 1142
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1143 1144 1145 1146 1147 1148
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1149
	if (!hda->probe_continued) {
1150 1151
		chip->disabled = disabled;
		if (!disabled) {
1152 1153
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1154
			if (azx_probe_continue(chip) < 0) {
1155
				dev_err(chip->card->dev, "initialization error\n");
1156
				hda->init_failed = true;
1157 1158 1159
			}
		}
	} else {
1160
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1161
			 disabled ? "Disabling" : "Enabling");
1162
		if (disabled) {
1163 1164 1165 1166 1167 1168
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1169
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1170 1171 1172
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1173
			chip->disabled = true;
1174
			if (snd_hda_lock_devices(&chip->bus))
1175 1176
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1177
		} else {
1178
			snd_hda_unlock_devices(&chip->bus);
1179
			chip->disabled = false;
1180 1181 1182 1183 1184
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1185 1186 1187 1188 1189 1190 1191 1192
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1193
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1194

1195 1196
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1197
		return false;
1198
	if (chip->disabled || !hda->probe_continued)
1199
		return true;
1200
	if (snd_hda_lock_devices(&chip->bus))
1201
		return false;
1202
	snd_hda_unlock_devices(&chip->bus);
1203 1204 1205
	return true;
}

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

	if (hda->use_vga_switcheroo && !hda->need_eld_notify_link) {
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	if (client_id == VGA_SWITCHEROO_DIS)
		hda->need_eld_notify_link = 0;
	setup_vga_switcheroo_runtime_pm(chip);
}

1236
static void init_vga_switcheroo(struct azx *chip)
1237
{
1238
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1239 1240
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1241
		dev_info(chip->card->dev,
1242
			 "Handle vga_switcheroo audio client\n");
1243
		hda->use_vga_switcheroo = 1;
1244
		hda->need_eld_notify_link = 1; /* cleared in gpu_bound op */
1245
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1246 1247 1248 1249 1250 1251 1252
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1253
	.gpu_bound = azx_vs_gpu_bound,
1254 1255
};

1256
static int register_vga_switcheroo(struct azx *chip)
1257
{
1258
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1259
	struct pci_dev *p;
1260 1261
	int err;

1262
	if (!hda->use_vga_switcheroo)
1263
		return 0;
1264 1265 1266 1267 1268

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1269 1270
	if (err < 0)
		return err;
1271
	hda->vga_switcheroo_registered = 1;
1272

1273
	return 0;
1274 1275 1276 1277
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1278
#define check_hdmi_disabled(pci)	false
1279
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1280 1281
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1282 1283 1284
/*
 * destructor
 */
1285
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1286
{
W
Wang Xingchao 已提交
1287
	struct pci_dev *pci = chip->pci;
1288
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1289
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1290

1291
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1292
		pm_runtime_get_noresume(&pci->dev);
1293
	chip->running = 0;
W
Wang Xingchao 已提交
1294

1295 1296
	azx_del_card_list(chip);

1297 1298
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1299

1300
	if (use_vga_switcheroo(hda)) {
1301 1302
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1303
		if (hda->vga_switcheroo_registered)
1304
			vga_switcheroo_unregister_client(chip->pci);
1305 1306
	}

1307
	if (bus->chip_init) {
1308
		azx_stop_chip(chip);
1309
		azx_clear_irq_pending(chip);
1310
		azx_stop_all_streams(chip);
L
Linus Torvalds 已提交
1311 1312
	}

1313 1314
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1315
	if (chip->msi)
1316
		pci_disable_msi(chip->pci);
1317
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1318

1319
	azx_free_stream_pages(chip);
1320 1321 1322
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1323 1324
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1325

L
Linus Torvalds 已提交
1326
	pci_disable_device(chip->pci);
1327
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1328
	release_firmware(chip->fw);
1329
#endif
1330
	display_power(chip, false);
1331

1332
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1333
		snd_hdac_i915_exit(bus);
1334
	kfree(hda);
L
Linus Torvalds 已提交
1335 1336 1337 1338

	return 0;
}

1339 1340 1341 1342 1343 1344 1345 1346
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1347
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1348 1349 1350 1351
{
	return azx_free(device->device_data);
}

1352
#ifdef SUPPORT_VGA_SWITCHEROO
1353
/*
1354
 * Check of disabled HDMI controller by vga_switcheroo
1355
 */
1356
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1369
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1370 1371 1372 1373 1374 1375 1376 1377 1378
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1379
static bool check_hdmi_disabled(struct pci_dev *pci)
1380 1381 1382 1383 1384
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1385
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1386 1387 1388 1389 1390
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1391
#endif /* SUPPORT_VGA_SWITCHEROO */
1392

1393 1394 1395
/*
 * white/black-listing for position_fix
 */
1396
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1397 1398
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1399
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1400
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1401
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1402
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1403
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1404
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1405
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1406
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1407
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1408
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1409
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1410
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1411 1412 1413
	{}
};

1414
static int check_position_fix(struct azx *chip, int fix)
1415 1416 1417
{
	const struct snd_pci_quirk *q;

1418
	switch (fix) {
1419
	case POS_FIX_AUTO:
1420 1421
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1422
	case POS_FIX_VIACOMBO:
1423
	case POS_FIX_COMBO:
1424
	case POS_FIX_SKL:
1425 1426 1427 1428 1429
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1430 1431 1432
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1433
		return q->value;
1434
	}
1435 1436

	/* Check VIA/ATI HD Audio Controller exist */
1437
	if (chip->driver_type == AZX_DRIVER_VIA) {
1438
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1439
		return POS_FIX_VIACOMBO;
1440 1441
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1442
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1443
		return POS_FIX_LPIB;
1444
	}
1445
	if (chip->driver_type == AZX_DRIVER_SKL) {
1446 1447 1448
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1449
	return POS_FIX_AUTO;
1450 1451
}

1452 1453 1454 1455 1456 1457 1458 1459
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1460
		[POS_FIX_SKL] = azx_get_pos_skl,
1461 1462 1463 1464 1465 1466 1467 1468
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1469
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1470 1471 1472 1473 1474 1475 1476
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1477 1478 1479
/*
 * black-lists for probe_mask
 */
1480
static struct snd_pci_quirk probe_mask_list[] = {
1481 1482 1483 1484 1485 1486
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1487 1488
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1489 1490
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1491
	/* forced codec slots */
1492
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1493
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1494 1495
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1496 1497 1498
	{}
};

1499 1500
#define AZX_FORCE_CODEC_MASK	0x100

1501
static void check_probe_mask(struct azx *chip, int dev)
1502 1503 1504
{
	const struct snd_pci_quirk *q;

1505 1506
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1507 1508
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1509 1510 1511
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1512
			chip->codec_probe_mask = q->value;
1513 1514
		}
	}
1515 1516 1517 1518

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1519
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1520
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1521
			 (int)azx_bus(chip)->codec_mask);
1522
	}
1523 1524
}

1525
/*
T
Takashi Iwai 已提交
1526
 * white/black-list for enable_msi
1527
 */
1528
static struct snd_pci_quirk msi_black_list[] = {
1529 1530 1531 1532
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1533
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1534
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1535
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1536
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1537
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1538
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1539 1540 1541
	{}
};

1542
static void check_msi(struct azx *chip)
1543 1544 1545
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1546 1547
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1548
		return;
T
Takashi Iwai 已提交
1549 1550 1551
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1552
	if (q) {
1553 1554 1555
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1556
		chip->msi = q->value;
1557 1558 1559 1560
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1561
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1562
		dev_info(chip->card->dev, "Disabling MSI\n");
1563
		chip->msi = 0;
1564 1565 1566
	}
}

1567
/* check the snoop mode availability */
1568
static void azx_check_snoop_available(struct azx *chip)
1569
{
1570
	int snoop = hda_snoop;
1571

1572 1573 1574 1575
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1576
		chip->uc_buffer = !snoop;
1577 1578 1579 1580
		return;
	}

	snoop = true;
1581 1582
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1583 1584 1585
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1586 1587
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1588 1589
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1590
			snoop = false;
1591 1592
	}

1593 1594 1595
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1596
	chip->snoop = snoop;
1597
	if (!snoop) {
1598
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1599 1600 1601 1602
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1603
}
1604

1605 1606
static void azx_probe_work(struct work_struct *work)
{
1607 1608
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1609 1610
}

1611 1612
static int default_bdl_pos_adj(struct azx *chip)
{
1613 1614 1615 1616 1617 1618 1619 1620 1621
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1622 1623 1624 1625 1626 1627 1628 1629 1630
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1631 1632 1633
/*
 * constructor
 */
1634 1635 1636
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1637 1638 1639
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1640
{
1641
	static struct snd_device_ops ops = {
1642
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1643 1644
		.dev_free = azx_dev_free,
	};
1645
	struct hda_intel *hda;
1646 1647
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1648 1649

	*rchip = NULL;
1650

1651 1652
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1653 1654
		return err;

1655 1656
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1657 1658 1659 1660
		pci_disable_device(pci);
		return -ENOMEM;
	}

1661
	chip = &hda->chip;
1662
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1663 1664
	chip->card = card;
	chip->pci = pci;
1665
	chip->ops = &pci_hda_ops;
1666 1667
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1668
	check_msi(chip);
1669
	chip->dev_index = dev;
1670 1671
	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1672
	INIT_LIST_HEAD(&chip->pcm_list);
1673 1674
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1675
	init_vga_switcheroo(chip);
1676
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1677

1678
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1679

1680
	check_probe_mask(chip, dev);
1681

1682 1683 1684 1685 1686
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1687
	azx_check_snoop_available(chip);
1688

1689 1690 1691 1692
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1693

1694 1695 1696 1697 1698 1699 1700
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1701 1702
	/* Workaround for a communication error on CFL (bko#199007) and CNL */
	if (IS_CFL(pci) || IS_CNL(pci))
1703
		azx_bus(chip)->polling_mode = 1;
1704

1705 1706 1707 1708 1709
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1710 1711
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1712
		dev_err(card->dev, "Error creating device [card]!\n");
1713 1714 1715 1716
		azx_free(chip);
		return err;
	}

1717
	/* continue probing in work context as may trigger request module */
1718
	INIT_WORK(&hda->probe_work, azx_probe_work);
1719

1720
	*rchip = chip;
1721

1722 1723 1724
	return 0;
}

1725
static int azx_first_init(struct azx *chip)
1726 1727 1728 1729
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1730
	struct hdac_bus *bus = azx_bus(chip);
1731
	int err;
1732
	unsigned short gcap;
1733
	unsigned int dma_bits = 64;
1734

1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1745
	err = pci_request_regions(pci, "ICH HD audio");
1746
	if (err < 0)
L
Linus Torvalds 已提交
1747
		return err;
1748
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1749

1750 1751 1752
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1753
		dev_err(card->dev, "ioremap error\n");
1754
		return -ENXIO;
L
Linus Torvalds 已提交
1755 1756
	}

1757
	if (chip->driver_type == AZX_DRIVER_SKL)
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1773 1774 1775 1776 1777
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1778 1779
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1780
	}
1781

L
Linus Torvalds 已提交
1782
	pci_set_master(pci);
1783
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1784

1785
	gcap = azx_readw(chip, GCAP);
1786
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1787

1788 1789 1790 1791
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1792
	/* disable SB600 64bit support for safety */
1793
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1794
		struct pci_dev *p_smbus;
1795
		dma_bits = 40;
1796 1797 1798 1799 1800
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1801
				gcap &= ~AZX_GCAP_64OK;
1802 1803 1804
			pci_dev_put(p_smbus);
		}
	}
1805

1806 1807 1808 1809
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1810 1811
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1812
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1813
		gcap &= ~AZX_GCAP_64OK;
1814
	}
1815

1816
	/* disable buffer size rounding to 128-byte multiples if supported */
1817 1818 1819
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1820
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1821 1822 1823 1824
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1825

1826
	/* allow 64bit DMA address if supported by H/W */
1827 1828
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1829 1830
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1831
	} else {
1832 1833
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1834
	}
1835

1836 1837 1838 1839 1840 1841
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1842 1843 1844 1845 1846 1847 1848 1849
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1850
		case AZX_DRIVER_ATIHDMI_NS:
1851 1852 1853
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1854
		case AZX_DRIVER_GENERIC:
1855 1856 1857 1858 1859
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1860
	}
1861 1862
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1863 1864
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1865 1866 1867 1868 1869 1870 1871 1872
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1873 1874
	/* initialize streams */
	err = azx_init_streams(chip);
1875
	if (err < 0)
1876
		return err;
L
Linus Torvalds 已提交
1877

1878 1879 1880
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1881 1882

	/* initialize chip */
1883
	azx_init_pci(chip);
1884

1885
	snd_hdac_i915_set_bclk(bus);
1886

1887
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1888 1889

	/* codec detection */
1890
	if (!azx_bus(chip)->codec_mask) {
1891
		dev_err(card->dev, "no codecs found!\n");
1892
		return -ENODEV;
L
Linus Torvalds 已提交
1893 1894
	}

1895 1896 1897
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;

1898
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1899 1900 1901 1902
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1903
		 card->shortname, bus->addr, bus->irq);
1904

L
Linus Torvalds 已提交
1905 1906 1907
	return 0;
}

1908
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1909 1910 1911 1912 1913 1914 1915 1916
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1917
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1933
#endif
1934

1935 1936 1937 1938 1939
/*
 * HDA controller ops.
 */

/* PCI register access. */
1940
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1941 1942 1943 1944
{
	writel(value, addr);
}

1945
static u32 pci_azx_readl(u32 __iomem *addr)
1946 1947 1948 1949
{
	return readl(addr);
}

1950
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1951 1952 1953 1954
{
	writew(value, addr);
}

1955
static u16 pci_azx_readw(u16 __iomem *addr)
1956 1957 1958 1959
{
	return readw(addr);
}

1960
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
1961 1962 1963 1964
{
	writeb(value, addr);
}

1965
static u8 pci_azx_readb(u8 __iomem *addr)
1966 1967 1968 1969
{
	return readb(addr);
}

1970 1971
static int disable_msi_reset_irq(struct azx *chip)
{
1972
	struct hdac_bus *bus = azx_bus(chip);
1973 1974
	int err;

1975 1976
	free_irq(bus->irq, chip);
	bus->irq = -1;
1977 1978 1979 1980 1981 1982 1983 1984 1985
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

1986
/* DMA page allocation helpers.  */
1987
static int dma_alloc_pages(struct hdac_bus *bus,
1988 1989 1990 1991
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
1992
	struct azx *chip = bus_to_azx(bus);
1993

1994 1995 1996
	if (!azx_snoop(chip) && type == SNDRV_DMA_TYPE_DEV)
		type = SNDRV_DMA_TYPE_DEV_UC;
	return snd_dma_alloc_pages(type, bus->dev, size, buf);
1997 1998
}

1999
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2000 2001 2002 2003
{
	snd_dma_free_pages(buf);
}

2004 2005 2006 2007 2008 2009
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2010
	if (chip->uc_buffer)
2011 2012 2013 2014
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2015
static const struct hdac_io_ops pci_hda_io_ops = {
2016 2017 2018 2019 2020 2021
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2022 2023
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2024 2025 2026 2027
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2028
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2029
	.position_check = azx_position_check,
2030 2031
};

2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
static int azx_check_dmic(struct pci_dev *pci, struct azx *chip)
{
	struct nhlt_acpi_table *nhlt;
	int ret = 0;

	if (chip->driver_type == AZX_DRIVER_SKL &&
	    pci->class != 0x040300) {
		nhlt = intel_nhlt_init(&pci->dev);
		if (nhlt) {
			if (intel_nhlt_get_dmic_geo(&pci->dev, nhlt)) {
				ret = -ENODEV;
				dev_info(&pci->dev, "Digital mics found on Skylake+ platform, aborting probe\n");
			}
			intel_nhlt_free(nhlt);
		}
	}
	return ret;
}

2051 2052
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2053
{
2054
	static int dev;
2055
	struct snd_card *card;
2056
	struct hda_intel *hda;
2057
	struct azx *chip;
2058
	bool schedule_probe;
2059
	int err;
L
Linus Torvalds 已提交
2060

2061 2062 2063 2064 2065 2066 2067
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2068 2069
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2070
	if (err < 0) {
2071
		dev_err(&pci->dev, "Error creating card!\n");
2072
		return err;
L
Linus Torvalds 已提交
2073 2074
	}

2075
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2076 2077
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2078
	card->private_data = chip;
2079
	hda = container_of(chip, struct hda_intel, chip);
2080

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	/*
	 * stop probe if digital microphones detected on Skylake+ platform
	 * with the DSP enabled. This is an opt-in behavior defined at build
	 * time or at run-time with a module parameter
	 */
	if (dmic_detect) {
		err = azx_check_dmic(pci, chip);
		if (err < 0)
			goto out_free;
	}

2092 2093 2094 2095
	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2096
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2097 2098 2099 2100
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2101 2102
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2103 2104 2105
		chip->disabled = true;
	}

2106
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2107

2108 2109
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2110 2111
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2112 2113 2114
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2115 2116
		if (err < 0)
			goto out_free;
2117
		schedule_probe = false; /* continued in azx_firmware_cb() */
2118 2119 2120
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2121
#ifndef CONFIG_SND_HDA_I915
2122 2123
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2124 2125
#endif

2126
	if (schedule_probe)
2127
		schedule_work(&hda->probe_work);
2128 2129

	dev++;
2130
	if (chip->disabled)
2131
		complete_all(&hda->probe_wait);
2132 2133 2134 2135 2136 2137 2138
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2139 2140 2141 2142 2143 2144 2145 2146 2147
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2148
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2149
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2150 2151
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2152 2153
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2154
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2155 2156
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2157
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2158 2159
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2160 2161
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2162 2163
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2164 2165
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2166 2167
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2168 2169
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2170 2171
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2172 2173 2174 2175
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2176 2177
	/* https://bugs.launchpad.net/bugs/1821663 */
	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2178 2179 2180 2181
	{}
};
#endif /* CONFIG_PM */

2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2201 2202 2203 2204 2205 2206
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2207
static int azx_probe_continue(struct azx *chip)
2208
{
2209
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2210
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2211
	struct pci_dev *pci = chip->pci;
2212 2213 2214
	int dev = chip->dev_index;
	int err;

2215
	to_hda_bus(bus)->bus_probing = 1;
2216
	hda->probe_continued = 1;
2217

2218
	/* bind with i915 if needed */
2219
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2220
		err = snd_hdac_i915_init(bus);
2221 2222 2223 2224 2225 2226
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2227 2228 2229
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2230
				goto out_free;
2231 2232
			} else {
				/* don't bother any longer */
2233
				chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2234
			}
2235
		}
2236 2237 2238 2239

		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2240 2241 2242 2243 2244 2245 2246
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2247
	display_power(chip, true);
2248

2249 2250 2251 2252
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2253 2254 2255 2256
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2257
	/* create codec instances */
2258
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2259 2260
	if (err < 0)
		goto out_free;
2261

2262
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2263
	if (chip->fw) {
2264
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2265
					 chip->fw->data);
2266 2267
		if (err < 0)
			goto out_free;
2268
#ifndef CONFIG_PM
2269 2270
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2271
#endif
2272 2273
	}
#endif
2274
	if ((probe_only[dev] & 1) == 0) {
2275 2276 2277 2278
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2279

2280
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2281 2282
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2283

2284 2285
	setup_vga_switcheroo_runtime_pm(chip);

2286
	chip->running = 1;
2287
	azx_add_card_list(chip);
2288

2289
	set_default_power_save(chip);
2290 2291

	if (azx_has_pm_runtime(chip))
2292
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2293

W
Wu Fengguang 已提交
2294
out_free:
2295
	if (err < 0 || !hda->need_i915_power)
2296
		display_power(chip, false);
2297
	if (err < 0)
2298 2299
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
2300
	to_hda_bus(bus)->bus_probing = 0;
W
Wu Fengguang 已提交
2301
	return err;
L
Linus Torvalds 已提交
2302 2303
}

2304
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2305
{
2306
	struct snd_card *card = pci_get_drvdata(pci);
2307 2308 2309 2310
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2311
		/* cancel the pending probing work */
2312 2313
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2326
		cancel_work_sync(&hda->probe_work);
2327
		device_lock(&pci->dev);
2328

2329
		snd_card_free(card);
2330
	}
L
Linus Torvalds 已提交
2331 2332
}

2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2345
/* PCI IDs */
2346
static const struct pci_device_id azx_ids[] = {
2347
	/* CPT */
2348
	{ PCI_DEVICE(0x8086, 0x1c20),
2349
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2350
	/* PBG */
2351
	{ PCI_DEVICE(0x8086, 0x1d20),
2352
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2353
	/* Panther Point */
2354
	{ PCI_DEVICE(0x8086, 0x1e20),
2355
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2356 2357
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2358
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2359 2360 2361
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2362 2363 2364 2365 2366
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2367 2368
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2369
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2370
	{ PCI_DEVICE(0x8086, 0xa270),
2371
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2372 2373
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2374
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2375 2376
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2377
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2378 2379 2380
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2381 2382
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2383
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2384 2385
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2386
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2387 2388
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2389
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2390 2391
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2392
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2393 2394
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2395
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2396 2397
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2398
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2399 2400
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
2401
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2402 2403 2404 2405 2406 2407
	/* CometLake-LP */
	{ PCI_DEVICE(0x8086, 0x02C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
	/* CometLake-H */
	{ PCI_DEVICE(0x8086, 0x06C8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2408 2409
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
2410
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2411 2412 2413
	/* Elkhart Lake */
	{ PCI_DEVICE(0x8086, 0x4b55),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2414 2415
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2416
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2417 2418
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2419
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2420 2421
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2422
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2423
	/* Haswell */
2424
	{ PCI_DEVICE(0x8086, 0x0a0c),
2425
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2426
	{ PCI_DEVICE(0x8086, 0x0c0c),
2427
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2428
	{ PCI_DEVICE(0x8086, 0x0d0c),
2429
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2430 2431
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2432
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2433 2434
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2435
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2436
	/* Poulsbo */
2437
	{ PCI_DEVICE(0x8086, 0x811b),
2438
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2439
	/* Oaktrail */
2440
	{ PCI_DEVICE(0x8086, 0x080a),
2441
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2442 2443
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2444
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2445 2446
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2447
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2448
	/* ICH6 */
2449
	{ PCI_DEVICE(0x8086, 0x2668),
2450 2451
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2452
	{ PCI_DEVICE(0x8086, 0x27d8),
2453 2454
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2455
	{ PCI_DEVICE(0x8086, 0x269a),
2456 2457
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2458
	{ PCI_DEVICE(0x8086, 0x284b),
2459 2460
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2461
	{ PCI_DEVICE(0x8086, 0x293e),
2462 2463
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2464
	{ PCI_DEVICE(0x8086, 0x293f),
2465 2466
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2467
	{ PCI_DEVICE(0x8086, 0x3a3e),
2468 2469
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2470
	{ PCI_DEVICE(0x8086, 0x3a6e),
2471
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2472 2473 2474 2475
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2476
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2477 2478 2479 2480 2481 2482 2483 2484
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2485 2486 2487 2488
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2489 2490
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2491 2492
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
2493
	/* ATI HDMI */
2494 2495
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2496 2497
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2498 2499
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2500 2501
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2502 2503 2504 2505 2506 2507 2508 2509
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2510 2511
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2548
	{ PCI_DEVICE(0x1002, 0x9902),
2549
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2550
	{ PCI_DEVICE(0x1002, 0xaaa0),
2551
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2552
	{ PCI_DEVICE(0x1002, 0xaaa8),
2553
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2554
	{ PCI_DEVICE(0x1002, 0xaab0),
2555
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2556 2557
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2558 2559
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2560 2561 2562 2563
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2564 2565 2566 2567
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2568
	/* VIA VT8251/VT8237A */
2569
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2570 2571 2572 2573
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2574 2575 2576 2577 2578
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2579 2580 2581
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2582
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2583
	/* Teradici */
2584 2585
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2586 2587
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2588
	/* Creative X-Fi (CA0110-IBG) */
2589 2590 2591 2592 2593
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2594
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2595 2596 2597 2598
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2599 2600 2601
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2602
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2603
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2604 2605
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2606 2607
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2608
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2609
#endif
2610 2611 2612
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2613
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2614 2615
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2616 2617
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2618
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2619 2620 2621
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2622
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2623 2624 2625
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2626
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2627 2628 2629 2630 2631
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2632
static struct pci_driver azx_driver = {
2633
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2634 2635
	.id_table = azx_ids,
	.probe = azx_probe,
2636
	.remove = azx_remove,
2637
	.shutdown = azx_shutdown,
2638 2639 2640
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2641 2642
};

2643
module_pci_driver(azx_driver);