hda_intel.c 105.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48
#include <linux/io.h>
49
#include <linux/pm_runtime.h>
50 51
#include <linux/clocksource.h>
#include <linux/time.h>
52
#include <linux/completion.h>
53

T
Takashi Iwai 已提交
54 55 56 57 58
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61
#include <linux/vgaarb.h>
62
#include <linux/vga_switcheroo.h>
63
#include <linux/firmware.h>
L
Linus Torvalds 已提交
64 65 66
#include "hda_codec.h"


67 68
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
69
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
70
static char *model[SNDRV_CARDS];
71
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
72
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
73
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
74
static int probe_only[SNDRV_CARDS];
75
static int jackpoll_ms[SNDRV_CARDS];
76
static bool single_cmd;
T
Takashi Iwai 已提交
77
static int enable_msi = -1;
78 79 80
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
81
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
82
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
83 84
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
85

86
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
87
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
88
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
89
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
90 91 92
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
93
MODULE_PARM_DESC(model, "Use the given board model.");
94
module_param_array(position_fix, int, NULL, 0444);
95
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
96
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
97 98
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
99
module_param_array(probe_mask, int, NULL, 0444);
100
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
101
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
102
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
103 104
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
105
module_param(single_cmd, bool, 0444);
106 107
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
108
module_param(enable_msi, bint, 0444);
109
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
110 111 112 113
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
114
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
115
module_param_array(beep_mode, bool, NULL, 0444);
116
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
117
			    "(0=off, 1=on) (default=1).");
118
#endif
119

120
#ifdef CONFIG_PM
121 122 123 124 125 126 127
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

128
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
129
module_param(power_save, xint, 0644);
130 131
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
132

133 134 135 136
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
137 138
static int power_save_controller = -1;
module_param(power_save_controller, bint, 0644);
139
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
140
#endif /* CONFIG_PM */
141

142 143
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
144 145 146
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
147 148 149 150 151 152 153 154 155 156 157
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
158 159 160
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
161
			 "{Intel, ICH7},"
162
			 "{Intel, ESB2},"
163
			 "{Intel, ICH8},"
164
			 "{Intel, ICH9},"
165
			 "{Intel, ICH10},"
166
			 "{Intel, PCH},"
167
			 "{Intel, CPT},"
168
			 "{Intel, PPT},"
169
			 "{Intel, LPT},"
170
			 "{Intel, LPT_LP},"
171
			 "{Intel, HPT},"
172
			 "{Intel, PBG},"
173
			 "{Intel, SCH},"
174
			 "{ATI, SB450},"
175
			 "{ATI, SB600},"
176
			 "{ATI, RS600},"
177
			 "{ATI, RS690},"
178 179
			 "{ATI, RS780},"
			 "{ATI, R600},"
180 181
			 "{ATI, RV630},"
			 "{ATI, RV610},"
182 183 184 185
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
186
			 "{VIA, VT8251},"
187
			 "{VIA, VT8237A},"
188 189
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
190 191
MODULE_DESCRIPTION("Intel HDA driver");

192 193 194
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
195
#define SFX	"hda-intel "
196
#endif
197

198 199 200 201 202 203 204
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
205 206 207 208
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
209 210 211 212 213
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
214 215 216 217 218
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
219
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
220 221
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
222 223 224
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
225
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
226 227
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
228
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
229 230
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
231 232 233
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
234 235
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
236
#define ICH6_REG_CORBCTL		0x4c
237 238
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
239
#define ICH6_REG_CORBSTS		0x4d
240
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
241 242 243 244 245
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
246
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
247 248
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
249 250 251
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
252
#define ICH6_REG_RIRBSTS		0x5d
253 254
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
290 291 292 293 294 295 296 297
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

298 299 300 301
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

302 303 304 305
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

306 307 308
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
309
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
310 311 312
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
313 314 315 316 317 318 319 320
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

321
/* STATESTS int mask: S3,SD2,SD1,SD0 */
322 323
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
324
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
325 326 327 328

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
329 330 331
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
332 333 334 335 336 337 338
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
339 340
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
341 342 343 344 345

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
346 347 348
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
349 350 351 352 353

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

354 355
/* position fix mode */
enum {
356
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
357
	POS_FIX_LPIB,
358
	POS_FIX_POSBUF,
359
	POS_FIX_VIACOMBO,
360
	POS_FIX_COMBO,
361
};
L
Linus Torvalds 已提交
362

363 364 365 366
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
367 368 369
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
370 371 372
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
373

T
Takashi Iwai 已提交
374 375 376 377
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

378 379 380 381 382
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

383 384
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
385

L
Linus Torvalds 已提交
386 387 388
/*
 */

389
struct azx_dev {
T
Takashi Iwai 已提交
390
	struct snd_dma_buffer bdl; /* BDL buffer */
391
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
392

393
	unsigned int bufsize;	/* size of the play buffer in bytes */
394
	unsigned int period_bytes; /* size of the period in bytes */
395 396
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
397 398
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
399

400
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
401

402
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
403 404

	/* pcm support */
405 406 407 408 409 410
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
411 412
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
413
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
414

415 416
	unsigned int opened :1;
	unsigned int running :1;
417
	unsigned int irq_pending :1;
418 419 420 421 422 423
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
424
	unsigned int wc_marked:1;
425
	unsigned int no_period_wakeup:1;
426 427 428

	struct timecounter  azx_tc;
	struct cyclecounter azx_cc;
L
Linus Torvalds 已提交
429 430 431
};

/* CORB/RIRB */
432
struct azx_rb {
L
Linus Torvalds 已提交
433 434 435 436 437 438
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
439 440
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
441 442
};

443 444 445 446 447 448 449 450
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

451 452
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
453
	struct pci_dev *pci;
454
	int dev_index;
L
Linus Torvalds 已提交
455

456 457
	/* chip type specific */
	int driver_type;
458
	unsigned int driver_caps;
459 460 461 462 463 464
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
465 466 467 468 469 470 471
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
472
	struct mutex open_mutex;
473
	struct completion probe_wait;
L
Linus Torvalds 已提交
474

475
	/* streams (x num_streams) */
476
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
477 478

	/* PCM */
479
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
480 481 482

	/* HD codec */
	unsigned short codec_mask;
483
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
484
	struct hda_bus *bus;
485
	unsigned int beep_mode;
L
Linus Torvalds 已提交
486 487

	/* CORB/RIRB */
488 489
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
490

T
Takashi Iwai 已提交
491
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
492 493
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
494

495 496 497 498
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

499
	/* flags */
500
	int position_fix[2]; /* for both playback/capture streams */
501
	int poll_count;
502
	unsigned int running :1;
503 504 505
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
506
	unsigned int msi :1;
507
	unsigned int irq_pending_warned :1;
508
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
509
	unsigned int snoop:1;
510
	unsigned int align_buffer_size:1;
511 512 513 514
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
515
	unsigned int vga_switcheroo_registered:1;
516 517
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
518 519

	/* for debugging */
520
	unsigned int last_cmd[AZX_MAX_CODECS];
521 522 523

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
524 525 526

	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
527 528 529

	/* card list (for power_save trigger) */
	struct list_head list;
L
Linus Torvalds 已提交
530 531
};

532 533 534
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

535 536 537
/* driver types */
enum {
	AZX_DRIVER_ICH,
538
	AZX_DRIVER_PCH,
539
	AZX_DRIVER_SCH,
540
	AZX_DRIVER_ATI,
541
	AZX_DRIVER_ATIHDMI,
542
	AZX_DRIVER_ATIHDMI_NS,
543 544 545
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
546
	AZX_DRIVER_NVIDIA,
547
	AZX_DRIVER_TERA,
548
	AZX_DRIVER_CTX,
549
	AZX_DRIVER_CTHDA,
550
	AZX_DRIVER_GENERIC,
551
	AZX_NUM_DRIVERS, /* keep this as last entry */
552 553
};

554 555 556 557 558 559 560 561 562 563 564 565 566 567
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
568
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
569
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
570
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
571
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
572
#define AZX_DCAPS_COUNT_LPIB_DELAY  (1 << 25)	/* Take LPIB as delay */
573 574 575
#define AZX_DCAPS_PM_RUNTIME	(1 << 26)	/* runtime PM support */

/* quirks for Intel PCH */
576
#define AZX_DCAPS_INTEL_PCH_NOPM \
577
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
578 579 580 581
	 AZX_DCAPS_COUNT_LPIB_DELAY)

#define AZX_DCAPS_INTEL_PCH \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
582 583 584 585 586 587 588 589 590 591 592 593

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
594 595
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
	 AZX_DCAPS_ALIGN_BUFSIZE)
596

597 598 599
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

600 601 602 603
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
604 605 606 607 608
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

609
static char *driver_short_names[] = {
610
	[AZX_DRIVER_ICH] = "HDA Intel",
611
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
612
	[AZX_DRIVER_SCH] = "HDA Intel MID",
613
	[AZX_DRIVER_ATI] = "HDA ATI SB",
614
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
615
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
616 617
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
618 619
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
620
	[AZX_DRIVER_TERA] = "HDA Teradici", 
621
	[AZX_DRIVER_CTX] = "HDA Creative", 
622
	[AZX_DRIVER_CTHDA] = "HDA Creative",
623
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
624 625
};

L
Linus Torvalds 已提交
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
656
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
657

T
Takashi Iwai 已提交
658
#ifdef CONFIG_X86
659
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
660
{
661 662
	int pages;

T
Takashi Iwai 已提交
663 664
	if (azx_snoop(chip))
		return;
665 666 667 668 669 670
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
T
Takashi Iwai 已提交
671
		if (on)
672
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
673
		else
674 675
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
676
	}
677 678 679 680 681 682 683
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
684 685 686 687 688
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
689
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
690 691
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
692
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
693 694
{
	if (azx_dev->wc_marked != on) {
695
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
696 697 698 699 700 701 702 703 704 705
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
706
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
707 708 709 710
{
}
#endif

711
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
712
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
713 714 715 716 717 718 719
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
720
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
721 722 723 724
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
725 726
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
727 728
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
729
		snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
730 731
		return err;
	}
T
Takashi Iwai 已提交
732
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
733 734 735
	return 0;
}

736
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
737
{
738
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
739 740 741 742
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
743
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
744

745 746
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
747 748 749
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
750
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
751
	/* enable corb dma */
752
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
753 754 755 756

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
757 758
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
759
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
760
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
761

762 763
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
764
	/* reset the rirb hw write pointer */
765
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
766
	/* set N=1, get RIRB response interrupt for new entry */
767
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
768 769 770
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
771 772
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
773
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
774 775
}

776
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
777
{
778
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
779 780 781
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
782
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
783 784
}

785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
807 808 809
}

/* send a command */
810
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
811
{
812
	struct azx *chip = bus->private_data;
813
	unsigned int addr = azx_command_addr(val);
T
Takashi Iwai 已提交
814
	unsigned int wp, rp;
L
Linus Torvalds 已提交
815

816 817
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
818
	/* add command to corb */
819 820 821 822
	wp = azx_readw(chip, CORBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		spin_unlock_irq(&chip->reg_lock);
T
Takashi Iwai 已提交
823
		return -EIO;
824
	}
L
Linus Torvalds 已提交
825 826 827
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

T
Takashi Iwai 已提交
828 829 830 831 832 833 834
	rp = azx_readw(chip, CORBRP);
	if (wp == rp) {
		/* oops, it's full */
		spin_unlock_irq(&chip->reg_lock);
		return -EAGAIN;
	}

835
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
836 837
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
838

L
Linus Torvalds 已提交
839 840 841 842 843 844 845 846
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
847
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
848 849
{
	unsigned int rp, wp;
850
	unsigned int addr;
L
Linus Torvalds 已提交
851 852
	u32 res, res_ex;

853 854 855 856 857 858
	wp = azx_readw(chip, RIRBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		return;
	}

L
Linus Torvalds 已提交
859 860 861
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
862

L
Linus Torvalds 已提交
863 864 865 866 867 868 869
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
870
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
871 872
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
873 874
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
875
			smp_wmb();
876
			chip->rirb.cmds[addr]--;
877
		} else
878
			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
879
				   "last cmd=%#08x\n",
880
				   pci_name(chip->pci),
881 882
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
883 884 885 886
	}
}

/* receive a response */
887 888
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
889
{
890
	struct azx *chip = bus->private_data;
891
	unsigned long timeout;
892
	unsigned long loopcounter;
893
	int do_poll = 0;
L
Linus Torvalds 已提交
894

895 896
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
897 898

	for (loopcounter = 0;; loopcounter++) {
899
		if (chip->polling_mode || do_poll) {
900 901 902 903
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
904
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
905
			smp_rmb();
906
			bus->rirb_error = 0;
907 908 909

			if (!do_poll)
				chip->poll_count = 0;
910
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
911
		}
912 913
		if (time_after(jiffies, timeout))
			break;
914
		if (bus->needs_damn_long_delay || loopcounter > 3000)
915 916 917 918 919
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
920
	}
921

922
	if (!chip->polling_mode && chip->poll_count < 2) {
923
		snd_printdd(SFX "%s: azx_get_response timeout, "
924
			   "polling the codec once: last cmd=0x%08x\n",
925
			   pci_name(chip->pci), chip->last_cmd[addr]);
926 927 928 929 930 931
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


932
	if (!chip->polling_mode) {
933
		snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
934
			   "switching to polling mode: last cmd=0x%08x\n",
935
			   pci_name(chip->pci), chip->last_cmd[addr]);
936 937 938 939
		chip->polling_mode = 1;
		goto again;
	}

940
	if (chip->msi) {
941
		snd_printk(KERN_WARNING SFX "%s: No response from codec, "
942
			   "disabling MSI: last cmd=0x%08x\n",
943
			   pci_name(chip->pci), chip->last_cmd[addr]);
944 945 946 947
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
948 949
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
950
			return -1;
951
		}
952 953 954
		goto again;
	}

955 956 957 958 959 960 961 962
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

963 964 965
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
966
	bus->rirb_error = 1;
967
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
968 969 970 971 972 973
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
974
		   chip->last_cmd[addr]);
975 976
	chip->single_cmd = 1;
	bus->response_reset = 0;
977
	/* release CORB/RIRB */
978
	azx_free_cmd_io(chip);
979 980
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
981
	return -1;
L
Linus Torvalds 已提交
982 983 984 985 986 987 988 989 990 991 992 993
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

994
/* receive a response */
995
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
996 997 998 999 1000 1001 1002
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
1003
			chip->rirb.res[addr] = azx_readl(chip, IR);
1004 1005 1006 1007 1008
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
1009 1010
		snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS));
1011
	chip->rirb.res[addr] = -1;
1012 1013 1014
	return -EIO;
}

L
Linus Torvalds 已提交
1015
/* send a command */
1016
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
1017
{
1018
	struct azx *chip = bus->private_data;
1019
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
1020 1021
	int timeout = 50;

1022
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
1023 1024
	while (timeout--) {
		/* check ICB busy bit */
1025
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
1026
			/* Clear IRV valid bit */
1027 1028
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
1029
			azx_writel(chip, IC, val);
1030 1031
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
1032
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
1033 1034 1035
		}
		udelay(1);
	}
1036
	if (printk_ratelimit())
1037 1038
		snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
1039 1040 1041 1042
	return -EIO;
}

/* receive a response */
1043 1044
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
1045
{
1046
	struct azx *chip = bus->private_data;
1047
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
1048 1049
}

1050 1051 1052 1053 1054 1055 1056 1057
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
1058
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
1059
{
1060
	struct azx *chip = bus->private_data;
1061

1062 1063
	if (chip->disabled)
		return 0;
1064
	chip->last_cmd[azx_command_addr(val)] = val;
1065
	if (chip->single_cmd)
1066
		return azx_single_send_cmd(bus, val);
1067
	else
1068
		return azx_corb_send_cmd(bus, val);
1069 1070 1071
}

/* get a response */
1072 1073
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1074
{
1075
	struct azx *chip = bus->private_data;
1076 1077
	if (chip->disabled)
		return 0;
1078
	if (chip->single_cmd)
1079
		return azx_single_get_response(bus, addr);
1080
	else
1081
		return azx_rirb_get_response(bus, addr);
1082 1083
}

1084
#ifdef CONFIG_PM
1085
static void azx_power_notify(struct hda_bus *bus, bool power_up);
1086
#endif
1087

1088 1089 1090 1091 1092 1093 1094 1095 1096
#ifdef CONFIG_SND_HDA_DSP_LOADER
static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp);
static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab);
#endif

L
Linus Torvalds 已提交
1097
/* reset codec link */
1098
static int azx_reset(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1099
{
1100
	unsigned long timeout;
L
Linus Torvalds 已提交
1101

1102 1103 1104
	if (!full_reset)
		goto __skip;

1105 1106 1107
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1108 1109 1110
	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

1111 1112 1113 1114
	timeout = jiffies + msecs_to_jiffies(100);
	while (azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1115 1116 1117 1118

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
1119
	usleep_range(500, 1000);
L
Linus Torvalds 已提交
1120 1121 1122 1123

	/* Bring controller out of reset */
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

1124 1125 1126 1127
	timeout = jiffies + msecs_to_jiffies(100);
	while (!azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1128

1129
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
1130
	usleep_range(1000, 1200);
L
Linus Torvalds 已提交
1131

1132
      __skip:
L
Linus Torvalds 已提交
1133
	/* check to see if controller is ready */
1134
	if (!azx_readb(chip, GCTL)) {
1135
		snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1136 1137 1138
		return -EBUSY;
	}

M
Matt 已提交
1139
	/* Accept unsolicited responses */
1140 1141 1142
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1143

L
Linus Torvalds 已提交
1144
	/* detect codecs */
1145
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1146
		chip->codec_mask = azx_readw(chip, STATESTS);
1147
		snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
L
Linus Torvalds 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1159
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1160 1161 1162 1163 1164 1165 1166
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1167
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1168 1169 1170 1171
{
	int i;

	/* disable interrupts in stream descriptor */
1172
	for (i = 0; i < chip->num_streams; i++) {
1173
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1187
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1188 1189 1190 1191
{
	int i;

	/* clear stream status */
1192
	for (i = 0; i < chip->num_streams; i++) {
1193
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1208
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1209
{
1210 1211 1212 1213 1214
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1215
	/* enable SIE */
1216 1217
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1218 1219 1220 1221 1222
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1223 1224
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1225 1226 1227 1228
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1229 1230 1231 1232 1233 1234
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1235
	/* disable SIE */
1236 1237
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1238 1239 1240 1241
}


/*
1242
 * reset and start the controller registers
L
Linus Torvalds 已提交
1243
 */
1244
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1245
{
1246 1247
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1248 1249

	/* reset controller */
1250
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1251 1252 1253 1254 1255 1256

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1257 1258
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1259

1260 1261
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1262
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1263

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1287 1288
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1289
	 */
1290
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1291
		snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
1292
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1293
	}
1294

1295 1296 1297 1298
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
1299
		snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1300
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1301 1302
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1303 1304 1305 1306
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
1307
		snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1308 1309 1310
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1311 1312 1313 1314 1315 1316
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1317 1318 1319 1320
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1321
		unsigned short snoop;
T
Takashi Iwai 已提交
1322
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1323 1324 1325 1326 1327 1328
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1329 1330 1331
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
1332 1333
		snd_printdd(SFX "%s: SCH snoop: %s\n",
				pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
T
Takashi Iwai 已提交
1334
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1335
        }
L
Linus Torvalds 已提交
1336 1337 1338
}


1339 1340
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1341 1342 1343
/*
 * interrupt handler
 */
1344
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1345
{
1346 1347
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1348
	u32 status;
1349
	u8 sd_status;
1350
	int i, ok;
L
Linus Torvalds 已提交
1351

1352 1353 1354 1355 1356
#ifdef CONFIG_PM_RUNTIME
	if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
		return IRQ_NONE;
#endif

L
Linus Torvalds 已提交
1357 1358
	spin_lock(&chip->reg_lock);

1359 1360
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1361
		return IRQ_NONE;
1362
	}
1363

L
Linus Torvalds 已提交
1364 1365 1366 1367 1368 1369
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1370
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1371 1372
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1373
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1374
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1375 1376
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1377 1378
				continue;
			/* check whether this IRQ is really acceptable */
1379 1380
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1381
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1382 1383 1384
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1385
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1386 1387
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1388 1389
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1390 1391 1392 1393 1394 1395 1396
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1397
		if (status & RIRB_INT_RESPONSE) {
1398
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1399
				udelay(80);
L
Linus Torvalds 已提交
1400
			azx_update_rirb(chip);
1401
		}
L
Linus Torvalds 已提交
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1416 1417 1418
/*
 * set up a BDL entry
 */
1419
static int setup_bdle(struct azx *chip,
1420
		      struct snd_dma_buffer *dmab,
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1433
		addr = snd_sgbuf_get_addr(dmab, ofs);
1434 1435
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1436
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1437
		/* program the size field of the BDL entry */
1438
		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
1439 1440 1441 1442 1443 1444
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1459 1460 1461
/*
 * set up BDL entries
 */
1462 1463
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1464
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1465
{
T
Takashi Iwai 已提交
1466 1467
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1468
	int pos_adj;
L
Linus Torvalds 已提交
1469 1470 1471 1472 1473

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1474
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1475 1476
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1477
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1478 1479 1480
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1481
	pos_adj = bdl_pos_adj[chip->dev_index];
1482
	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
1483
		struct snd_pcm_runtime *runtime = substream->runtime;
1484
		int pos_align = pos_adj;
1485
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1486
		if (!pos_adj)
1487 1488 1489 1490
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1491 1492
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1493 1494
			snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
				   pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
1495 1496
			pos_adj = 0;
		} else {
1497 1498
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev,
1499
					 &bdl, ofs, pos_adj, true);
1500 1501
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1502
		}
1503 1504
	} else
		pos_adj = 0;
1505 1506
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1507 1508
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1509 1510
					 period_bytes - pos_adj, 0);
		else
1511 1512
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1513
					 period_bytes,
1514
					 !azx_dev->no_period_wakeup);
1515 1516
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1517
	}
T
Takashi Iwai 已提交
1518
	return 0;
1519 1520

 error:
1521 1522
	snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
		   pci_name(chip->pci), azx_dev->bufsize, period_bytes);
1523
	return -EINVAL;
L
Linus Torvalds 已提交
1524 1525
}

1526 1527
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1528 1529 1530 1531
{
	unsigned char val;
	int timeout;

1532 1533
	azx_stream_clear(chip, azx_dev);

1534 1535
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1550 1551 1552

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1553
}
L
Linus Torvalds 已提交
1554

1555 1556 1557 1558 1559
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1560
	unsigned int val;
1561 1562
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1563
	/* program the stream_tag */
T
Takashi Iwai 已提交
1564 1565 1566 1567 1568 1569
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1583
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1584
	/* upper BDL address */
T
Takashi Iwai 已提交
1585
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1586

1587
	/* enable the position buffer */
1588 1589
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1590 1591 1592 1593
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1594

L
Linus Torvalds 已提交
1595
	/* set the interrupt enable bits in the descriptor control register */
1596 1597
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1598 1599 1600 1601

	return 0;
}

1602 1603 1604 1605 1606 1607 1608 1609 1610
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1611
	mutex_lock(&chip->bus->cmd_mutex);
1612 1613
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1614
	res = azx_get_response(chip->bus, addr);
1615
	chip->probing = 0;
1616
	mutex_unlock(&chip->bus->cmd_mutex);
1617 1618
	if (res == -1)
		return -EIO;
1619
	snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
1620 1621 1622
	return 0;
}

1623 1624
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1625
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1626

1627 1628 1629 1630 1631 1632
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1633
	azx_init_chip(chip, 1);
1634
#ifdef CONFIG_PM
1635
	if (chip->initialized) {
1636 1637 1638
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1639 1640 1641
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1642
#endif
1643 1644 1645
	bus->in_reset = 0;
}

1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
static int get_jackpoll_interval(struct azx *chip)
{
	int i = jackpoll_ms[chip->dev_index];
	unsigned int j;
	if (i == 0)
		return 0;
	if (i < 50 || i > 60000)
		j = 0;
	else
		j = msecs_to_jiffies(i);
	if (j == 0)
		snd_printk(KERN_WARNING SFX
			   "jackpoll_ms value out of range: %d\n", i);
	return j;
}

L
Linus Torvalds 已提交
1662 1663 1664 1665
/*
 * Codec initialization
 */

1666
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1667
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
1668
	[AZX_DRIVER_NVIDIA] = 8,
1669
	[AZX_DRIVER_TERA] = 1,
1670 1671
};

1672
static int azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1673 1674
{
	struct hda_bus_template bus_temp;
1675 1676
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1677 1678 1679 1680 1681

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1682 1683
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1684
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1685
	bus_temp.ops.bus_reset = azx_bus_reset;
1686
#ifdef CONFIG_PM
1687
	bus_temp.power_save = &power_save;
1688 1689
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
1690 1691 1692 1693 1694
#ifdef CONFIG_SND_HDA_DSP_LOADER
	bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
	bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
	bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
#endif
L
Linus Torvalds 已提交
1695

1696 1697
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1698 1699
		return err;

1700
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1701
		snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
1702
		chip->bus->needs_damn_long_delay = 1;
1703
	}
1704

1705
	codecs = 0;
1706 1707
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1708
		max_slots = AZX_DEFAULT_CODECS;
1709 1710 1711

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1712
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1713 1714 1715 1716
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1717
				snd_printk(KERN_WARNING SFX
1718 1719
					   "%s: Codec #%d probe error; "
					   "disabling it...\n", pci_name(chip->pci), c);
1720 1721 1722
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1723
				 * and disturbs the further communications.
1724 1725 1726 1727 1728
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1729
				azx_init_chip(chip, 1);
1730 1731 1732 1733
			}
		}
	}

1734 1735 1736 1737
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1738
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1739 1740
		snd_printd(SFX "%s: Enable sync_write for stable communication\n",
			pci_name(chip->pci));
1741 1742 1743 1744
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1745
	/* Then create codec instances */
1746
	for (c = 0; c < max_slots; c++) {
1747
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1748
			struct hda_codec *codec;
1749
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1750 1751
			if (err < 0)
				continue;
1752
			codec->jackpoll_interval = get_jackpoll_interval(chip);
1753
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1754
			codecs++;
1755 1756 1757
		}
	}
	if (!codecs) {
1758
		snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1759 1760
		return -ENXIO;
	}
1761 1762
	return 0;
}
L
Linus Torvalds 已提交
1763

1764
/* configure each codec instance */
1765
static int azx_codec_configure(struct azx *chip)
1766 1767 1768 1769 1770
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1771 1772 1773 1774 1775 1776 1777 1778 1779
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1780 1781
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1782
{
1783
	int dev, i, nums;
1784
	struct azx_dev *res = NULL;
1785 1786 1787
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1788 1789

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1790 1791 1792 1793 1794 1795 1796
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
	for (i = 0; i < nums; i++, dev++)
1797
		if (!chip->azx_dev[dev].opened) {
1798
			res = &chip->azx_dev[dev];
1799
			if (res->assigned_key == key)
1800
				break;
L
Linus Torvalds 已提交
1801
		}
1802 1803
	if (res) {
		res->opened = 1;
1804
		res->assigned_key = key;
1805 1806
	}
	return res;
L
Linus Torvalds 已提交
1807 1808 1809
}

/* release the assigned stream */
1810
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1811 1812 1813 1814
{
	azx_dev->opened = 0;
}

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872
static cycle_t azx_cc_read(const struct cyclecounter *cc)
{
	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;

	return azx_readl(chip, WALLCLK);
}

static void azx_timecounter_init(struct snd_pcm_substream *substream,
				bool force, cycle_t last)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	struct timecounter *tc = &azx_dev->azx_tc;
	struct cyclecounter *cc = &azx_dev->azx_cc;
	u64 nsec;

	cc->read = azx_cc_read;
	cc->mask = CLOCKSOURCE_MASK(32);

	/*
	 * Converting from 24 MHz to ns means applying a 125/3 factor.
	 * To avoid any saturation issues in intermediate operations,
	 * the 125 factor is applied first. The division is applied
	 * last after reading the timecounter value.
	 * Applying the 1/3 factor as part of the multiplication
	 * requires at least 20 bits for a decent precision, however
	 * overflows occur after about 4 hours or less, not a option.
	 */

	cc->mult = 125; /* saturation after 195 years */
	cc->shift = 0;

	nsec = 0; /* audio time is elapsed time since trigger */
	timecounter_init(tc, cc, nsec);
	if (force)
		/*
		 * force timecounter to use predefined value,
		 * used for synchronized starts
		 */
		tc->cycle_last = last;
}

static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
				struct timespec *ts)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	u64 nsec;

	nsec = timecounter_read(&azx_dev->azx_tc);
	nsec = div_u64(nsec, 3); /* can be optimized */

	*ts = ns_to_timespec(nsec);

	return 0;
}

1873
static struct snd_pcm_hardware azx_pcm_hw = {
1874 1875
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1876 1877
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1878 1879
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1880
				 SNDRV_PCM_INFO_PAUSE |
1881
				 SNDRV_PCM_INFO_SYNC_START |
1882
				 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
1883
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1898
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1899 1900 1901
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1902 1903 1904
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1905 1906
	unsigned long flags;
	int err;
1907
	int buff_step;
L
Linus Torvalds 已提交
1908

1909
	mutex_lock(&chip->open_mutex);
1910
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1911
	if (azx_dev == NULL) {
1912
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1913 1914 1915 1916 1917 1918 1919 1920 1921
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1922 1923 1924 1925 1926 1927

	/* avoid wrap-around with wall-clock */
	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
				20,
				178000000);

1928
	if (chip->align_buffer_size)
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

1943
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1944
				   buff_step);
1945
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1946
				   buff_step);
1947
	snd_hda_power_up_d3wait(apcm->codec);
1948 1949
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
1950
		azx_release_device(azx_dev);
1951
		snd_hda_power_down(apcm->codec);
1952
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1953 1954
		return err;
	}
1955
	snd_pcm_limit_hw_rates(runtime);
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
1967 1968 1969 1970 1971 1972

	/* disable WALLCLOCK timestamps for capture streams
	   until we figure out how to handle digital inputs */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;

L
Linus Torvalds 已提交
1973 1974 1975 1976 1977 1978
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
1979
	snd_pcm_set_sync(substream);
1980
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1981 1982 1983
	return 0;
}

1984
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1985 1986 1987
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1988 1989
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1990 1991
	unsigned long flags;

1992
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
1993 1994 1995 1996 1997 1998
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
1999
	snd_hda_power_down(apcm->codec);
2000
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2001 2002 2003
	return 0;
}

2004 2005
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
2006
{
T
Takashi Iwai 已提交
2007 2008
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2009
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2010
	int ret;
2011

2012
	mark_runtime_wc(chip, azx_dev, substream, false);
2013 2014 2015
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
2016
	ret = snd_pcm_lib_malloc_pages(substream,
2017
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
2018 2019
	if (ret < 0)
		return ret;
2020
	mark_runtime_wc(chip, azx_dev, substream, true);
T
Takashi Iwai 已提交
2021
	return ret;
L
Linus Torvalds 已提交
2022 2023
}

2024
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2025 2026
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2027
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2028
	struct azx *chip = apcm->chip;
L
Linus Torvalds 已提交
2029 2030 2031 2032 2033 2034
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
2035 2036 2037
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
L
Linus Torvalds 已提交
2038

2039
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
2040

2041
	mark_runtime_wc(chip, azx_dev, substream, false);
L
Linus Torvalds 已提交
2042 2043 2044
	return snd_pcm_lib_free_pages(substream);
}

2045
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2046 2047
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2048 2049
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2050
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2051
	struct snd_pcm_runtime *runtime = substream->runtime;
2052
	unsigned int bufsize, period_bytes, format_val, stream_tag;
2053
	int err;
2054 2055 2056
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
2057

2058
	azx_stream_reset(chip, azx_dev);
2059 2060 2061
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
2062
						hinfo->maxbps,
2063
						ctls);
2064
	if (!format_val) {
2065
		snd_printk(KERN_ERR SFX
2066 2067
			   "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
			   pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
L
Linus Torvalds 已提交
2068 2069 2070
		return -EINVAL;
	}

2071 2072 2073
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

2074 2075
	snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
		    pci_name(chip->pci), bufsize, format_val);
2076 2077 2078

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
2079 2080
	    format_val != azx_dev->format_val ||
	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
2081 2082 2083
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
2084
		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
2085 2086 2087 2088 2089
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
			return err;
	}

2090 2091 2092
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
2093 2094 2095 2096 2097 2098
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

2099 2100
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
2101
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
2102 2103 2104
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
	return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
2105
				     azx_dev->format_val, substream);
L
Linus Torvalds 已提交
2106 2107
}

2108
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
2109 2110
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2111
	struct azx *chip = apcm->chip;
2112 2113
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
2114
	int rstart = 0, start, nsync = 0, sbits = 0;
2115
	int nwait, timeout;
L
Linus Torvalds 已提交
2116

2117 2118 2119
	azx_dev = get_azx_dev(substream);
	trace_azx_pcm_trigger(chip, azx_dev, cmd);

L
Linus Torvalds 已提交
2120
	switch (cmd) {
2121 2122
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
2123 2124
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
2125
		start = 1;
L
Linus Torvalds 已提交
2126 2127
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2128
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
2129
	case SNDRV_PCM_TRIGGER_STOP:
2130
		start = 0;
L
Linus Torvalds 已提交
2131 2132
		break;
	default:
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
2146 2147 2148 2149 2150 2151 2152 2153

	/* first, set SYNC bits of corresponding streams */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) | sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);

2154 2155 2156 2157
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
2158 2159 2160 2161 2162
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
2163
			azx_stream_start(chip, azx_dev);
2164
		} else {
2165
			azx_stream_stop(chip, azx_dev);
2166
		}
2167
		azx_dev->running = start;
L
Linus Torvalds 已提交
2168 2169
	}
	spin_unlock(&chip->reg_lock);
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
	if (start) {
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2202
	}
2203 2204 2205 2206 2207 2208 2209
	spin_lock(&chip->reg_lock);
	/* reset SYNC bits */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) & ~sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	if (start) {
		azx_timecounter_init(substream, 0, 0);
		if (nsync > 1) {
			cycle_t cycle_last;

			/* same start cycle for master and group */
			azx_dev = get_azx_dev(substream);
			cycle_last = azx_dev->azx_tc.cycle_last;

			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_timecounter_init(s, 1, cycle_last);
			}
		}
	}
2226
	spin_unlock(&chip->reg_lock);
2227
	return 0;
L
Linus Torvalds 已提交
2228 2229
}

2230 2231 2232 2233 2234 2235 2236 2237 2238
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2239
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2286
static unsigned int azx_get_position(struct azx *chip,
2287 2288
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2289 2290
{
	unsigned int pos;
2291
	int stream = azx_dev->substream->stream;
2292
	int delay = 0;
L
Linus Torvalds 已提交
2293

2294 2295 2296 2297 2298 2299
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2300
		pos = azx_via_get_position(chip, azx_dev);
2301 2302 2303 2304
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2305
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2316
	}
2317

L
Linus Torvalds 已提交
2318 2319
	if (pos >= azx_dev->bufsize)
		pos = 0;
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332

	/* calculate runtime delay from LPIB */
	if (azx_dev->substream->runtime &&
	    chip->position_fix[stream] == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
		if (stream == SNDRV_PCM_STREAM_PLAYBACK)
			delay = pos - lpib_pos;
		else
			delay = lpib_pos - pos;
		if (delay < 0)
			delay += azx_dev->bufsize;
		if (delay >= azx_dev->period_bytes) {
2333
			snd_printk(KERN_WARNING SFX
2334
				   "%s: Unstable LPIB (%d >= %d); "
2335
				   "disabling LPIB delay counting\n",
2336
				   pci_name(chip->pci), delay, azx_dev->period_bytes);
2337 2338
			delay = 0;
			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
2339 2340 2341 2342
		}
		azx_dev->substream->runtime->delay =
			bytes_to_frames(azx_dev->substream->runtime, delay);
	}
2343
	trace_azx_get_position(chip, azx_dev, pos, delay);
2344 2345 2346 2347 2348 2349 2350 2351 2352
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2353
			       azx_get_position(chip, azx_dev, false));
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2367
	u32 wallclk;
2368 2369
	unsigned int pos;

2370 2371
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2372 2373
		return -1;	/* bogus (too early) interrupt */

2374
	pos = azx_get_position(chip, azx_dev, true);
2375

2376 2377
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2378
		return -1; /* this shouldn't happen! */
2379
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2380 2381 2382
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2383
	azx_dev->start_wallclk += wallclk;
2384 2385 2386 2387 2388 2389 2390 2391 2392
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2393
	int i, pending, ok;
2394

2395 2396 2397 2398 2399 2400 2401 2402
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2403 2404 2405 2406 2407 2408 2409 2410 2411
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2412 2413
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2414 2415 2416 2417
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2418 2419
			} else if (ok < 0) {
				pending = 0;	/* too early */
2420 2421 2422 2423 2424 2425
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2426
		msleep(1);
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2439 2440
}

T
Takashi Iwai 已提交
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2455
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2456 2457 2458 2459 2460 2461 2462 2463
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
2464
	.wall_clock =  azx_get_wallclock_tstamp,
T
Takashi Iwai 已提交
2465
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2466
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2467 2468
};

2469
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2470
{
2471 2472
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2473
		list_del(&apcm->list);
2474 2475
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2476 2477
}

2478 2479
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2480
static int
2481 2482
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2483
{
2484
	struct azx *chip = bus->private_data;
2485
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2486
	struct azx_pcm *apcm;
2487
	int pcm_dev = cpcm->device;
2488
	unsigned int size;
2489
	int s, err;
L
Linus Torvalds 已提交
2490

2491 2492
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
2493 2494
			snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
				   pci_name(chip->pci), pcm_dev);
2495 2496
			return -EBUSY;
		}
2497 2498 2499 2500
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2501 2502 2503
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2504
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2505
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2506 2507 2508
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2509
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2510 2511 2512
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2513 2514
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2515
	list_add_tail(&apcm->list, &chip->pcm_list);
2516 2517 2518 2519 2520 2521 2522
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2523 2524 2525
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2526
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2527
					      snd_dma_pci_data(chip->pci),
2528
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2529 2530 2531 2532 2533 2534
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2535
static int azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2536 2537 2538 2539 2540 2541 2542 2543
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2544
static int azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2545 2546 2547 2548
{
	int i;

	/* initialize each stream (aka device)
2549 2550
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2551
	 */
2552
	for (i = 0; i < chip->num_streams; i++) {
2553
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2554
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2567 2568
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2569 2570
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2571
			KBUILD_MODNAME, chip)) {
2572 2573 2574 2575 2576 2577 2578
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2579
	pci_intx(chip->pci, !chip->msi);
2580 2581 2582
	return 0;
}

L
Linus Torvalds 已提交
2583

2584 2585
static void azx_stop_chip(struct azx *chip)
{
2586
	if (!chip->initialized)
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
#ifdef CONFIG_SND_HDA_DSP_LOADER
/*
 * DSP loading code (e.g. for CA0132)
 */

/* use the first stream for loading DSP */
static struct azx_dev *
azx_get_dsp_loader_dev(struct azx *chip)
{
	return &chip->azx_dev[chip->playback_index_offset];
}

static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp)
{
	u32 *bdl;
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev;
	int err;

	if (snd_hda_lock_devices(bus))
		return -EBUSY;

	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
				  snd_dma_pci_data(chip->pci),
				  byte_size, bufp);
	if (err < 0)
2631
		goto unlock;
2632

2633
	mark_pages_wc(chip, bufp, true);
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	azx_dev = azx_get_dsp_loader_dev(chip);
	azx_dev->bufsize = byte_size;
	azx_dev->period_bytes = byte_size;
	azx_dev->format_val = format;

	azx_stream_reset(chip, azx_dev);

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

	azx_dev->frags = 0;
	bdl = (u32 *)azx_dev->bdl.area;
	err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
	if (err < 0)
		goto error;

	azx_setup_controller(chip, azx_dev);
	return azx_dev->stream_tag;

 error:
2655 2656 2657
	mark_pages_wc(chip, bufp, false);
	snd_dma_free_pages(bufp);
unlock:
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
	snd_hda_unlock_devices(bus);
	return err;
}

static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

	if (start)
		azx_stream_start(chip, azx_dev);
	else
		azx_stream_stop(chip, azx_dev);
	azx_dev->running = start;
}

static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

2680 2681 2682
	if (!dmab->area)
		return;

2683 2684 2685 2686 2687 2688 2689 2690
	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;

2691
	mark_pages_wc(chip, dmab, false);
2692
	snd_dma_free_pages(dmab);
2693
	dmab->area = NULL;
2694 2695 2696 2697 2698

	snd_hda_unlock_devices(bus);
}
#endif /* CONFIG_SND_HDA_DSP_LOADER */

2699
#ifdef CONFIG_PM
2700
/* power-up/down the controller */
2701
static void azx_power_notify(struct hda_bus *bus, bool power_up)
2702
{
2703
	struct azx *chip = bus->private_data;
2704

2705 2706 2707
	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return;

2708
	if (power_up)
2709 2710 2711
		pm_runtime_get_sync(&chip->pci->dev);
	else
		pm_runtime_put_sync(&chip->pci->dev);
2712
}
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2755
#endif /* CONFIG_PM */
2756

2757
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2758 2759 2760
/*
 * power management
 */
2761
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2762
{
2763 2764
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2765
	struct azx *chip = card->private_data;
2766
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2767

2768 2769 2770
	if (chip->disabled)
		return 0;

T
Takashi Iwai 已提交
2771
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2772
	azx_clear_irq_pending(chip);
2773 2774
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2775
	if (chip->initialized)
2776
		snd_hda_suspend(chip->bus);
2777
	azx_stop_chip(chip);
2778
	if (chip->irq >= 0) {
2779
		free_irq(chip->irq, chip);
2780 2781
		chip->irq = -1;
	}
2782
	if (chip->msi)
2783
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2784 2785
	pci_disable_device(pci);
	pci_save_state(pci);
2786
	pci_set_power_state(pci, PCI_D3hot);
L
Linus Torvalds 已提交
2787 2788 2789
	return 0;
}

2790
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2791
{
2792 2793
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2794
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2795

2796 2797 2798
	if (chip->disabled)
		return 0;

2799 2800
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2801 2802 2803 2804 2805 2806 2807
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2808 2809 2810 2811
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2812
		return -EIO;
2813
	azx_init_pci(chip);
2814

2815
	azx_init_chip(chip, 1);
2816

L
Linus Torvalds 已提交
2817
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2818
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2819 2820
	return 0;
}
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

#ifdef CONFIG_PM_RUNTIME
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_stop_chip(chip);
	azx_clear_irq_pending(chip);
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_init_pci(chip);
	azx_init_chip(chip, 1);
	return 0;
}
2843 2844 2845 2846 2847 2848

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

2849 2850
	if (power_save_controller > 0)
		return 0;
2851 2852 2853 2854 2855 2856 2857
	if (!power_save_controller ||
	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return -EBUSY;

	return 0;
}

2858 2859 2860 2861 2862
#endif /* CONFIG_PM_RUNTIME */

#ifdef CONFIG_PM
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2863
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
2864 2865
};

2866 2867 2868
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
2869
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
2870 2871


T
Takashi Iwai 已提交
2872 2873 2874 2875 2876 2877
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2878
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

2895 2896
static int azx_first_init(struct azx *chip);
static int azx_probe_continue(struct azx *chip);
2897

2898
#ifdef SUPPORT_VGA_SWITCHEROO
2899
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
2900 2901 2902 2903 2904 2905 2906 2907

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

2908
	wait_for_completion(&chip->probe_wait);
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
			if (azx_first_init(chip) < 0 ||
			    azx_probe_continue(chip) < 0) {
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
2932 2933
			   "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
			   disabled ? "Disabling" : "Enabling");
2934
		if (disabled) {
2935
			azx_suspend(&pci->dev);
2936
			chip->disabled = true;
2937
			if (snd_hda_lock_devices(chip->bus))
2938 2939
				snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
					   pci_name(chip->pci));
2940 2941 2942
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
2943
			azx_resume(&pci->dev);
2944 2945 2946 2947 2948 2949 2950 2951 2952
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

2953
	wait_for_completion(&chip->probe_wait);
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

2964
static void init_vga_switcheroo(struct azx *chip)
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

2981
static int register_vga_switcheroo(struct azx *chip)
2982
{
2983 2984
	int err;

2985 2986 2987 2988 2989
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
2990
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2991 2992
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
2993 2994 2995 2996
	if (err < 0)
		return err;
	chip->vga_switcheroo_registered = 1;
	return 0;
2997 2998 2999 3000
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
3001
#define check_hdmi_disabled(pci)	false
3002 3003
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
3004 3005 3006
/*
 * destructor
 */
3007
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
3008
{
T
Takashi Iwai 已提交
3009 3010
	int i;

3011 3012
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
3013 3014
	azx_notifier_unregister(chip);

3015
	chip->init_failed = 1; /* to be sure */
3016
	complete_all(&chip->probe_wait);
3017

3018 3019 3020
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
3021 3022
		if (chip->vga_switcheroo_registered)
			vga_switcheroo_unregister_client(chip->pci);
3023 3024
	}

3025
	if (chip->initialized) {
3026
		azx_clear_irq_pending(chip);
3027
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
3028
			azx_stream_stop(chip, &chip->azx_dev[i]);
3029
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
3030 3031
	}

3032
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
3033
		free_irq(chip->irq, (void*)chip);
3034
	if (chip->msi)
3035
		pci_disable_msi(chip->pci);
3036 3037
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
3038

T
Takashi Iwai 已提交
3039 3040
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
3041 3042
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
3043
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
3044
			}
T
Takashi Iwai 已提交
3045
	}
T
Takashi Iwai 已提交
3046 3047
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
3048
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
3049 3050 3051
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
3052
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
3053
	}
3054 3055
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
3056
	pci_disable_device(chip->pci);
3057
	kfree(chip->azx_dev);
3058 3059 3060 3061
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
L
Linus Torvalds 已提交
3062 3063 3064 3065 3066
	kfree(chip);

	return 0;
}

3067
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
3068 3069 3070 3071
{
	return azx_free(device->device_data);
}

3072
#ifdef SUPPORT_VGA_SWITCHEROO
3073 3074 3075
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
3076
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

3099
static bool check_hdmi_disabled(struct pci_dev *pci)
3100 3101 3102 3103 3104
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
3105
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
3106 3107 3108 3109 3110
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
3111
#endif /* SUPPORT_VGA_SWITCHEROO */
3112

3113 3114 3115
/*
 * white/black-listing for position_fix
 */
3116
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
3117 3118
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
3119
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
3120
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
3121
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
3122
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
3123
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
3124
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
3125
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
3126
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
3127
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
3128
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
3129
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
3130
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
3131 3132 3133
	{}
};

3134
static int check_position_fix(struct azx *chip, int fix)
3135 3136 3137
{
	const struct snd_pci_quirk *q;

3138
	switch (fix) {
3139
	case POS_FIX_AUTO:
3140 3141
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
3142
	case POS_FIX_VIACOMBO:
3143
	case POS_FIX_COMBO:
3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
3154
	}
3155 3156

	/* Check VIA/ATI HD Audio Controller exist */
3157
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3158
		snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
3159
		return POS_FIX_VIACOMBO;
3160 3161
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3162
		snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
3163
		return POS_FIX_LPIB;
3164
	}
3165
	return POS_FIX_AUTO;
3166 3167
}

3168 3169 3170
/*
 * black-lists for probe_mask
 */
3171
static struct snd_pci_quirk probe_mask_list[] = {
3172 3173 3174 3175 3176 3177
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
3178 3179
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
3180 3181
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
3182
	/* forced codec slots */
3183
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
3184
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
3185 3186
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
3187 3188 3189
	{}
};

3190 3191
#define AZX_FORCE_CODEC_MASK	0x100

3192
static void check_probe_mask(struct azx *chip, int dev)
3193 3194 3195
{
	const struct snd_pci_quirk *q;

3196 3197
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
3198 3199 3200 3201 3202 3203
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
3204
			chip->codec_probe_mask = q->value;
3205 3206
		}
	}
3207 3208 3209 3210 3211 3212 3213 3214

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
3215 3216
}

3217
/*
T
Takashi Iwai 已提交
3218
 * white/black-list for enable_msi
3219
 */
3220
static struct snd_pci_quirk msi_black_list[] = {
T
Takashi Iwai 已提交
3221
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
3222
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
3223
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
3224
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
3225
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
3226 3227 3228
	{}
};

3229
static void check_msi(struct azx *chip)
3230 3231 3232
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
3233 3234
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
3235
		return;
T
Takashi Iwai 已提交
3236 3237 3238
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
3239 3240 3241 3242 3243
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
3244 3245 3246 3247
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
3248 3249
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
3250
		chip->msi = 0;
3251 3252 3253
	}
}

3254
/* check the snoop mode availability */
3255
static void azx_check_snoop_available(struct azx *chip)
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
3275 3276 3277
	case AZX_DRIVER_CTHDA:
		snoop = false;
		break;
3278 3279 3280
	}

	if (snoop != chip->snoop) {
3281 3282
		snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
			   pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
3283 3284 3285
		chip->snoop = snoop;
	}
}
3286

L
Linus Torvalds 已提交
3287 3288 3289
/*
 * constructor
 */
3290 3291 3292
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
3293
{
3294
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
3295 3296
		.dev_free = azx_dev_free,
	};
3297 3298
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
3299 3300

	*rchip = NULL;
3301

3302 3303
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
3304 3305
		return err;

3306
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3307
	if (!chip) {
3308
		snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
L
Linus Torvalds 已提交
3309 3310 3311 3312 3313
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
3314
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
3315 3316 3317
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
3318 3319
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
3320
	check_msi(chip);
3321
	chip->dev_index = dev;
3322
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
3323
	INIT_LIST_HEAD(&chip->pcm_list);
3324
	INIT_LIST_HEAD(&chip->list);
3325
	init_vga_switcheroo(chip);
3326
	init_completion(&chip->probe_wait);
L
Linus Torvalds 已提交
3327

3328 3329
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
3330 3331 3332 3333 3334 3335
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

3336
	check_probe_mask(chip, dev);
3337

3338
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
3339
	chip->snoop = hda_snoop;
3340
	azx_check_snoop_available(chip);
3341

3342 3343
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
3344
		case AZX_DRIVER_ICH:
3345
		case AZX_DRIVER_PCH:
3346
			bdl_pos_adj[dev] = 1;
3347 3348
			break;
		default:
3349
			bdl_pos_adj[dev] = 32;
3350 3351 3352 3353
			break;
		}
	}

3354 3355
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
3356 3357
		snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
		   pci_name(chip->pci));
3358 3359 3360 3361 3362 3363 3364 3365
		azx_free(chip);
		return err;
	}

	*rchip = chip;
	return 0;
}

3366
static int azx_first_init(struct azx *chip)
3367 3368 3369 3370 3371 3372 3373
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3384
	err = pci_request_regions(pci, "ICH HD audio");
3385
	if (err < 0)
L
Linus Torvalds 已提交
3386
		return err;
3387
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3388

3389
	chip->addr = pci_resource_start(pci, 0);
3390
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3391
	if (chip->remap_addr == NULL) {
3392
		snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
3393
		return -ENXIO;
L
Linus Torvalds 已提交
3394 3395
	}

3396 3397 3398
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3399

3400 3401
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3402 3403 3404 3405

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3406
	gcap = azx_readw(chip, GCAP);
3407
	snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
3408

3409
	/* disable SB600 64bit support for safety */
3410
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3421

3422 3423
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3424
		snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
3425
		gcap &= ~ICH6_GCAP_64OK;
3426
	}
3427

3428
	/* disable buffer size rounding to 128-byte multiples if supported */
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3439

3440
	/* allow 64bit DMA address if supported by H/W */
3441
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3442
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3443
	else {
3444 3445
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3446
	}
3447

3448 3449 3450 3451 3452 3453
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3454 3455 3456 3457 3458 3459 3460 3461
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3462
		case AZX_DRIVER_ATIHDMI_NS:
3463 3464 3465
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3466
		case AZX_DRIVER_GENERIC:
3467 3468 3469 3470 3471
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3472
	}
3473 3474
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3475
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3476 3477
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3478
	if (!chip->azx_dev) {
3479
		snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
3480
		return -ENOMEM;
3481 3482
	}

T
Takashi Iwai 已提交
3483 3484 3485 3486 3487 3488
	for (i = 0; i < chip->num_streams; i++) {
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
3489
			snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
3490
			return -ENOMEM;
T
Takashi Iwai 已提交
3491
		}
T
Takashi Iwai 已提交
3492
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3493
	}
3494
	/* allocate memory for the position buffer */
3495 3496 3497 3498
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3499
		snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
3500
		return -ENOMEM;
L
Linus Torvalds 已提交
3501
	}
T
Takashi Iwai 已提交
3502
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3503
	/* allocate CORB/RIRB */
3504 3505
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3506
		return err;
L
Linus Torvalds 已提交
3507 3508 3509 3510 3511

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3512
	azx_init_pci(chip);
3513
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3514 3515

	/* codec detection */
3516
	if (!chip->codec_mask) {
3517
		snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
3518
		return -ENODEV;
L
Linus Torvalds 已提交
3519 3520
	}

3521
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3522 3523 3524 3525 3526
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3527

L
Linus Torvalds 已提交
3528 3529 3530
	return 0;
}

3531 3532
static void power_down_all_codecs(struct azx *chip)
{
3533
#ifdef CONFIG_PM
3534 3535 3536 3537 3538 3539 3540 3541 3542 3543
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3544
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3545 3546 3547 3548 3549 3550 3551 3552
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
3553 3554
		snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
			   pci_name(chip->pci));
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3570
#endif
3571

3572 3573
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3574
{
3575
	static int dev;
3576 3577
	struct snd_card *card;
	struct azx *chip;
3578
	bool probe_now;
3579
	int err;
L
Linus Torvalds 已提交
3580

3581 3582 3583 3584 3585 3586 3587
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3588 3589
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
3590
		snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
3591
		return err;
L
Linus Torvalds 已提交
3592 3593
	}

3594 3595
	snd_card_set_dev(card, &pci->dev);

3596
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3597 3598
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3599
	card->private_data = chip;
3600 3601 3602 3603 3604 3605

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
3606
			   "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
3607 3608 3609 3610
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
3611
		snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
3612
			   pci_name(pci));
3613
		snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
3614 3615 3616
		chip->disabled = true;
	}

3617
	probe_now = !chip->disabled;
3618 3619 3620 3621 3622
	if (probe_now) {
		err = azx_first_init(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3623

3624 3625
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
3626 3627
		snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
			   pci_name(pci), patch[dev]);
3628 3629 3630
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3631 3632
		if (err < 0)
			goto out_free;
3633
		probe_now = false; /* continued in azx_firmware_cb() */
3634 3635 3636
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3637
	if (probe_now) {
3638 3639 3640 3641 3642
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

3643 3644 3645
	if (pci_dev_run_wake(pci))
		pm_runtime_put_noidle(&pci->dev);

3646
	dev++;
3647
	complete_all(&chip->probe_wait);
3648 3649 3650 3651
	return 0;

out_free:
	snd_card_free(card);
3652
	pci_set_drvdata(pci, NULL);
3653 3654 3655
	return err;
}

3656
static int azx_probe_continue(struct azx *chip)
3657 3658 3659 3660
{
	int dev = chip->dev_index;
	int err;

3661 3662 3663 3664
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3665
	/* create codec instances */
3666
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3667 3668
	if (err < 0)
		goto out_free;
3669
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3670 3671 3672
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3673 3674
		if (err < 0)
			goto out_free;
3675
#ifndef CONFIG_PM
3676 3677
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3678
#endif
3679 3680
	}
#endif
3681
	if ((probe_only[dev] & 1) == 0) {
3682 3683 3684 3685
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3686 3687

	/* create PCM streams */
3688
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3689 3690
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3691 3692

	/* create mixer controls */
3693
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3694 3695
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3696

3697
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3698 3699
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3700

3701 3702
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3703
	azx_notifier_register(chip);
3704
	azx_add_card_list(chip);
L
Linus Torvalds 已提交
3705

3706 3707
	return 0;

W
Wu Fengguang 已提交
3708
out_free:
3709
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3710
	return err;
L
Linus Torvalds 已提交
3711 3712
}

3713
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
3714
{
3715
	struct snd_card *card = pci_get_drvdata(pci);
3716 3717 3718 3719

	if (pci_dev_run_wake(pci))
		pm_runtime_get_noresume(&pci->dev);

3720 3721
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3722 3723 3724 3725
	pci_set_drvdata(pci, NULL);
}

/* PCI IDs */
3726
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3727
	/* CPT */
3728
	{ PCI_DEVICE(0x8086, 0x1c20),
3729
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3730
	/* PBG */
3731
	{ PCI_DEVICE(0x8086, 0x1d20),
3732
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3733
	/* Panther Point */
3734
	{ PCI_DEVICE(0x8086, 0x1e20),
3735
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3736 3737
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
3738
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3739 3740 3741 3742 3743
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3744 3745
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
3746
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3747 3748
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
3749
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3750
	/* Haswell */
3751 3752
	{ PCI_DEVICE(0x8086, 0x0a0c),
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3753
	{ PCI_DEVICE(0x8086, 0x0c0c),
3754
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3755
	{ PCI_DEVICE(0x8086, 0x0d0c),
3756
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3757 3758
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
3759
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3760
	/* Poulsbo */
3761
	{ PCI_DEVICE(0x8086, 0x811b),
3762 3763
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
	/* Oaktrail */
3764
	{ PCI_DEVICE(0x8086, 0x080a),
3765
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3766
	/* ICH */
3767
	{ PCI_DEVICE(0x8086, 0x2668),
3768 3769
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3770
	{ PCI_DEVICE(0x8086, 0x27d8),
3771 3772
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3773
	{ PCI_DEVICE(0x8086, 0x269a),
3774 3775
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3776
	{ PCI_DEVICE(0x8086, 0x284b),
3777 3778
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3779
	{ PCI_DEVICE(0x8086, 0x293e),
3780 3781
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3782
	{ PCI_DEVICE(0x8086, 0x293f),
3783 3784
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3785
	{ PCI_DEVICE(0x8086, 0x3a3e),
3786 3787
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3788
	{ PCI_DEVICE(0x8086, 0x3a6e),
3789 3790
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3791 3792 3793 3794
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3795
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3796 3797 3798 3799 3800 3801 3802 3803
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3804
	/* ATI HDMI */
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3833 3834 3835 3836 3837 3838 3839 3840
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3841
	/* VIA VT8251/VT8237A */
3842 3843
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3844 3845 3846 3847
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
3848 3849 3850 3851 3852
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3853 3854 3855
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3856
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3857
	/* Teradici */
3858 3859
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3860 3861
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3862
	/* Creative X-Fi (CA0110-IBG) */
3863 3864 3865 3866 3867
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3868 3869 3870 3871 3872
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
3873 3874 3875
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3876
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3877
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3878 3879
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
3880 3881
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3882
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3883
#endif
3884 3885
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
3886 3887
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
3888
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
3889 3890 3891
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3892
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
3893 3894 3895
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3896
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
3897 3898 3899 3900 3901
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
3902
static struct pci_driver azx_driver = {
3903
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
3904 3905
	.id_table = azx_ids,
	.probe = azx_probe,
3906
	.remove = azx_remove,
3907 3908 3909
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
3910 3911
};

3912
module_pci_driver(azx_driver);