hda_intel.c 65.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55 56 57
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
58 59
#include <sound/core.h>
#include <sound/initval.h>
60 61
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
62
#include <linux/vgaarb.h>
63
#include <linux/vga_switcheroo.h>
64
#include <linux/firmware.h>
L
Linus Torvalds 已提交
65
#include "hda_codec.h"
66
#include "hda_controller.h"
I
Imre Deak 已提交
67
#include "hda_intel.h"
L
Linus Torvalds 已提交
68

L
Libin Yang 已提交
69 70 71
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

72 73 74 75 76 77 78 79 80
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
};

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
118

119 120
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
121
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
122
static char *model[SNDRV_CARDS];
123
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
124
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
125
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
126
static int probe_only[SNDRV_CARDS];
127
static int jackpoll_ms[SNDRV_CARDS];
128
static bool single_cmd;
T
Takashi Iwai 已提交
129
static int enable_msi = -1;
130 131 132
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
133
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
134
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
135 136
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
137

138
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
139
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
140
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
141
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
142 143 144
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
145
MODULE_PARM_DESC(model, "Use the given board model.");
146
module_param_array(position_fix, int, NULL, 0444);
147
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
148
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
149 150
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
151
module_param_array(probe_mask, int, NULL, 0444);
152
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
153
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
154
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
155 156
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
157
module_param(single_cmd, bool, 0444);
158 159
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
160
module_param(enable_msi, bint, 0444);
161
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
162 163 164 165
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
166
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
167
module_param_array(beep_mode, bool, NULL, 0444);
168
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
169
			    "(0=off, 1=on) (default=1).");
170
#endif
171

172
#ifdef CONFIG_PM
173
static int param_set_xint(const char *val, const struct kernel_param *kp);
174
static const struct kernel_param_ops param_ops_xint = {
175 176 177 178 179
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

180
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
181
module_param(power_save, xint, 0644);
182 183
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
184

185 186 187 188
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
189 190
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
191
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
192
#else
193
#define power_save	0
194
#endif /* CONFIG_PM */
195

196 197
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
198 199 200
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
201
#ifdef CONFIG_X86
202 203
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
204 205 206 207 208 209
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
210 211 212
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
213
			 "{Intel, ICH7},"
214
			 "{Intel, ESB2},"
215
			 "{Intel, ICH8},"
216
			 "{Intel, ICH9},"
217
			 "{Intel, ICH10},"
218
			 "{Intel, PCH},"
219
			 "{Intel, CPT},"
220
			 "{Intel, PPT},"
221
			 "{Intel, LPT},"
222
			 "{Intel, LPT_LP},"
223
			 "{Intel, WPT_LP},"
224
			 "{Intel, SPT},"
225
			 "{Intel, SPT_LP},"
226
			 "{Intel, HPT},"
227
			 "{Intel, PBG},"
228
			 "{Intel, SCH},"
229
			 "{ATI, SB450},"
230
			 "{ATI, SB600},"
231
			 "{ATI, RS600},"
232
			 "{ATI, RS690},"
233 234
			 "{ATI, RS780},"
			 "{ATI, R600},"
235 236
			 "{ATI, RV630},"
			 "{ATI, RV610},"
237 238 239 240
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
241
			 "{VIA, VT8251},"
242
			 "{VIA, VT8237A},"
243 244
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
245 246
MODULE_DESCRIPTION("Intel HDA driver");

247
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
248
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
249 250 251 252 253
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
254 255 256
/*
 */

257 258 259
/* driver types */
enum {
	AZX_DRIVER_ICH,
260
	AZX_DRIVER_PCH,
261
	AZX_DRIVER_SCH,
262
	AZX_DRIVER_HDMI,
263
	AZX_DRIVER_ATI,
264
	AZX_DRIVER_ATIHDMI,
265
	AZX_DRIVER_ATIHDMI_NS,
266 267 268
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
269
	AZX_DRIVER_NVIDIA,
270
	AZX_DRIVER_TERA,
271
	AZX_DRIVER_CTX,
272
	AZX_DRIVER_CTHDA,
273
	AZX_DRIVER_CMEDIA,
274
	AZX_DRIVER_GENERIC,
275
	AZX_NUM_DRIVERS, /* keep this as last entry */
276 277
};

278 279 280 281
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

282 283
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
284
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
285

286
/* quirks for Intel PCH */
287
#define AZX_DCAPS_INTEL_PCH_BASE \
288
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
289
	 AZX_DCAPS_SNOOP_TYPE(SCH))
290

291
/* PCH up to IVB; no runtime PM */
292
#define AZX_DCAPS_INTEL_PCH_NOPM \
293
	(AZX_DCAPS_INTEL_PCH_BASE)
294

295
/* PCH for HSW/BDW; with runtime PM */
296
#define AZX_DCAPS_INTEL_PCH \
297
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
298

299
/* HSW HDMI */
300
#define AZX_DCAPS_INTEL_HASWELL \
301
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
302 303
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
304

305 306
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
307
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
308 309
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
310

311 312 313
#define AZX_DCAPS_INTEL_BAYTRAIL \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)

314 315 316
#define AZX_DCAPS_INTEL_BRASWELL \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)

317
#define AZX_DCAPS_INTEL_SKYLAKE \
318 319
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)
320

321 322 323 324
#define AZX_DCAPS_INTEL_BROXTON \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)

325 326
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
327 328
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
329 330 331

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
332 333
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
334

335 336 337 338
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

339 340
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
341
	(AZX_DCAPS_NO_MSI | /*AZX_DCAPS_ALIGN_BUFSIZE |*/ \
342 343
	 AZX_DCAPS_NO_64BIT | AZX_DCAPS_CORBRP_SELF_CLEAR |\
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
344

345
#define AZX_DCAPS_PRESET_CTHDA \
346
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
347
	 AZX_DCAPS_NO_64BIT |\
348
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
349

350
/*
351
 * vga_switcheroo support
352 353
 */
#ifdef SUPPORT_VGA_SWITCHEROO
354 355 356 357 358
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

359 360 361 362 363
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

364 365
#define IS_BROXTON(pci)	((pci)->device == 0x5a98)

366
static char *driver_short_names[] = {
367
	[AZX_DRIVER_ICH] = "HDA Intel",
368
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
369
	[AZX_DRIVER_SCH] = "HDA Intel MID",
370
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
371
	[AZX_DRIVER_ATI] = "HDA ATI SB",
372
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
373
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
374 375
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
376 377
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
378
	[AZX_DRIVER_TERA] = "HDA Teradici", 
379
	[AZX_DRIVER_CTX] = "HDA Creative", 
380
	[AZX_DRIVER_CTHDA] = "HDA Creative",
381
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
382
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
383 384
};

T
Takashi Iwai 已提交
385
#ifdef CONFIG_X86
386
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
387
{
388 389
	int pages;

T
Takashi Iwai 已提交
390 391
	if (azx_snoop(chip))
		return;
392 393 394 395 396 397
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
398 399
		if (chip->driver_type == AZX_DRIVER_CMEDIA)
			return; /* deal with only CORB/RIRB buffers */
T
Takashi Iwai 已提交
400
		if (on)
401
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
402
		else
403 404
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
405
	}
406 407 408 409 410 411 412
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
413 414 415 416 417
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
418
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
419 420
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
421
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
422 423
{
	if (azx_dev->wc_marked != on) {
424
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
425 426 427 428 429 430 431 432 433 434
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
435
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
436 437 438 439
{
}
#endif

440
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
441

442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
459 460
	int snoop_type = azx_get_snoop_type(chip);

461 462 463
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
464 465
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
466
	 */
467
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
468
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
469
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
470
	}
471

472 473 474
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
475
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
476 477
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
478
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
479 480
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
481 482 483
	}

	/* For NVIDIA HDA, enable snoop */
484
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
485 486
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
487 488 489
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
490 491 492 493 494 495
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
496 497 498
	}

	/* Enable SCH/PCH snoop if needed */
499
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
500
		unsigned short snoop;
T
Takashi Iwai 已提交
501
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
502 503 504 505 506 507
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
508 509 510
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
511 512 513
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
514
        }
L
Linus Torvalds 已提交
515 516
}

517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

	val = azx_readl(chip, SKL_EM4L);
	val &= (0x3 << 20);
	azx_writel(chip, SKL_EM4L, val);
}

533 534
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
535
	struct hdac_bus *bus = azx_bus(chip);
536
	struct pci_dev *pci = chip->pci;
537 538

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
539
		snd_hdac_set_codec_wakeup(bus, true);
540 541
	azx_init_chip(chip, full_reset);
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
542
		snd_hdac_set_codec_wakeup(bus, false);
543 544 545 546

	/* reduce dma latency to avoid noise */
	if (IS_BROXTON(pci))
		bxt_reduce_dma_latency(chip);
547 548
}

549 550 551 552
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
553
	struct snd_pcm_substream *substream = azx_dev->core.substream;
554 555 556 557 558 559 560 561 562
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
563
		if (delay >= azx_dev->core.delay_negative_threshold)
564 565
			delay = 0;
		else
566
			delay += azx_dev->core.bufsize;
567 568
	}

569
	if (delay >= azx_dev->core.period_bytes) {
570 571
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
572
			 delay, azx_dev->core.period_bytes);
573 574 575 576 577 578 579 580
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

581 582
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
583 584 585
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
586
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
587 588 589 590 591 592
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
593
	} else if (ok == 0) {
D
Dylan Reid 已提交
594 595
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
596
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
597 598 599 600
	}
	return 0;
}

601 602 603
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
604
	struct hdac_bus *bus = azx_bus(chip);
605

606
	return snd_hdac_display_power(bus, enable);
607 608
}

609 610 611 612 613 614 615 616 617 618 619
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
620
	struct snd_pcm_substream *substream = azx_dev->core.substream;
621
	int stream = substream->stream;
622
	u32 wallclk;
623 624
	unsigned int pos;

625 626
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
627 628
		return -1;	/* bogus (too early) interrupt */

629 630 631 632 633 634 635 636
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
637 638 639
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
640 641 642 643 644 645 646 647 648
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

649
	if (pos >= azx_dev->core.bufsize)
650
		pos = 0;
651

652
	if (WARN_ONCE(!azx_dev->core.period_bytes,
653
		      "hda-intel: zero azx_dev->period_bytes"))
654
		return -1; /* this shouldn't happen! */
655 656
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
657
		/* NG - it's below the first next period boundary */
658
		return chip->bdl_pos_adj ? 0 : -1;
659
	azx_dev->core.start_wallclk += wallclk;
660 661 662 663 664 665 666 667
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
668 669
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
670 671 672
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
673

674
	if (!hda->irq_pending_warned) {
675 676 677
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
678
		hda->irq_pending_warned = 1;
679 680
	}

681 682
	for (;;) {
		pending = 0;
683
		spin_lock_irq(&bus->reg_lock);
684 685
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
686
			if (!azx_dev->irq_pending ||
687 688
			    !s->substream ||
			    !s->running)
689
				continue;
690 691
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
692
				azx_dev->irq_pending = 0;
693
				spin_unlock(&bus->reg_lock);
694
				snd_pcm_period_elapsed(s->substream);
695
				spin_lock(&bus->reg_lock);
696 697
			} else if (ok < 0) {
				pending = 0;	/* too early */
698 699 700
			} else
				pending++;
		}
701
		spin_unlock_irq(&bus->reg_lock);
702 703
		if (!pending)
			return;
704
		msleep(1);
705 706 707 708 709 710
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
711 712
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
713

714
	spin_lock_irq(&bus->reg_lock);
715 716 717 718
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
719
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
720 721
}

722 723
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
724 725
	struct hdac_bus *bus = azx_bus(chip);

726 727
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
728
			KBUILD_MODNAME, chip)) {
729 730 731
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
732 733 734 735
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
736
	bus->irq = chip->pci->irq;
737
	pci_intx(chip->pci, !chip->msi);
738 739 740
	return 0;
}

741 742 743 744 745 746 747 748
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

749
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
750
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
751 752 753 754 755 756 757 758
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
759 760
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
761 762 763 764

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
765 766
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
767 768 769 770 771 772 773 774 775 776

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
777
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
778 779 780 781
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
782 783
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
784 785 786 787 788
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
789 790
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
791 792 793 794 795 796 797
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

798
#ifdef CONFIG_PM
799 800 801 802 803
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
804
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
805
	mutex_lock(&card_list_lock);
806
	list_add(&hda->list, &card_list);
807 808 809 810 811
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
812
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
813
	mutex_lock(&card_list_lock);
814
	list_del_init(&hda->list);
815 816 817 818 819 820
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
821
	struct hda_intel *hda;
822 823 824 825 826 827 828 829
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
830 831
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
832
		if (!hda->probe_continued || chip->disabled)
833
			continue;
834
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
835 836 837 838 839 840 841
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
842
#endif /* CONFIG_PM */
843

844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
/* Intel HSW/BDW display HDA controller is in GPU. Both its power and link BCLK
 * depends on GPU. Two Extended Mode registers EM4 (M value) and EM5 (N Value)
 * are used to convert CDClk (Core Display Clock) to 24MHz BCLK:
 * BCLK = CDCLK * M / N
 * The values will be lost when the display power well is disabled and need to
 * be restored to avoid abnormal playback speed.
 */
static void haswell_set_bclk(struct hda_intel *hda)
{
	struct azx *chip = &hda->chip;
	int cdclk_freq;
	unsigned int bclk_m, bclk_n;

	if (!hda->need_i915_power)
		return;

	cdclk_freq = snd_hdac_get_display_clk(azx_bus(chip));
	switch (cdclk_freq) {
	case 337500:
		bclk_m = 16;
		bclk_n = 225;
		break;

	case 450000:
	default: /* default CDCLK 450MHz */
		bclk_m = 4;
		bclk_n = 75;
		break;

	case 540000:
		bclk_m = 4;
		bclk_n = 90;
		break;

	case 675000:
		bclk_m = 8;
		bclk_n = 225;
		break;
	}

	azx_writew(chip, HSW_EM4, bclk_m);
	azx_writew(chip, HSW_EM5, bclk_n);
}

888
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
889 890 891
/*
 * power management
 */
892
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
893
{
894
	struct snd_card *card = dev_get_drvdata(dev);
895 896
	struct azx *chip;
	struct hda_intel *hda;
897
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
898

899 900 901 902 903
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
904
	if (chip->disabled || hda->init_failed || !chip->running)
905 906
		return 0;

907
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
908
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
909
	azx_clear_irq_pending(chip);
910
	azx_stop_chip(chip);
911
	azx_enter_link_reset(chip);
912 913 914
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
915
	}
916

917
	if (chip->msi)
918
		pci_disable_msi(chip->pci);
919 920
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
921
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
922 923

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
924 925 926
	return 0;
}

927
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
928
{
929 930
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
931 932 933 934 935
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
L
Linus Torvalds 已提交
936

937 938
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
939
	if (chip->disabled || hda->init_failed || !chip->running)
940 941
		return 0;

942 943
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power) {
944
		snd_hdac_display_power(azx_bus(chip), true);
945
		haswell_set_bclk(hda);
946
	}
947 948 949 950
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
951
		return -EIO;
952
	azx_init_pci(chip);
953

954
	hda_intel_init_chip(chip, true);
955

T
Takashi Iwai 已提交
956
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
957 958

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
959 960
	return 0;
}
961 962
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
#ifdef CONFIG_PM_SLEEP
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci))

static int azx_freeze_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

993
#ifdef CONFIG_PM
994 995 996
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
997 998
	struct azx *chip;
	struct hda_intel *hda;
999

1000 1001 1002 1003 1004
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1005
	if (chip->disabled || hda->init_failed)
1006 1007
		return 0;

1008
	if (!azx_has_pm_runtime(chip))
1009 1010
		return 0;

1011 1012 1013 1014
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1015
	azx_stop_chip(chip);
1016
	azx_enter_link_reset(chip);
1017
	azx_clear_irq_pending(chip);
1018 1019
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
1020
		snd_hdac_display_power(azx_bus(chip), false);
1021

L
Libin Yang 已提交
1022
	trace_azx_runtime_suspend(chip);
1023 1024 1025 1026 1027 1028
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1029 1030
	struct azx *chip;
	struct hda_intel *hda;
1031
	struct hdac_bus *bus;
1032 1033
	struct hda_codec *codec;
	int status;
1034

1035 1036 1037 1038 1039
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1040
	if (chip->disabled || hda->init_failed)
1041 1042
		return 0;

1043
	if (!azx_has_pm_runtime(chip))
1044 1045
		return 0;

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		bus = azx_bus(chip);
		if (hda->need_i915_power) {
			snd_hdac_display_power(bus, true);
			haswell_set_bclk(hda);
		} else {
			/* toggle codec wakeup bit for STATESTS read */
			snd_hdac_set_codec_wakeup(bus, true);
			snd_hdac_set_codec_wakeup(bus, false);
		}
1056
	}
1057 1058 1059 1060

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1061
	azx_init_pci(chip);
1062
	hda_intel_init_chip(chip, true);
1063

1064 1065
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1066
			if (status & (1 << codec->addr))
1067 1068
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1069 1070 1071 1072 1073 1074
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1075
	trace_azx_runtime_resume(chip);
1076 1077
	return 0;
}
1078 1079 1080 1081

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1082 1083 1084 1085 1086
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1087

1088 1089
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1090
	if (chip->disabled || hda->init_failed)
1091 1092
		return 0;

1093
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1094
	    azx_bus(chip)->codec_powered || !chip->running)
1095 1096 1097 1098 1099
		return -EBUSY;

	return 0;
}

1100 1101
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1102 1103 1104 1105
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1106
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1107 1108
};

1109 1110 1111
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1112
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1113 1114


1115
static int azx_probe_continue(struct azx *chip);
1116

1117
#ifdef SUPPORT_VGA_SWITCHEROO
1118
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1119 1120 1121 1122 1123 1124

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1125
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1126 1127
	bool disabled;

1128 1129
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1130 1131 1132 1133 1134 1135
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1136
	if (!hda->probe_continued) {
1137 1138
		chip->disabled = disabled;
		if (!disabled) {
1139 1140
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1141
			if (azx_probe_continue(chip) < 0) {
1142
				dev_err(chip->card->dev, "initialization error\n");
1143
				hda->init_failed = true;
1144 1145 1146
			}
		}
	} else {
1147
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1148
			 disabled ? "Disabling" : "Enabling");
1149
		if (disabled) {
1150 1151
			pm_runtime_put_sync_suspend(card->dev);
			azx_suspend(card->dev);
1152
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1153 1154 1155
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1156
			chip->disabled = true;
1157
			if (snd_hda_lock_devices(&chip->bus))
1158 1159
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1160
		} else {
1161
			snd_hda_unlock_devices(&chip->bus);
1162
			pm_runtime_get_noresume(card->dev);
1163
			chip->disabled = false;
1164
			azx_resume(card->dev);
1165 1166 1167 1168 1169 1170 1171 1172
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1173
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1174

1175 1176
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1177
		return false;
1178
	if (chip->disabled || !hda->probe_continued)
1179
		return true;
1180
	if (snd_hda_lock_devices(&chip->bus))
1181
		return false;
1182
	snd_hda_unlock_devices(&chip->bus);
1183 1184 1185
	return true;
}

1186
static void init_vga_switcheroo(struct azx *chip)
1187
{
1188
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1189 1190
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1191
		dev_info(chip->card->dev,
1192
			 "Handle vga_switcheroo audio client\n");
1193
		hda->use_vga_switcheroo = 1;
1194 1195 1196 1197 1198 1199 1200 1201 1202
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

1203
static int register_vga_switcheroo(struct azx *chip)
1204
{
1205
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1206 1207
	int err;

1208
	if (!hda->use_vga_switcheroo)
1209 1210 1211 1212
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
1213
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
1214
						   VGA_SWITCHEROO_DIS);
1215 1216
	if (err < 0)
		return err;
1217
	hda->vga_switcheroo_registered = 1;
1218 1219

	/* register as an optimus hdmi audio power domain */
1220
	vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
1221
							 &hda->hdmi_pm_domain);
1222
	return 0;
1223 1224 1225 1226
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1227
#define check_hdmi_disabled(pci)	false
1228 1229
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1230 1231 1232
/*
 * destructor
 */
1233
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1234
{
W
Wang Xingchao 已提交
1235
	struct pci_dev *pci = chip->pci;
1236
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1237
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1238

1239
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1240 1241
		pm_runtime_get_noresume(&pci->dev);

1242 1243
	azx_del_card_list(chip);

1244 1245
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1246

1247
	if (use_vga_switcheroo(hda)) {
1248 1249
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1250
		if (hda->vga_switcheroo_registered)
1251
			vga_switcheroo_unregister_client(chip->pci);
1252 1253
	}

1254
	if (bus->chip_init) {
1255
		azx_clear_irq_pending(chip);
1256
		azx_stop_all_streams(chip);
1257
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1258 1259
	}

1260 1261
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1262
	if (chip->msi)
1263
		pci_disable_msi(chip->pci);
1264
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1265

1266
	azx_free_stream_pages(chip);
1267 1268 1269
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1270 1271
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1272

L
Linus Torvalds 已提交
1273
	pci_disable_device(chip->pci);
1274
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1275
	release_firmware(chip->fw);
1276
#endif
1277

1278
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1279
		if (hda->need_i915_power)
1280 1281
			snd_hdac_display_power(bus, false);
		snd_hdac_i915_exit(bus);
1282
	}
1283
	kfree(hda);
L
Linus Torvalds 已提交
1284 1285 1286 1287

	return 0;
}

1288 1289 1290 1291 1292 1293 1294 1295
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1296
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1297 1298 1299 1300
{
	return azx_free(device->device_data);
}

1301
#ifdef SUPPORT_VGA_SWITCHEROO
1302
/*
1303
 * Check of disabled HDMI controller by vga_switcheroo
1304
 */
1305
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1328
static bool check_hdmi_disabled(struct pci_dev *pci)
1329 1330 1331 1332 1333
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1334
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1335 1336 1337 1338 1339
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1340
#endif /* SUPPORT_VGA_SWITCHEROO */
1341

1342 1343 1344
/*
 * white/black-listing for position_fix
 */
1345
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1346 1347
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1348
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1349
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1350
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1351
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1352
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1353
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1354
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1355
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1356
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1357
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1358
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1359
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1360 1361 1362
	{}
};

1363
static int check_position_fix(struct azx *chip, int fix)
1364 1365 1366
{
	const struct snd_pci_quirk *q;

1367
	switch (fix) {
1368
	case POS_FIX_AUTO:
1369 1370
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1371
	case POS_FIX_VIACOMBO:
1372
	case POS_FIX_COMBO:
1373 1374 1375 1376 1377
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1378 1379 1380
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1381
		return q->value;
1382
	}
1383 1384

	/* Check VIA/ATI HD Audio Controller exist */
1385
	if (chip->driver_type == AZX_DRIVER_VIA) {
1386
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1387
		return POS_FIX_VIACOMBO;
1388 1389
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1390
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1391
		return POS_FIX_LPIB;
1392
	}
1393
	return POS_FIX_AUTO;
1394 1395
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

	if (fix == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1420 1421 1422
/*
 * black-lists for probe_mask
 */
1423
static struct snd_pci_quirk probe_mask_list[] = {
1424 1425 1426 1427 1428 1429
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1430 1431
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1432 1433
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1434
	/* forced codec slots */
1435
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1436
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1437 1438
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1439 1440 1441
	{}
};

1442 1443
#define AZX_FORCE_CODEC_MASK	0x100

1444
static void check_probe_mask(struct azx *chip, int dev)
1445 1446 1447
{
	const struct snd_pci_quirk *q;

1448 1449
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1450 1451
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1452 1453 1454
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1455
			chip->codec_probe_mask = q->value;
1456 1457
		}
	}
1458 1459 1460 1461

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1462
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1463
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1464
			 (int)azx_bus(chip)->codec_mask);
1465
	}
1466 1467
}

1468
/*
T
Takashi Iwai 已提交
1469
 * white/black-list for enable_msi
1470
 */
1471
static struct snd_pci_quirk msi_black_list[] = {
1472 1473 1474 1475
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1476
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1477
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1478
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1479
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1480
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1481
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1482 1483 1484
	{}
};

1485
static void check_msi(struct azx *chip)
1486 1487 1488
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1489 1490
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1491
		return;
T
Takashi Iwai 已提交
1492 1493 1494
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1495
	if (q) {
1496 1497 1498
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1499
		chip->msi = q->value;
1500 1501 1502 1503
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1504
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1505
		dev_info(chip->card->dev, "Disabling MSI\n");
1506
		chip->msi = 0;
1507 1508 1509
	}
}

1510
/* check the snoop mode availability */
1511
static void azx_check_snoop_available(struct azx *chip)
1512
{
1513
	int snoop = hda_snoop;
1514

1515 1516 1517 1518 1519 1520 1521 1522
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
		return;
	}

	snoop = true;
1523 1524
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1525 1526 1527
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1528 1529 1530 1531
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
		if (!(val & 0x80) && chip->pci->revision == 0x30)
			snoop = false;
1532 1533
	}

1534 1535 1536
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1537 1538 1539
	chip->snoop = snoop;
	if (!snoop)
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1540
}
1541

1542 1543
static void azx_probe_work(struct work_struct *work)
{
1544 1545
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1546 1547
}

1548 1549
static int default_bdl_pos_adj(struct azx *chip)
{
1550 1551 1552 1553 1554 1555 1556 1557 1558
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1559 1560 1561 1562 1563 1564 1565 1566 1567
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1568 1569 1570
/*
 * constructor
 */
1571 1572 1573
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1574 1575 1576
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1577
{
1578
	static struct snd_device_ops ops = {
1579
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1580 1581
		.dev_free = azx_dev_free,
	};
1582
	struct hda_intel *hda;
1583 1584
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1585 1586

	*rchip = NULL;
1587

1588 1589
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1590 1591
		return err;

1592 1593
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1594 1595 1596 1597
		pci_disable_device(pci);
		return -ENOMEM;
	}

1598
	chip = &hda->chip;
1599
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1600 1601
	chip->card = card;
	chip->pci = pci;
1602
	chip->ops = &pci_hda_ops;
1603 1604
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1605
	check_msi(chip);
1606
	chip->dev_index = dev;
1607
	chip->jackpoll_ms = jackpoll_ms;
1608
	INIT_LIST_HEAD(&chip->pcm_list);
1609 1610
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1611
	init_vga_switcheroo(chip);
1612
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1613

1614
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1615

1616
	check_probe_mask(chip, dev);
1617

1618
	chip->single_cmd = single_cmd;
1619
	azx_check_snoop_available(chip);
1620

1621 1622 1623 1624
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1625

1626 1627 1628 1629 1630 1631 1632
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1633 1634 1635 1636 1637
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1638 1639
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1640
		dev_err(card->dev, "Error creating device [card]!\n");
1641 1642 1643 1644
		azx_free(chip);
		return err;
	}

1645
	/* continue probing in work context as may trigger request module */
1646
	INIT_WORK(&hda->probe_work, azx_probe_work);
1647

1648
	*rchip = chip;
1649

1650 1651 1652
	return 0;
}

1653
static int azx_first_init(struct azx *chip)
1654 1655 1656 1657
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1658
	struct hdac_bus *bus = azx_bus(chip);
1659
	int err;
1660
	unsigned short gcap;
1661
	unsigned int dma_bits = 64;
1662

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1673
	err = pci_request_regions(pci, "ICH HD audio");
1674
	if (err < 0)
L
Linus Torvalds 已提交
1675
		return err;
1676
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1677

1678 1679 1680
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1681
		dev_err(card->dev, "ioremap error\n");
1682
		return -ENXIO;
L
Linus Torvalds 已提交
1683 1684
	}

1685 1686 1687 1688 1689
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1690 1691
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1692
	}
1693

1694 1695
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
1696 1697

	pci_set_master(pci);
1698
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1699

1700
	gcap = azx_readw(chip, GCAP);
1701
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1702

1703 1704 1705 1706
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1707
	/* disable SB600 64bit support for safety */
1708
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1709
		struct pci_dev *p_smbus;
1710
		dma_bits = 40;
1711 1712 1713 1714 1715
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1716
				gcap &= ~AZX_GCAP_64OK;
1717 1718 1719
			pci_dev_put(p_smbus);
		}
	}
1720

1721 1722
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1723
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1724
		gcap &= ~AZX_GCAP_64OK;
1725
	}
1726

1727
	/* disable buffer size rounding to 128-byte multiples if supported */
1728 1729 1730
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1731
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1732 1733 1734 1735
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1736

1737
	/* allow 64bit DMA address if supported by H/W */
1738 1739
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1740 1741
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1742
	} else {
1743 1744
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1745
	}
1746

1747 1748 1749 1750 1751 1752
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1753 1754 1755 1756 1757 1758 1759 1760
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1761
		case AZX_DRIVER_ATIHDMI_NS:
1762 1763 1764
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1765
		case AZX_DRIVER_GENERIC:
1766 1767 1768 1769 1770
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1771
	}
1772 1773
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1774 1775
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1776 1777
	/* initialize streams */
	err = azx_init_streams(chip);
1778
	if (err < 0)
1779
		return err;
L
Linus Torvalds 已提交
1780

1781 1782 1783
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1784 1785

	/* initialize chip */
1786
	azx_init_pci(chip);
1787

1788 1789 1790 1791 1792 1793
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		struct hda_intel *hda;

		hda = container_of(chip, struct hda_intel, chip);
		haswell_set_bclk(hda);
	}
1794

1795
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1796 1797

	/* codec detection */
1798
	if (!azx_bus(chip)->codec_mask) {
1799
		dev_err(card->dev, "no codecs found!\n");
1800
		return -ENODEV;
L
Linus Torvalds 已提交
1801 1802
	}

1803
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1804 1805 1806 1807
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1808
		 card->shortname, bus->addr, bus->irq);
1809

L
Linus Torvalds 已提交
1810 1811 1812
	return 0;
}

1813
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1814 1815 1816 1817 1818 1819 1820 1821
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1822
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1838
#endif
1839

1840 1841 1842 1843 1844
/*
 * HDA controller ops.
 */

/* PCI register access. */
1845
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1846 1847 1848 1849
{
	writel(value, addr);
}

1850
static u32 pci_azx_readl(u32 __iomem *addr)
1851 1852 1853 1854
{
	return readl(addr);
}

1855
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1856 1857 1858 1859
{
	writew(value, addr);
}

1860
static u16 pci_azx_readw(u16 __iomem *addr)
1861 1862 1863 1864
{
	return readw(addr);
}

1865
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
1866 1867 1868 1869
{
	writeb(value, addr);
}

1870
static u8 pci_azx_readb(u8 __iomem *addr)
1871 1872 1873 1874
{
	return readb(addr);
}

1875 1876
static int disable_msi_reset_irq(struct azx *chip)
{
1877
	struct hdac_bus *bus = azx_bus(chip);
1878 1879
	int err;

1880 1881
	free_irq(bus->irq, chip);
	bus->irq = -1;
1882 1883 1884 1885 1886 1887 1888 1889 1890
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

1891
/* DMA page allocation helpers.  */
1892
static int dma_alloc_pages(struct hdac_bus *bus,
1893 1894 1895 1896
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
1897
	struct azx *chip = bus_to_azx(bus);
1898 1899 1900
	int err;

	err = snd_dma_alloc_pages(type,
1901
				  bus->dev,
1902 1903 1904 1905 1906 1907 1908
				  size, buf);
	if (err < 0)
		return err;
	mark_pages_wc(chip, buf, true);
	return 0;
}

1909
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
1910
{
1911
	struct azx *chip = bus_to_azx(bus);
1912

1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	mark_pages_wc(chip, buf, false);
	snd_dma_free_pages(buf);
}

static int substream_alloc_pages(struct azx *chip,
				 struct snd_pcm_substream *substream,
				 size_t size)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	int ret;

	mark_runtime_wc(chip, azx_dev, substream, false);
	ret = snd_pcm_lib_malloc_pages(substream, size);
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, substream, true);
	return 0;
}

static int substream_free_pages(struct azx *chip,
				struct snd_pcm_substream *substream)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	mark_runtime_wc(chip, azx_dev, substream, false);
	return snd_pcm_lib_free_pages(substream);
}

1940 1941 1942 1943 1944 1945
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
1946
	if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
1947 1948 1949 1950
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

1951
static const struct hdac_io_ops pci_hda_io_ops = {
1952 1953 1954 1955 1956 1957
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
1958 1959
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
1960 1961 1962 1963
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
1964 1965
	.substream_alloc_pages = substream_alloc_pages,
	.substream_free_pages = substream_free_pages,
1966
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
1967
	.position_check = azx_position_check,
1968
	.link_power = azx_intel_link_power,
1969 1970
};

1971 1972
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
1973
{
1974
	static int dev;
1975
	struct snd_card *card;
1976
	struct hda_intel *hda;
1977
	struct azx *chip;
1978
	bool schedule_probe;
1979
	int err;
L
Linus Torvalds 已提交
1980

1981 1982 1983 1984 1985 1986 1987
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

1988 1989
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
1990
	if (err < 0) {
1991
		dev_err(&pci->dev, "Error creating card!\n");
1992
		return err;
L
Linus Torvalds 已提交
1993 1994
	}

1995
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
1996 1997
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
1998
	card->private_data = chip;
1999
	hda = container_of(chip, struct hda_intel, chip);
2000 2001 2002 2003 2004

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2005
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2006 2007 2008 2009
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2010 2011
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2012 2013 2014
		chip->disabled = true;
	}

2015
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2016

2017 2018
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2019 2020
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2021 2022 2023
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2024 2025
		if (err < 0)
			goto out_free;
2026
		schedule_probe = false; /* continued in azx_firmware_cb() */
2027 2028 2029
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2030
#ifndef CONFIG_SND_HDA_I915
2031 2032
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2033 2034
#endif

2035
	if (schedule_probe)
2036
		schedule_work(&hda->probe_work);
2037 2038

	dev++;
2039
	if (chip->disabled)
2040
		complete_all(&hda->probe_wait);
2041 2042 2043 2044 2045 2046 2047
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2048 2049 2050 2051 2052 2053
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2054
static int azx_probe_continue(struct azx *chip)
2055
{
2056
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2057
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2058
	struct pci_dev *pci = chip->pci;
2059 2060 2061
	int dev = chip->dev_index;
	int err;

2062
	hda->probe_continued = 1;
2063 2064 2065 2066 2067 2068

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2069
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2070 2071
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
2072 2073
			hda->need_i915_power = 1;

2074
		err = snd_hdac_i915_init(bus);
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
			if (CONTROLLER_IN_GPU(pci))
				goto out_free;
			else
				goto skip_i915;
		}
2086

2087
		err = snd_hdac_display_power(bus, true);
2088 2089 2090
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2091
			goto i915_power_fail;
2092
		}
2093 2094
	}

2095
 skip_i915:
2096 2097 2098 2099
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2100 2101 2102 2103
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2104
	/* create codec instances */
2105
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2106 2107
	if (err < 0)
		goto out_free;
2108

2109
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2110
	if (chip->fw) {
2111
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2112
					 chip->fw->data);
2113 2114
		if (err < 0)
			goto out_free;
2115
#ifndef CONFIG_PM
2116 2117
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2118
#endif
2119 2120
	}
#endif
2121
	if ((probe_only[dev] & 1) == 0) {
2122 2123 2124 2125
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2126

2127
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2128 2129
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2130

2131
	chip->running = 1;
2132
	azx_add_card_list(chip);
2133
	snd_hda_set_power_save(&chip->bus, power_save * 1000);
2134
	if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
W
Wang Xingchao 已提交
2135
		pm_runtime_put_noidle(&pci->dev);
L
Linus Torvalds 已提交
2136

W
Wu Fengguang 已提交
2137
out_free:
2138 2139
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& !hda->need_i915_power)
2140
		snd_hdac_display_power(bus, false);
2141 2142

i915_power_fail:
2143
	if (err < 0)
2144 2145
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
W
Wu Fengguang 已提交
2146
	return err;
L
Linus Torvalds 已提交
2147 2148
}

2149
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2150
{
2151
	struct snd_card *card = pci_get_drvdata(pci);
2152

2153 2154
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
2155 2156
}

2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2169
/* PCI IDs */
2170
static const struct pci_device_id azx_ids[] = {
2171
	/* CPT */
2172
	{ PCI_DEVICE(0x8086, 0x1c20),
2173
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2174
	/* PBG */
2175
	{ PCI_DEVICE(0x8086, 0x1d20),
2176
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2177
	/* Panther Point */
2178
	{ PCI_DEVICE(0x8086, 0x1e20),
2179
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2180 2181
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2182
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2183 2184 2185
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2186 2187 2188 2189 2190
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2191 2192 2193 2194 2195
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0xa270),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2196 2197
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2198
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2199 2200
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2201
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2202 2203 2204
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2205 2206
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2207
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2208 2209
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2210
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2211 2212 2213
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
2214
	/* Haswell */
2215
	{ PCI_DEVICE(0x8086, 0x0a0c),
2216
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2217
	{ PCI_DEVICE(0x8086, 0x0c0c),
2218
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2219
	{ PCI_DEVICE(0x8086, 0x0d0c),
2220
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2221 2222
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2223
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2224 2225
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2226
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2227
	/* Poulsbo */
2228
	{ PCI_DEVICE(0x8086, 0x811b),
2229
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2230
	/* Oaktrail */
2231
	{ PCI_DEVICE(0x8086, 0x080a),
2232
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2233 2234
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2235
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2236 2237
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2238
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2239
	/* ICH6 */
2240
	{ PCI_DEVICE(0x8086, 0x2668),
2241 2242
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2243
	{ PCI_DEVICE(0x8086, 0x27d8),
2244 2245
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2246
	{ PCI_DEVICE(0x8086, 0x269a),
2247 2248
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2249
	{ PCI_DEVICE(0x8086, 0x284b),
2250 2251
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2252
	{ PCI_DEVICE(0x8086, 0x293e),
2253 2254
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2255
	{ PCI_DEVICE(0x8086, 0x293f),
2256 2257
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2258
	{ PCI_DEVICE(0x8086, 0x3a3e),
2259 2260
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2261
	{ PCI_DEVICE(0x8086, 0x3a6e),
2262
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2263 2264 2265 2266
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2267
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2268 2269 2270 2271 2272 2273 2274 2275
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2276
	/* ATI HDMI */
2277 2278
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2279 2280
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2281 2282 2283 2284 2285 2286 2287 2288
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2289 2290
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2327
	{ PCI_DEVICE(0x1002, 0x9902),
2328
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2329
	{ PCI_DEVICE(0x1002, 0xaaa0),
2330
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2331
	{ PCI_DEVICE(0x1002, 0xaaa8),
2332
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2333
	{ PCI_DEVICE(0x1002, 0xaab0),
2334
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2335 2336
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2337 2338
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2339 2340 2341 2342
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2343
	/* VIA VT8251/VT8237A */
2344
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2345 2346 2347 2348
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2349 2350 2351 2352 2353
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2354 2355 2356
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2357
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2358
	/* Teradici */
2359 2360
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2361 2362
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2363
	/* Creative X-Fi (CA0110-IBG) */
2364 2365 2366 2367 2368
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2369
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2370 2371 2372 2373
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2374 2375 2376
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2377
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2378
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2379 2380
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2381 2382
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2383
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2384
#endif
2385 2386 2387
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2388
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2389 2390
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2391 2392
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2393
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2394 2395 2396
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2397
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2398 2399 2400
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2401
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2402 2403 2404 2405 2406
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2407
static struct pci_driver azx_driver = {
2408
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2409 2410
	.id_table = azx_ids,
	.probe = azx_probe,
2411
	.remove = azx_remove,
2412
	.shutdown = azx_shutdown,
2413 2414 2415
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2416 2417
};

2418
module_pci_driver(azx_driver);