hda_intel.c 72.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
56
#include <asm/set_memory.h>
57
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
58
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61 62
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
63
#include <linux/vgaarb.h>
64
#include <linux/vga_switcheroo.h>
65
#include <linux/firmware.h>
L
Linus Torvalds 已提交
66
#include "hda_codec.h"
67
#include "hda_controller.h"
I
Imre Deak 已提交
68
#include "hda_intel.h"
L
Linus Torvalds 已提交
69

L
Libin Yang 已提交
70 71 72
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

73 74 75 76 77 78 79
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
80
	POS_FIX_SKL,
81 82
};

83 84 85 86 87 88 89 90 91 92 93 94
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
95 96
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
97 98 99 100 101 102 103 104
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
122

123 124
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
125
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
126
static char *model[SNDRV_CARDS];
127
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
128
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
130
static int probe_only[SNDRV_CARDS];
131
static int jackpoll_ms[SNDRV_CARDS];
132
static int single_cmd = -1;
T
Takashi Iwai 已提交
133
static int enable_msi = -1;
134 135 136
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
137
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
138
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
139 140
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
141

142
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
143
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
144
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
145
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
146 147 148
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
149
MODULE_PARM_DESC(model, "Use the given board model.");
150
module_param_array(position_fix, int, NULL, 0444);
151
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
152
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
153 154
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
155
module_param_array(probe_mask, int, NULL, 0444);
156
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
157
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
158
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
159 160
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
161
module_param(single_cmd, bint, 0444);
162 163
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
164
module_param(enable_msi, bint, 0444);
165
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
166 167 168 169
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
170
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
171
module_param_array(beep_mode, bool, NULL, 0444);
172
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
173
			    "(0=off, 1=on) (default=1).");
174
#endif
175

176
#ifdef CONFIG_PM
177
static int param_set_xint(const char *val, const struct kernel_param *kp);
178
static const struct kernel_param_ops param_ops_xint = {
179 180 181 182 183
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

184
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
185
module_param(power_save, xint, 0644);
186 187
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
188

189 190 191 192
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
193 194
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
195
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
196
#else
197
#define power_save	0
198
#endif /* CONFIG_PM */
199

200 201
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
202 203 204
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
205
#ifdef CONFIG_X86
206 207
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
208 209 210 211 212 213
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
214 215 216
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
217
			 "{Intel, ICH7},"
218
			 "{Intel, ESB2},"
219
			 "{Intel, ICH8},"
220
			 "{Intel, ICH9},"
221
			 "{Intel, ICH10},"
222
			 "{Intel, PCH},"
223
			 "{Intel, CPT},"
224
			 "{Intel, PPT},"
225
			 "{Intel, LPT},"
226
			 "{Intel, LPT_LP},"
227
			 "{Intel, WPT_LP},"
228
			 "{Intel, SPT},"
229
			 "{Intel, SPT_LP},"
230
			 "{Intel, HPT},"
231
			 "{Intel, PBG},"
232
			 "{Intel, SCH},"
233
			 "{ATI, SB450},"
234
			 "{ATI, SB600},"
235
			 "{ATI, RS600},"
236
			 "{ATI, RS690},"
237 238
			 "{ATI, RS780},"
			 "{ATI, R600},"
239 240
			 "{ATI, RV630},"
			 "{ATI, RV610},"
241 242 243 244
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
245
			 "{VIA, VT8251},"
246
			 "{VIA, VT8237A},"
247 248
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
249 250
MODULE_DESCRIPTION("Intel HDA driver");

251
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
252
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
253 254 255 256 257
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
258 259 260
/*
 */

261 262 263
/* driver types */
enum {
	AZX_DRIVER_ICH,
264
	AZX_DRIVER_PCH,
265
	AZX_DRIVER_SCH,
266
	AZX_DRIVER_HDMI,
267
	AZX_DRIVER_ATI,
268
	AZX_DRIVER_ATIHDMI,
269
	AZX_DRIVER_ATIHDMI_NS,
270 271 272
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
273
	AZX_DRIVER_NVIDIA,
274
	AZX_DRIVER_TERA,
275
	AZX_DRIVER_CTX,
276
	AZX_DRIVER_CTHDA,
277
	AZX_DRIVER_CMEDIA,
278
	AZX_DRIVER_GENERIC,
279
	AZX_NUM_DRIVERS, /* keep this as last entry */
280 281
};

282 283 284 285
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

286 287
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
288
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
289

290
/* quirks for Intel PCH */
291
#define AZX_DCAPS_INTEL_PCH_BASE \
292
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
293
	 AZX_DCAPS_SNOOP_TYPE(SCH))
294

295
/* PCH up to IVB; no runtime PM */
296
#define AZX_DCAPS_INTEL_PCH_NOPM \
297
	(AZX_DCAPS_INTEL_PCH_BASE)
298

299
/* PCH for HSW/BDW; with runtime PM */
300
#define AZX_DCAPS_INTEL_PCH \
301
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
302

303
/* HSW HDMI */
304
#define AZX_DCAPS_INTEL_HASWELL \
305
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
306 307
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
308

309 310
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
311
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
312 313
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
314

315 316 317
#define AZX_DCAPS_INTEL_BAYTRAIL \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)

318 319 320
#define AZX_DCAPS_INTEL_BRASWELL \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)

321
#define AZX_DCAPS_INTEL_SKYLAKE \
322 323
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)
324

325 326 327 328
#define AZX_DCAPS_INTEL_BROXTON \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)

329 330
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
331 332
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
333 334 335

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
336 337
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
338

339 340 341 342
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

343 344
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
345
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
346
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
347

348
#define AZX_DCAPS_PRESET_CTHDA \
349
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
350
	 AZX_DCAPS_NO_64BIT |\
351
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
352

353
/*
354
 * vga_switcheroo support
355 356
 */
#ifdef SUPPORT_VGA_SWITCHEROO
357 358 359 360 361
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

362 363 364 365 366
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

367 368
#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
V
Vinod Koul 已提交
369 370
#define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171)
#define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71)
371
#define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0)
372
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
373
#define IS_BXT_T(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x1a98)
374
#define IS_GLK(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x3198)
M
Megha Dey 已提交
375
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
376 377 378
#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci) || \
			  IS_BXT_T(pci) || IS_KBL(pci) || IS_KBL_LP(pci) || \
			  IS_KBL_H(pci)	|| IS_GLK(pci) || IS_CFL(pci))
379

380
static char *driver_short_names[] = {
381
	[AZX_DRIVER_ICH] = "HDA Intel",
382
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
383
	[AZX_DRIVER_SCH] = "HDA Intel MID",
384
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
385
	[AZX_DRIVER_ATI] = "HDA ATI SB",
386
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
387
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
388 389
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
390 391
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
392
	[AZX_DRIVER_TERA] = "HDA Teradici", 
393
	[AZX_DRIVER_CTX] = "HDA Creative", 
394
	[AZX_DRIVER_CTHDA] = "HDA Creative",
395
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
396
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
397 398
};

T
Takashi Iwai 已提交
399
#ifdef CONFIG_X86
400
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
401
{
402 403
	int pages;

T
Takashi Iwai 已提交
404 405
	if (azx_snoop(chip))
		return;
406 407 408 409 410 411
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
412 413
		if (chip->driver_type == AZX_DRIVER_CMEDIA)
			return; /* deal with only CORB/RIRB buffers */
T
Takashi Iwai 已提交
414
		if (on)
415
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
416
		else
417 418
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
419
	}
420 421 422 423 424 425 426
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
427 428 429 430 431
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
432
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
433 434
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
435
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
436 437
{
	if (azx_dev->wc_marked != on) {
438
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
439 440 441 442 443 444 445 446 447 448
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
449
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
450 451 452 453
{
}
#endif

454
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
455

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
473 474
	int snoop_type = azx_get_snoop_type(chip);

475 476 477
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
478 479
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
480
	 */
481
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
482
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
483
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
484
	}
485

486 487 488
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
489
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
490 491
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
492
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
493 494
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
495 496 497
	}

	/* For NVIDIA HDA, enable snoop */
498
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
499 500
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
501 502 503
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
504 505 506 507 508 509
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
510 511 512
	}

	/* Enable SCH/PCH snoop if needed */
513
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
514
		unsigned short snoop;
T
Takashi Iwai 已提交
515
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
516 517 518 519 520 521
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
522 523 524
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
525 526 527
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
528
        }
L
Linus Torvalds 已提交
529 530
}

531 532 533 534 535 536 537 538 539 540 541
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

542
	val = azx_readl(chip, VS_EM4L);
543
	val &= (0x3 << 20);
544
	azx_writel(chip, VS_EM4L, val);
545 546
}

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

639 640
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
641
	struct hdac_bus *bus = azx_bus(chip);
642
	struct pci_dev *pci = chip->pci;
643
	u32 val;
644 645

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
646
		snd_hdac_set_codec_wakeup(bus, true);
647
	if (IS_SKL_PLUS(pci)) {
648 649 650 651
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
652
	azx_init_chip(chip, full_reset);
653
	if (IS_SKL_PLUS(pci)) {
654 655 656 657
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
658
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
659
		snd_hdac_set_codec_wakeup(bus, false);
660 661

	/* reduce dma latency to avoid noise */
662
	if (IS_BXT(pci))
663
		bxt_reduce_dma_latency(chip);
664 665 666

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
667 668
}

669 670 671 672
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
673
	struct snd_pcm_substream *substream = azx_dev->core.substream;
674 675 676 677 678 679 680 681 682
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
683
		if (delay >= azx_dev->core.delay_negative_threshold)
684 685
			delay = 0;
		else
686
			delay += azx_dev->core.bufsize;
687 688
	}

689
	if (delay >= azx_dev->core.period_bytes) {
690 691
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
692
			 delay, azx_dev->core.period_bytes);
693 694 695 696 697 698 699 700
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

701 702
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
703 704 705
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
706
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
707 708 709 710 711 712
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
713
	} else if (ok == 0) {
D
Dylan Reid 已提交
714 715
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
716
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
717 718 719 720
	}
	return 0;
}

721 722 723
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
724
	struct hdac_bus *bus = azx_bus(chip);
725

726
	return snd_hdac_display_power(bus, enable);
727 728
}

729 730 731 732 733 734 735 736 737 738 739
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
740
	struct snd_pcm_substream *substream = azx_dev->core.substream;
741
	int stream = substream->stream;
742
	u32 wallclk;
743 744
	unsigned int pos;

745 746
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
747 748
		return -1;	/* bogus (too early) interrupt */

749 750 751 752 753 754 755 756
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
757 758 759
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
760 761 762 763 764 765 766 767 768
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

769
	if (pos >= azx_dev->core.bufsize)
770
		pos = 0;
771

772
	if (WARN_ONCE(!azx_dev->core.period_bytes,
773
		      "hda-intel: zero azx_dev->period_bytes"))
774
		return -1; /* this shouldn't happen! */
775 776
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
777
		/* NG - it's below the first next period boundary */
778
		return chip->bdl_pos_adj ? 0 : -1;
779
	azx_dev->core.start_wallclk += wallclk;
780 781 782 783 784 785 786 787
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
788 789
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
790 791 792
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
793

794
	if (!hda->irq_pending_warned) {
795 796 797
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
798
		hda->irq_pending_warned = 1;
799 800
	}

801 802
	for (;;) {
		pending = 0;
803
		spin_lock_irq(&bus->reg_lock);
804 805
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
806
			if (!azx_dev->irq_pending ||
807 808
			    !s->substream ||
			    !s->running)
809
				continue;
810 811
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
812
				azx_dev->irq_pending = 0;
813
				spin_unlock(&bus->reg_lock);
814
				snd_pcm_period_elapsed(s->substream);
815
				spin_lock(&bus->reg_lock);
816 817
			} else if (ok < 0) {
				pending = 0;	/* too early */
818 819 820
			} else
				pending++;
		}
821
		spin_unlock_irq(&bus->reg_lock);
822 823
		if (!pending)
			return;
824
		msleep(1);
825 826 827 828 829 830
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
831 832
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
833

834
	spin_lock_irq(&bus->reg_lock);
835 836 837 838
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
839
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
840 841
}

842 843
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
844 845
	struct hdac_bus *bus = azx_bus(chip);

846 847
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
848
			chip->card->irq_descr, chip)) {
849 850 851
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
852 853 854 855
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
856
	bus->irq = chip->pci->irq;
857
	pci_intx(chip->pci, !chip->msi);
858 859 860
	return 0;
}

861 862 863 864 865 866 867 868
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

869
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
870
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
871 872 873 874 875 876 877 878
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
879 880
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
881 882 883 884

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
885 886
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
887 888 889 890 891 892 893 894 895 896

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
897
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
898 899 900 901
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
902 903
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
904 905 906 907 908
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
909 910
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
911 912 913 914 915 916 917
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

943
#ifdef CONFIG_PM
944 945 946 947 948
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
949
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
950
	mutex_lock(&card_list_lock);
951
	list_add(&hda->list, &card_list);
952 953 954 955 956
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
957
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
958
	mutex_lock(&card_list_lock);
959
	list_del_init(&hda->list);
960 961 962 963 964 965
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
966
	struct hda_intel *hda;
967 968 969 970 971 972 973 974
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
975 976
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
977
		if (!hda->probe_continued || chip->disabled)
978
			continue;
979
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
980 981 982 983 984 985 986
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
987
#endif /* CONFIG_PM */
988

989
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
990 991 992
/*
 * power management
 */
993
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
994
{
995
	struct snd_card *card = dev_get_drvdata(dev);
996 997
	struct azx *chip;
	struct hda_intel *hda;
998
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
999

1000 1001 1002 1003 1004
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1005
	if (chip->disabled || hda->init_failed || !chip->running)
1006 1007
		return 0;

1008
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
1009
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1010
	azx_clear_irq_pending(chip);
1011
	azx_stop_chip(chip);
1012
	azx_enter_link_reset(chip);
1013 1014 1015
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
1016
	}
1017

1018
	if (chip->msi)
1019
		pci_disable_msi(chip->pci);
1020 1021
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
1022
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
1023 1024

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
1025 1026 1027
	return 0;
}

1028
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
1029
{
1030 1031
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
1032 1033
	struct azx *chip;
	struct hda_intel *hda;
1034
	struct hdac_bus *bus;
1035 1036 1037

	if (!card)
		return 0;
L
Linus Torvalds 已提交
1038

1039 1040
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1041
	bus = azx_bus(chip);
1042
	if (chip->disabled || hda->init_failed || !chip->running)
1043 1044
		return 0;

1045 1046 1047 1048
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
			snd_hdac_i915_set_bclk(bus);
1049
	}
1050

1051 1052 1053 1054
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1055
		return -EIO;
1056
	azx_init_pci(chip);
1057

1058
	hda_intel_init_chip(chip, true);
1059

1060 1061 1062 1063 1064
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

T
Takashi Iwai 已提交
1065
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1066 1067

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1068 1069
	return 0;
}
1070 1071
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
#ifdef CONFIG_PM_SLEEP
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1097
#ifdef CONFIG_PM
1098 1099 1100
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1101 1102
	struct azx *chip;
	struct hda_intel *hda;
1103

1104 1105 1106 1107 1108
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1109
	if (chip->disabled || hda->init_failed)
1110 1111
		return 0;

1112
	if (!azx_has_pm_runtime(chip))
1113 1114
		return 0;

1115 1116 1117 1118
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1119
	azx_stop_chip(chip);
1120
	azx_enter_link_reset(chip);
1121
	azx_clear_irq_pending(chip);
1122 1123
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
1124
		snd_hdac_display_power(azx_bus(chip), false);
1125

L
Libin Yang 已提交
1126
	trace_azx_runtime_suspend(chip);
1127 1128 1129 1130 1131 1132
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1133 1134
	struct azx *chip;
	struct hda_intel *hda;
1135
	struct hdac_bus *bus;
1136 1137
	struct hda_codec *codec;
	int status;
1138

1139 1140 1141 1142 1143
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1144
	bus = azx_bus(chip);
1145
	if (chip->disabled || hda->init_failed)
1146 1147
		return 0;

1148
	if (!azx_has_pm_runtime(chip))
1149 1150
		return 0;

1151
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1152 1153
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
1154
			snd_hdac_i915_set_bclk(bus);
1155
	}
1156 1157 1158 1159

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1160
	azx_init_pci(chip);
1161
	hda_intel_init_chip(chip, true);
1162

1163 1164
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1165
			if (status & (1 << codec->addr))
1166 1167
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1168 1169 1170 1171 1172 1173
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

1174 1175 1176 1177 1178
	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);

L
Libin Yang 已提交
1179
	trace_azx_runtime_resume(chip);
1180 1181
	return 0;
}
1182 1183 1184 1185

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1186 1187 1188 1189 1190
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1191

1192 1193
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1194
	if (chip->disabled || hda->init_failed)
1195 1196
		return 0;

1197
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1198
	    azx_bus(chip)->codec_powered || !chip->running)
1199 1200 1201 1202 1203
		return -EBUSY;

	return 0;
}

1204 1205
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1206 1207 1208 1209
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1210
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1211 1212
};

1213 1214 1215
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1216
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1217 1218


1219
static int azx_probe_continue(struct azx *chip);
1220

1221
#ifdef SUPPORT_VGA_SWITCHEROO
1222
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1223 1224 1225 1226 1227 1228

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1229
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1230 1231
	bool disabled;

1232 1233
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1234 1235 1236 1237 1238 1239
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1240
	if (!hda->probe_continued) {
1241 1242
		chip->disabled = disabled;
		if (!disabled) {
1243 1244
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1245
			if (azx_probe_continue(chip) < 0) {
1246
				dev_err(chip->card->dev, "initialization error\n");
1247
				hda->init_failed = true;
1248 1249 1250
			}
		}
	} else {
1251
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1252
			 disabled ? "Disabling" : "Enabling");
1253
		if (disabled) {
1254 1255
			pm_runtime_put_sync_suspend(card->dev);
			azx_suspend(card->dev);
1256
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1257 1258 1259
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1260
			chip->disabled = true;
1261
			if (snd_hda_lock_devices(&chip->bus))
1262 1263
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1264
		} else {
1265
			snd_hda_unlock_devices(&chip->bus);
1266
			pm_runtime_get_noresume(card->dev);
1267
			chip->disabled = false;
1268
			azx_resume(card->dev);
1269 1270 1271 1272 1273 1274 1275 1276
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1277
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1278

1279 1280
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1281
		return false;
1282
	if (chip->disabled || !hda->probe_continued)
1283
		return true;
1284
	if (snd_hda_lock_devices(&chip->bus))
1285
		return false;
1286
	snd_hda_unlock_devices(&chip->bus);
1287 1288 1289
	return true;
}

1290
static void init_vga_switcheroo(struct azx *chip)
1291
{
1292
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1293 1294
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1295
		dev_info(chip->card->dev,
1296
			 "Handle vga_switcheroo audio client\n");
1297
		hda->use_vga_switcheroo = 1;
1298 1299 1300 1301 1302 1303 1304 1305 1306
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

1307
static int register_vga_switcheroo(struct azx *chip)
1308
{
1309
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1310 1311
	int err;

1312
	if (!hda->use_vga_switcheroo)
1313 1314 1315 1316
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
1317
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
1318
						   VGA_SWITCHEROO_DIS);
1319 1320
	if (err < 0)
		return err;
1321
	hda->vga_switcheroo_registered = 1;
1322 1323

	/* register as an optimus hdmi audio power domain */
1324
	vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
1325
							 &hda->hdmi_pm_domain);
1326
	return 0;
1327 1328 1329 1330
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1331
#define check_hdmi_disabled(pci)	false
1332 1333
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1334 1335 1336
/*
 * destructor
 */
1337
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1338
{
W
Wang Xingchao 已提交
1339
	struct pci_dev *pci = chip->pci;
1340
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1341
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1342

1343
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1344 1345
		pm_runtime_get_noresume(&pci->dev);

1346 1347
	azx_del_card_list(chip);

1348 1349
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1350

1351
	if (use_vga_switcheroo(hda)) {
1352 1353
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1354
		if (hda->vga_switcheroo_registered) {
1355
			vga_switcheroo_unregister_client(chip->pci);
1356 1357
			vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
		}
1358 1359
	}

1360
	if (bus->chip_init) {
1361
		azx_clear_irq_pending(chip);
1362
		azx_stop_all_streams(chip);
1363
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1364 1365
	}

1366 1367
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1368
	if (chip->msi)
1369
		pci_disable_msi(chip->pci);
1370
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1371

1372
	azx_free_stream_pages(chip);
1373 1374 1375
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1376 1377
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1378

L
Linus Torvalds 已提交
1379
	pci_disable_device(chip->pci);
1380
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1381
	release_firmware(chip->fw);
1382
#endif
1383

1384
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1385
		if (hda->need_i915_power)
1386 1387
			snd_hdac_display_power(bus, false);
		snd_hdac_i915_exit(bus);
1388
	}
1389
	kfree(hda);
L
Linus Torvalds 已提交
1390 1391 1392 1393

	return 0;
}

1394 1395 1396 1397 1398 1399 1400 1401
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1402
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1403 1404 1405 1406
{
	return azx_free(device->device_data);
}

1407
#ifdef SUPPORT_VGA_SWITCHEROO
1408
/*
1409
 * Check of disabled HDMI controller by vga_switcheroo
1410
 */
1411
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1434
static bool check_hdmi_disabled(struct pci_dev *pci)
1435 1436 1437 1438 1439
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1440
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1441 1442 1443 1444 1445
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1446
#endif /* SUPPORT_VGA_SWITCHEROO */
1447

1448 1449 1450
/*
 * white/black-listing for position_fix
 */
1451
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1452 1453
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1454
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1455
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1456
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1457
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1458
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1459
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1460
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1461
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1462
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1463
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1464
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1465
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1466 1467 1468
	{}
};

1469
static int check_position_fix(struct azx *chip, int fix)
1470 1471 1472
{
	const struct snd_pci_quirk *q;

1473
	switch (fix) {
1474
	case POS_FIX_AUTO:
1475 1476
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1477
	case POS_FIX_VIACOMBO:
1478
	case POS_FIX_COMBO:
1479
	case POS_FIX_SKL:
1480 1481 1482 1483 1484
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1485 1486 1487
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1488
		return q->value;
1489
	}
1490 1491

	/* Check VIA/ATI HD Audio Controller exist */
1492
	if (chip->driver_type == AZX_DRIVER_VIA) {
1493
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1494
		return POS_FIX_VIACOMBO;
1495 1496
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1497
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1498
		return POS_FIX_LPIB;
1499
	}
1500 1501 1502 1503
	if (IS_SKL_PLUS(chip->pci)) {
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1504
	return POS_FIX_AUTO;
1505 1506
}

1507 1508 1509 1510 1511 1512 1513 1514
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1515
		[POS_FIX_SKL] = azx_get_pos_skl,
1516 1517 1518 1519 1520 1521 1522 1523
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1524
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1525 1526 1527 1528 1529 1530 1531
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1532 1533 1534
/*
 * black-lists for probe_mask
 */
1535
static struct snd_pci_quirk probe_mask_list[] = {
1536 1537 1538 1539 1540 1541
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1542 1543
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1544 1545
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1546
	/* forced codec slots */
1547
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1548
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1549 1550
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1551 1552 1553
	{}
};

1554 1555
#define AZX_FORCE_CODEC_MASK	0x100

1556
static void check_probe_mask(struct azx *chip, int dev)
1557 1558 1559
{
	const struct snd_pci_quirk *q;

1560 1561
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1562 1563
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1564 1565 1566
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1567
			chip->codec_probe_mask = q->value;
1568 1569
		}
	}
1570 1571 1572 1573

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1574
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1575
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1576
			 (int)azx_bus(chip)->codec_mask);
1577
	}
1578 1579
}

1580
/*
T
Takashi Iwai 已提交
1581
 * white/black-list for enable_msi
1582
 */
1583
static struct snd_pci_quirk msi_black_list[] = {
1584 1585 1586 1587
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1588
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1589
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1590
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1591
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1592
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1593
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1594 1595 1596
	{}
};

1597
static void check_msi(struct azx *chip)
1598 1599 1600
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1601 1602
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1603
		return;
T
Takashi Iwai 已提交
1604 1605 1606
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1607
	if (q) {
1608 1609 1610
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1611
		chip->msi = q->value;
1612 1613 1614 1615
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1616
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1617
		dev_info(chip->card->dev, "Disabling MSI\n");
1618
		chip->msi = 0;
1619 1620 1621
	}
}

1622
/* check the snoop mode availability */
1623
static void azx_check_snoop_available(struct azx *chip)
1624
{
1625
	int snoop = hda_snoop;
1626

1627 1628 1629 1630 1631 1632 1633 1634
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
		return;
	}

	snoop = true;
1635 1636
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1637 1638 1639
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1640 1641 1642 1643
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
		if (!(val & 0x80) && chip->pci->revision == 0x30)
			snoop = false;
1644 1645
	}

1646 1647 1648
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1649 1650 1651
	chip->snoop = snoop;
	if (!snoop)
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1652
}
1653

1654 1655
static void azx_probe_work(struct work_struct *work)
{
1656 1657
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1658 1659
}

1660 1661
static int default_bdl_pos_adj(struct azx *chip)
{
1662 1663 1664 1665 1666 1667 1668 1669 1670
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1671 1672 1673 1674 1675 1676 1677 1678 1679
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1680 1681 1682
/*
 * constructor
 */
1683 1684 1685
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1686 1687 1688
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1689
{
1690
	static struct snd_device_ops ops = {
1691
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1692 1693
		.dev_free = azx_dev_free,
	};
1694
	struct hda_intel *hda;
1695 1696
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1697 1698

	*rchip = NULL;
1699

1700 1701
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1702 1703
		return err;

1704 1705
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1706 1707 1708 1709
		pci_disable_device(pci);
		return -ENOMEM;
	}

1710
	chip = &hda->chip;
1711
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1712 1713
	chip->card = card;
	chip->pci = pci;
1714
	chip->ops = &pci_hda_ops;
1715 1716
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1717
	check_msi(chip);
1718
	chip->dev_index = dev;
1719
	chip->jackpoll_ms = jackpoll_ms;
1720
	INIT_LIST_HEAD(&chip->pcm_list);
1721 1722
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1723
	init_vga_switcheroo(chip);
1724
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1725

1726
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1727

1728
	check_probe_mask(chip, dev);
1729

1730 1731 1732 1733 1734
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1735
	azx_check_snoop_available(chip);
1736

1737 1738 1739 1740
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1741

1742 1743 1744 1745 1746 1747 1748
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1749 1750 1751 1752 1753
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1754 1755
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1756
		dev_err(card->dev, "Error creating device [card]!\n");
1757 1758 1759 1760
		azx_free(chip);
		return err;
	}

1761
	/* continue probing in work context as may trigger request module */
1762
	INIT_WORK(&hda->probe_work, azx_probe_work);
1763

1764
	*rchip = chip;
1765

1766 1767 1768
	return 0;
}

1769
static int azx_first_init(struct azx *chip)
1770 1771 1772 1773
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1774
	struct hdac_bus *bus = azx_bus(chip);
1775
	int err;
1776
	unsigned short gcap;
1777
	unsigned int dma_bits = 64;
1778

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1789
	err = pci_request_regions(pci, "ICH HD audio");
1790
	if (err < 0)
L
Linus Torvalds 已提交
1791
		return err;
1792
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1793

1794 1795 1796
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1797
		dev_err(card->dev, "ioremap error\n");
1798
		return -ENXIO;
L
Linus Torvalds 已提交
1799 1800
	}

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	if (IS_SKL_PLUS(pci))
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1817 1818 1819 1820 1821
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1822 1823
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1824
	}
1825

1826 1827
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
1828 1829

	pci_set_master(pci);
1830
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1831

1832
	gcap = azx_readw(chip, GCAP);
1833
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1834

1835 1836 1837 1838
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1839
	/* disable SB600 64bit support for safety */
1840
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1841
		struct pci_dev *p_smbus;
1842
		dma_bits = 40;
1843 1844 1845 1846 1847
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1848
				gcap &= ~AZX_GCAP_64OK;
1849 1850 1851
			pci_dev_put(p_smbus);
		}
	}
1852

1853 1854 1855 1856
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1857 1858
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1859
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1860
		gcap &= ~AZX_GCAP_64OK;
1861
	}
1862

1863
	/* disable buffer size rounding to 128-byte multiples if supported */
1864 1865 1866
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1867
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1868 1869 1870 1871
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1872

1873
	/* allow 64bit DMA address if supported by H/W */
1874 1875
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1876 1877
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1878
	} else {
1879 1880
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1881
	}
1882

1883 1884 1885 1886 1887 1888
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1889 1890 1891 1892 1893 1894 1895 1896
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1897
		case AZX_DRIVER_ATIHDMI_NS:
1898 1899 1900
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1901
		case AZX_DRIVER_GENERIC:
1902 1903 1904 1905 1906
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1907
	}
1908 1909
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1910 1911
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1912 1913 1914 1915 1916 1917 1918 1919
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1920 1921
	/* initialize streams */
	err = azx_init_streams(chip);
1922
	if (err < 0)
1923
		return err;
L
Linus Torvalds 已提交
1924

1925 1926 1927
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1928 1929

	/* initialize chip */
1930
	azx_init_pci(chip);
1931

1932 1933
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		snd_hdac_i915_set_bclk(bus);
1934

1935
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1936 1937

	/* codec detection */
1938
	if (!azx_bus(chip)->codec_mask) {
1939
		dev_err(card->dev, "no codecs found!\n");
1940
		return -ENODEV;
L
Linus Torvalds 已提交
1941 1942
	}

1943
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1944 1945 1946 1947
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1948
		 card->shortname, bus->addr, bus->irq);
1949

L
Linus Torvalds 已提交
1950 1951 1952
	return 0;
}

1953
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1954 1955 1956 1957 1958 1959 1960 1961
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1962
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1978
#endif
1979

1980 1981 1982 1983 1984
/*
 * HDA controller ops.
 */

/* PCI register access. */
1985
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1986 1987 1988 1989
{
	writel(value, addr);
}

1990
static u32 pci_azx_readl(u32 __iomem *addr)
1991 1992 1993 1994
{
	return readl(addr);
}

1995
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1996 1997 1998 1999
{
	writew(value, addr);
}

2000
static u16 pci_azx_readw(u16 __iomem *addr)
2001 2002 2003 2004
{
	return readw(addr);
}

2005
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
2006 2007 2008 2009
{
	writeb(value, addr);
}

2010
static u8 pci_azx_readb(u8 __iomem *addr)
2011 2012 2013 2014
{
	return readb(addr);
}

2015 2016
static int disable_msi_reset_irq(struct azx *chip)
{
2017
	struct hdac_bus *bus = azx_bus(chip);
2018 2019
	int err;

2020 2021
	free_irq(bus->irq, chip);
	bus->irq = -1;
2022 2023 2024 2025 2026 2027 2028 2029 2030
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2031
/* DMA page allocation helpers.  */
2032
static int dma_alloc_pages(struct hdac_bus *bus,
2033 2034 2035 2036
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
2037
	struct azx *chip = bus_to_azx(bus);
2038 2039 2040
	int err;

	err = snd_dma_alloc_pages(type,
2041
				  bus->dev,
2042 2043 2044 2045 2046 2047 2048
				  size, buf);
	if (err < 0)
		return err;
	mark_pages_wc(chip, buf, true);
	return 0;
}

2049
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2050
{
2051
	struct azx *chip = bus_to_azx(bus);
2052

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	mark_pages_wc(chip, buf, false);
	snd_dma_free_pages(buf);
}

static int substream_alloc_pages(struct azx *chip,
				 struct snd_pcm_substream *substream,
				 size_t size)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	int ret;

	mark_runtime_wc(chip, azx_dev, substream, false);
	ret = snd_pcm_lib_malloc_pages(substream, size);
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, substream, true);
	return 0;
}

static int substream_free_pages(struct azx *chip,
				struct snd_pcm_substream *substream)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	mark_runtime_wc(chip, azx_dev, substream, false);
	return snd_pcm_lib_free_pages(substream);
}

2080 2081 2082 2083 2084 2085
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2086
	if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
2087 2088 2089 2090
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2091
static const struct hdac_io_ops pci_hda_io_ops = {
2092 2093 2094 2095 2096 2097
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2098 2099
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2100 2101 2102 2103
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2104 2105
	.substream_alloc_pages = substream_alloc_pages,
	.substream_free_pages = substream_free_pages,
2106
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2107
	.position_check = azx_position_check,
2108
	.link_power = azx_intel_link_power,
2109 2110
};

2111 2112
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2113
{
2114
	static int dev;
2115
	struct snd_card *card;
2116
	struct hda_intel *hda;
2117
	struct azx *chip;
2118
	bool schedule_probe;
2119
	int err;
L
Linus Torvalds 已提交
2120

2121 2122 2123 2124 2125 2126 2127
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2128 2129
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2130
	if (err < 0) {
2131
		dev_err(&pci->dev, "Error creating card!\n");
2132
		return err;
L
Linus Torvalds 已提交
2133 2134
	}

2135
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2136 2137
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2138
	card->private_data = chip;
2139
	hda = container_of(chip, struct hda_intel, chip);
2140 2141 2142 2143 2144

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2145
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2146 2147 2148 2149
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2150 2151
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2152 2153 2154
		chip->disabled = true;
	}

2155
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2156

2157 2158
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2159 2160
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2161 2162 2163
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2164 2165
		if (err < 0)
			goto out_free;
2166
		schedule_probe = false; /* continued in azx_firmware_cb() */
2167 2168 2169
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2170
#ifndef CONFIG_SND_HDA_I915
2171 2172
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2173 2174
#endif

2175
	if (schedule_probe)
2176
		schedule_work(&hda->probe_work);
2177 2178

	dev++;
2179
	if (chip->disabled)
2180
		complete_all(&hda->probe_wait);
2181 2182 2183 2184 2185 2186 2187
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2188 2189 2190 2191 2192 2193
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2194
static int azx_probe_continue(struct azx *chip)
2195
{
2196
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2197
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2198
	struct pci_dev *pci = chip->pci;
2199 2200 2201
	int dev = chip->dev_index;
	int err;

2202
	hda->probe_continued = 1;
2203 2204 2205 2206 2207 2208

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2209
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2210 2211
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
2212 2213
			hda->need_i915_power = 1;

2214
		err = snd_hdac_i915_init(bus);
2215 2216 2217 2218 2219 2220
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2221 2222 2223
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2224
				goto out_free;
2225
			} else
2226 2227
				goto skip_i915;
		}
2228

2229
		err = snd_hdac_display_power(bus, true);
2230 2231 2232
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2233
			goto i915_power_fail;
2234
		}
2235 2236
	}

2237
 skip_i915:
2238 2239 2240 2241
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2242 2243 2244 2245
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2246
	/* create codec instances */
2247
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2248 2249
	if (err < 0)
		goto out_free;
2250

2251
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2252
	if (chip->fw) {
2253
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2254
					 chip->fw->data);
2255 2256
		if (err < 0)
			goto out_free;
2257
#ifndef CONFIG_PM
2258 2259
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2260
#endif
2261 2262
	}
#endif
2263
	if ((probe_only[dev] & 1) == 0) {
2264 2265 2266 2267
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2268

2269
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2270 2271
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2272

2273
	chip->running = 1;
2274
	azx_add_card_list(chip);
2275
	snd_hda_set_power_save(&chip->bus, power_save * 1000);
2276
	if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
2277
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2278

W
Wu Fengguang 已提交
2279
out_free:
2280 2281
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& !hda->need_i915_power)
2282
		snd_hdac_display_power(bus, false);
2283 2284

i915_power_fail:
2285
	if (err < 0)
2286 2287
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
W
Wu Fengguang 已提交
2288
	return err;
L
Linus Torvalds 已提交
2289 2290
}

2291
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2292
{
2293
	struct snd_card *card = pci_get_drvdata(pci);
2294 2295 2296 2297
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2298
		/* cancel the pending probing work */
2299 2300
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2313
		cancel_work_sync(&hda->probe_work);
2314
		device_lock(&pci->dev);
2315

2316
		snd_card_free(card);
2317
	}
L
Linus Torvalds 已提交
2318 2319
}

2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2332
/* PCI IDs */
2333
static const struct pci_device_id azx_ids[] = {
2334
	/* CPT */
2335
	{ PCI_DEVICE(0x8086, 0x1c20),
2336
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2337
	/* PBG */
2338
	{ PCI_DEVICE(0x8086, 0x1d20),
2339
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2340
	/* Panther Point */
2341
	{ PCI_DEVICE(0x8086, 0x1e20),
2342
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2343 2344
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2345
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2346 2347 2348
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2349 2350 2351 2352 2353
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2354 2355
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2356
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2357
	{ PCI_DEVICE(0x8086, 0xa270),
2358
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2359 2360
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2361
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2362 2363
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2364
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2365 2366 2367
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2368 2369
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2370
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2371 2372
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2373
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2374 2375 2376 2377 2378 2379
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2380 2381 2382
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2383 2384 2385
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE},
2386 2387 2388
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
2389 2390 2391
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2392 2393 2394
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
2395
	/* Haswell */
2396
	{ PCI_DEVICE(0x8086, 0x0a0c),
2397
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2398
	{ PCI_DEVICE(0x8086, 0x0c0c),
2399
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2400
	{ PCI_DEVICE(0x8086, 0x0d0c),
2401
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2402 2403
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2404
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2405 2406
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2407
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2408
	/* Poulsbo */
2409
	{ PCI_DEVICE(0x8086, 0x811b),
2410
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2411
	/* Oaktrail */
2412
	{ PCI_DEVICE(0x8086, 0x080a),
2413
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2414 2415
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2416
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2417 2418
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2419
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2420
	/* ICH6 */
2421
	{ PCI_DEVICE(0x8086, 0x2668),
2422 2423
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2424
	{ PCI_DEVICE(0x8086, 0x27d8),
2425 2426
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2427
	{ PCI_DEVICE(0x8086, 0x269a),
2428 2429
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2430
	{ PCI_DEVICE(0x8086, 0x284b),
2431 2432
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2433
	{ PCI_DEVICE(0x8086, 0x293e),
2434 2435
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2436
	{ PCI_DEVICE(0x8086, 0x293f),
2437 2438
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2439
	{ PCI_DEVICE(0x8086, 0x3a3e),
2440 2441
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2442
	{ PCI_DEVICE(0x8086, 0x3a6e),
2443
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2444 2445 2446 2447
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2448
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2449 2450 2451 2452 2453 2454 2455 2456
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2457
	/* ATI HDMI */
2458 2459
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2460 2461
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2462 2463
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2464 2465
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2466 2467 2468 2469 2470 2471 2472 2473
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2474 2475
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2512
	{ PCI_DEVICE(0x1002, 0x9902),
2513
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2514
	{ PCI_DEVICE(0x1002, 0xaaa0),
2515
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2516
	{ PCI_DEVICE(0x1002, 0xaaa8),
2517
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2518
	{ PCI_DEVICE(0x1002, 0xaab0),
2519
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2520 2521
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2522 2523
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2524 2525 2526 2527
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2528 2529 2530 2531
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2532
	/* VIA VT8251/VT8237A */
2533
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2534 2535 2536 2537
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2538 2539 2540 2541 2542
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2543 2544 2545
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2546
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2547
	/* Teradici */
2548 2549
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2550 2551
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2552
	/* Creative X-Fi (CA0110-IBG) */
2553 2554 2555 2556 2557
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2558
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2559 2560 2561 2562
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2563 2564 2565
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2566
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2567
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2568 2569
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2570 2571
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2572
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2573
#endif
2574 2575 2576
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2577
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2578 2579
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2580 2581
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2582
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2583 2584 2585
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2586
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2587 2588 2589
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2590
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2591 2592 2593 2594 2595
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2596
static struct pci_driver azx_driver = {
2597
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2598 2599
	.id_table = azx_ids,
	.probe = azx_probe,
2600
	.remove = azx_remove,
2601
	.shutdown = azx_shutdown,
2602 2603 2604
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2605 2606
};

2607
module_pci_driver(azx_driver);