hda_intel.c 74.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
L
Laura Abbott 已提交
56
#include <asm/set_memory.h>
57
#include <asm/cpufeature.h>
T
Takashi Iwai 已提交
58
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61 62
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
63
#include <linux/vgaarb.h>
64
#include <linux/vga_switcheroo.h>
65
#include <linux/firmware.h>
66
#include <sound/hda_codec.h>
67
#include "hda_controller.h"
I
Imre Deak 已提交
68
#include "hda_intel.h"
L
Linus Torvalds 已提交
69

L
Libin Yang 已提交
70 71 72
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

73 74 75 76 77 78 79
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
80
	POS_FIX_SKL,
81 82
};

83 84 85 86 87 88 89 90 91 92 93 94
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
95 96
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
97 98 99 100 101 102 103 104
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
122

123 124
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
125
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
126
static char *model[SNDRV_CARDS];
127
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
128
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
129
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
130
static int probe_only[SNDRV_CARDS];
131
static int jackpoll_ms[SNDRV_CARDS];
132
static int single_cmd = -1;
T
Takashi Iwai 已提交
133
static int enable_msi = -1;
134 135 136
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
137
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
138
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
139 140
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
141

142
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
143
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
144
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
145
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
146 147 148
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
149
MODULE_PARM_DESC(model, "Use the given board model.");
150
module_param_array(position_fix, int, NULL, 0444);
151
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
152
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
153 154
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
155
module_param_array(probe_mask, int, NULL, 0444);
156
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
157
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
158
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
159 160
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
161
module_param(single_cmd, bint, 0444);
162 163
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
164
module_param(enable_msi, bint, 0444);
165
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
166 167 168 169
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
170
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
171
module_param_array(beep_mode, bool, NULL, 0444);
172
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
173
			    "(0=off, 1=on) (default=1).");
174
#endif
175

176
#ifdef CONFIG_PM
177
static int param_set_xint(const char *val, const struct kernel_param *kp);
178
static const struct kernel_param_ops param_ops_xint = {
179 180 181 182 183
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

184
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
185
module_param(power_save, xint, 0644);
186 187
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
188

189 190 191 192
static bool pm_blacklist = true;
module_param(pm_blacklist, bool, 0644);
MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");

193 194 195 196
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
197 198
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
199
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
200
#else
201
#define power_save	0
202
#endif /* CONFIG_PM */
203

204 205
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
206 207 208
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
209
#ifdef CONFIG_X86
210 211
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
212 213 214 215 216 217
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
218 219 220
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
221
			 "{Intel, ICH7},"
222
			 "{Intel, ESB2},"
223
			 "{Intel, ICH8},"
224
			 "{Intel, ICH9},"
225
			 "{Intel, ICH10},"
226
			 "{Intel, PCH},"
227
			 "{Intel, CPT},"
228
			 "{Intel, PPT},"
229
			 "{Intel, LPT},"
230
			 "{Intel, LPT_LP},"
231
			 "{Intel, WPT_LP},"
232
			 "{Intel, SPT},"
233
			 "{Intel, SPT_LP},"
234
			 "{Intel, HPT},"
235
			 "{Intel, PBG},"
236
			 "{Intel, SCH},"
237
			 "{ATI, SB450},"
238
			 "{ATI, SB600},"
239
			 "{ATI, RS600},"
240
			 "{ATI, RS690},"
241 242
			 "{ATI, RS780},"
			 "{ATI, R600},"
243 244
			 "{ATI, RV630},"
			 "{ATI, RV610},"
245 246 247 248
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
249
			 "{VIA, VT8251},"
250
			 "{VIA, VT8237A},"
251 252
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
253 254
MODULE_DESCRIPTION("Intel HDA driver");

255
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
256
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
257 258 259 260 261
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
262 263 264
/*
 */

265 266 267
/* driver types */
enum {
	AZX_DRIVER_ICH,
268
	AZX_DRIVER_PCH,
269
	AZX_DRIVER_SCH,
270
	AZX_DRIVER_SKL,
271
	AZX_DRIVER_HDMI,
272
	AZX_DRIVER_ATI,
273
	AZX_DRIVER_ATIHDMI,
274
	AZX_DRIVER_ATIHDMI_NS,
275 276 277
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
278
	AZX_DRIVER_NVIDIA,
279
	AZX_DRIVER_TERA,
280
	AZX_DRIVER_CTX,
281
	AZX_DRIVER_CTHDA,
282
	AZX_DRIVER_CMEDIA,
283
	AZX_DRIVER_GENERIC,
284
	AZX_NUM_DRIVERS, /* keep this as last entry */
285 286
};

287 288 289 290
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

291 292
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
293
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
294

295
/* quirks for Intel PCH */
296
#define AZX_DCAPS_INTEL_PCH_BASE \
297
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
298
	 AZX_DCAPS_SNOOP_TYPE(SCH))
299

300
/* PCH up to IVB; no runtime PM; bind with i915 gfx */
301
#define AZX_DCAPS_INTEL_PCH_NOPM \
302
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
303

304
/* PCH for HSW/BDW; with runtime PM */
305
/* no i915 binding for this as HSW/BDW has another controller for HDMI */
306
#define AZX_DCAPS_INTEL_PCH \
307
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
308

309
/* HSW HDMI */
310
#define AZX_DCAPS_INTEL_HASWELL \
311
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
312 313
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
314

315 316
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
317
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
318 319
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
320

321
#define AZX_DCAPS_INTEL_BAYTRAIL \
322 323
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
	 AZX_DCAPS_I915_POWERWELL)
324

325
#define AZX_DCAPS_INTEL_BRASWELL \
326 327
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
328

329
#define AZX_DCAPS_INTEL_SKYLAKE \
330 331
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
332
	 AZX_DCAPS_I915_POWERWELL)
333

334
#define AZX_DCAPS_INTEL_BROXTON \
335 336
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
337 338
	 AZX_DCAPS_I915_POWERWELL)

339 340
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
341 342
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
343 344 345

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
346 347
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
348

349 350 351 352
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

353 354
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
355
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
356
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
357

358
#define AZX_DCAPS_PRESET_CTHDA \
359
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
360
	 AZX_DCAPS_NO_64BIT |\
361
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
362

363
/*
364
 * vga_switcheroo support
365 366
 */
#ifdef SUPPORT_VGA_SWITCHEROO
367
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
368
#define needs_eld_notify_link(chip)	((chip)->need_eld_notify_link)
369 370
#else
#define use_vga_switcheroo(chip)	0
371
#define needs_eld_notify_link(chip)	false
372 373
#endif

374 375 376 377 378
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

379
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
380
#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
381

382
static char *driver_short_names[] = {
383
	[AZX_DRIVER_ICH] = "HDA Intel",
384
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
385
	[AZX_DRIVER_SCH] = "HDA Intel MID",
386
	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
387
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
388
	[AZX_DRIVER_ATI] = "HDA ATI SB",
389
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
390
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
391 392
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
393 394
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
395
	[AZX_DRIVER_TERA] = "HDA Teradici", 
396
	[AZX_DRIVER_CTX] = "HDA Creative", 
397
	[AZX_DRIVER_CTHDA] = "HDA Creative",
398
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
399
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
400 401
};

402
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
403
static void set_default_power_save(struct azx *chip);
404

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
422 423
	int snoop_type = azx_get_snoop_type(chip);

424 425 426
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
427 428
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
429
	 */
430
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
431
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
432
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
433
	}
434

435 436 437
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
438
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
439 440
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
441
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
442 443
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
444 445 446
	}

	/* For NVIDIA HDA, enable snoop */
447
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
448 449
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
450 451 452
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
453 454 455 456 457 458
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
459 460 461
	}

	/* Enable SCH/PCH snoop if needed */
462
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
463
		unsigned short snoop;
T
Takashi Iwai 已提交
464
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
465 466 467 468 469 470
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
471 472 473
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
474 475 476
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
477
        }
L
Linus Torvalds 已提交
478 479
}

480 481 482 483 484 485 486 487 488 489 490
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

491
	val = azx_readl(chip, VS_EM4L);
492
	val &= (0x3 << 20);
493
	azx_writel(chip, VS_EM4L, val);
494 495
}

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
/*
 * ML_LCAP bits:
 *  bit 0: 6 MHz Supported
 *  bit 1: 12 MHz Supported
 *  bit 2: 24 MHz Supported
 *  bit 3: 48 MHz Supported
 *  bit 4: 96 MHz Supported
 *  bit 5: 192 MHz Supported
 */
static int intel_get_lctl_scf(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	static int preferred_bits[] = { 2, 3, 1, 4, 5 };
	u32 val, t;
	int i;

	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);

	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
		t = preferred_bits[i];
		if (val & (1 << t))
			return t;
	}

	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
	return 0;
}

static int intel_ml_lctl_set_power(struct azx *chip, int state)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int timeout;

	/*
	 * the codecs are sharing the first link setting by default
	 * If other links are enabled for stream, they need similar fix
	 */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	val &= ~AZX_MLCTL_SPA;
	val |= state << AZX_MLCTL_SPA_SHIFT;
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* wait for CPA */
	timeout = 50;
	while (timeout) {
		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
			return 0;
		timeout--;
		udelay(10);
	}

	return -1;
}

static void intel_init_lctl(struct azx *chip)
{
	struct hdac_bus *bus = azx_bus(chip);
	u32 val;
	int ret;

	/* 0. check lctl register value is correct or not */
	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
	/* if SCF is already set, let's use it */
	if ((val & ML_LCTL_SCF_MASK) != 0)
		return;

	/*
	 * Before operating on SPA, CPA must match SPA.
	 * Any deviation may result in undefined behavior.
	 */
	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
		return;

	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
	ret = intel_ml_lctl_set_power(chip, 0);
	udelay(100);
	if (ret)
		goto set_spa;

	/* 2. update SCF to select a properly audio clock*/
	val &= ~ML_LCTL_SCF_MASK;
	val |= intel_get_lctl_scf(chip);
	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);

set_spa:
	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
	intel_ml_lctl_set_power(chip, 1);
	udelay(100);
}

588 589
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
590
	struct hdac_bus *bus = azx_bus(chip);
591
	struct pci_dev *pci = chip->pci;
592
	u32 val;
593 594

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
595
		snd_hdac_set_codec_wakeup(bus, true);
596
	if (chip->driver_type == AZX_DRIVER_SKL) {
597 598 599 600
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
601
	azx_init_chip(chip, full_reset);
602
	if (chip->driver_type == AZX_DRIVER_SKL) {
603 604 605 606
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
607
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
608
		snd_hdac_set_codec_wakeup(bus, false);
609 610

	/* reduce dma latency to avoid noise */
611
	if (IS_BXT(pci))
612
		bxt_reduce_dma_latency(chip);
613 614 615

	if (bus->mlcap != NULL)
		intel_init_lctl(chip);
616 617
}

618 619 620 621
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
622
	struct snd_pcm_substream *substream = azx_dev->core.substream;
623 624 625 626 627 628 629 630 631
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
632
		if (delay >= azx_dev->core.delay_negative_threshold)
633 634
			delay = 0;
		else
635
			delay += azx_dev->core.bufsize;
636 637
	}

638
	if (delay >= azx_dev->core.period_bytes) {
639 640
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
641
			 delay, azx_dev->core.period_bytes);
642 643 644 645 646 647 648 649
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

650 651
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
652 653 654
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
655
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
656 657 658 659 660 661
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
662
	} else if (ok == 0) {
D
Dylan Reid 已提交
663 664
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
665
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
666 667 668 669
	}
	return 0;
}

670 671 672
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
673
	struct hdac_bus *bus = azx_bus(chip);
674

675
	return snd_hdac_display_power(bus, enable);
676 677
}

678 679 680 681 682 683 684 685 686 687 688
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
689
	struct snd_pcm_substream *substream = azx_dev->core.substream;
690
	int stream = substream->stream;
691
	u32 wallclk;
692 693
	unsigned int pos;

694 695
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
696 697
		return -1;	/* bogus (too early) interrupt */

698 699 700 701 702 703 704 705
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
706 707 708
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
709 710 711 712 713 714 715 716 717
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

718
	if (pos >= azx_dev->core.bufsize)
719
		pos = 0;
720

721
	if (WARN_ONCE(!azx_dev->core.period_bytes,
722
		      "hda-intel: zero azx_dev->period_bytes"))
723
		return -1; /* this shouldn't happen! */
724 725
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
726
		/* NG - it's below the first next period boundary */
727
		return chip->bdl_pos_adj ? 0 : -1;
728
	azx_dev->core.start_wallclk += wallclk;
729 730 731 732 733 734 735 736
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
737 738
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
739 740 741
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
742

743
	if (!hda->irq_pending_warned) {
744 745 746
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
747
		hda->irq_pending_warned = 1;
748 749
	}

750 751
	for (;;) {
		pending = 0;
752
		spin_lock_irq(&bus->reg_lock);
753 754
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
755
			if (!azx_dev->irq_pending ||
756 757
			    !s->substream ||
			    !s->running)
758
				continue;
759 760
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
761
				azx_dev->irq_pending = 0;
762
				spin_unlock(&bus->reg_lock);
763
				snd_pcm_period_elapsed(s->substream);
764
				spin_lock(&bus->reg_lock);
765 766
			} else if (ok < 0) {
				pending = 0;	/* too early */
767 768 769
			} else
				pending++;
		}
770
		spin_unlock_irq(&bus->reg_lock);
771 772
		if (!pending)
			return;
773
		msleep(1);
774 775 776 777 778 779
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
780 781
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
782

783
	spin_lock_irq(&bus->reg_lock);
784 785 786 787
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
788
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
789 790
}

791 792
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
793 794
	struct hdac_bus *bus = azx_bus(chip);

795 796
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
797
			chip->card->irq_descr, chip)) {
798 799 800
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
801 802 803 804
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
805
	bus->irq = chip->pci->irq;
806
	pci_intx(chip->pci, !chip->msi);
807 808 809
	return 0;
}

810 811 812 813 814 815 816 817
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

818
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
819
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
820 821 822 823 824 825 826 827
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
828 829
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
830 831 832 833

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
834 835
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
836 837 838 839 840 841 842 843 844 845

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
846
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
847 848 849 850
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
851 852
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
853 854 855 856 857
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
858 859
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
860 861 862 863 864 865 866
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	return _snd_hdac_chip_readl(azx_bus(chip),
				    AZX_REG_VS_SDXDPIB_XBASE +
				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
				     azx_dev->core.index));
}

/* get the current DMA position with correction on SKL+ chips */
static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
{
	/* DPIB register gives a more accurate position for playback */
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		return azx_skl_get_dpib_pos(chip, azx_dev);

	/* For capture, we need to read posbuf, but it requires a delay
	 * for the possible boundary overlap; the read of DPIB fetches the
	 * actual posbuf
	 */
	udelay(20);
	azx_skl_get_dpib_pos(chip, azx_dev);
	return azx_get_pos_posbuf(chip, azx_dev);
}

892
#ifdef CONFIG_PM
893 894 895 896 897
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
898
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
899
	mutex_lock(&card_list_lock);
900
	list_add(&hda->list, &card_list);
901 902 903 904 905
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
906
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
907
	mutex_lock(&card_list_lock);
908
	list_del_init(&hda->list);
909 910 911 912 913 914
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
915
	struct hda_intel *hda;
916 917 918 919 920 921 922 923
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
924 925
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
926
		if (!hda->probe_continued || chip->disabled)
927
			continue;
928
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
929 930 931 932
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
933 934 935 936

/*
 * power management
 */
937
static bool azx_is_pm_ready(struct snd_card *card)
L
Linus Torvalds 已提交
938
{
939 940
	struct azx *chip;
	struct hda_intel *hda;
L
Linus Torvalds 已提交
941

942
	if (!card)
943
		return false;
944 945
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
946
	if (chip->disabled || hda->init_failed || !chip->running)
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
		return false;
	return true;
}

static void __azx_runtime_suspend(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	azx_stop_chip(chip);
	azx_enter_link_reset(chip);
	azx_clear_irq_pending(chip);
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    hda->need_i915_power)
		snd_hdac_display_power(azx_bus(chip), false);
}

static void __azx_runtime_resume(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hdac_bus *bus = azx_bus(chip);
	struct hda_codec *codec;
	int status;

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		snd_hdac_display_power(bus, true);
		if (hda->need_i915_power)
			snd_hdac_i915_set_bclk(bus);
	}

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

	azx_init_pci(chip);
	hda_intel_init_chip(chip, true);

	if (status) {
		list_for_each_codec(codec, &chip->bus)
			if (status & (1 << codec->addr))
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
	}

	/* power down again for link-controlled chips */
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
	    !hda->need_i915_power)
		snd_hdac_display_power(bus, false);
}

#ifdef CONFIG_PM_SLEEP
static int azx_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip;
	struct hdac_bus *bus;

	if (!azx_is_pm_ready(card))
1003 1004
		return 0;

1005
	chip = card->private_data;
1006
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
1007
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1008
	__azx_runtime_suspend(chip);
1009 1010 1011
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
1012
	}
1013

1014
	if (chip->msi)
1015
		pci_disable_msi(chip->pci);
L
Libin Yang 已提交
1016 1017

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
1018 1019 1020
	return 0;
}

1021
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
1022
{
1023
	struct snd_card *card = dev_get_drvdata(dev);
1024 1025
	struct azx *chip;

1026
	if (!azx_is_pm_ready(card))
1027
		return 0;
L
Linus Torvalds 已提交
1028

1029
	chip = card->private_data;
1030
	if (chip->msi)
1031
		if (pci_enable_msi(chip->pci) < 0)
1032 1033
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
1034
		return -EIO;
1035
	__azx_runtime_resume(chip);
T
Takashi Iwai 已提交
1036
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
1037 1038

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
1039 1040
	return 0;
}
1041

1042 1043 1044 1045 1046
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
static int azx_freeze_noirq(struct device *dev)
{
1047 1048
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1049 1050
	struct pci_dev *pci = to_pci_dev(dev);

1051
	if (chip->driver_type == AZX_DRIVER_SKL)
1052 1053 1054 1055 1056 1057 1058
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
1059 1060
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;
1061 1062
	struct pci_dev *pci = to_pci_dev(dev);

1063
	if (chip->driver_type == AZX_DRIVER_SKL)
1064 1065 1066 1067 1068 1069
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1070 1071 1072
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1073
	struct azx *chip;
1074

1075
	if (!azx_is_pm_ready(card))
1076 1077
		return 0;
	chip = card->private_data;
1078
	if (!azx_has_pm_runtime(chip))
1079 1080
		return 0;

1081 1082 1083 1084
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1085
	__azx_runtime_suspend(chip);
L
Libin Yang 已提交
1086
	trace_azx_runtime_suspend(chip);
1087 1088 1089 1090 1091 1092
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1093
	struct azx *chip;
1094

1095
	if (!azx_is_pm_ready(card))
1096 1097
		return 0;
	chip = card->private_data;
1098
	if (!azx_has_pm_runtime(chip))
1099
		return 0;
1100
	__azx_runtime_resume(chip);
1101 1102 1103 1104 1105

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1106
	trace_azx_runtime_resume(chip);
1107 1108
	return 0;
}
1109 1110 1111 1112

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1113 1114 1115 1116 1117
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1118

1119 1120
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1121
	if (chip->disabled || hda->init_failed)
1122 1123
		return 0;

1124
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1125
	    azx_bus(chip)->codec_powered || !chip->running)
1126 1127
		return -EBUSY;

1128 1129 1130 1131
	/* ELD notification gets broken when HD-audio bus is off */
	if (needs_eld_notify_link(hda))
		return -EBUSY;

1132 1133 1134
	return 0;
}

1135 1136
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1137 1138 1139 1140
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1141
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1142 1143
};

1144 1145
#define AZX_PM_OPS	&azx_pm
#else
1146 1147
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
1148
#define AZX_PM_OPS	NULL
1149
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1150 1151


1152
static int azx_probe_continue(struct azx *chip);
1153

1154
#ifdef SUPPORT_VGA_SWITCHEROO
1155
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1156 1157 1158 1159 1160 1161

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1162
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1163
	struct hda_codec *codec;
1164 1165
	bool disabled;

1166 1167
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1168 1169 1170 1171 1172 1173
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1174
	if (!hda->probe_continued) {
1175 1176
		chip->disabled = disabled;
		if (!disabled) {
1177 1178
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1179
			if (azx_probe_continue(chip) < 0) {
1180
				dev_err(chip->card->dev, "initialization error\n");
1181
				hda->init_failed = true;
1182 1183 1184
			}
		}
	} else {
1185
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1186
			 disabled ? "Disabling" : "Enabling");
1187
		if (disabled) {
1188 1189 1190 1191 1192 1193
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_suspend(hda_codec_dev(codec));
				pm_runtime_disable(hda_codec_dev(codec));
			}
			pm_runtime_suspend(card->dev);
			pm_runtime_disable(card->dev);
1194
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1195 1196 1197
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1198
			chip->disabled = true;
1199
			if (snd_hda_lock_devices(&chip->bus))
1200 1201
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1202
		} else {
1203
			snd_hda_unlock_devices(&chip->bus);
1204
			chip->disabled = false;
1205 1206 1207 1208 1209
			pm_runtime_enable(card->dev);
			list_for_each_codec(codec, &chip->bus) {
				pm_runtime_enable(hda_codec_dev(codec));
				pm_runtime_resume(hda_codec_dev(codec));
			}
1210 1211 1212 1213 1214 1215 1216 1217
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1218
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1219

1220 1221
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1222
		return false;
1223
	if (chip->disabled || !hda->probe_continued)
1224
		return true;
1225
	if (snd_hda_lock_devices(&chip->bus))
1226
		return false;
1227
	snd_hda_unlock_devices(&chip->bus);
1228 1229 1230
	return true;
}

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
/*
 * The discrete GPU cannot power down unless the HDA controller runtime
 * suspends, so activate runtime PM on codecs even if power_save == 0.
 */
static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
{
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
	struct hda_codec *codec;

	if (hda->use_vga_switcheroo && !hda->need_eld_notify_link) {
		list_for_each_codec(codec, &chip->bus)
			codec->auto_runtime_pm = 1;
		/* reset the power save setup */
		if (chip->running)
			set_default_power_save(chip);
	}
}

static void azx_vs_gpu_bound(struct pci_dev *pci,
			     enum vga_switcheroo_client_id client_id)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);

	if (client_id == VGA_SWITCHEROO_DIS)
		hda->need_eld_notify_link = 0;
	setup_vga_switcheroo_runtime_pm(chip);
}

1261
static void init_vga_switcheroo(struct azx *chip)
1262
{
1263
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1264 1265
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1266
		dev_info(chip->card->dev,
1267
			 "Handle vga_switcheroo audio client\n");
1268
		hda->use_vga_switcheroo = 1;
1269
		hda->need_eld_notify_link = 1; /* cleared in gpu_bound op */
1270
		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1271 1272 1273 1274 1275 1276 1277
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
1278
	.gpu_bound = azx_vs_gpu_bound,
1279 1280
};

1281
static int register_vga_switcheroo(struct azx *chip)
1282
{
1283
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1284
	struct pci_dev *p;
1285 1286
	int err;

1287
	if (!hda->use_vga_switcheroo)
1288
		return 0;
1289 1290 1291 1292 1293

	p = get_bound_vga(chip->pci);
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
	pci_dev_put(p);

1294 1295
	if (err < 0)
		return err;
1296
	hda->vga_switcheroo_registered = 1;
1297

1298
	return 0;
1299 1300 1301 1302
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1303
#define check_hdmi_disabled(pci)	false
1304
#define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1305 1306
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1307 1308 1309
/*
 * destructor
 */
1310
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1311
{
W
Wang Xingchao 已提交
1312
	struct pci_dev *pci = chip->pci;
1313
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1314
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1315

1316
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1317
		pm_runtime_get_noresume(&pci->dev);
1318
	chip->running = 0;
W
Wang Xingchao 已提交
1319

1320 1321
	azx_del_card_list(chip);

1322 1323
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1324

1325
	if (use_vga_switcheroo(hda)) {
1326 1327
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1328
		if (hda->vga_switcheroo_registered)
1329
			vga_switcheroo_unregister_client(chip->pci);
1330 1331
	}

1332
	if (bus->chip_init) {
1333
		azx_clear_irq_pending(chip);
1334
		azx_stop_all_streams(chip);
1335
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1336 1337
	}

1338 1339
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1340
	if (chip->msi)
1341
		pci_disable_msi(chip->pci);
1342
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1343

1344
	azx_free_stream_pages(chip);
1345 1346 1347
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1348 1349
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1350

L
Linus Torvalds 已提交
1351
	pci_disable_device(chip->pci);
1352
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1353
	release_firmware(chip->fw);
1354
#endif
1355

1356
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1357
		if (hda->need_i915_power)
1358
			snd_hdac_display_power(bus, false);
1359
	}
1360
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1361
		snd_hdac_i915_exit(bus);
1362
	kfree(hda);
L
Linus Torvalds 已提交
1363 1364 1365 1366

	return 0;
}

1367 1368 1369 1370 1371 1372 1373 1374
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1375
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1376 1377 1378 1379
{
	return azx_free(device->device_data);
}

1380
#ifdef SUPPORT_VGA_SWITCHEROO
1381
/*
1382
 * Check of disabled HDMI controller by vga_switcheroo
1383
 */
1384
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
1397
				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1398 1399 1400 1401 1402 1403 1404 1405 1406
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1407
static bool check_hdmi_disabled(struct pci_dev *pci)
1408 1409 1410 1411 1412
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1413
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1414 1415 1416 1417 1418
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1419
#endif /* SUPPORT_VGA_SWITCHEROO */
1420

1421 1422 1423
/*
 * white/black-listing for position_fix
 */
1424
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1425 1426
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1427
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1428
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1429
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1430
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1431
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1432
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1433
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1434
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1435
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1436
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1437
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1438
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1439 1440 1441
	{}
};

1442
static int check_position_fix(struct azx *chip, int fix)
1443 1444 1445
{
	const struct snd_pci_quirk *q;

1446
	switch (fix) {
1447
	case POS_FIX_AUTO:
1448 1449
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1450
	case POS_FIX_VIACOMBO:
1451
	case POS_FIX_COMBO:
1452
	case POS_FIX_SKL:
1453 1454 1455 1456 1457
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1458 1459 1460
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1461
		return q->value;
1462
	}
1463 1464

	/* Check VIA/ATI HD Audio Controller exist */
1465
	if (chip->driver_type == AZX_DRIVER_VIA) {
1466
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1467
		return POS_FIX_VIACOMBO;
1468 1469
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1470
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1471
		return POS_FIX_LPIB;
1472
	}
1473
	if (chip->driver_type == AZX_DRIVER_SKL) {
1474 1475 1476
		dev_dbg(chip->card->dev, "Using SKL position fix\n");
		return POS_FIX_SKL;
	}
1477
	return POS_FIX_AUTO;
1478 1479
}

1480 1481 1482 1483 1484 1485 1486 1487
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
1488
		[POS_FIX_SKL] = azx_get_pos_skl,
1489 1490 1491 1492 1493 1494 1495 1496
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

1497
	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1498 1499 1500 1501 1502 1503 1504
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1505 1506 1507
/*
 * black-lists for probe_mask
 */
1508
static struct snd_pci_quirk probe_mask_list[] = {
1509 1510 1511 1512 1513 1514
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1515 1516
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1517 1518
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1519
	/* forced codec slots */
1520
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1521
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1522 1523
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1524 1525 1526
	{}
};

1527 1528
#define AZX_FORCE_CODEC_MASK	0x100

1529
static void check_probe_mask(struct azx *chip, int dev)
1530 1531 1532
{
	const struct snd_pci_quirk *q;

1533 1534
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1535 1536
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1537 1538 1539
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1540
			chip->codec_probe_mask = q->value;
1541 1542
		}
	}
1543 1544 1545 1546

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1547
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1548
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1549
			 (int)azx_bus(chip)->codec_mask);
1550
	}
1551 1552
}

1553
/*
T
Takashi Iwai 已提交
1554
 * white/black-list for enable_msi
1555
 */
1556
static struct snd_pci_quirk msi_black_list[] = {
1557 1558 1559 1560
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1561
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1562
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1563
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1564
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1565
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1566
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1567 1568 1569
	{}
};

1570
static void check_msi(struct azx *chip)
1571 1572 1573
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1574 1575
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1576
		return;
T
Takashi Iwai 已提交
1577 1578 1579
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1580
	if (q) {
1581 1582 1583
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1584
		chip->msi = q->value;
1585 1586 1587 1588
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1589
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1590
		dev_info(chip->card->dev, "Disabling MSI\n");
1591
		chip->msi = 0;
1592 1593 1594
	}
}

1595
/* check the snoop mode availability */
1596
static void azx_check_snoop_available(struct azx *chip)
1597
{
1598
	int snoop = hda_snoop;
1599

1600 1601 1602 1603
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
1604
		chip->uc_buffer = !snoop;
1605 1606 1607 1608
		return;
	}

	snoop = true;
1609 1610
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1611 1612 1613
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1614 1615
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
1616 1617
		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
				      chip->pci->revision == 0x20))
1618
			snoop = false;
1619 1620
	}

1621 1622 1623
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1624
	chip->snoop = snoop;
1625
	if (!snoop) {
1626
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1627 1628 1629 1630
		/* C-Media requires non-cached pages only for CORB/RIRB */
		if (chip->driver_type != AZX_DRIVER_CMEDIA)
			chip->uc_buffer = true;
	}
1631
}
1632

1633 1634
static void azx_probe_work(struct work_struct *work)
{
1635 1636
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1637 1638
}

1639 1640
static int default_bdl_pos_adj(struct azx *chip)
{
1641 1642 1643 1644 1645 1646 1647 1648 1649
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1650 1651 1652 1653 1654 1655 1656 1657 1658
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1659 1660 1661
/*
 * constructor
 */
1662 1663 1664
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1665 1666 1667
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1668
{
1669
	static struct snd_device_ops ops = {
1670
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1671 1672
		.dev_free = azx_dev_free,
	};
1673
	struct hda_intel *hda;
1674 1675
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1676 1677

	*rchip = NULL;
1678

1679 1680
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1681 1682
		return err;

1683 1684
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1685 1686 1687 1688
		pci_disable_device(pci);
		return -ENOMEM;
	}

1689
	chip = &hda->chip;
1690
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1691 1692
	chip->card = card;
	chip->pci = pci;
1693
	chip->ops = &pci_hda_ops;
1694 1695
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1696
	check_msi(chip);
1697
	chip->dev_index = dev;
1698 1699
	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1700
	INIT_LIST_HEAD(&chip->pcm_list);
1701 1702
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1703
	init_vga_switcheroo(chip);
1704
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1705

1706
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1707

1708
	check_probe_mask(chip, dev);
1709

1710 1711 1712 1713 1714
	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
		chip->fallback_to_single_cmd = 1;
	else /* explicitly set to single_cmd or not */
		chip->single_cmd = single_cmd;

1715
	azx_check_snoop_available(chip);
1716

1717 1718 1719 1720
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1721

1722 1723 1724 1725
	/* Workaround for a communication error on CFL (bko#199007) */
	if (IS_CFL(pci))
		chip->polling_mode = 1;

1726 1727 1728 1729 1730 1731 1732
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1733 1734 1735 1736 1737
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1738 1739
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1740
		dev_err(card->dev, "Error creating device [card]!\n");
1741 1742 1743 1744
		azx_free(chip);
		return err;
	}

1745
	/* continue probing in work context as may trigger request module */
1746
	INIT_WORK(&hda->probe_work, azx_probe_work);
1747

1748
	*rchip = chip;
1749

1750 1751 1752
	return 0;
}

1753
static int azx_first_init(struct azx *chip)
1754 1755 1756 1757
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1758
	struct hdac_bus *bus = azx_bus(chip);
1759
	int err;
1760
	unsigned short gcap;
1761
	unsigned int dma_bits = 64;
1762

1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1773
	err = pci_request_regions(pci, "ICH HD audio");
1774
	if (err < 0)
L
Linus Torvalds 已提交
1775
		return err;
1776
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1777

1778 1779 1780
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1781
		dev_err(card->dev, "ioremap error\n");
1782
		return -ENXIO;
L
Linus Torvalds 已提交
1783 1784
	}

1785
	if (chip->driver_type == AZX_DRIVER_SKL)
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		snd_hdac_bus_parse_capabilities(bus);

	/*
	 * Some Intel CPUs has always running timer (ART) feature and
	 * controller may have Global time sync reporting capability, so
	 * check both of these before declaring synchronized time reporting
	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
	 */
	chip->gts_present = false;

#ifdef CONFIG_X86
	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
		chip->gts_present = true;
#endif

1801 1802 1803 1804 1805
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1806 1807
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1808
	}
1809

1810 1811
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
1812 1813

	pci_set_master(pci);
1814
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1815

1816
	gcap = azx_readw(chip, GCAP);
1817
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1818

1819 1820 1821 1822
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1823
	/* disable SB600 64bit support for safety */
1824
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1825
		struct pci_dev *p_smbus;
1826
		dma_bits = 40;
1827 1828 1829 1830 1831
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1832
				gcap &= ~AZX_GCAP_64OK;
1833 1834 1835
			pci_dev_put(p_smbus);
		}
	}
1836

1837 1838 1839 1840
	/* NVidia hardware normally only supports up to 40 bits of DMA */
	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
		dma_bits = 40;

1841 1842
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1843
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1844
		gcap &= ~AZX_GCAP_64OK;
1845
	}
1846

1847
	/* disable buffer size rounding to 128-byte multiples if supported */
1848 1849 1850
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1851
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1852 1853 1854 1855
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1856

1857
	/* allow 64bit DMA address if supported by H/W */
1858 1859
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1860 1861
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1862
	} else {
1863 1864
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1865
	}
1866

1867 1868 1869 1870 1871 1872
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1873 1874 1875 1876 1877 1878 1879 1880
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1881
		case AZX_DRIVER_ATIHDMI_NS:
1882 1883 1884
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1885
		case AZX_DRIVER_GENERIC:
1886 1887 1888 1889 1890
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1891
	}
1892 1893
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1894 1895
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1896 1897 1898 1899 1900 1901 1902 1903
	/* sanity check for the SDxCTL.STRM field overflow */
	if (chip->num_streams > 15 &&
	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
		dev_warn(chip->card->dev, "number of I/O streams is %d, "
			 "forcing separate stream tags", chip->num_streams);
		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
	}

1904 1905
	/* initialize streams */
	err = azx_init_streams(chip);
1906
	if (err < 0)
1907
		return err;
L
Linus Torvalds 已提交
1908

1909 1910 1911
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1912 1913

	/* initialize chip */
1914
	azx_init_pci(chip);
1915

1916 1917
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
		snd_hdac_i915_set_bclk(bus);
1918

1919
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1920 1921

	/* codec detection */
1922
	if (!azx_bus(chip)->codec_mask) {
1923
		dev_err(card->dev, "no codecs found!\n");
1924
		return -ENODEV;
L
Linus Torvalds 已提交
1925 1926
	}

1927
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1928 1929 1930 1931
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1932
		 card->shortname, bus->addr, bus->irq);
1933

L
Linus Torvalds 已提交
1934 1935 1936
	return 0;
}

1937
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1938 1939 1940 1941 1942 1943 1944 1945
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1946
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1962
#endif
1963

1964 1965 1966 1967 1968
/*
 * HDA controller ops.
 */

/* PCI register access. */
1969
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1970 1971 1972 1973
{
	writel(value, addr);
}

1974
static u32 pci_azx_readl(u32 __iomem *addr)
1975 1976 1977 1978
{
	return readl(addr);
}

1979
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1980 1981 1982 1983
{
	writew(value, addr);
}

1984
static u16 pci_azx_readw(u16 __iomem *addr)
1985 1986 1987 1988
{
	return readw(addr);
}

1989
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
1990 1991 1992 1993
{
	writeb(value, addr);
}

1994
static u8 pci_azx_readb(u8 __iomem *addr)
1995 1996 1997 1998
{
	return readb(addr);
}

1999 2000
static int disable_msi_reset_irq(struct azx *chip)
{
2001
	struct hdac_bus *bus = azx_bus(chip);
2002 2003
	int err;

2004 2005
	free_irq(bus->irq, chip);
	bus->irq = -1;
2006 2007 2008 2009 2010 2011 2012 2013 2014
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

2015
/* DMA page allocation helpers.  */
2016
static int dma_alloc_pages(struct hdac_bus *bus,
2017 2018 2019 2020
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
2021
	struct azx *chip = bus_to_azx(bus);
2022

2023 2024 2025
	if (!azx_snoop(chip) && type == SNDRV_DMA_TYPE_DEV)
		type = SNDRV_DMA_TYPE_DEV_UC;
	return snd_dma_alloc_pages(type, bus->dev, size, buf);
2026 2027
}

2028
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
2029 2030 2031 2032
{
	snd_dma_free_pages(buf);
}

2033 2034 2035 2036 2037 2038
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2039
	if (chip->uc_buffer)
2040 2041 2042 2043
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

2044
static const struct hdac_io_ops pci_hda_io_ops = {
2045 2046 2047 2048 2049 2050
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
2051 2052
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
2053 2054 2055 2056
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
2057
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
2058
	.position_check = azx_position_check,
2059
	.link_power = azx_intel_link_power,
2060 2061
};

2062 2063
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
2064
{
2065
	static int dev;
2066
	struct snd_card *card;
2067
	struct hda_intel *hda;
2068
	struct azx *chip;
2069
	bool schedule_probe;
2070
	int err;
L
Linus Torvalds 已提交
2071

2072 2073 2074 2075 2076 2077 2078
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2079 2080
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2081
	if (err < 0) {
2082
		dev_err(&pci->dev, "Error creating card!\n");
2083
		return err;
L
Linus Torvalds 已提交
2084 2085
	}

2086
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2087 2088
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2089
	card->private_data = chip;
2090
	hda = container_of(chip, struct hda_intel, chip);
2091 2092 2093 2094 2095

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2096
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2097 2098 2099 2100
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2101 2102
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2103 2104 2105
		chip->disabled = true;
	}

2106
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2107

2108 2109
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2110 2111
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2112 2113 2114
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2115 2116
		if (err < 0)
			goto out_free;
2117
		schedule_probe = false; /* continued in azx_firmware_cb() */
2118 2119 2120
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2121
#ifndef CONFIG_SND_HDA_I915
2122 2123
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2124 2125
#endif

2126
	if (schedule_probe)
2127
		schedule_work(&hda->probe_work);
2128 2129

	dev++;
2130
	if (chip->disabled)
2131
		complete_all(&hda->probe_wait);
2132 2133 2134 2135 2136 2137 2138
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2139 2140 2141 2142 2143 2144 2145 2146 2147
#ifdef CONFIG_PM
/* On some boards setting power_save to a non 0 value leads to clicking /
 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
 * figure out how to avoid these sounds, but that is not always feasible.
 * So we keep a list of devices where we disable powersaving as its known
 * to causes problems on these devices.
 */
static struct snd_pci_quirk power_save_blacklist[] = {
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2148
	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2149
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2150 2151
	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2152 2153
	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2154
	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2155 2156
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1581607 */
	SND_PCI_QUIRK(0x1558, 0x3501, "Clevo W35xSS_370SS", 0),
2157
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2158 2159
	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2160 2161
	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2162 2163
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2164 2165
	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2166 2167
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2168 2169
	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2170 2171 2172 2173 2174 2175
	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
	{}
};
#endif /* CONFIG_PM */

2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194
static void set_default_power_save(struct azx *chip)
{
	int val = power_save;

#ifdef CONFIG_PM
	if (pm_blacklist) {
		const struct snd_pci_quirk *q;

		q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
		if (q && val) {
			dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
				 q->subvendor, q->subdevice);
			val = 0;
		}
	}
#endif /* CONFIG_PM */
	snd_hda_set_power_save(&chip->bus, val * 1000);
}

2195 2196 2197 2198 2199 2200
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2201
static int azx_probe_continue(struct azx *chip)
2202
{
2203
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2204
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2205
	struct pci_dev *pci = chip->pci;
2206 2207 2208
	int dev = chip->dev_index;
	int err;

2209
	hda->probe_continued = 1;
2210

2211
	/* bind with i915 if needed */
2212
	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2213
		err = snd_hdac_i915_init(bus);
2214 2215 2216 2217 2218 2219
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2220 2221 2222
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2223
				goto out_free;
2224 2225
			} else {
				/* don't bother any longer */
2226 2227
				chip->driver_caps &=
					~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
2228
			}
2229
		}
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
	}

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
			hda->need_i915_power = 1;
2241

2242
		err = snd_hdac_display_power(bus, true);
2243 2244 2245
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2246
			goto i915_power_fail;
2247
		}
2248 2249
	}

2250 2251 2252 2253
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2254 2255 2256 2257
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2258
	/* create codec instances */
2259
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2260 2261
	if (err < 0)
		goto out_free;
2262

2263
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2264
	if (chip->fw) {
2265
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2266
					 chip->fw->data);
2267 2268
		if (err < 0)
			goto out_free;
2269
#ifndef CONFIG_PM
2270 2271
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2272
#endif
2273 2274
	}
#endif
2275
	if ((probe_only[dev] & 1) == 0) {
2276 2277 2278 2279
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2280

2281
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2282 2283
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2284

2285 2286
	setup_vga_switcheroo_runtime_pm(chip);

2287
	chip->running = 1;
2288
	azx_add_card_list(chip);
2289

2290
	set_default_power_save(chip);
2291 2292

	if (azx_has_pm_runtime(chip))
2293
		pm_runtime_put_autosuspend(&pci->dev);
L
Linus Torvalds 已提交
2294

W
Wu Fengguang 已提交
2295
out_free:
2296
	if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2297
		&& !hda->need_i915_power)
2298
		snd_hdac_display_power(bus, false);
2299 2300

i915_power_fail:
2301
	if (err < 0)
2302 2303
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
W
Wu Fengguang 已提交
2304
	return err;
L
Linus Torvalds 已提交
2305 2306
}

2307
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2308
{
2309
	struct snd_card *card = pci_get_drvdata(pci);
2310 2311 2312 2313
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2314
		/* cancel the pending probing work */
2315 2316
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
		/* FIXME: below is an ugly workaround.
		 * Both device_release_driver() and driver_probe_device()
		 * take *both* the device's and its parent's lock before
		 * calling the remove() and probe() callbacks.  The codec
		 * probe takes the locks of both the codec itself and its
		 * parent, i.e. the PCI controller dev.  Meanwhile, when
		 * the PCI controller is unbound, it takes its lock, too
		 * ==> ouch, a deadlock!
		 * As a workaround, we unlock temporarily here the controller
		 * device during cancel_work_sync() call.
		 */
		device_unlock(&pci->dev);
2329
		cancel_work_sync(&hda->probe_work);
2330
		device_lock(&pci->dev);
2331

2332
		snd_card_free(card);
2333
	}
L
Linus Torvalds 已提交
2334 2335
}

2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2348
/* PCI IDs */
2349
static const struct pci_device_id azx_ids[] = {
2350
	/* CPT */
2351
	{ PCI_DEVICE(0x8086, 0x1c20),
2352
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2353
	/* PBG */
2354
	{ PCI_DEVICE(0x8086, 0x1d20),
2355
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2356
	/* Panther Point */
2357
	{ PCI_DEVICE(0x8086, 0x1e20),
2358
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2359 2360
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2361
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2362 2363 2364
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2365 2366 2367 2368 2369
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2370 2371
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
2372
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2373
	{ PCI_DEVICE(0x8086, 0xa270),
2374
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2375 2376
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2377
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2378 2379
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2380
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2381 2382 2383
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2384 2385
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2386
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2387 2388
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2389
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2390 2391
	/* Kabylake */
	{ PCI_DEVICE(0x8086, 0xa171),
2392
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
V
Vinod Koul 已提交
2393 2394
	/* Kabylake-LP */
	{ PCI_DEVICE(0x8086, 0x9d71),
2395
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2396 2397
	/* Kabylake-H */
	{ PCI_DEVICE(0x8086, 0xa2f0),
2398
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
M
Megha Dey 已提交
2399 2400
	/* Coffelake */
	{ PCI_DEVICE(0x8086, 0xa348),
2401
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2402 2403 2404
	/* Cannonlake */
	{ PCI_DEVICE(0x8086, 0x9dc8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
G
Guneshwor Singh 已提交
2405 2406 2407
	/* Icelake */
	{ PCI_DEVICE(0x8086, 0x34c8),
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2408 2409
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
2410
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2411 2412
	/* Broxton-T */
	{ PCI_DEVICE(0x8086, 0x1a98),
2413
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
V
Vinod Koul 已提交
2414 2415
	/* Gemini-Lake */
	{ PCI_DEVICE(0x8086, 0x3198),
2416
	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2417
	/* Haswell */
2418
	{ PCI_DEVICE(0x8086, 0x0a0c),
2419
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2420
	{ PCI_DEVICE(0x8086, 0x0c0c),
2421
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2422
	{ PCI_DEVICE(0x8086, 0x0d0c),
2423
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2424 2425
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2426
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2427 2428
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2429
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2430
	/* Poulsbo */
2431
	{ PCI_DEVICE(0x8086, 0x811b),
2432
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2433
	/* Oaktrail */
2434
	{ PCI_DEVICE(0x8086, 0x080a),
2435
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2436 2437
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2438
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2439 2440
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2441
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2442
	/* ICH6 */
2443
	{ PCI_DEVICE(0x8086, 0x2668),
2444 2445
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2446
	{ PCI_DEVICE(0x8086, 0x27d8),
2447 2448
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2449
	{ PCI_DEVICE(0x8086, 0x269a),
2450 2451
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2452
	{ PCI_DEVICE(0x8086, 0x284b),
2453 2454
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2455
	{ PCI_DEVICE(0x8086, 0x293e),
2456 2457
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2458
	{ PCI_DEVICE(0x8086, 0x293f),
2459 2460
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2461
	{ PCI_DEVICE(0x8086, 0x3a3e),
2462 2463
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2464
	{ PCI_DEVICE(0x8086, 0x3a6e),
2465
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2466 2467 2468 2469
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2470
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2471 2472 2473 2474 2475 2476 2477 2478
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2479 2480 2481 2482
	/* AMD Stoney */
	{ PCI_DEVICE(0x1022, 0x157a),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
V
Vijendar Mukunda 已提交
2483 2484
	/* AMD Raven */
	{ PCI_DEVICE(0x1022, 0x15e3),
2485 2486
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
			 AZX_DCAPS_PM_RUNTIME },
2487
	/* ATI HDMI */
2488 2489
	{ PCI_DEVICE(0x1002, 0x0002),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2490 2491
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2492 2493
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2494 2495
	{ PCI_DEVICE(0x1002, 0x15b3),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2496 2497 2498 2499 2500 2501 2502 2503
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2504 2505
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2542
	{ PCI_DEVICE(0x1002, 0x9902),
2543
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2544
	{ PCI_DEVICE(0x1002, 0xaaa0),
2545
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2546
	{ PCI_DEVICE(0x1002, 0xaaa8),
2547
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2548
	{ PCI_DEVICE(0x1002, 0xaab0),
2549
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2550 2551
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2552 2553
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2554 2555 2556 2557
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2558 2559 2560 2561
	{ PCI_DEVICE(0x1002, 0xaae0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaaf0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2562
	/* VIA VT8251/VT8237A */
2563
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2564 2565 2566 2567
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2568 2569 2570 2571 2572
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2573 2574 2575
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2576
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2577
	/* Teradici */
2578 2579
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2580 2581
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2582
	/* Creative X-Fi (CA0110-IBG) */
2583 2584 2585 2586 2587
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2588
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2589 2590 2591 2592
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2593 2594 2595
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2596
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2597
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2598 2599
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2600 2601
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2602
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2603
#endif
2604 2605 2606
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2607
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2608 2609
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2610 2611
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2612
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2613 2614 2615
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2616
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2617 2618 2619
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2620
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2621 2622 2623 2624 2625
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2626
static struct pci_driver azx_driver = {
2627
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2628 2629
	.id_table = azx_ids,
	.probe = azx_probe,
2630
	.remove = azx_remove,
2631
	.shutdown = azx_shutdown,
2632 2633 2634
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2635 2636
};

2637
module_pci_driver(azx_driver);