i915_drv.c 50.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41
#include <linux/vt.h>

42
#include <drm/drm_aperture.h>
43
#include <drm/drm_atomic_helper.h>
44
#include <drm/drm_ioctl.h>
45
#include <drm/drm_managed.h>
46
#include <drm/drm_probe_helper.h>
47

48 49 50
#include "display/intel_acpi.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
51
#include "display/intel_dmc.h"
52
#include "display/intel_display_types.h"
53
#include "display/intel_dp.h"
54 55 56 57
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
58
#include "display/intel_pps.h"
59
#include "display/intel_sprite.h"
60
#include "display/intel_vga.h"
61

62
#include "gem/i915_gem_context.h"
63
#include "gem/i915_gem_ioctls.h"
64
#include "gem/i915_gem_mman.h"
65
#include "gem/i915_gem_pm.h"
66
#include "gt/intel_gt.h"
67
#include "gt/intel_gt_pm.h"
68
#include "gt/intel_rc6.h"
69

70
#include "i915_debugfs.h"
71
#include "i915_drv.h"
72
#include "i915_ioc32.h"
73
#include "i915_irq.h"
74
#include "i915_memcpy.h"
75
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
76
#include "i915_query.h"
77
#include "i915_suspend.h"
78
#include "i915_switcheroo.h"
79
#include "i915_sysfs.h"
80
#include "i915_trace.h"
81
#include "i915_vgpu.h"
82
#include "intel_dram.h"
83
#include "intel_gvt.h"
84
#include "intel_memory_region.h"
85
#include "intel_pm.h"
86
#include "intel_region_ttm.h"
87
#include "intel_sideband.h"
88
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
89

90
static const struct drm_driver driver;
91

92
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
93
{
94
	int domain = pci_domain_nr(to_pci_dev(dev_priv->drm.dev)->bus);
95 96 97

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
98
	if (!dev_priv->bridge_dev) {
99
		drm_err(&dev_priv->drm, "bridge device not found\n");
100 101 102 103 104 105 106
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
107
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
108
{
109
	int reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
110 111 112 113
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

114
	if (GRAPHICS_VER(dev_priv) >= 4)
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
136
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
137 138 139 140
		dev_priv->mch_res.start = 0;
		return ret;
	}

141
	if (GRAPHICS_VER(dev_priv) >= 4)
142 143 144 145 146 147 148 149 150 151
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
152
intel_setup_mchbar(struct drm_i915_private *dev_priv)
153
{
154
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
155 156 157
	u32 temp;
	bool enabled;

158
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
159 160 161 162
		return;

	dev_priv->mchbar_need_disable = false;

163
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
164 165 166 167 168 169 170 171 172 173 174
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

175
	if (intel_alloc_mchbar_resource(dev_priv))
176 177 178 179 180
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
181
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
182 183 184 185 186 187 188 189 190
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
191
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
192
{
193
	int mchbar_reg = GRAPHICS_VER(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
194 195

	if (dev_priv->mchbar_need_disable) {
196
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
224
	 * by the GPU. i915_retire_requests() is called directly when we
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
248
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
249 250 251 252 253 254 255 256 257 258

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

259 260 261 262
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
263 264 265 266 267
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
268 269 270
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
271 272 273 274
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
275
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
276
	pre |= IS_KBL_GT_STEP(dev_priv, 0, STEP_A0);
277
	pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
278

279
	if (pre) {
280
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
281
			  "It may not be fully functional.\n");
282 283
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
284 285
}

286 287 288 289 290 291
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

292
/**
293
 * i915_driver_early_probe - setup state not requiring device access
294 295 296 297 298 299 300 301
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
302
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
303 304 305
{
	int ret = 0;

306
	if (i915_inject_probe_failure(dev_priv))
307 308
		return -ENODEV;

309
	intel_device_info_subplatform_init(dev_priv);
310
	intel_step_init(dev_priv);
311

312
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
313
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
314

315 316 317
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
318

319
	mutex_init(&dev_priv->sb_lock);
320
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
321

322 323 324
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
325
	mutex_init(&dev_priv->hdcp_comp_mutex);
326

327
	i915_memcpy_init_early(dev_priv);
328
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
329

330 331
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
332
		return ret;
333

334
	ret = vlv_suspend_init(dev_priv);
335 336 337
	if (ret < 0)
		goto err_workqueues;

338 339 340 341
	ret = intel_region_ttm_device_init(dev_priv);
	if (ret)
		goto err_ttm;

342 343
	intel_wopcm_init_early(&dev_priv->wopcm);

344
	intel_gt_init_early(&dev_priv->gt, dev_priv);
345

346
	i915_gem_init_early(dev_priv);
347

348
	/* This must be called before any calls to HAS_PCH_* */
349
	intel_detect_pch(dev_priv);
350

351
	intel_pm_setup(dev_priv);
352 353
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
354
		goto err_gem;
355 356 357 358
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);

359
	intel_detect_preproduction_hw(dev_priv);
360 361 362

	return 0;

363
err_gem:
364
	i915_gem_cleanup_early(dev_priv);
365
	intel_gt_driver_late_release(&dev_priv->gt);
366 367
	intel_region_ttm_device_fini(dev_priv);
err_ttm:
368
	vlv_suspend_cleanup(dev_priv);
369
err_workqueues:
370 371 372 373 374
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
375
 * i915_driver_late_release - cleanup the setup done in
376
 *			       i915_driver_early_probe()
377 378
 * @dev_priv: device private
 */
379
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
380
{
381
	intel_irq_fini(dev_priv);
382
	intel_power_domains_cleanup(dev_priv);
383
	i915_gem_cleanup_early(dev_priv);
384
	intel_gt_driver_late_release(&dev_priv->gt);
385
	intel_region_ttm_device_fini(dev_priv);
386
	vlv_suspend_cleanup(dev_priv);
387
	i915_workqueues_cleanup(dev_priv);
388

389
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
390
	mutex_destroy(&dev_priv->sb_lock);
391 392

	i915_params_free(&dev_priv->params);
393 394 395
}

/**
396
 * i915_driver_mmio_probe - setup device MMIO
397 398 399 400 401 402 403
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
404
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
405 406 407
{
	int ret;

408
	if (i915_inject_probe_failure(dev_priv))
409 410
		return -ENODEV;

411
	if (i915_get_bridge_dev(dev_priv))
412 413
		return -EIO;

414
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
415
	if (ret < 0)
416
		goto err_bridge;
417

418 419
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
420
	intel_device_info_runtime_init(dev_priv);
421

422
	ret = intel_gt_init_mmio(&dev_priv->gt);
423 424 425
	if (ret)
		goto err_uncore;

426 427 428
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

429 430
	return 0;

431
err_uncore:
432
	intel_teardown_mchbar(dev_priv);
433
	intel_uncore_fini_mmio(&dev_priv->uncore);
434
err_bridge:
435 436 437 438 439 440
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
441
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
442 443
 * @dev_priv: device private
 */
444
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
445
{
446
	intel_teardown_mchbar(dev_priv);
447
	intel_uncore_fini_mmio(&dev_priv->uncore);
448 449 450
	pci_dev_put(dev_priv->bridge_dev);
}

451 452
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
453
	intel_gvt_sanitize_options(dev_priv);
454 455
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
478
	dma_set_max_seg_size(i915->drm.dev, UINT_MAX);
479

480
	ret = dma_set_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
481 482 483 484
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
485
	if (GRAPHICS_VER(i915) == 2)
486 487 488 489 490 491 492 493 494 495 496 497 498 499
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

500
	ret = dma_set_coherent_mask(i915->drm.dev, DMA_BIT_MASK(mask_size));
501 502 503 504 505 506 507 508 509 510
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

511
/**
512
 * i915_driver_hw_probe - setup state requiring device access
513 514 515 516 517
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
518
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
519
{
520
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
521 522
	int ret;

523
	if (i915_inject_probe_failure(dev_priv))
524 525
		return -ENODEV;

526 527
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
528
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
529 530 531 532 533 534
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

535 536 537 538 539 540 541 542 543 544 545 546 547 548
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

549
	intel_sanitize_options(dev_priv);
550

551
	/* needs to be done before ggtt probe */
552
	intel_dram_edram_detect(dev_priv);
553

554 555 556 557
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

558 559
	i915_perf_init(dev_priv);

560
	ret = i915_ggtt_probe_hw(dev_priv);
561
	if (ret)
562
		goto err_perf;
563

564
	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
565
	if (ret)
566
		goto err_ggtt;
567

568
	ret = i915_ggtt_init_hw(dev_priv);
569
	if (ret)
570
		goto err_ggtt;
571

572 573 574 575
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

576
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
577

578 579 580 581
	ret = intel_gt_probe_lmem(&dev_priv->gt);
	if (ret)
		goto err_mem_regions;

582
	ret = i915_ggtt_enable_hw(dev_priv);
583
	if (ret) {
584
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
585
		goto err_mem_regions;
586 587
	}

D
David Weinehall 已提交
588
	pci_set_master(pdev);
589

590
	intel_gt_init_workarounds(dev_priv);
591 592 593 594 595 596 597 598 599

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
600 601 602 603
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
604 605 606 607 608 609
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
610
	 */
611
	if (GRAPHICS_VER(dev_priv) >= 5) {
D
David Weinehall 已提交
612
		if (pci_enable_msi(pdev) < 0)
613
			drm_dbg(&dev_priv->drm, "can't enable MSI");
614 615
	}

616 617
	ret = intel_gvt_init(dev_priv);
	if (ret)
618 619 620
		goto err_msi;

	intel_opregion_setup(dev_priv);
621 622 623

	intel_pcode_init(dev_priv);

624
	/*
625 626
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
627
	 */
628
	intel_dram_detect(dev_priv);
629

630
	intel_bw_init_hw(dev_priv);
631

632 633
	return 0;

634 635 636
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
637 638
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
639
err_ggtt:
640
	i915_ggtt_driver_release(dev_priv);
641 642
	i915_gem_drain_freed_objects(dev_priv);
	i915_ggtt_driver_late_release(dev_priv);
643 644
err_perf:
	i915_perf_fini(dev_priv);
645 646 647 648
	return ret;
}

/**
649
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
650 651
 * @dev_priv: device private
 */
652
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
653
{
654
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
655

656 657
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
658 659
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
660 661 662 663 664 665 666 667 668 669 670
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
671
	struct drm_device *dev = &dev_priv->drm;
672

673
	i915_gem_driver_register(dev_priv);
674
	i915_pmu_register(dev_priv);
675

676
	intel_vgpu_register(dev_priv);
677 678

	/* Reveal our presence to userspace */
679
	if (drm_dev_register(dev, 0)) {
680 681
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
682
		return;
683 684
	}

685 686
	i915_debugfs_register(dev_priv);
	i915_setup_sysfs(dev_priv);
687

688 689
	/* Depends on sysfs having been initialized */
	i915_perf_register(dev_priv);
690

691
	intel_gt_driver_register(&dev_priv->gt);
692

693
	intel_display_driver_register(dev_priv);
694

695
	intel_power_domains_enable(dev_priv);
696
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
697 698 699 700 701

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
702 703 704 705 706 707 708 709
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
710 711 712 713
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

714
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
715
	intel_power_domains_disable(dev_priv);
716

717
	intel_display_driver_unregister(dev_priv);
718

719
	intel_gt_driver_unregister(&dev_priv->gt);
720

721
	i915_perf_unregister(dev_priv);
722
	i915_pmu_unregister(dev_priv);
723

D
David Weinehall 已提交
724
	i915_teardown_sysfs(dev_priv);
725
	drm_dev_unplug(&dev_priv->drm);
726

727
	i915_gem_driver_unregister(dev_priv);
728 729
}

730 731
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
732
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
733 734
		struct drm_printer p = drm_debug_printer("i915 device info:");

735
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
736 737 738
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
739 740
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
741
			   GRAPHICS_VER(dev_priv));
742

743 744
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
745
		intel_gt_info_print(&dev_priv->gt.info, &p);
746 747 748
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
749
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
750
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
751
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
752
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
753 754
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
755 756
}

757 758 759 760 761 762 763 764
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

D
Daniel Vetter 已提交
765 766 767 768
	i915 = devm_drm_dev_alloc(&pdev->dev, &driver,
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
769

770
	pci_set_drvdata(pdev, i915);
771

772 773 774
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

775 776 777
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
778
	RUNTIME_INFO(i915)->device_id = pdev->device;
779 780 781 782

	return i915;
}

783
/**
784
 * i915_driver_probe - setup chip and create an initial config
785 786
 * @pdev: PCI device
 * @ent: matching PCI ID entry
787
 *
788
 * The driver probe routine has to do several things:
789 790 791 792 793
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
794
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
795
{
796 797
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
798
	struct drm_i915_private *i915;
799
	int ret;
800

801 802 803
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
804

805
	/* Disable nuclear pageflip by default on pre-ILK */
806
	if (!i915->params.nuclear_pageflip && match_info->graphics_ver < 5)
807
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
808

809 810 811 812
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
813
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
814
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
815
		if (GRAPHICS_VER(i915) >= 9 && i915_selftest.live < 0 &&
816
		    i915->params.fake_lmem_start) {
817
			mkwrite_device_info(i915)->memory_regions =
818
				REGION_SMEM | REGION_LMEM | REGION_STOLEN_SMEM;
819
			GEM_BUG_ON(!HAS_LMEM(i915));
820 821
		}
	}
822
#endif
823

824 825
	ret = pci_enable_device(pdev);
	if (ret)
826
		goto out_fini;
D
Damien Lespiau 已提交
827

828
	ret = i915_driver_early_probe(i915);
829 830
	if (ret < 0)
		goto out_pci_disable;
831

832
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
833

834
	intel_vgpu_detect(i915);
835

836
	ret = i915_driver_mmio_probe(i915);
837 838
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
839

840
	ret = i915_driver_hw_probe(i915);
841 842
	if (ret < 0)
		goto out_cleanup_mmio;
843

844
	ret = intel_modeset_init_noirq(i915);
845
	if (ret < 0)
846
		goto out_cleanup_hw;
847

848 849 850 851
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

852 853
	ret = intel_modeset_init_nogem(i915);
	if (ret)
854 855
		goto out_cleanup_irq;

856 857 858 859 860 861 862 863
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

864
	i915_driver_register(i915);
865

866
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
867

868
	i915_welcome_messages(i915);
869

870 871
	i915->do_release = true;

872 873
	return 0;

874 875 876 877 878 879 880 881 882 883
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
884 885 886
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
887
	intel_modeset_driver_remove_nogem(i915);
888
out_cleanup_hw:
889 890 891
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
892 893
	i915_gem_drain_freed_objects(i915);
	i915_ggtt_driver_late_release(i915);
894
out_cleanup_mmio:
895
	i915_driver_mmio_release(i915);
896
out_runtime_pm_put:
897 898
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
899 900
out_pci_disable:
	pci_disable_device(pdev);
901
out_fini:
902
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
903 904 905
	return ret;
}

906
void i915_driver_remove(struct drm_i915_private *i915)
907
{
908
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
909

910
	i915_driver_unregister(i915);
911

912 913 914
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

915
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
916

917
	intel_gvt_driver_remove(i915);
918

919
	intel_modeset_driver_remove(i915);
920

921 922
	intel_irq_uninstall(i915);

923
	intel_modeset_driver_remove_noirq(i915);
924

925 926
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
927

928
	intel_modeset_driver_remove_nogem(i915);
929

930
	i915_driver_hw_remove(i915);
931

932
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
933 934 935 936 937
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
938
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
939

940 941 942
	if (!dev_priv->do_release)
		return;

943
	disable_rpm_wakeref_asserts(rpm);
944

945
	i915_gem_driver_release(dev_priv);
946

947
	intel_memory_regions_driver_release(dev_priv);
948
	i915_ggtt_driver_release(dev_priv);
949
	i915_gem_drain_freed_objects(dev_priv);
950
	i915_ggtt_driver_late_release(dev_priv);
951

952
	i915_driver_mmio_release(dev_priv);
953

954
	enable_rpm_wakeref_asserts(rpm);
955
	intel_runtime_pm_driver_release(rpm);
956

957
	i915_driver_late_release(dev_priv);
958 959
}

960
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
961
{
962
	struct drm_i915_private *i915 = to_i915(dev);
963
	int ret;
964

965
	ret = i915_gem_open(i915, file);
966 967
	if (ret)
		return ret;
968

969 970
	return 0;
}
971

972 973 974 975 976 977 978 979 980 981 982 983 984 985
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
986 987
	struct drm_i915_private *i915 = to_i915(dev);

988
	intel_fbdev_restore_mode(dev);
989 990 991

	if (HAS_DISPLAY(i915))
		vga_switcheroo_process_delayed_switch();
992
}
993

994
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
995
{
996 997
	struct drm_i915_file_private *file_priv = file->driver_priv;

998
	i915_gem_context_close(file);
999

1000
	kfree_rcu(file_priv, rcu);
1001 1002 1003

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1004 1005
}

1006 1007
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1008
	struct drm_device *dev = &dev_priv->drm;
1009
	struct intel_encoder *encoder;
1010

1011 1012 1013
	if (!HAS_DISPLAY(dev_priv))
		return;

1014
	drm_modeset_lock_all(dev);
1015 1016 1017
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1018 1019 1020
	drm_modeset_unlock_all(dev);
}

1021 1022 1023 1024 1025
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

1026 1027 1028
	if (!HAS_DISPLAY(dev_priv))
		return;

1029 1030 1031 1032 1033 1034 1035
	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1036 1037
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1038
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1039 1040
	intel_runtime_pm_disable(&i915->runtime_pm);
	intel_power_domains_disable(i915);
1041

1042 1043
	i915_gem_suspend(i915);

1044 1045
	if (HAS_DISPLAY(i915)) {
		drm_kms_helper_poll_disable(&i915->drm);
1046

1047 1048
		drm_atomic_helper_shutdown(&i915->drm);
	}
1049 1050 1051 1052 1053 1054 1055

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1056
	intel_shutdown_encoders(i915);
1057

1058
	intel_dmc_ucode_suspend(i915);
1059

1060 1061 1062
	/*
	 * The only requirement is to reboot with display DC states disabled,
	 * for now leaving all display power wells in the INIT power domain
1063 1064 1065 1066 1067 1068 1069
	 * enabled.
	 *
	 * TODO:
	 * - unify the pci_driver::shutdown sequence here with the
	 *   pci_driver.driver.pm.poweroff,poweroff_late sequence.
	 * - unify the driver remove and system/runtime suspend sequences with
	 *   the above unified shutdown/poweroff sequence.
1070 1071
	 */
	intel_power_domains_driver_remove(i915);
1072
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1073 1074

	intel_runtime_pm_driver_release(&i915->runtime_pm);
1075 1076
}

1077 1078 1079 1080 1081 1082 1083 1084
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1085

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1096
	i915_gem_suspend(i915);
1097

1098
	return 0;
1099 1100
}

1101
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1102
{
1103
	struct drm_i915_private *dev_priv = to_i915(dev);
1104
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1105
	pci_power_t opregion_target_state;
1106

1107
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1108

1109 1110
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1111
	intel_power_domains_disable(dev_priv);
1112 1113
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_disable(dev);
1114

D
David Weinehall 已提交
1115
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1116

1117
	intel_display_suspend(dev);
1118

1119
	intel_dp_mst_suspend(dev_priv);
1120

1121 1122
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1123

1124
	intel_suspend_encoders(dev_priv);
1125

1126
	intel_suspend_hw(dev_priv);
1127

1128
	i915_ggtt_suspend(&dev_priv->ggtt);
1129

1130
	i915_save_display(dev_priv);
1131

1132
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1133
	intel_opregion_suspend(dev_priv, opregion_target_state);
1134

1135
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1136

1137 1138
	dev_priv->suspend_count++;

1139
	intel_dmc_ucode_suspend(dev_priv);
1140

1141
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1142

1143
	return 0;
1144 1145
}

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1158
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1159
{
1160
	struct drm_i915_private *dev_priv = to_i915(dev);
1161
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1162
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1163
	int ret;
1164

1165
	disable_rpm_wakeref_asserts(rpm);
1166

1167 1168
	i915_gem_suspend_late(dev_priv);

1169
	intel_uncore_suspend(&dev_priv->uncore);
1170

1171 1172
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1173

1174 1175
	intel_display_power_suspend_late(dev_priv);

1176
	ret = vlv_suspend_complete(dev_priv);
1177
	if (ret) {
1178
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1179
		intel_power_domains_resume(dev_priv);
1180

1181
		goto out;
1182 1183
	}

D
David Weinehall 已提交
1184
	pci_disable_device(pdev);
1185
	/*
1186
	 * During hibernation on some platforms the BIOS may try to access
1187 1188
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1189 1190 1191 1192 1193 1194 1195
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1196
	 */
1197
	if (!(hibernation && GRAPHICS_VER(dev_priv) < 6))
D
David Weinehall 已提交
1198
		pci_set_power_state(pdev, PCI_D3hot);
1199

1200
out:
1201
	enable_rpm_wakeref_asserts(rpm);
1202
	if (!dev_priv->uncore.user_forcewake_count)
1203
		intel_runtime_pm_driver_release(rpm);
1204 1205

	return ret;
1206 1207
}

1208
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1209 1210 1211
{
	int error;

1212 1213
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1214
		return -EINVAL;
1215

1216
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1217
		return 0;
1218

1219
	error = i915_drm_suspend(&i915->drm);
1220 1221 1222
	if (error)
		return error;

1223
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1224 1225
}

1226
static int i915_drm_resume(struct drm_device *dev)
1227
{
1228
	struct drm_i915_private *dev_priv = to_i915(dev);
1229
	int ret;
1230

1231
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1232

1233 1234
	sanitize_gpu(dev_priv);

1235
	ret = i915_ggtt_enable_hw(dev_priv);
1236
	if (ret)
1237
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1238

1239
	i915_ggtt_resume(&dev_priv->ggtt);
1240

1241
	intel_dmc_ucode_resume(dev_priv);
1242

1243
	i915_restore_display(dev_priv);
1244
	intel_pps_unlock_regs_wa(dev_priv);
1245

1246
	intel_init_pch_refclk(dev_priv);
1247

1248 1249 1250 1251 1252
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1253 1254
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1255 1256 1257 1258 1259
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1260 1261
	if (HAS_DISPLAY(dev_priv))
		drm_mode_config_reset(dev);
1262

1263
	i915_gem_resume(dev_priv);
1264

1265
	intel_modeset_init_hw(dev_priv);
1266
	intel_init_clock_gating(dev_priv);
1267
	intel_hpd_init(dev_priv);
1268

1269
	/* MST sideband requires HPD interrupts enabled */
1270
	intel_dp_mst_resume(dev_priv);
1271 1272
	intel_display_resume(dev);

1273
	intel_hpd_poll_disable(dev_priv);
1274 1275
	if (HAS_DISPLAY(dev_priv))
		drm_kms_helper_poll_enable(dev);
1276

1277
	intel_opregion_resume(dev_priv);
1278

1279
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1280

1281 1282
	intel_power_domains_enable(dev_priv);

1283 1284
	intel_gvt_resume(dev_priv);

1285
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1286

1287
	return 0;
1288 1289
}

1290
static int i915_drm_resume_early(struct drm_device *dev)
1291
{
1292
	struct drm_i915_private *dev_priv = to_i915(dev);
1293
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
1294
	int ret;
1295

1296 1297 1298 1299 1300 1301 1302 1303 1304
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1316
	ret = pci_set_power_state(pdev, PCI_D0);
1317
	if (ret) {
1318 1319
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1320
		return ret;
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1336 1337
	if (pci_enable_device(pdev))
		return -EIO;
1338

D
David Weinehall 已提交
1339
	pci_set_master(pdev);
1340

1341
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1342

1343
	ret = vlv_resume_prepare(dev_priv, false);
1344
	if (ret)
1345
		drm_err(&dev_priv->drm,
1346
			"Resume prepare failed: %d, continuing anyway\n", ret);
1347

1348 1349
	intel_uncore_resume_early(&dev_priv->uncore);

1350
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1351

1352
	intel_display_power_resume_early(dev_priv);
1353

1354
	intel_power_domains_resume(dev_priv);
1355

1356
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1357

1358
	return ret;
1359 1360
}

1361
int i915_resume_switcheroo(struct drm_i915_private *i915)
1362
{
1363
	int ret;
1364

1365
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1366 1367
		return 0;

1368
	ret = i915_drm_resume_early(&i915->drm);
1369 1370 1371
	if (ret)
		return ret;

1372
	return i915_drm_resume(&i915->drm);
1373 1374
}

1375 1376
static int i915_pm_prepare(struct device *kdev)
{
1377
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1378

1379
	if (!i915) {
1380 1381 1382 1383
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1384
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1385 1386
		return 0;

1387
	return i915_drm_prepare(&i915->drm);
1388 1389
}

1390
static int i915_pm_suspend(struct device *kdev)
1391
{
1392
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1393

1394
	if (!i915) {
1395
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1396 1397
		return -ENODEV;
	}
1398

1399
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1400 1401
		return 0;

1402
	return i915_drm_suspend(&i915->drm);
1403 1404
}

1405
static int i915_pm_suspend_late(struct device *kdev)
1406
{
1407
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1408 1409

	/*
D
Damien Lespiau 已提交
1410
	 * We have a suspend ordering issue with the snd-hda driver also
1411 1412 1413 1414 1415 1416 1417
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1418
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1419
		return 0;
1420

1421
	return i915_drm_suspend_late(&i915->drm, false);
1422 1423
}

1424
static int i915_pm_poweroff_late(struct device *kdev)
1425
{
1426
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1427

1428
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1429 1430
		return 0;

1431
	return i915_drm_suspend_late(&i915->drm, true);
1432 1433
}

1434
static int i915_pm_resume_early(struct device *kdev)
1435
{
1436
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1437

1438
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1439 1440
		return 0;

1441
	return i915_drm_resume_early(&i915->drm);
1442 1443
}

1444
static int i915_pm_resume(struct device *kdev)
1445
{
1446
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1447

1448
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1449 1450
		return 0;

1451
	return i915_drm_resume(&i915->drm);
1452 1453
}

1454
/* freeze: before creating the hibernation_image */
1455
static int i915_pm_freeze(struct device *kdev)
1456
{
1457
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1458 1459
	int ret;

1460 1461
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1462 1463 1464
		if (ret)
			return ret;
	}
1465

1466
	ret = i915_gem_freeze(i915);
1467 1468 1469 1470
	if (ret)
		return ret;

	return 0;
1471 1472
}

1473
static int i915_pm_freeze_late(struct device *kdev)
1474
{
1475
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1476 1477
	int ret;

1478 1479
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1480 1481 1482
		if (ret)
			return ret;
	}
1483

1484
	ret = i915_gem_freeze_late(i915);
1485 1486 1487 1488
	if (ret)
		return ret;

	return 0;
1489 1490 1491
}

/* thaw: called after creating the hibernation image, but before turning off. */
1492
static int i915_pm_thaw_early(struct device *kdev)
1493
{
1494
	return i915_pm_resume_early(kdev);
1495 1496
}

1497
static int i915_pm_thaw(struct device *kdev)
1498
{
1499
	return i915_pm_resume(kdev);
1500 1501 1502
}

/* restore: called after loading the hibernation image. */
1503
static int i915_pm_restore_early(struct device *kdev)
1504
{
1505
	return i915_pm_resume_early(kdev);
1506 1507
}

1508
static int i915_pm_restore(struct device *kdev)
1509
{
1510
	return i915_pm_resume(kdev);
1511 1512
}

1513
static int intel_runtime_suspend(struct device *kdev)
1514
{
1515
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1516
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1517
	int ret;
1518

1519
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1520 1521
		return -ENODEV;

1522
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1523

1524
	disable_rpm_wakeref_asserts(rpm);
1525

1526 1527 1528 1529
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1530
	i915_gem_runtime_suspend(dev_priv);
1531

1532
	intel_gt_runtime_suspend(&dev_priv->gt);
1533

1534
	intel_runtime_pm_disable_interrupts(dev_priv);
1535

1536
	intel_uncore_suspend(&dev_priv->uncore);
1537

1538 1539
	intel_display_power_suspend(dev_priv);

1540
	ret = vlv_suspend_complete(dev_priv);
1541
	if (ret) {
1542 1543
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1544
		intel_uncore_runtime_resume(&dev_priv->uncore);
1545

1546
		intel_runtime_pm_enable_interrupts(dev_priv);
1547

1548
		intel_gt_runtime_resume(&dev_priv->gt);
1549

1550
		enable_rpm_wakeref_asserts(rpm);
1551

1552 1553
		return ret;
	}
1554

1555
	enable_rpm_wakeref_asserts(rpm);
1556
	intel_runtime_pm_driver_release(rpm);
1557

1558
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1559 1560
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1561

1562
	rpm->suspended = true;
1563 1564

	/*
1565 1566
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1567
	 */
1568
	if (IS_BROADWELL(dev_priv)) {
1569 1570 1571 1572 1573 1574
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1575
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1576
	} else {
1577 1578 1579 1580 1581 1582 1583
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1584
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1585
	}
1586

1587
	assert_forcewakes_inactive(&dev_priv->uncore);
1588

1589
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1590
		intel_hpd_poll_enable(dev_priv);
1591

1592
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1593 1594 1595
	return 0;
}

1596
static int intel_runtime_resume(struct device *kdev)
1597
{
1598
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1599
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1600
	int ret;
1601

1602
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1603
		return -ENODEV;
1604

1605
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1606

1607
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1608
	disable_rpm_wakeref_asserts(rpm);
1609

1610
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1611
	rpm->suspended = false;
1612
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1613 1614
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1615

1616 1617
	intel_display_power_resume(dev_priv);

1618
	ret = vlv_resume_prepare(dev_priv, true);
1619

1620
	intel_uncore_runtime_resume(&dev_priv->uncore);
1621

1622 1623
	intel_runtime_pm_enable_interrupts(dev_priv);

1624 1625 1626 1627
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1628
	intel_gt_runtime_resume(&dev_priv->gt);
1629

1630 1631 1632 1633 1634
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1635
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1636
		intel_hpd_init(dev_priv);
1637 1638
		intel_hpd_poll_disable(dev_priv);
	}
1639

1640 1641
	intel_enable_ipc(dev_priv);

1642
	enable_rpm_wakeref_asserts(rpm);
1643

1644
	if (ret)
1645 1646
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1647
	else
1648
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1649 1650

	return ret;
1651 1652
}

1653
const struct dev_pm_ops i915_pm_ops = {
1654 1655 1656 1657
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1658
	.prepare = i915_pm_prepare,
1659
	.suspend = i915_pm_suspend,
1660 1661
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1662
	.resume = i915_pm_resume,
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1679 1680 1681 1682
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1683
	.poweroff = i915_pm_suspend,
1684
	.poweroff_late = i915_pm_poweroff_late,
1685 1686
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1687 1688

	/* S0ix (via runtime suspend) event handlers */
1689 1690
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1691 1692
};

1693 1694 1695
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1696
	.release = drm_release_noglobal,
1697
	.unlocked_ioctl = drm_ioctl,
1698
	.mmap = i915_gem_mmap,
1699 1700
	.poll = drm_poll,
	.read = drm_read,
1701
	.compat_ioctl = i915_ioc32_compat_ioctl,
1702 1703 1704
	.llseek = noop_llseek,
};

1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1719
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1731
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, drm_invalid_op, DRM_AUTH),
1732
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1733 1734
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1735
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1736 1737
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1738
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1739 1740 1741
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1742
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE_EXT, i915_gem_create_ext_ioctl, DRM_RENDER_ALLOW),
1743 1744 1745
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1746
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1747 1748
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1749 1750
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1751
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1752
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1753
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1754 1755 1756 1757
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1758
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1759
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1760 1761 1762 1763 1764 1765
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1766
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1767 1768 1769
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1770 1771
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1772 1773
};

1774
static const struct drm_driver driver = {
1775 1776
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1777
	 */
1778
	.driver_features =
1779
	    DRIVER_GEM |
1780 1781
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1782
	.release = i915_driver_release,
1783
	.open = i915_driver_open,
1784
	.lastclose = i915_driver_lastclose,
1785
	.postclose = i915_driver_postclose,
1786

1787 1788 1789 1790
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1791
	.dumb_create = i915_gem_dumb_create,
1792 1793
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1794
	.ioctls = i915_ioctls,
1795
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1796
	.fops = &i915_driver_fops,
1797 1798 1799 1800 1801 1802
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1803
};