i915_drv.c 52.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45 46
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
#include <drm/drm_probe_helper.h>
47

48 49 50 51
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
52
#include "display/intel_csr.h"
53
#include "display/intel_display_debugfs.h"
54
#include "display/intel_display_types.h"
55
#include "display/intel_dp.h"
56 57 58 59
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
60
#include "display/intel_psr.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gt/intel_gt.h"
68
#include "gt/intel_gt_pm.h"
69
#include "gt/intel_rc6.h"
70

71
#include "i915_debugfs.h"
72
#include "i915_drv.h"
73
#include "i915_ioc32.h"
74
#include "i915_irq.h"
75
#include "i915_memcpy.h"
76
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
77
#include "i915_query.h"
78
#include "i915_suspend.h"
79
#include "i915_switcheroo.h"
80
#include "i915_sysfs.h"
81
#include "i915_trace.h"
82
#include "i915_vgpu.h"
83
#include "intel_dram.h"
84
#include "intel_gvt.h"
85
#include "intel_memory_region.h"
86
#include "intel_pm.h"
87
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
88

89 90
static struct drm_driver driver;

91
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
92
{
93 94 95 96
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
97
	if (!dev_priv->bridge_dev) {
98
		drm_err(&dev_priv->drm, "bridge device not found\n");
99 100 101 102 103 104 105
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
106
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
107
{
108
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
109 110 111 112
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

113
	if (INTEL_GEN(dev_priv) >= 4)
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
135
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
136 137 138 139
		dev_priv->mch_res.start = 0;
		return ret;
	}

140
	if (INTEL_GEN(dev_priv) >= 4)
141 142 143 144 145 146 147 148 149 150
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
151
intel_setup_mchbar(struct drm_i915_private *dev_priv)
152
{
153
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
154 155 156
	u32 temp;
	bool enabled;

157
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
158 159 160 161
		return;

	dev_priv->mchbar_need_disable = false;

162
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
163 164 165 166 167 168 169 170 171 172 173
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

174
	if (intel_alloc_mchbar_resource(dev_priv))
175 176 177 178 179
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
180
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
181 182 183 184 185 186 187 188 189
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
190
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
191
{
192
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
193 194

	if (dev_priv->mchbar_need_disable) {
195
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

218 219
/* part #1: call before irq install */
static int i915_driver_modeset_probe_noirq(struct drm_i915_private *i915)
220 221 222
{
	int ret;

223
	if (i915_inject_probe_failure(i915))
224 225
		return -ENODEV;

226 227 228
	if (HAS_DISPLAY(i915) && INTEL_DISPLAY_ENABLED(i915)) {
		ret = drm_vblank_init(&i915->drm,
				      INTEL_NUM_PIPES(i915));
229
		if (ret)
230
			return ret;
231 232
	}

233
	intel_bios_init(i915);
234

235 236
	ret = intel_vga_register(i915);
	if (ret)
237
		goto cleanup_bios;
238

239
	intel_power_domains_init_hw(i915, false);
240

241
	intel_csr_ucode_init(i915);
242

243 244
	ret = intel_modeset_init_noirq(i915);
	if (ret)
245
		goto cleanup_vga_client_pw_domain_csr;
246

247 248
	return 0;

249 250 251
cleanup_vga_client_pw_domain_csr:
	intel_csr_ucode_fini(i915);
	intel_power_domains_driver_remove(i915);
252
	intel_vga_unregister(i915);
253 254
cleanup_bios:
	intel_bios_driver_remove(i915);
255 256 257 258 259 260 261
	return ret;
}

/* part #2: call after irq install */
static int i915_driver_modeset_probe(struct drm_i915_private *i915)
{
	int ret;
262 263 264

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
265
	ret = intel_modeset_init(i915);
266
	if (ret)
267
		goto out;
268

269
	ret = i915_gem_init(i915);
270
	if (ret)
271
		goto cleanup_modeset;
272

273
	intel_overlay_setup(i915);
274

275
	if (!HAS_DISPLAY(i915) || !INTEL_DISPLAY_ENABLED(i915))
276 277
		return 0;

278
	ret = intel_fbdev_init(&i915->drm);
279 280 281 282
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
283
	intel_hpd_init(i915);
284

285
	intel_init_ipc(i915);
286

287 288
	intel_psr_set_force_mode_changed(i915->psr.dp);

289 290 291
	return 0;

cleanup_gem:
292 293 294
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
295
cleanup_modeset:
296
	/* FIXME */
297
	intel_modeset_driver_remove(i915);
298 299
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
300 301 302 303
out:
	return ret;
}

304
/* part #1: call before irq uninstall */
305 306
static void i915_driver_modeset_remove(struct drm_i915_private *i915)
{
307
	intel_modeset_driver_remove(i915);
308
}
309

310 311 312
/* part #2: call after irq uninstall */
static void i915_driver_modeset_remove_noirq(struct drm_i915_private *i915)
{
313
	intel_csr_ucode_fini(i915);
314

315
	intel_power_domains_driver_remove(i915);
316

317
	intel_vga_unregister(i915);
318

319
	intel_bios_driver_remove(i915);
320 321
}

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
342
	 * by the GPU. i915_retire_requests() is called directly when we
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
366
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
367 368 369 370 371 372 373 374 375 376

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

377 378 379 380
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
381 382 383 384 385
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
386 387 388
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
389 390 391 392
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
393
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
394
	pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
395
	pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
396

397
	if (pre) {
398
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
399
			  "It may not be fully functional.\n");
400 401
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
402 403
}

404 405 406 407 408 409
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

410
/**
411
 * i915_driver_early_probe - setup state not requiring device access
412 413 414 415 416 417 418 419
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
420
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
421 422 423
{
	int ret = 0;

424
	if (i915_inject_probe_failure(dev_priv))
425 426
		return -ENODEV;

427 428
	intel_device_info_subplatform_init(dev_priv);

429
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
430
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
431

432 433 434
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
435

436
	mutex_init(&dev_priv->sb_lock);
437
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
438

439 440 441
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
442
	mutex_init(&dev_priv->hdcp_comp_mutex);
443

444
	i915_memcpy_init_early(dev_priv);
445
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
446

447 448
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
449
		return ret;
450

451
	ret = vlv_suspend_init(dev_priv);
452 453 454
	if (ret < 0)
		goto err_workqueues;

455 456
	intel_wopcm_init_early(&dev_priv->wopcm);

457
	intel_gt_init_early(&dev_priv->gt, dev_priv);
458

459
	i915_gem_init_early(dev_priv);
460

461
	/* This must be called before any calls to HAS_PCH_* */
462
	intel_detect_pch(dev_priv);
463

464
	intel_pm_setup(dev_priv);
465
	intel_init_dpio(dev_priv);
466 467
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
468
		goto err_gem;
469 470 471 472 473
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);

474
	intel_detect_preproduction_hw(dev_priv);
475 476 477

	return 0;

478
err_gem:
479
	i915_gem_cleanup_early(dev_priv);
480
	intel_gt_driver_late_release(&dev_priv->gt);
481
	vlv_suspend_cleanup(dev_priv);
482
err_workqueues:
483 484 485 486 487
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
488
 * i915_driver_late_release - cleanup the setup done in
489
 *			       i915_driver_early_probe()
490 491
 * @dev_priv: device private
 */
492
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
493
{
494
	intel_irq_fini(dev_priv);
495
	intel_power_domains_cleanup(dev_priv);
496
	i915_gem_cleanup_early(dev_priv);
497
	intel_gt_driver_late_release(&dev_priv->gt);
498
	vlv_suspend_cleanup(dev_priv);
499
	i915_workqueues_cleanup(dev_priv);
500

501
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
502
	mutex_destroy(&dev_priv->sb_lock);
503 504 505
}

/**
506
 * i915_driver_mmio_probe - setup device MMIO
507 508 509 510 511 512 513
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
514
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
515 516 517
{
	int ret;

518
	if (i915_inject_probe_failure(dev_priv))
519 520
		return -ENODEV;

521
	if (i915_get_bridge_dev(dev_priv))
522 523
		return -EIO;

524
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
525
	if (ret < 0)
526
		goto err_bridge;
527

528 529
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
530

531 532
	intel_device_info_init_mmio(dev_priv);

533
	intel_uncore_prune_mmio_domains(&dev_priv->uncore);
534

535
	intel_uc_init_mmio(&dev_priv->gt.uc);
536

537
	ret = intel_engines_init_mmio(&dev_priv->gt);
538 539 540
	if (ret)
		goto err_uncore;

541 542 543
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

544 545
	return 0;

546
err_uncore:
547
	intel_teardown_mchbar(dev_priv);
548
	intel_uncore_fini_mmio(&dev_priv->uncore);
549
err_bridge:
550 551 552 553 554 555
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
556
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
557 558
 * @dev_priv: device private
 */
559
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
560
{
561
	intel_teardown_mchbar(dev_priv);
562
	intel_uncore_fini_mmio(&dev_priv->uncore);
563 564 565
	pci_dev_put(dev_priv->bridge_dev);
}

566 567
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
568
	intel_gvt_sanitize_options(dev_priv);
569 570
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN(i915, 2))
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

	ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

627
/**
628
 * i915_driver_hw_probe - setup state requiring device access
629 630 631 632 633
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
634
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
635
{
D
David Weinehall 已提交
636
	struct pci_dev *pdev = dev_priv->drm.pdev;
637 638
	int ret;

639
	if (i915_inject_probe_failure(dev_priv))
640 641
		return -ENODEV;

642
	intel_device_info_runtime_init(dev_priv);
643

644 645
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
646
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
647 648 649 650 651 652
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

653 654 655 656 657 658 659 660 661 662 663 664 665 666
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

667
	intel_sanitize_options(dev_priv);
668

669
	/* needs to be done before ggtt probe */
670
	intel_dram_edram_detect(dev_priv);
671

672 673 674 675
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

676 677
	i915_perf_init(dev_priv);

678
	ret = i915_ggtt_probe_hw(dev_priv);
679
	if (ret)
680
		goto err_perf;
681

682 683
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
684
		goto err_ggtt;
685

686
	ret = i915_ggtt_init_hw(dev_priv);
687
	if (ret)
688
		goto err_ggtt;
689

690 691 692 693
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

694
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
695

696
	ret = i915_ggtt_enable_hw(dev_priv);
697
	if (ret) {
698
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
699
		goto err_mem_regions;
700 701
	}

D
David Weinehall 已提交
702
	pci_set_master(pdev);
703

704
	cpu_latency_qos_add_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
705

706
	intel_gt_init_workarounds(dev_priv);
707 708 709 710 711 712 713 714 715

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
716 717 718 719
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
720 721 722 723 724 725
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
726
	 */
727
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
728
		if (pci_enable_msi(pdev) < 0)
729
			drm_dbg(&dev_priv->drm, "can't enable MSI");
730 731
	}

732 733
	ret = intel_gvt_init(dev_priv);
	if (ret)
734 735 736
		goto err_msi;

	intel_opregion_setup(dev_priv);
737 738 739 740
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
741
	intel_dram_detect(dev_priv);
742

743
	intel_bw_init_hw(dev_priv);
744

745 746
	return 0;

747 748 749
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
750
	cpu_latency_qos_remove_request(&dev_priv->pm_qos);
751 752
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
753
err_ggtt:
754
	i915_ggtt_driver_release(dev_priv);
755 756
err_perf:
	i915_perf_fini(dev_priv);
757 758 759 760
	return ret;
}

/**
761
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
762 763
 * @dev_priv: device private
 */
764
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
765
{
D
David Weinehall 已提交
766
	struct pci_dev *pdev = dev_priv->drm.pdev;
767

768 769
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
770 771
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
772

773
	cpu_latency_qos_remove_request(&dev_priv->pm_qos);
774 775 776 777 778 779 780 781 782 783 784
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
785
	struct drm_device *dev = &dev_priv->drm;
786

787
	i915_gem_driver_register(dev_priv);
788
	i915_pmu_register(dev_priv);
789

790
	intel_vgpu_register(dev_priv);
791 792 793 794

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
795
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
796
		i915_setup_sysfs(dev_priv);
797 798 799

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
800
	} else
801 802
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
803

804
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
805 806 807 808 809
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

810
	intel_gt_driver_register(&dev_priv->gt);
811

812
	intel_audio_init(dev_priv);
813 814 815 816 817 818 819 820 821

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
822 823 824 825 826

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
827
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
828
		drm_kms_helper_poll_init(dev);
829

830
	intel_power_domains_enable(dev_priv);
831
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
832 833 834 835 836

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
837 838 839 840 841 842 843 844
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
845 846 847 848
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

849
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
850
	intel_power_domains_disable(dev_priv);
851

852
	intel_fbdev_unregister(dev_priv);
853
	intel_audio_deinit(dev_priv);
854

855 856 857 858 859 860 861
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

862
	intel_gt_driver_unregister(&dev_priv->gt);
863 864 865
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

866
	i915_perf_unregister(dev_priv);
867
	i915_pmu_unregister(dev_priv);
868

D
David Weinehall 已提交
869
	i915_teardown_sysfs(dev_priv);
870
	drm_dev_unplug(&dev_priv->drm);
871

872
	i915_gem_driver_unregister(dev_priv);
873 874
}

875 876
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
877
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
878 879
		struct drm_printer p = drm_debug_printer("i915 device info:");

880
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
881 882 883
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
884 885
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
886 887
			   INTEL_GEN(dev_priv));

888 889
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
890 891 892
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
893
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
894
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
895
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
896
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
897 898
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
899 900
}

901 902 903 904 905 906 907
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
908
	int err;
909 910 911

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
912
		return ERR_PTR(-ENOMEM);
913

914 915
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
916
		kfree(i915);
917
		return ERR_PTR(err);
918 919
	}

920 921
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
922 923 924 925

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
926
	RUNTIME_INFO(i915)->device_id = pdev->device;
927

928
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
929 930 931 932

	return i915;
}

933 934 935 936 937 938 939 940 941 942 943
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

944
/**
945
 * i915_driver_probe - setup chip and create an initial config
946 947
 * @pdev: PCI device
 * @ent: matching PCI ID entry
948
 *
949
 * The driver probe routine has to do several things:
950 951 952 953 954
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
955
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
956
{
957 958
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
959
	struct drm_i915_private *i915;
960
	int ret;
961

962 963 964
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
965

966 967
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
968
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
969

970 971 972 973
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
974
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
975
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
976
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
977
		    i915_modparams.fake_lmem_start) {
978
			mkwrite_device_info(i915)->memory_regions =
979
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
980 981 982
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
983 984
		}
	}
985
#endif
986

987 988
	ret = pci_enable_device(pdev);
	if (ret)
989
		goto out_fini;
D
Damien Lespiau 已提交
990

991
	ret = i915_driver_early_probe(i915);
992 993
	if (ret < 0)
		goto out_pci_disable;
994

995
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
996

997
	intel_vgpu_detect(i915);
998

999
	ret = i915_driver_mmio_probe(i915);
1000 1001
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
1002

1003
	ret = i915_driver_hw_probe(i915);
1004 1005
	if (ret < 0)
		goto out_cleanup_mmio;
1006

1007
	ret = i915_driver_modeset_probe_noirq(i915);
1008
	if (ret < 0)
1009
		goto out_cleanup_hw;
1010

1011 1012 1013 1014 1015 1016 1017 1018
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

	ret = i915_driver_modeset_probe(i915);
	if (ret < 0)
		goto out_cleanup_irq;

1019
	i915_driver_register(i915);
1020

1021
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1022

1023
	i915_welcome_messages(i915);
1024

1025 1026
	return 0;

1027 1028 1029
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
1030
	i915_driver_modeset_remove_noirq(i915);
1031
out_cleanup_hw:
1032 1033 1034
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
1035
out_cleanup_mmio:
1036
	i915_driver_mmio_release(i915);
1037
out_runtime_pm_put:
1038 1039
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
1040 1041
out_pci_disable:
	pci_disable_device(pdev);
1042
out_fini:
1043 1044
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
	i915_driver_destroy(i915);
1045 1046 1047
	return ret;
}

1048
void i915_driver_remove(struct drm_i915_private *i915)
1049
{
1050
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1051

1052
	i915_driver_unregister(i915);
1053

1054 1055 1056
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

1057
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
1058

1059
	drm_atomic_helper_shutdown(&i915->drm);
1060

1061
	intel_gvt_driver_remove(i915);
1062

1063
	i915_driver_modeset_remove(i915);
1064

1065 1066
	intel_irq_uninstall(i915);

1067
	intel_modeset_driver_remove_noirq(i915);
1068

1069 1070
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
1071

1072
	i915_driver_modeset_remove_noirq(i915);
1073

1074
	i915_driver_hw_remove(i915);
1075

1076
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1077 1078 1079 1080 1081
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1082
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1083

1084
	disable_rpm_wakeref_asserts(rpm);
1085

1086
	i915_gem_driver_release(dev_priv);
1087

1088
	intel_memory_regions_driver_release(dev_priv);
1089
	i915_ggtt_driver_release(dev_priv);
1090

1091
	i915_driver_mmio_release(dev_priv);
1092

1093
	enable_rpm_wakeref_asserts(rpm);
1094
	intel_runtime_pm_driver_release(rpm);
1095

1096
	i915_driver_late_release(dev_priv);
1097
	i915_driver_destroy(dev_priv);
1098 1099
}

1100
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1101
{
1102
	struct drm_i915_private *i915 = to_i915(dev);
1103
	int ret;
1104

1105
	ret = i915_gem_open(i915, file);
1106 1107
	if (ret)
		return ret;
1108

1109 1110
	return 0;
}
1111

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1129

1130
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1131
{
1132 1133
	struct drm_i915_file_private *file_priv = file->driver_priv;

1134
	i915_gem_context_close(file);
1135 1136
	i915_gem_release(dev, file);

1137
	kfree_rcu(file_priv, rcu);
1138 1139 1140

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1141 1142
}

1143 1144
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1145
	struct drm_device *dev = &dev_priv->drm;
1146
	struct intel_encoder *encoder;
1147 1148

	drm_modeset_lock_all(dev);
1149 1150 1151
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1152 1153 1154
	drm_modeset_unlock_all(dev);
}

1155 1156 1157 1158 1159 1160 1161 1162
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1163

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1174
	i915_gem_suspend(i915);
1175

1176
	return 0;
1177 1178
}

1179
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1180
{
1181
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1182
	struct pci_dev *pdev = dev_priv->drm.pdev;
1183
	pci_power_t opregion_target_state;
1184

1185
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1186

1187 1188
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1189
	intel_power_domains_disable(dev_priv);
1190

1191 1192
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1193
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1194

1195
	intel_display_suspend(dev);
1196

1197
	intel_dp_mst_suspend(dev_priv);
1198

1199 1200
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1201

1202
	intel_suspend_encoders(dev_priv);
1203

1204
	intel_suspend_hw(dev_priv);
1205

1206
	i915_ggtt_suspend(&dev_priv->ggtt);
1207

1208
	i915_save_state(dev_priv);
1209

1210
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1211
	intel_opregion_suspend(dev_priv, opregion_target_state);
1212

1213
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1214

1215 1216
	dev_priv->suspend_count++;

1217
	intel_csr_ucode_suspend(dev_priv);
1218

1219
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1220

1221
	return 0;
1222 1223
}

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1236
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1237
{
1238
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1239
	struct pci_dev *pdev = dev_priv->drm.pdev;
1240
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1241
	int ret;
1242

1243
	disable_rpm_wakeref_asserts(rpm);
1244

1245 1246
	i915_gem_suspend_late(dev_priv);

1247
	intel_uncore_suspend(&dev_priv->uncore);
1248

1249 1250
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1251

1252 1253
	intel_display_power_suspend_late(dev_priv);

1254
	ret = vlv_suspend_complete(dev_priv);
1255
	if (ret) {
1256
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1257
		intel_power_domains_resume(dev_priv);
1258

1259
		goto out;
1260 1261
	}

D
David Weinehall 已提交
1262
	pci_disable_device(pdev);
1263
	/*
1264
	 * During hibernation on some platforms the BIOS may try to access
1265 1266
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1267 1268 1269 1270 1271 1272 1273
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1274
	 */
1275
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1276
		pci_set_power_state(pdev, PCI_D3hot);
1277

1278
out:
1279
	enable_rpm_wakeref_asserts(rpm);
1280
	if (!dev_priv->uncore.user_forcewake_count)
1281
		intel_runtime_pm_driver_release(rpm);
1282 1283

	return ret;
1284 1285
}

1286
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1287 1288 1289
{
	int error;

1290 1291
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1292
		return -EINVAL;
1293

1294
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1295
		return 0;
1296

1297
	error = i915_drm_suspend(&i915->drm);
1298 1299 1300
	if (error)
		return error;

1301
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1302 1303
}

1304
static int i915_drm_resume(struct drm_device *dev)
1305
{
1306
	struct drm_i915_private *dev_priv = to_i915(dev);
1307
	int ret;
1308

1309
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1310

1311 1312
	sanitize_gpu(dev_priv);

1313
	ret = i915_ggtt_enable_hw(dev_priv);
1314
	if (ret)
1315
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1316

1317
	i915_ggtt_resume(&dev_priv->ggtt);
1318

1319 1320
	intel_csr_ucode_resume(dev_priv);

1321
	i915_restore_state(dev_priv);
1322
	intel_pps_unlock_regs_wa(dev_priv);
1323

1324
	intel_init_pch_refclk(dev_priv);
1325

1326 1327 1328 1329 1330
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1331 1332
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1333 1334 1335 1336 1337
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1338 1339
	drm_mode_config_reset(dev);

1340
	i915_gem_resume(dev_priv);
1341

1342
	intel_modeset_init_hw(dev_priv);
1343
	intel_init_clock_gating(dev_priv);
1344

1345 1346
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1347
		dev_priv->display.hpd_irq_setup(dev_priv);
1348
	spin_unlock_irq(&dev_priv->irq_lock);
1349

1350
	intel_dp_mst_resume(dev_priv);
1351

1352 1353
	intel_display_resume(dev);

1354 1355
	drm_kms_helper_poll_enable(dev);

1356 1357 1358
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1359
	 * bother with the tiny race here where we might lose hotplug
1360 1361 1362
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1363

1364
	intel_opregion_resume(dev_priv);
1365

1366
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1367

1368 1369
	intel_power_domains_enable(dev_priv);

1370
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1371

1372
	return 0;
1373 1374
}

1375
static int i915_drm_resume_early(struct drm_device *dev)
1376
{
1377
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1378
	struct pci_dev *pdev = dev_priv->drm.pdev;
1379
	int ret;
1380

1381 1382 1383 1384 1385 1386 1387 1388 1389
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1401
	ret = pci_set_power_state(pdev, PCI_D0);
1402
	if (ret) {
1403 1404
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1405
		return ret;
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1421 1422
	if (pci_enable_device(pdev))
		return -EIO;
1423

D
David Weinehall 已提交
1424
	pci_set_master(pdev);
1425

1426
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1427

1428
	ret = vlv_resume_prepare(dev_priv, false);
1429
	if (ret)
1430
		drm_err(&dev_priv->drm,
1431
			"Resume prepare failed: %d, continuing anyway\n", ret);
1432

1433 1434
	intel_uncore_resume_early(&dev_priv->uncore);

1435
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1436

1437
	intel_display_power_resume_early(dev_priv);
1438

1439
	intel_power_domains_resume(dev_priv);
1440

1441
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1442

1443
	return ret;
1444 1445
}

1446
int i915_resume_switcheroo(struct drm_i915_private *i915)
1447
{
1448
	int ret;
1449

1450
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1451 1452
		return 0;

1453
	ret = i915_drm_resume_early(&i915->drm);
1454 1455 1456
	if (ret)
		return ret;

1457
	return i915_drm_resume(&i915->drm);
1458 1459
}

1460 1461
static int i915_pm_prepare(struct device *kdev)
{
1462
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1463

1464
	if (!i915) {
1465 1466 1467 1468
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1469
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1470 1471
		return 0;

1472
	return i915_drm_prepare(&i915->drm);
1473 1474
}

1475
static int i915_pm_suspend(struct device *kdev)
1476
{
1477
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1478

1479
	if (!i915) {
1480
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1481 1482
		return -ENODEV;
	}
1483

1484
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1485 1486
		return 0;

1487
	return i915_drm_suspend(&i915->drm);
1488 1489
}

1490
static int i915_pm_suspend_late(struct device *kdev)
1491
{
1492
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1493 1494

	/*
D
Damien Lespiau 已提交
1495
	 * We have a suspend ordering issue with the snd-hda driver also
1496 1497 1498 1499 1500 1501 1502
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1503
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1504
		return 0;
1505

1506
	return i915_drm_suspend_late(&i915->drm, false);
1507 1508
}

1509
static int i915_pm_poweroff_late(struct device *kdev)
1510
{
1511
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1512

1513
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1514 1515
		return 0;

1516
	return i915_drm_suspend_late(&i915->drm, true);
1517 1518
}

1519
static int i915_pm_resume_early(struct device *kdev)
1520
{
1521
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1522

1523
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1524 1525
		return 0;

1526
	return i915_drm_resume_early(&i915->drm);
1527 1528
}

1529
static int i915_pm_resume(struct device *kdev)
1530
{
1531
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1532

1533
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1534 1535
		return 0;

1536
	return i915_drm_resume(&i915->drm);
1537 1538
}

1539
/* freeze: before creating the hibernation_image */
1540
static int i915_pm_freeze(struct device *kdev)
1541
{
1542
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1543 1544
	int ret;

1545 1546
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1547 1548 1549
		if (ret)
			return ret;
	}
1550

1551
	ret = i915_gem_freeze(i915);
1552 1553 1554 1555
	if (ret)
		return ret;

	return 0;
1556 1557
}

1558
static int i915_pm_freeze_late(struct device *kdev)
1559
{
1560
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1561 1562
	int ret;

1563 1564
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1565 1566 1567
		if (ret)
			return ret;
	}
1568

1569
	ret = i915_gem_freeze_late(i915);
1570 1571 1572 1573
	if (ret)
		return ret;

	return 0;
1574 1575 1576
}

/* thaw: called after creating the hibernation image, but before turning off. */
1577
static int i915_pm_thaw_early(struct device *kdev)
1578
{
1579
	return i915_pm_resume_early(kdev);
1580 1581
}

1582
static int i915_pm_thaw(struct device *kdev)
1583
{
1584
	return i915_pm_resume(kdev);
1585 1586 1587
}

/* restore: called after loading the hibernation image. */
1588
static int i915_pm_restore_early(struct device *kdev)
1589
{
1590
	return i915_pm_resume_early(kdev);
1591 1592
}

1593
static int i915_pm_restore(struct device *kdev)
1594
{
1595
	return i915_pm_resume(kdev);
1596 1597
}

1598
static int intel_runtime_suspend(struct device *kdev)
1599
{
1600
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1601
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1602
	int ret;
1603

1604
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1605 1606
		return -ENODEV;

1607
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1608

1609
	disable_rpm_wakeref_asserts(rpm);
1610

1611 1612 1613 1614
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1615
	i915_gem_runtime_suspend(dev_priv);
1616

1617
	intel_gt_runtime_suspend(&dev_priv->gt);
1618

1619
	intel_runtime_pm_disable_interrupts(dev_priv);
1620

1621
	intel_uncore_suspend(&dev_priv->uncore);
1622

1623 1624
	intel_display_power_suspend(dev_priv);

1625
	ret = vlv_suspend_complete(dev_priv);
1626
	if (ret) {
1627 1628
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1629
		intel_uncore_runtime_resume(&dev_priv->uncore);
1630

1631
		intel_runtime_pm_enable_interrupts(dev_priv);
1632

1633
		intel_gt_runtime_resume(&dev_priv->gt);
1634

1635
		enable_rpm_wakeref_asserts(rpm);
1636

1637 1638
		return ret;
	}
1639

1640
	enable_rpm_wakeref_asserts(rpm);
1641
	intel_runtime_pm_driver_release(rpm);
1642

1643
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1644 1645
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1646

1647
	rpm->suspended = true;
1648 1649

	/*
1650 1651
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1652
	 */
1653
	if (IS_BROADWELL(dev_priv)) {
1654 1655 1656 1657 1658 1659
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1660
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1661
	} else {
1662 1663 1664 1665 1666 1667 1668
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1669
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1670
	}
1671

1672
	assert_forcewakes_inactive(&dev_priv->uncore);
1673

1674
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1675 1676
		intel_hpd_poll_init(dev_priv);

1677
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1678 1679 1680
	return 0;
}

1681
static int intel_runtime_resume(struct device *kdev)
1682
{
1683
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1684
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1685
	int ret;
1686

1687
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1688
		return -ENODEV;
1689

1690
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1691

1692
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1693
	disable_rpm_wakeref_asserts(rpm);
1694

1695
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1696
	rpm->suspended = false;
1697
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1698 1699
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1700

1701 1702
	intel_display_power_resume(dev_priv);

1703
	ret = vlv_resume_prepare(dev_priv, true);
1704

1705
	intel_uncore_runtime_resume(&dev_priv->uncore);
1706

1707 1708
	intel_runtime_pm_enable_interrupts(dev_priv);

1709 1710 1711 1712
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1713
	intel_gt_runtime_resume(&dev_priv->gt);
1714

1715 1716 1717 1718 1719
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1720
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1721 1722
		intel_hpd_init(dev_priv);

1723 1724
	intel_enable_ipc(dev_priv);

1725
	enable_rpm_wakeref_asserts(rpm);
1726

1727
	if (ret)
1728 1729
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1730
	else
1731
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1732 1733

	return ret;
1734 1735
}

1736
const struct dev_pm_ops i915_pm_ops = {
1737 1738 1739 1740
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1741
	.prepare = i915_pm_prepare,
1742
	.suspend = i915_pm_suspend,
1743 1744
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1745
	.resume = i915_pm_resume,
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1762 1763 1764 1765
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1766
	.poweroff = i915_pm_suspend,
1767
	.poweroff_late = i915_pm_poweroff_late,
1768 1769
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1770 1771

	/* S0ix (via runtime suspend) event handlers */
1772 1773
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1774 1775
};

1776 1777 1778
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1779
	.release = drm_release_noglobal,
1780
	.unlocked_ioctl = drm_ioctl,
1781
	.mmap = i915_gem_mmap,
1782 1783
	.poll = drm_poll,
	.read = drm_read,
1784
	.compat_ioctl = i915_ioc32_compat_ioctl,
1785 1786 1787
	.llseek = noop_llseek,
};

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1802
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1814
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
1815
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1816 1817
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1818
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1819 1820
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1821
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1822 1823 1824 1825 1826 1827
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1828
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1829 1830
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1831 1832
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1833
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1834
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1835
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1836 1837 1838 1839
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1840
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1841
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1842 1843 1844 1845 1846 1847
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1848
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1849 1850 1851
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1852 1853
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1854 1855
};

L
Linus Torvalds 已提交
1856
static struct drm_driver driver = {
1857 1858
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1859
	 */
1860
	.driver_features =
1861
	    DRIVER_GEM |
1862
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
1863
	.release = i915_driver_release,
1864
	.open = i915_driver_open,
1865
	.lastclose = i915_driver_lastclose,
1866
	.postclose = i915_driver_postclose,
1867

1868
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
1869
	.gem_free_object_unlocked = i915_gem_free_object,
1870 1871 1872 1873 1874 1875

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1876
	.dumb_create = i915_gem_dumb_create,
1877 1878
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1879
	.ioctls = i915_ioctls,
1880
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1881
	.fops = &i915_driver_fops,
1882 1883 1884 1885 1886 1887
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1888
};