i915_drv.c 51.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45 46
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
#include <drm/drm_probe_helper.h>
47

48 49 50 51
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
52
#include "display/intel_csr.h"
53
#include "display/intel_display_debugfs.h"
54
#include "display/intel_display_types.h"
55
#include "display/intel_dp.h"
56 57 58 59
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
60
#include "display/intel_psr.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gt/intel_gt.h"
68
#include "gt/intel_gt_pm.h"
69
#include "gt/intel_rc6.h"
70

71
#include "i915_debugfs.h"
72
#include "i915_drv.h"
73
#include "i915_irq.h"
74
#include "i915_memcpy.h"
75
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
76
#include "i915_query.h"
77
#include "i915_suspend.h"
78
#include "i915_switcheroo.h"
79
#include "i915_sysfs.h"
80
#include "i915_trace.h"
81
#include "i915_vgpu.h"
82
#include "intel_dram.h"
83
#include "intel_memory_region.h"
84
#include "intel_pm.h"
85
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
86

87 88
static struct drm_driver driver;

89
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
90
{
91 92 93 94
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
95
	if (!dev_priv->bridge_dev) {
96
		drm_err(&dev_priv->drm, "bridge device not found\n");
97 98 99 100 101 102 103
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
104
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
105
{
106
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
107 108 109 110
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

111
	if (INTEL_GEN(dev_priv) >= 4)
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
133
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
134 135 136 137
		dev_priv->mch_res.start = 0;
		return ret;
	}

138
	if (INTEL_GEN(dev_priv) >= 4)
139 140 141 142 143 144 145 146 147 148
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
149
intel_setup_mchbar(struct drm_i915_private *dev_priv)
150
{
151
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
152 153 154
	u32 temp;
	bool enabled;

155
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
156 157 158 159
		return;

	dev_priv->mchbar_need_disable = false;

160
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
161 162 163 164 165 166 167 168 169 170 171
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

172
	if (intel_alloc_mchbar_resource(dev_priv))
173 174 175 176 177
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
178
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
179 180 181 182 183 184 185 186 187
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
188
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
189
{
190
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
191 192

	if (dev_priv->mchbar_need_disable) {
193
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

216 217
/* part #1: call before irq install */
static int i915_driver_modeset_probe_noirq(struct drm_i915_private *i915)
218 219 220
{
	int ret;

221
	if (i915_inject_probe_failure(i915))
222 223
		return -ENODEV;

224 225 226
	if (HAS_DISPLAY(i915) && INTEL_DISPLAY_ENABLED(i915)) {
		ret = drm_vblank_init(&i915->drm,
				      INTEL_NUM_PIPES(i915));
227 228 229 230
		if (ret)
			goto out;
	}

231
	intel_bios_init(i915);
232

233 234
	ret = intel_vga_register(i915);
	if (ret)
235 236
		goto out;

237
	intel_power_domains_init_hw(i915, false);
238

239
	intel_csr_ucode_init(i915);
240

241 242 243 244
	ret = intel_modeset_init_noirq(i915);
	if (ret)
		goto cleanup_vga_client;

245 246
	return 0;

247 248
cleanup_vga_client:
	intel_vga_unregister(i915);
249 250 251 252 253 254 255 256
out:
	return ret;
}

/* part #2: call after irq install */
static int i915_driver_modeset_probe(struct drm_i915_private *i915)
{
	int ret;
257 258 259

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
260
	ret = intel_modeset_init(i915);
261
	if (ret)
262
		goto out;
263

264
	ret = i915_gem_init(i915);
265
	if (ret)
266
		goto cleanup_modeset;
267

268
	intel_overlay_setup(i915);
269

270
	if (!HAS_DISPLAY(i915) || !INTEL_DISPLAY_ENABLED(i915))
271 272
		return 0;

273
	ret = intel_fbdev_init(&i915->drm);
274 275 276 277
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
278
	intel_hpd_init(i915);
279

280
	intel_init_ipc(i915);
281

282 283
	intel_psr_set_force_mode_changed(i915->psr.dp);

284 285 286
	return 0;

cleanup_gem:
287 288 289
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
290
cleanup_modeset:
291
	/* FIXME */
292
	intel_modeset_driver_remove(i915);
293 294
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
295 296 297 298
out:
	return ret;
}

299
/* part #1: call before irq uninstall */
300 301
static void i915_driver_modeset_remove(struct drm_i915_private *i915)
{
302
	intel_modeset_driver_remove(i915);
303
}
304

305 306 307
/* part #2: call after irq uninstall */
static void i915_driver_modeset_remove_noirq(struct drm_i915_private *i915)
{
308 309
	intel_modeset_driver_remove_noirq(i915);

310 311
	intel_bios_driver_remove(i915);

312
	intel_vga_unregister(i915);
313 314 315 316

	intel_csr_ucode_fini(i915);
}

317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
337
	 * by the GPU. i915_retire_requests() is called directly when we
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
361
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
362 363 364 365 366 367 368 369 370 371

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

372 373 374 375
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
376 377 378 379 380
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
381 382 383
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
384 385 386 387
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
388
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
389
	pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
390

391
	if (pre) {
392
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
393
			  "It may not be fully functional.\n");
394 395
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
396 397
}

398 399 400 401 402 403
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

404
/**
405
 * i915_driver_early_probe - setup state not requiring device access
406 407 408 409 410 411 412 413
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
414
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
415 416 417
{
	int ret = 0;

418
	if (i915_inject_probe_failure(dev_priv))
419 420
		return -ENODEV;

421 422
	intel_device_info_subplatform_init(dev_priv);

423
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
424
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
425

426 427 428
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
429

430
	mutex_init(&dev_priv->sb_lock);
431 432 433
	pm_qos_add_request(&dev_priv->sb_qos,
			   PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);

434 435 436
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
437
	mutex_init(&dev_priv->hdcp_comp_mutex);
438

439
	i915_memcpy_init_early(dev_priv);
440
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
441

442 443
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
444
		return ret;
445

446
	ret = vlv_suspend_init(dev_priv);
447 448 449
	if (ret < 0)
		goto err_workqueues;

450 451
	intel_wopcm_init_early(&dev_priv->wopcm);

452
	intel_gt_init_early(&dev_priv->gt, dev_priv);
453

454
	i915_gem_init_early(dev_priv);
455

456
	/* This must be called before any calls to HAS_PCH_* */
457
	intel_detect_pch(dev_priv);
458

459
	intel_pm_setup(dev_priv);
460
	intel_init_dpio(dev_priv);
461 462
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
463
		goto err_gem;
464 465 466 467
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);
468
	intel_display_crc_init(dev_priv);
469

470
	intel_detect_preproduction_hw(dev_priv);
471 472 473

	return 0;

474
err_gem:
475
	i915_gem_cleanup_early(dev_priv);
476
	intel_gt_driver_late_release(&dev_priv->gt);
477
	vlv_suspend_cleanup(dev_priv);
478
err_workqueues:
479 480 481 482 483
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
484
 * i915_driver_late_release - cleanup the setup done in
485
 *			       i915_driver_early_probe()
486 487
 * @dev_priv: device private
 */
488
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
489
{
490
	intel_irq_fini(dev_priv);
491
	intel_power_domains_cleanup(dev_priv);
492
	i915_gem_cleanup_early(dev_priv);
493
	intel_gt_driver_late_release(&dev_priv->gt);
494
	vlv_suspend_cleanup(dev_priv);
495
	i915_workqueues_cleanup(dev_priv);
496 497 498

	pm_qos_remove_request(&dev_priv->sb_qos);
	mutex_destroy(&dev_priv->sb_lock);
499 500 501
}

/**
502
 * i915_driver_mmio_probe - setup device MMIO
503 504 505 506 507 508 509
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
510
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
511 512 513
{
	int ret;

514
	if (i915_inject_probe_failure(dev_priv))
515 516
		return -ENODEV;

517
	if (i915_get_bridge_dev(dev_priv))
518 519
		return -EIO;

520
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
521
	if (ret < 0)
522
		goto err_bridge;
523

524 525
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
526

527 528
	intel_device_info_init_mmio(dev_priv);

529
	intel_uncore_prune_mmio_domains(&dev_priv->uncore);
530

531
	intel_uc_init_mmio(&dev_priv->gt.uc);
532

533
	ret = intel_engines_init_mmio(&dev_priv->gt);
534 535 536
	if (ret)
		goto err_uncore;

537 538 539
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

540 541
	return 0;

542
err_uncore:
543
	intel_teardown_mchbar(dev_priv);
544
	intel_uncore_fini_mmio(&dev_priv->uncore);
545
err_bridge:
546 547 548 549 550 551
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
552
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
553 554
 * @dev_priv: device private
 */
555
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
556
{
557
	intel_teardown_mchbar(dev_priv);
558
	intel_uncore_fini_mmio(&dev_priv->uncore);
559 560 561
	pci_dev_put(dev_priv->bridge_dev);
}

562 563
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
564
	intel_gvt_sanitize_options(dev_priv);
565 566
}

567
/**
568
 * i915_driver_hw_probe - setup state requiring device access
569 570 571 572 573
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
574
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
575
{
D
David Weinehall 已提交
576
	struct pci_dev *pdev = dev_priv->drm.pdev;
577 578
	int ret;

579
	if (i915_inject_probe_failure(dev_priv))
580 581
		return -ENODEV;

582
	intel_device_info_runtime_init(dev_priv);
583

584 585
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
586
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
587 588 589 590 591 592
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

593 594 595 596 597 598 599 600 601 602 603 604 605 606
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

607
	intel_sanitize_options(dev_priv);
608

609
	/* needs to be done before ggtt probe */
610
	intel_dram_edram_detect(dev_priv);
611

612 613
	i915_perf_init(dev_priv);

614
	ret = i915_ggtt_probe_hw(dev_priv);
615
	if (ret)
616
		goto err_perf;
617

618 619
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
620
		goto err_ggtt;
621

622
	ret = i915_ggtt_init_hw(dev_priv);
623
	if (ret)
624
		goto err_ggtt;
625

626 627 628 629
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

630
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
631

632
	ret = i915_ggtt_enable_hw(dev_priv);
633
	if (ret) {
634
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
635
		goto err_mem_regions;
636 637
	}

D
David Weinehall 已提交
638
	pci_set_master(pdev);
639

640 641 642 643 644 645
	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

646
	/* overlay on gen2 is broken and can't address above 1G */
647
	if (IS_GEN(dev_priv, 2)) {
D
David Weinehall 已提交
648
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
649
		if (ret) {
650
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
651

652
			goto err_mem_regions;
653 654 655 656 657 658 659 660 661 662 663
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
664
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
665
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
666 667

		if (ret) {
668
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
669

670
			goto err_mem_regions;
671 672 673 674 675 676
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

677
	intel_gt_init_workarounds(dev_priv);
678 679 680 681 682 683 684 685 686

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
687 688 689 690
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
691 692 693 694 695 696
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
697
	 */
698
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
699
		if (pci_enable_msi(pdev) < 0)
700
			drm_dbg(&dev_priv->drm, "can't enable MSI");
701 702
	}

703 704
	ret = intel_gvt_init(dev_priv);
	if (ret)
705 706 707
		goto err_msi;

	intel_opregion_setup(dev_priv);
708 709 710 711
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
712
	intel_dram_detect(dev_priv);
713

714
	intel_bw_init_hw(dev_priv);
715

716 717
	return 0;

718 719 720 721
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
	pm_qos_remove_request(&dev_priv->pm_qos);
722 723
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
724
err_ggtt:
725
	i915_ggtt_driver_release(dev_priv);
726 727
err_perf:
	i915_perf_fini(dev_priv);
728 729 730 731
	return ret;
}

/**
732
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
733 734
 * @dev_priv: device private
 */
735
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
736
{
D
David Weinehall 已提交
737
	struct pci_dev *pdev = dev_priv->drm.pdev;
738

739 740
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
741 742
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
743 744 745 746 747 748 749 750 751 752 753 754 755

	pm_qos_remove_request(&dev_priv->pm_qos);
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
756
	struct drm_device *dev = &dev_priv->drm;
757

758
	i915_gem_driver_register(dev_priv);
759
	i915_pmu_register(dev_priv);
760 761 762 763 764 765

	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev_priv))
766 767
		intel_uncore_write(&dev_priv->uncore, vgtif_reg(display_ready),
				   VGT_DRV_DISPLAY_READY);
768 769 770 771

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
772
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
773
		i915_setup_sysfs(dev_priv);
774 775 776

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
777
	} else
778 779
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
780

781
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
782 783 784 785 786
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

787
	intel_gt_driver_register(&dev_priv->gt);
788

789
	intel_audio_init(dev_priv);
790 791 792 793 794 795 796 797 798

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
799 800 801 802 803

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
804
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
805
		drm_kms_helper_poll_init(dev);
806

807
	intel_power_domains_enable(dev_priv);
808
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
809 810 811 812 813

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
814 815 816 817 818 819 820 821
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
822 823 824 825
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

826
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
827
	intel_power_domains_disable(dev_priv);
828

829
	intel_fbdev_unregister(dev_priv);
830
	intel_audio_deinit(dev_priv);
831

832 833 834 835 836 837 838
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

839
	intel_gt_driver_unregister(&dev_priv->gt);
840 841 842
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

843
	i915_perf_unregister(dev_priv);
844
	i915_pmu_unregister(dev_priv);
845

D
David Weinehall 已提交
846
	i915_teardown_sysfs(dev_priv);
847
	drm_dev_unplug(&dev_priv->drm);
848

849
	i915_gem_driver_unregister(dev_priv);
850 851
}

852 853
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
854
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
855 856
		struct drm_printer p = drm_debug_printer("i915 device info:");

857
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
858 859 860
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
861 862
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
863 864
			   INTEL_GEN(dev_priv));

865 866
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
867 868 869
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
870
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
871
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
872
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
873
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
874 875
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
876 877
}

878 879 880 881 882 883 884
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
885
	int err;
886 887 888

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
889
		return ERR_PTR(-ENOMEM);
890

891 892
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
893
		kfree(i915);
894
		return ERR_PTR(err);
895 896
	}

897 898
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
899 900 901 902

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
903
	RUNTIME_INFO(i915)->device_id = pdev->device;
904

905
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
906 907 908 909

	return i915;
}

910 911 912 913 914 915 916 917 918 919 920
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

921
/**
922
 * i915_driver_probe - setup chip and create an initial config
923 924
 * @pdev: PCI device
 * @ent: matching PCI ID entry
925
 *
926
 * The driver probe routine has to do several things:
927 928 929 930 931
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
932
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
933
{
934 935
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
936
	struct drm_i915_private *i915;
937
	int ret;
938

939 940 941
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
942

943 944
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
945
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
946

947 948 949 950
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
951
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
952
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
953
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
954
		    i915_modparams.fake_lmem_start) {
955
			mkwrite_device_info(i915)->memory_regions =
956
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
957 958 959
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
960 961
		}
	}
962
#endif
963

964 965
	ret = pci_enable_device(pdev);
	if (ret)
966
		goto out_fini;
D
Damien Lespiau 已提交
967

968
	ret = i915_driver_early_probe(i915);
969 970
	if (ret < 0)
		goto out_pci_disable;
971

972
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
973

974
	i915_detect_vgpu(i915);
975

976
	ret = i915_driver_mmio_probe(i915);
977 978
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
979

980
	ret = i915_driver_hw_probe(i915);
981 982
	if (ret < 0)
		goto out_cleanup_mmio;
983

984
	ret = i915_driver_modeset_probe_noirq(i915);
985
	if (ret < 0)
986
		goto out_cleanup_hw;
987

988 989 990 991 992 993 994 995
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

	ret = i915_driver_modeset_probe(i915);
	if (ret < 0)
		goto out_cleanup_irq;

996
	i915_driver_register(i915);
997

998
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
999

1000
	i915_welcome_messages(i915);
1001

1002 1003
	return 0;

1004 1005 1006 1007
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
	/* FIXME */
1008
out_cleanup_hw:
1009 1010 1011
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
1012
out_cleanup_mmio:
1013
	i915_driver_mmio_release(i915);
1014
out_runtime_pm_put:
1015 1016
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
1017 1018
out_pci_disable:
	pci_disable_device(pdev);
1019
out_fini:
1020 1021
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
	i915_driver_destroy(i915);
1022 1023 1024
	return ret;
}

1025
void i915_driver_remove(struct drm_i915_private *i915)
1026
{
1027
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1028

1029
	i915_driver_unregister(i915);
1030

1031 1032 1033
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

1034
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
1035

1036
	drm_atomic_helper_shutdown(&i915->drm);
1037

1038
	intel_gvt_driver_remove(i915);
1039

1040
	i915_driver_modeset_remove(i915);
1041

1042 1043 1044 1045
	intel_irq_uninstall(i915);

	i915_driver_modeset_remove_noirq(i915);

1046 1047
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
1048

1049
	intel_power_domains_driver_remove(i915);
1050

1051
	i915_driver_hw_remove(i915);
1052

1053
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1054 1055 1056 1057 1058
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1059
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1060

1061
	disable_rpm_wakeref_asserts(rpm);
1062

1063
	i915_gem_driver_release(dev_priv);
1064

1065
	intel_memory_regions_driver_release(dev_priv);
1066
	i915_ggtt_driver_release(dev_priv);
1067

1068
	i915_driver_mmio_release(dev_priv);
1069

1070
	enable_rpm_wakeref_asserts(rpm);
1071
	intel_runtime_pm_driver_release(rpm);
1072

1073
	i915_driver_late_release(dev_priv);
1074
	i915_driver_destroy(dev_priv);
1075 1076
}

1077
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1078
{
1079
	struct drm_i915_private *i915 = to_i915(dev);
1080
	int ret;
1081

1082
	ret = i915_gem_open(i915, file);
1083 1084
	if (ret)
		return ret;
1085

1086 1087
	return 0;
}
1088

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1106

1107
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1108
{
1109 1110
	struct drm_i915_file_private *file_priv = file->driver_priv;

1111
	i915_gem_context_close(file);
1112 1113
	i915_gem_release(dev, file);

1114
	kfree_rcu(file_priv, rcu);
1115 1116 1117

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1118 1119
}

1120 1121
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1122
	struct drm_device *dev = &dev_priv->drm;
1123
	struct intel_encoder *encoder;
1124 1125

	drm_modeset_lock_all(dev);
1126 1127 1128
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1129 1130 1131
	drm_modeset_unlock_all(dev);
}

1132 1133 1134 1135 1136 1137 1138 1139
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1140

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1151
	i915_gem_suspend(i915);
1152

1153
	return 0;
1154 1155
}

1156
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1157
{
1158
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1159
	struct pci_dev *pdev = dev_priv->drm.pdev;
1160
	pci_power_t opregion_target_state;
1161

1162
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1163

1164 1165
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1166
	intel_power_domains_disable(dev_priv);
1167

1168 1169
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1170
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1171

1172
	intel_display_suspend(dev);
1173

1174
	intel_dp_mst_suspend(dev_priv);
1175

1176 1177
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1178

1179
	intel_suspend_encoders(dev_priv);
1180

1181
	intel_suspend_hw(dev_priv);
1182

1183
	i915_ggtt_suspend(&dev_priv->ggtt);
1184

1185
	i915_save_state(dev_priv);
1186

1187
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1188
	intel_opregion_suspend(dev_priv, opregion_target_state);
1189

1190
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1191

1192 1193
	dev_priv->suspend_count++;

1194
	intel_csr_ucode_suspend(dev_priv);
1195

1196
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1197

1198
	return 0;
1199 1200
}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1213
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1214
{
1215
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1216
	struct pci_dev *pdev = dev_priv->drm.pdev;
1217
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1218
	int ret;
1219

1220
	disable_rpm_wakeref_asserts(rpm);
1221

1222 1223
	i915_gem_suspend_late(dev_priv);

1224
	intel_uncore_suspend(&dev_priv->uncore);
1225

1226 1227
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1228

1229 1230
	intel_display_power_suspend_late(dev_priv);

1231
	ret = vlv_suspend_complete(dev_priv);
1232
	if (ret) {
1233
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1234
		intel_power_domains_resume(dev_priv);
1235

1236
		goto out;
1237 1238
	}

D
David Weinehall 已提交
1239
	pci_disable_device(pdev);
1240
	/*
1241
	 * During hibernation on some platforms the BIOS may try to access
1242 1243
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1244 1245 1246 1247 1248 1249 1250
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1251
	 */
1252
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1253
		pci_set_power_state(pdev, PCI_D3hot);
1254

1255
out:
1256
	enable_rpm_wakeref_asserts(rpm);
1257
	if (!dev_priv->uncore.user_forcewake_count)
1258
		intel_runtime_pm_driver_release(rpm);
1259 1260

	return ret;
1261 1262
}

1263
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1264 1265 1266
{
	int error;

1267 1268
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1269
		return -EINVAL;
1270

1271
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1272
		return 0;
1273

1274
	error = i915_drm_suspend(&i915->drm);
1275 1276 1277
	if (error)
		return error;

1278
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1279 1280
}

1281
static int i915_drm_resume(struct drm_device *dev)
1282
{
1283
	struct drm_i915_private *dev_priv = to_i915(dev);
1284
	int ret;
1285

1286
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1287

1288 1289
	sanitize_gpu(dev_priv);

1290
	ret = i915_ggtt_enable_hw(dev_priv);
1291
	if (ret)
1292
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1293

1294
	i915_ggtt_resume(&dev_priv->ggtt);
1295
	i915_gem_restore_fences(&dev_priv->ggtt);
1296

1297 1298
	intel_csr_ucode_resume(dev_priv);

1299
	i915_restore_state(dev_priv);
1300
	intel_pps_unlock_regs_wa(dev_priv);
1301

1302
	intel_init_pch_refclk(dev_priv);
1303

1304 1305 1306 1307 1308
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1309 1310
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1311 1312 1313 1314 1315
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1316 1317
	drm_mode_config_reset(dev);

1318
	i915_gem_resume(dev_priv);
1319

1320
	intel_modeset_init_hw(dev_priv);
1321
	intel_init_clock_gating(dev_priv);
1322

1323 1324
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1325
		dev_priv->display.hpd_irq_setup(dev_priv);
1326
	spin_unlock_irq(&dev_priv->irq_lock);
1327

1328
	intel_dp_mst_resume(dev_priv);
1329

1330 1331
	intel_display_resume(dev);

1332 1333
	drm_kms_helper_poll_enable(dev);

1334 1335 1336
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1337
	 * bother with the tiny race here where we might lose hotplug
1338 1339 1340
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1341

1342
	intel_opregion_resume(dev_priv);
1343

1344
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1345

1346 1347
	intel_power_domains_enable(dev_priv);

1348
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1349

1350
	return 0;
1351 1352
}

1353
static int i915_drm_resume_early(struct drm_device *dev)
1354
{
1355
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1356
	struct pci_dev *pdev = dev_priv->drm.pdev;
1357
	int ret;
1358

1359 1360 1361 1362 1363 1364 1365 1366 1367
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1379
	ret = pci_set_power_state(pdev, PCI_D0);
1380
	if (ret) {
1381 1382
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1383
		return ret;
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1399 1400
	if (pci_enable_device(pdev))
		return -EIO;
1401

D
David Weinehall 已提交
1402
	pci_set_master(pdev);
1403

1404
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1405

1406
	ret = vlv_resume_prepare(dev_priv, false);
1407
	if (ret)
1408
		drm_err(&dev_priv->drm,
1409
			"Resume prepare failed: %d, continuing anyway\n", ret);
1410

1411 1412
	intel_uncore_resume_early(&dev_priv->uncore);

1413
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1414

1415
	intel_display_power_resume_early(dev_priv);
1416

1417
	intel_power_domains_resume(dev_priv);
1418

1419
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1420

1421
	return ret;
1422 1423
}

1424
int i915_resume_switcheroo(struct drm_i915_private *i915)
1425
{
1426
	int ret;
1427

1428
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1429 1430
		return 0;

1431
	ret = i915_drm_resume_early(&i915->drm);
1432 1433 1434
	if (ret)
		return ret;

1435
	return i915_drm_resume(&i915->drm);
1436 1437
}

1438 1439
static int i915_pm_prepare(struct device *kdev)
{
1440
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1441

1442
	if (!i915) {
1443 1444 1445 1446
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1447
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1448 1449
		return 0;

1450
	return i915_drm_prepare(&i915->drm);
1451 1452
}

1453
static int i915_pm_suspend(struct device *kdev)
1454
{
1455
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1456

1457
	if (!i915) {
1458
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1459 1460
		return -ENODEV;
	}
1461

1462
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1463 1464
		return 0;

1465
	return i915_drm_suspend(&i915->drm);
1466 1467
}

1468
static int i915_pm_suspend_late(struct device *kdev)
1469
{
1470
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1471 1472

	/*
D
Damien Lespiau 已提交
1473
	 * We have a suspend ordering issue with the snd-hda driver also
1474 1475 1476 1477 1478 1479 1480
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1481
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1482
		return 0;
1483

1484
	return i915_drm_suspend_late(&i915->drm, false);
1485 1486
}

1487
static int i915_pm_poweroff_late(struct device *kdev)
1488
{
1489
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1490

1491
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1492 1493
		return 0;

1494
	return i915_drm_suspend_late(&i915->drm, true);
1495 1496
}

1497
static int i915_pm_resume_early(struct device *kdev)
1498
{
1499
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1500

1501
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1502 1503
		return 0;

1504
	return i915_drm_resume_early(&i915->drm);
1505 1506
}

1507
static int i915_pm_resume(struct device *kdev)
1508
{
1509
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1510

1511
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1512 1513
		return 0;

1514
	return i915_drm_resume(&i915->drm);
1515 1516
}

1517
/* freeze: before creating the hibernation_image */
1518
static int i915_pm_freeze(struct device *kdev)
1519
{
1520
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1521 1522
	int ret;

1523 1524
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1525 1526 1527
		if (ret)
			return ret;
	}
1528

1529
	ret = i915_gem_freeze(i915);
1530 1531 1532 1533
	if (ret)
		return ret;

	return 0;
1534 1535
}

1536
static int i915_pm_freeze_late(struct device *kdev)
1537
{
1538
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1539 1540
	int ret;

1541 1542
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1543 1544 1545
		if (ret)
			return ret;
	}
1546

1547
	ret = i915_gem_freeze_late(i915);
1548 1549 1550 1551
	if (ret)
		return ret;

	return 0;
1552 1553 1554
}

/* thaw: called after creating the hibernation image, but before turning off. */
1555
static int i915_pm_thaw_early(struct device *kdev)
1556
{
1557
	return i915_pm_resume_early(kdev);
1558 1559
}

1560
static int i915_pm_thaw(struct device *kdev)
1561
{
1562
	return i915_pm_resume(kdev);
1563 1564 1565
}

/* restore: called after loading the hibernation image. */
1566
static int i915_pm_restore_early(struct device *kdev)
1567
{
1568
	return i915_pm_resume_early(kdev);
1569 1570
}

1571
static int i915_pm_restore(struct device *kdev)
1572
{
1573
	return i915_pm_resume(kdev);
1574 1575
}

1576
static int intel_runtime_suspend(struct device *kdev)
1577
{
1578
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1579
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1580
	int ret;
1581

1582
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1583 1584
		return -ENODEV;

1585
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1586

1587
	disable_rpm_wakeref_asserts(rpm);
1588

1589 1590 1591 1592
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1593
	i915_gem_runtime_suspend(dev_priv);
1594

1595
	intel_gt_runtime_suspend(&dev_priv->gt);
1596

1597
	intel_runtime_pm_disable_interrupts(dev_priv);
1598

1599
	intel_uncore_suspend(&dev_priv->uncore);
1600

1601 1602
	intel_display_power_suspend(dev_priv);

1603
	ret = vlv_suspend_complete(dev_priv);
1604
	if (ret) {
1605 1606
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1607
		intel_uncore_runtime_resume(&dev_priv->uncore);
1608

1609
		intel_runtime_pm_enable_interrupts(dev_priv);
1610

1611
		intel_gt_runtime_resume(&dev_priv->gt);
1612

1613
		i915_gem_restore_fences(&dev_priv->ggtt);
1614

1615
		enable_rpm_wakeref_asserts(rpm);
1616

1617 1618
		return ret;
	}
1619

1620
	enable_rpm_wakeref_asserts(rpm);
1621
	intel_runtime_pm_driver_release(rpm);
1622

1623
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1624 1625
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1626

1627
	rpm->suspended = true;
1628 1629

	/*
1630 1631
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1632
	 */
1633
	if (IS_BROADWELL(dev_priv)) {
1634 1635 1636 1637 1638 1639
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1640
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1641
	} else {
1642 1643 1644 1645 1646 1647 1648
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1649
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1650
	}
1651

1652
	assert_forcewakes_inactive(&dev_priv->uncore);
1653

1654
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1655 1656
		intel_hpd_poll_init(dev_priv);

1657
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1658 1659 1660
	return 0;
}

1661
static int intel_runtime_resume(struct device *kdev)
1662
{
1663
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1664
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1665
	int ret;
1666

1667
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1668
		return -ENODEV;
1669

1670
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1671

1672
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1673
	disable_rpm_wakeref_asserts(rpm);
1674

1675
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1676
	rpm->suspended = false;
1677
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1678 1679
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1680

1681 1682
	intel_display_power_resume(dev_priv);

1683
	ret = vlv_resume_prepare(dev_priv, true);
1684

1685
	intel_uncore_runtime_resume(&dev_priv->uncore);
1686

1687 1688
	intel_runtime_pm_enable_interrupts(dev_priv);

1689 1690 1691 1692
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1693
	intel_gt_runtime_resume(&dev_priv->gt);
1694
	i915_gem_restore_fences(&dev_priv->ggtt);
1695

1696 1697 1698 1699 1700
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1701
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1702 1703
		intel_hpd_init(dev_priv);

1704 1705
	intel_enable_ipc(dev_priv);

1706
	enable_rpm_wakeref_asserts(rpm);
1707

1708
	if (ret)
1709 1710
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1711
	else
1712
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1713 1714

	return ret;
1715 1716
}

1717
const struct dev_pm_ops i915_pm_ops = {
1718 1719 1720 1721
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1722
	.prepare = i915_pm_prepare,
1723
	.suspend = i915_pm_suspend,
1724 1725
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1726
	.resume = i915_pm_resume,
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1743 1744 1745 1746
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1747
	.poweroff = i915_pm_suspend,
1748
	.poweroff_late = i915_pm_poweroff_late,
1749 1750
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1751 1752

	/* S0ix (via runtime suspend) event handlers */
1753 1754
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1755 1756
};

1757 1758 1759
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1760
	.release = drm_release_noglobal,
1761
	.unlocked_ioctl = drm_ioctl,
1762
	.mmap = i915_gem_mmap,
1763 1764 1765 1766 1767 1768
	.poll = drm_poll,
	.read = drm_read,
	.compat_ioctl = i915_compat_ioctl,
	.llseek = noop_llseek,
};

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1783
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1795
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
1796
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1797 1798
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1799
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1800 1801
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1802
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1803 1804 1805 1806 1807 1808
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1809
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1810 1811
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1812 1813
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1814
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1815
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1816
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1817 1818 1819 1820
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1821
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1822
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1823 1824 1825 1826 1827 1828
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1829
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1830 1831 1832
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1833 1834
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1835 1836
};

L
Linus Torvalds 已提交
1837
static struct drm_driver driver = {
1838 1839
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1840
	 */
1841
	.driver_features =
1842
	    DRIVER_GEM |
1843
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
1844
	.release = i915_driver_release,
1845
	.open = i915_driver_open,
1846
	.lastclose = i915_driver_lastclose,
1847
	.postclose = i915_driver_postclose,
1848

1849
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
1850
	.gem_free_object_unlocked = i915_gem_free_object,
1851 1852 1853 1854 1855 1856

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1857 1858 1859
	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
	.get_scanout_position = i915_get_crtc_scanoutpos,

1860
	.dumb_create = i915_gem_dumb_create,
1861 1862
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1863
	.ioctls = i915_ioctls,
1864
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1865
	.fops = &i915_driver_fops,
1866 1867 1868 1869 1870 1871
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1872
};