i915_drv.c 50.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
46
#include <drm/drm_managed.h>
47
#include <drm/drm_probe_helper.h>
48

49 50 51 52
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
53
#include "display/intel_csr.h"
54
#include "display/intel_display_debugfs.h"
55
#include "display/intel_display_types.h"
56
#include "display/intel_dp.h"
57 58 59 60
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
61
#include "display/intel_pps.h"
62
#include "display/intel_sprite.h"
63
#include "display/intel_vga.h"
64

65
#include "gem/i915_gem_context.h"
66
#include "gem/i915_gem_ioctls.h"
67
#include "gem/i915_gem_mman.h"
68
#include "gem/i915_gem_pm.h"
69
#include "gt/intel_gt.h"
70
#include "gt/intel_gt_pm.h"
71
#include "gt/intel_rc6.h"
72

73
#include "i915_debugfs.h"
74
#include "i915_drv.h"
75
#include "i915_ioc32.h"
76
#include "i915_irq.h"
77
#include "i915_memcpy.h"
78
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
79
#include "i915_query.h"
80
#include "i915_suspend.h"
81
#include "i915_switcheroo.h"
82
#include "i915_sysfs.h"
83
#include "i915_trace.h"
84
#include "i915_vgpu.h"
85
#include "intel_dram.h"
86
#include "intel_gvt.h"
87
#include "intel_memory_region.h"
88
#include "intel_pm.h"
89
#include "intel_sideband.h"
90
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
91

92
static const struct drm_driver driver;
93

94
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
95
{
96 97 98 99
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
100
	if (!dev_priv->bridge_dev) {
101
		drm_err(&dev_priv->drm, "bridge device not found\n");
102 103 104 105 106 107 108
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
109
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
110
{
111
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
112 113 114 115
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

116
	if (INTEL_GEN(dev_priv) >= 4)
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
138
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
139 140 141 142
		dev_priv->mch_res.start = 0;
		return ret;
	}

143
	if (INTEL_GEN(dev_priv) >= 4)
144 145 146 147 148 149 150 151 152 153
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
154
intel_setup_mchbar(struct drm_i915_private *dev_priv)
155
{
156
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
157 158 159
	u32 temp;
	bool enabled;

160
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
161 162 163 164
		return;

	dev_priv->mchbar_need_disable = false;

165
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
166 167 168 169 170 171 172 173 174 175 176
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

177
	if (intel_alloc_mchbar_resource(dev_priv))
178 179 180 181 182
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
183
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
184 185 186 187 188 189 190 191 192
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
193
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
194
{
195
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
196 197

	if (dev_priv->mchbar_need_disable) {
198
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
226
	 * by the GPU. i915_retire_requests() is called directly when we
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
250
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
251 252 253 254 255 256 257 258 259 260

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

261 262 263 264
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
265 266 267 268 269
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
270 271 272
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
273 274 275 276
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
277
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
278
	pre |= IS_KBL_GT_REVID(dev_priv, 0, KBL_REVID_A0);
279
	pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
280

281
	if (pre) {
282
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
283
			  "It may not be fully functional.\n");
284 285
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
286 287
}

288 289 290 291 292 293
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

294
/**
295
 * i915_driver_early_probe - setup state not requiring device access
296 297 298 299 300 301 302 303
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
304
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
305 306 307
{
	int ret = 0;

308
	if (i915_inject_probe_failure(dev_priv))
309 310
		return -ENODEV;

311 312
	intel_device_info_subplatform_init(dev_priv);

313
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
314
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
315

316 317 318
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
319

320
	mutex_init(&dev_priv->sb_lock);
321
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
322

323 324 325
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
326
	mutex_init(&dev_priv->hdcp_comp_mutex);
327

328
	i915_memcpy_init_early(dev_priv);
329
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
330

331 332
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
333
		return ret;
334

335
	ret = vlv_suspend_init(dev_priv);
336 337 338
	if (ret < 0)
		goto err_workqueues;

339 340
	intel_wopcm_init_early(&dev_priv->wopcm);

341
	intel_gt_init_early(&dev_priv->gt, dev_priv);
342

343
	i915_gem_init_early(dev_priv);
344

345
	/* This must be called before any calls to HAS_PCH_* */
346
	intel_detect_pch(dev_priv);
347

348
	intel_pm_setup(dev_priv);
349 350
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
351
		goto err_gem;
352 353 354 355 356
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);

357
	intel_detect_preproduction_hw(dev_priv);
358 359 360

	return 0;

361
err_gem:
362
	i915_gem_cleanup_early(dev_priv);
363
	intel_gt_driver_late_release(&dev_priv->gt);
364
	vlv_suspend_cleanup(dev_priv);
365
err_workqueues:
366 367 368 369 370
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
371
 * i915_driver_late_release - cleanup the setup done in
372
 *			       i915_driver_early_probe()
373 374
 * @dev_priv: device private
 */
375
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
376
{
377
	intel_irq_fini(dev_priv);
378
	intel_power_domains_cleanup(dev_priv);
379
	i915_gem_cleanup_early(dev_priv);
380
	intel_gt_driver_late_release(&dev_priv->gt);
381
	vlv_suspend_cleanup(dev_priv);
382
	i915_workqueues_cleanup(dev_priv);
383

384
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
385
	mutex_destroy(&dev_priv->sb_lock);
386 387

	i915_params_free(&dev_priv->params);
388 389 390
}

/**
391
 * i915_driver_mmio_probe - setup device MMIO
392 393 394 395 396 397 398
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
399
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
400 401 402
{
	int ret;

403
	if (i915_inject_probe_failure(dev_priv))
404 405
		return -ENODEV;

406
	if (i915_get_bridge_dev(dev_priv))
407 408
		return -EIO;

409
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
410
	if (ret < 0)
411
		goto err_bridge;
412

413 414
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
415
	intel_device_info_runtime_init(dev_priv);
416

417
	ret = intel_gt_init_mmio(&dev_priv->gt);
418 419 420
	if (ret)
		goto err_uncore;

421 422 423
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

424 425
	return 0;

426
err_uncore:
427
	intel_teardown_mchbar(dev_priv);
428
	intel_uncore_fini_mmio(&dev_priv->uncore);
429
err_bridge:
430 431 432 433 434 435
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
436
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
437 438
 * @dev_priv: device private
 */
439
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
440
{
441
	intel_teardown_mchbar(dev_priv);
442
	intel_uncore_fini_mmio(&dev_priv->uncore);
443 444 445
	pci_dev_put(dev_priv->bridge_dev);
}

446 447
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
448
	intel_gvt_sanitize_options(dev_priv);
449 450
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN(i915, 2))
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

	ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

507
/**
508
 * i915_driver_hw_probe - setup state requiring device access
509 510 511 512 513
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
514
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
515
{
D
David Weinehall 已提交
516
	struct pci_dev *pdev = dev_priv->drm.pdev;
517 518
	int ret;

519
	if (i915_inject_probe_failure(dev_priv))
520 521
		return -ENODEV;

522 523
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
524
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
525 526 527 528 529 530
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

531 532 533 534 535 536 537 538 539 540 541 542 543 544
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

545
	intel_sanitize_options(dev_priv);
546

547
	/* needs to be done before ggtt probe */
548
	intel_dram_edram_detect(dev_priv);
549

550 551 552 553
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

554 555
	i915_perf_init(dev_priv);

556
	ret = i915_ggtt_probe_hw(dev_priv);
557
	if (ret)
558
		goto err_perf;
559

560 561
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
562
		goto err_ggtt;
563

564
	ret = i915_ggtt_init_hw(dev_priv);
565
	if (ret)
566
		goto err_ggtt;
567

568 569 570 571
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

572
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
573

574
	ret = i915_ggtt_enable_hw(dev_priv);
575
	if (ret) {
576
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
577
		goto err_mem_regions;
578 579
	}

D
David Weinehall 已提交
580
	pci_set_master(pdev);
581

582
	intel_gt_init_workarounds(dev_priv);
583 584 585 586 587 588 589 590 591

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
592 593 594 595
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
596 597 598 599 600 601
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
602
	 */
603
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
604
		if (pci_enable_msi(pdev) < 0)
605
			drm_dbg(&dev_priv->drm, "can't enable MSI");
606 607
	}

608 609
	ret = intel_gvt_init(dev_priv);
	if (ret)
610 611 612
		goto err_msi;

	intel_opregion_setup(dev_priv);
613 614 615

	intel_pcode_init(dev_priv);

616
	/*
617 618
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
619
	 */
620
	intel_dram_detect(dev_priv);
621

622
	intel_bw_init_hw(dev_priv);
623

624 625
	return 0;

626 627 628
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
629 630
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
631
err_ggtt:
632
	i915_ggtt_driver_release(dev_priv);
633 634
err_perf:
	i915_perf_fini(dev_priv);
635 636 637 638
	return ret;
}

/**
639
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
640 641
 * @dev_priv: device private
 */
642
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
643
{
D
David Weinehall 已提交
644
	struct pci_dev *pdev = dev_priv->drm.pdev;
645

646 647
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
648 649
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
650 651 652 653 654 655 656 657 658 659 660
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
661
	struct drm_device *dev = &dev_priv->drm;
662

663
	i915_gem_driver_register(dev_priv);
664
	i915_pmu_register(dev_priv);
665

666
	intel_vgpu_register(dev_priv);
667 668 669 670

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
671 672
		if (HAS_DISPLAY(dev_priv))
			intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
673
		i915_setup_sysfs(dev_priv);
674 675 676

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
677
	} else
678 679
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
680

681
	if (HAS_DISPLAY(dev_priv)) {
682 683 684 685 686
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

687
	intel_gt_driver_register(&dev_priv->gt);
688

689
	intel_audio_init(dev_priv);
690 691 692 693 694 695 696 697 698

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
699 700 701 702 703

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
704
	if (HAS_DISPLAY(dev_priv))
705
		drm_kms_helper_poll_init(dev);
706

707
	intel_power_domains_enable(dev_priv);
708
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
709 710 711 712 713

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
714 715 716 717 718 719 720 721
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
722 723 724 725
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

726
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
727
	intel_power_domains_disable(dev_priv);
728

729
	intel_fbdev_unregister(dev_priv);
730
	intel_audio_deinit(dev_priv);
731

732 733 734 735 736 737
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);
738
	drm_atomic_helper_shutdown(&dev_priv->drm);
739

740
	intel_gt_driver_unregister(&dev_priv->gt);
741 742 743
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

744
	i915_perf_unregister(dev_priv);
745
	i915_pmu_unregister(dev_priv);
746

D
David Weinehall 已提交
747
	i915_teardown_sysfs(dev_priv);
748
	drm_dev_unplug(&dev_priv->drm);
749

750
	i915_gem_driver_unregister(dev_priv);
751 752
}

753 754
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
755
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
756 757
		struct drm_printer p = drm_debug_printer("i915 device info:");

758
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
759 760 761
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
762 763
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
764 765
			   INTEL_GEN(dev_priv));

766 767
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
768
		intel_gt_info_print(&dev_priv->gt.info, &p);
769 770 771
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
772
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
773
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
774
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
775
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
776 777
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
778 779
}

780 781 782 783 784 785 786 787
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

D
Daniel Vetter 已提交
788 789 790 791
	i915 = devm_drm_dev_alloc(&pdev->dev, &driver,
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
792

793 794
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
795

796 797 798
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

799 800 801
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
802
	RUNTIME_INFO(i915)->device_id = pdev->device;
803

804
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
805 806 807 808

	return i915;
}

809
/**
810
 * i915_driver_probe - setup chip and create an initial config
811 812
 * @pdev: PCI device
 * @ent: matching PCI ID entry
813
 *
814
 * The driver probe routine has to do several things:
815 816 817 818 819
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
820
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
821
{
822 823
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
824
	struct drm_i915_private *i915;
825
	int ret;
826

827 828 829
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
830

831
	/* Disable nuclear pageflip by default on pre-ILK */
832
	if (!i915->params.nuclear_pageflip && match_info->gen < 5)
833
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
834

835 836 837 838
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
839
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
840
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
841
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
842
		    i915->params.fake_lmem_start) {
843
			mkwrite_device_info(i915)->memory_regions =
844
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
845
			GEM_BUG_ON(!HAS_LMEM(i915));
846 847
		}
	}
848
#endif
849

850 851
	ret = pci_enable_device(pdev);
	if (ret)
852
		goto out_fini;
D
Damien Lespiau 已提交
853

854
	ret = i915_driver_early_probe(i915);
855 856
	if (ret < 0)
		goto out_pci_disable;
857

858
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
859

860
	intel_vgpu_detect(i915);
861

862
	ret = i915_driver_mmio_probe(i915);
863 864
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
865

866
	ret = i915_driver_hw_probe(i915);
867 868
	if (ret < 0)
		goto out_cleanup_mmio;
869

870
	ret = intel_modeset_init_noirq(i915);
871
	if (ret < 0)
872
		goto out_cleanup_hw;
873

874 875 876 877
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

878 879
	ret = intel_modeset_init_nogem(i915);
	if (ret)
880 881
		goto out_cleanup_irq;

882 883 884 885 886 887 888 889
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

890
	i915_driver_register(i915);
891

892
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
893

894
	i915_welcome_messages(i915);
895

896 897
	i915->do_release = true;

898 899
	return 0;

900 901 902 903 904 905 906 907 908 909
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
910 911 912
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
913
	intel_modeset_driver_remove_nogem(i915);
914
out_cleanup_hw:
915 916 917
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
918
out_cleanup_mmio:
919
	i915_driver_mmio_release(i915);
920
out_runtime_pm_put:
921 922
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
923 924
out_pci_disable:
	pci_disable_device(pdev);
925
out_fini:
926
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
927 928 929
	return ret;
}

930
void i915_driver_remove(struct drm_i915_private *i915)
931
{
932
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
933

934
	i915_driver_unregister(i915);
935

936 937 938
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

939
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
940

941
	intel_gvt_driver_remove(i915);
942

943
	intel_modeset_driver_remove(i915);
944

945 946
	intel_irq_uninstall(i915);

947
	intel_modeset_driver_remove_noirq(i915);
948

949 950
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
951

952
	intel_modeset_driver_remove_nogem(i915);
953

954
	i915_driver_hw_remove(i915);
955

956
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
957 958 959 960 961
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
962
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
963

964 965 966
	if (!dev_priv->do_release)
		return;

967
	disable_rpm_wakeref_asserts(rpm);
968

969
	i915_gem_driver_release(dev_priv);
970

971
	intel_memory_regions_driver_release(dev_priv);
972
	i915_ggtt_driver_release(dev_priv);
973
	i915_gem_drain_freed_objects(dev_priv);
974

975
	i915_driver_mmio_release(dev_priv);
976

977
	enable_rpm_wakeref_asserts(rpm);
978
	intel_runtime_pm_driver_release(rpm);
979

980
	i915_driver_late_release(dev_priv);
981 982
}

983
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
984
{
985
	struct drm_i915_private *i915 = to_i915(dev);
986
	int ret;
987

988
	ret = i915_gem_open(i915, file);
989 990
	if (ret)
		return ret;
991

992 993
	return 0;
}
994

995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1012

1013
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1014
{
1015 1016
	struct drm_i915_file_private *file_priv = file->driver_priv;

1017
	i915_gem_context_close(file);
1018

1019
	kfree_rcu(file_priv, rcu);
1020 1021 1022

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1023 1024
}

1025 1026
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1027
	struct drm_device *dev = &dev_priv->drm;
1028
	struct intel_encoder *encoder;
1029 1030

	drm_modeset_lock_all(dev);
1031 1032 1033
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1034 1035 1036
	drm_modeset_unlock_all(dev);
}

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1049 1050
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1051 1052
	disable_rpm_wakeref_asserts(&i915->runtime_pm);

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
	i915_gem_suspend(i915);

	drm_kms_helper_poll_disable(&i915->drm);

	drm_atomic_helper_shutdown(&i915->drm);

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1065
	intel_shutdown_encoders(i915);
1066 1067

	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1068 1069
}

1070 1071 1072 1073 1074 1075 1076 1077
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1078

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1089
	i915_gem_suspend(i915);
1090

1091
	return 0;
1092 1093
}

1094
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1095
{
1096
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1097
	struct pci_dev *pdev = dev_priv->drm.pdev;
1098
	pci_power_t opregion_target_state;
1099

1100
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1101

1102 1103
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1104
	intel_power_domains_disable(dev_priv);
1105

1106 1107
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1108
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1109

1110
	intel_display_suspend(dev);
1111

1112
	intel_dp_mst_suspend(dev_priv);
1113

1114 1115
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1116

1117
	intel_suspend_encoders(dev_priv);
1118

1119
	intel_suspend_hw(dev_priv);
1120

1121
	i915_ggtt_suspend(&dev_priv->ggtt);
1122

1123
	i915_save_display(dev_priv);
1124

1125
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1126
	intel_opregion_suspend(dev_priv, opregion_target_state);
1127

1128
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1129

1130 1131
	dev_priv->suspend_count++;

1132
	intel_csr_ucode_suspend(dev_priv);
1133

1134
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1135

1136
	return 0;
1137 1138
}

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1151
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1152
{
1153
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1154
	struct pci_dev *pdev = dev_priv->drm.pdev;
1155
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1156
	int ret;
1157

1158
	disable_rpm_wakeref_asserts(rpm);
1159

1160 1161
	i915_gem_suspend_late(dev_priv);

1162
	intel_uncore_suspend(&dev_priv->uncore);
1163

1164 1165
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1166

1167 1168
	intel_display_power_suspend_late(dev_priv);

1169
	ret = vlv_suspend_complete(dev_priv);
1170
	if (ret) {
1171
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1172
		intel_power_domains_resume(dev_priv);
1173

1174
		goto out;
1175 1176
	}

D
David Weinehall 已提交
1177
	pci_disable_device(pdev);
1178
	/*
1179
	 * During hibernation on some platforms the BIOS may try to access
1180 1181
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1182 1183 1184 1185 1186 1187 1188
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1189
	 */
1190
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1191
		pci_set_power_state(pdev, PCI_D3hot);
1192

1193
out:
1194
	enable_rpm_wakeref_asserts(rpm);
1195
	if (!dev_priv->uncore.user_forcewake_count)
1196
		intel_runtime_pm_driver_release(rpm);
1197 1198

	return ret;
1199 1200
}

1201
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1202 1203 1204
{
	int error;

1205 1206
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1207
		return -EINVAL;
1208

1209
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1210
		return 0;
1211

1212
	error = i915_drm_suspend(&i915->drm);
1213 1214 1215
	if (error)
		return error;

1216
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1217 1218
}

1219
static int i915_drm_resume(struct drm_device *dev)
1220
{
1221
	struct drm_i915_private *dev_priv = to_i915(dev);
1222
	int ret;
1223

1224
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1225

1226 1227
	sanitize_gpu(dev_priv);

1228
	ret = i915_ggtt_enable_hw(dev_priv);
1229
	if (ret)
1230
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1231

1232
	i915_ggtt_resume(&dev_priv->ggtt);
1233

1234 1235
	intel_csr_ucode_resume(dev_priv);

1236
	i915_restore_display(dev_priv);
1237
	intel_pps_unlock_regs_wa(dev_priv);
1238

1239
	intel_init_pch_refclk(dev_priv);
1240

1241 1242 1243 1244 1245
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1246 1247
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1248 1249 1250 1251 1252
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1253 1254
	drm_mode_config_reset(dev);

1255
	i915_gem_resume(dev_priv);
1256

1257
	intel_modeset_init_hw(dev_priv);
1258
	intel_init_clock_gating(dev_priv);
1259
	intel_hpd_init(dev_priv);
1260

1261
	/* MST sideband requires HPD interrupts enabled */
1262
	intel_dp_mst_resume(dev_priv);
1263 1264
	intel_display_resume(dev);

1265
	intel_hpd_poll_disable(dev_priv);
1266 1267
	drm_kms_helper_poll_enable(dev);

1268
	intel_opregion_resume(dev_priv);
1269

1270
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1271

1272 1273
	intel_power_domains_enable(dev_priv);

1274 1275
	intel_gvt_resume(dev_priv);

1276
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1277

1278
	return 0;
1279 1280
}

1281
static int i915_drm_resume_early(struct drm_device *dev)
1282
{
1283
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1284
	struct pci_dev *pdev = dev_priv->drm.pdev;
1285
	int ret;
1286

1287 1288 1289 1290 1291 1292 1293 1294 1295
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1307
	ret = pci_set_power_state(pdev, PCI_D0);
1308
	if (ret) {
1309 1310
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1311
		return ret;
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1327 1328
	if (pci_enable_device(pdev))
		return -EIO;
1329

D
David Weinehall 已提交
1330
	pci_set_master(pdev);
1331

1332
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1333

1334
	ret = vlv_resume_prepare(dev_priv, false);
1335
	if (ret)
1336
		drm_err(&dev_priv->drm,
1337
			"Resume prepare failed: %d, continuing anyway\n", ret);
1338

1339 1340
	intel_uncore_resume_early(&dev_priv->uncore);

1341
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1342

1343
	intel_display_power_resume_early(dev_priv);
1344

1345
	intel_power_domains_resume(dev_priv);
1346

1347
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1348

1349
	return ret;
1350 1351
}

1352
int i915_resume_switcheroo(struct drm_i915_private *i915)
1353
{
1354
	int ret;
1355

1356
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1357 1358
		return 0;

1359
	ret = i915_drm_resume_early(&i915->drm);
1360 1361 1362
	if (ret)
		return ret;

1363
	return i915_drm_resume(&i915->drm);
1364 1365
}

1366 1367
static int i915_pm_prepare(struct device *kdev)
{
1368
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1369

1370
	if (!i915) {
1371 1372 1373 1374
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1375
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1376 1377
		return 0;

1378
	return i915_drm_prepare(&i915->drm);
1379 1380
}

1381
static int i915_pm_suspend(struct device *kdev)
1382
{
1383
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1384

1385
	if (!i915) {
1386
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1387 1388
		return -ENODEV;
	}
1389

1390
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1391 1392
		return 0;

1393
	return i915_drm_suspend(&i915->drm);
1394 1395
}

1396
static int i915_pm_suspend_late(struct device *kdev)
1397
{
1398
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1399 1400

	/*
D
Damien Lespiau 已提交
1401
	 * We have a suspend ordering issue with the snd-hda driver also
1402 1403 1404 1405 1406 1407 1408
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1409
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1410
		return 0;
1411

1412
	return i915_drm_suspend_late(&i915->drm, false);
1413 1414
}

1415
static int i915_pm_poweroff_late(struct device *kdev)
1416
{
1417
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1418

1419
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1420 1421
		return 0;

1422
	return i915_drm_suspend_late(&i915->drm, true);
1423 1424
}

1425
static int i915_pm_resume_early(struct device *kdev)
1426
{
1427
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1428

1429
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1430 1431
		return 0;

1432
	return i915_drm_resume_early(&i915->drm);
1433 1434
}

1435
static int i915_pm_resume(struct device *kdev)
1436
{
1437
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1438

1439
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1440 1441
		return 0;

1442
	return i915_drm_resume(&i915->drm);
1443 1444
}

1445
/* freeze: before creating the hibernation_image */
1446
static int i915_pm_freeze(struct device *kdev)
1447
{
1448
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1449 1450
	int ret;

1451 1452
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1453 1454 1455
		if (ret)
			return ret;
	}
1456

1457
	ret = i915_gem_freeze(i915);
1458 1459 1460 1461
	if (ret)
		return ret;

	return 0;
1462 1463
}

1464
static int i915_pm_freeze_late(struct device *kdev)
1465
{
1466
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1467 1468
	int ret;

1469 1470
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1471 1472 1473
		if (ret)
			return ret;
	}
1474

1475
	ret = i915_gem_freeze_late(i915);
1476 1477 1478 1479
	if (ret)
		return ret;

	return 0;
1480 1481 1482
}

/* thaw: called after creating the hibernation image, but before turning off. */
1483
static int i915_pm_thaw_early(struct device *kdev)
1484
{
1485
	return i915_pm_resume_early(kdev);
1486 1487
}

1488
static int i915_pm_thaw(struct device *kdev)
1489
{
1490
	return i915_pm_resume(kdev);
1491 1492 1493
}

/* restore: called after loading the hibernation image. */
1494
static int i915_pm_restore_early(struct device *kdev)
1495
{
1496
	return i915_pm_resume_early(kdev);
1497 1498
}

1499
static int i915_pm_restore(struct device *kdev)
1500
{
1501
	return i915_pm_resume(kdev);
1502 1503
}

1504
static int intel_runtime_suspend(struct device *kdev)
1505
{
1506
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1507
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1508
	int ret;
1509

1510
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1511 1512
		return -ENODEV;

1513
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1514

1515
	disable_rpm_wakeref_asserts(rpm);
1516

1517 1518 1519 1520
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1521
	i915_gem_runtime_suspend(dev_priv);
1522

1523
	intel_gt_runtime_suspend(&dev_priv->gt);
1524

1525
	intel_runtime_pm_disable_interrupts(dev_priv);
1526

1527
	intel_uncore_suspend(&dev_priv->uncore);
1528

1529 1530
	intel_display_power_suspend(dev_priv);

1531
	ret = vlv_suspend_complete(dev_priv);
1532
	if (ret) {
1533 1534
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1535
		intel_uncore_runtime_resume(&dev_priv->uncore);
1536

1537
		intel_runtime_pm_enable_interrupts(dev_priv);
1538

1539
		intel_gt_runtime_resume(&dev_priv->gt);
1540

1541
		enable_rpm_wakeref_asserts(rpm);
1542

1543 1544
		return ret;
	}
1545

1546
	enable_rpm_wakeref_asserts(rpm);
1547
	intel_runtime_pm_driver_release(rpm);
1548

1549
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1550 1551
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1552

1553
	rpm->suspended = true;
1554 1555

	/*
1556 1557
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1558
	 */
1559
	if (IS_BROADWELL(dev_priv)) {
1560 1561 1562 1563 1564 1565
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1566
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1567
	} else {
1568 1569 1570 1571 1572 1573 1574
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1575
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1576
	}
1577

1578
	assert_forcewakes_inactive(&dev_priv->uncore);
1579

1580
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1581
		intel_hpd_poll_enable(dev_priv);
1582

1583
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1584 1585 1586
	return 0;
}

1587
static int intel_runtime_resume(struct device *kdev)
1588
{
1589
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1590
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1591
	int ret;
1592

1593
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1594
		return -ENODEV;
1595

1596
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1597

1598
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1599
	disable_rpm_wakeref_asserts(rpm);
1600

1601
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1602
	rpm->suspended = false;
1603
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1604 1605
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1606

1607 1608
	intel_display_power_resume(dev_priv);

1609
	ret = vlv_resume_prepare(dev_priv, true);
1610

1611
	intel_uncore_runtime_resume(&dev_priv->uncore);
1612

1613 1614
	intel_runtime_pm_enable_interrupts(dev_priv);

1615 1616 1617 1618
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1619
	intel_gt_runtime_resume(&dev_priv->gt);
1620

1621 1622 1623 1624 1625
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1626
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1627
		intel_hpd_init(dev_priv);
1628 1629
		intel_hpd_poll_disable(dev_priv);
	}
1630

1631 1632
	intel_enable_ipc(dev_priv);

1633
	enable_rpm_wakeref_asserts(rpm);
1634

1635
	if (ret)
1636 1637
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1638
	else
1639
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1640 1641

	return ret;
1642 1643
}

1644
const struct dev_pm_ops i915_pm_ops = {
1645 1646 1647 1648
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1649
	.prepare = i915_pm_prepare,
1650
	.suspend = i915_pm_suspend,
1651 1652
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1653
	.resume = i915_pm_resume,
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1670 1671 1672 1673
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1674
	.poweroff = i915_pm_suspend,
1675
	.poweroff_late = i915_pm_poweroff_late,
1676 1677
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1678 1679

	/* S0ix (via runtime suspend) event handlers */
1680 1681
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1682 1683
};

1684 1685 1686
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1687
	.release = drm_release_noglobal,
1688
	.unlocked_ioctl = drm_ioctl,
1689
	.mmap = i915_gem_mmap,
1690 1691
	.poll = drm_poll,
	.read = drm_read,
1692
	.compat_ioctl = i915_ioc32_compat_ioctl,
1693 1694 1695
	.llseek = noop_llseek,
};

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1710
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1722
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
1723
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1724 1725
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1726
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1727 1728
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1729
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1730 1731 1732 1733 1734 1735
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1736
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1737 1738
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1739 1740
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1741
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1742
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1743
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1744 1745 1746 1747
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1748
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1749
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1750 1751 1752 1753 1754 1755
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1756
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1757 1758 1759
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1760 1761
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1762 1763
};

1764
static const struct drm_driver driver = {
1765 1766
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1767
	 */
1768
	.driver_features =
1769
	    DRIVER_GEM |
1770 1771
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1772
	.release = i915_driver_release,
1773
	.open = i915_driver_open,
1774
	.lastclose = i915_driver_lastclose,
1775
	.postclose = i915_driver_postclose,
1776

1777 1778 1779 1780
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1781
	.dumb_create = i915_gem_dumb_create,
1782 1783
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1784
	.ioctls = i915_ioctls,
1785
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1786
	.fops = &i915_driver_fops,
1787 1788 1789 1790 1791 1792
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1793
};