i915_drv.c 51.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
46
#include <drm/drm_managed.h>
47
#include <drm/drm_probe_helper.h>
48

49 50 51 52
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
53
#include "display/intel_csr.h"
54
#include "display/intel_display_debugfs.h"
55
#include "display/intel_display_types.h"
56
#include "display/intel_dp.h"
57 58 59 60 61
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gt/intel_gt.h"
68
#include "gt/intel_gt_pm.h"
69
#include "gt/intel_rc6.h"
70

71
#include "i915_debugfs.h"
72
#include "i915_drv.h"
73
#include "i915_ioc32.h"
74
#include "i915_irq.h"
75
#include "i915_memcpy.h"
76
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
77
#include "i915_query.h"
78
#include "i915_suspend.h"
79
#include "i915_switcheroo.h"
80
#include "i915_sysfs.h"
81
#include "i915_trace.h"
82
#include "i915_vgpu.h"
83
#include "intel_dram.h"
84
#include "intel_gvt.h"
85
#include "intel_memory_region.h"
86
#include "intel_pm.h"
87
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
88

89 90
static struct drm_driver driver;

91
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
92
{
93 94 95 96
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
97
	if (!dev_priv->bridge_dev) {
98
		drm_err(&dev_priv->drm, "bridge device not found\n");
99 100 101 102 103 104 105
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
106
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
107
{
108
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
109 110 111 112
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

113
	if (INTEL_GEN(dev_priv) >= 4)
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
135
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
136 137 138 139
		dev_priv->mch_res.start = 0;
		return ret;
	}

140
	if (INTEL_GEN(dev_priv) >= 4)
141 142 143 144 145 146 147 148 149 150
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
151
intel_setup_mchbar(struct drm_i915_private *dev_priv)
152
{
153
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
154 155 156
	u32 temp;
	bool enabled;

157
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
158 159 160 161
		return;

	dev_priv->mchbar_need_disable = false;

162
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
163 164 165 166 167 168 169 170 171 172 173
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

174
	if (intel_alloc_mchbar_resource(dev_priv))
175 176 177 178 179
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
180
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
181 182 183 184 185 186 187 188 189
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
190
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
191
{
192
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
193 194

	if (dev_priv->mchbar_need_disable) {
195
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

218 219
/* part #1: call before irq install */
static int i915_driver_modeset_probe_noirq(struct drm_i915_private *i915)
220
{
221
	return intel_modeset_init_noirq(i915);
222 223 224 225 226 227
}

/* part #2: call after irq install */
static int i915_driver_modeset_probe(struct drm_i915_private *i915)
{
	int ret;
228 229 230

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
231
	ret = intel_modeset_init_nogem(i915);
232
	if (ret)
233
		goto out;
234

235
	ret = i915_gem_init(i915);
236
	if (ret)
237
		goto cleanup_modeset;
238

239
	ret = intel_modeset_init(i915);
240 241 242 243 244 245
	if (ret)
		goto cleanup_gem;

	return 0;

cleanup_gem:
246 247 248
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
249
cleanup_modeset:
250
	/* FIXME */
251
	intel_modeset_driver_remove(i915);
252 253
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
254 255 256 257
out:
	return ret;
}

258
/* part #1: call before irq uninstall */
259 260
static void i915_driver_modeset_remove(struct drm_i915_private *i915)
{
261
	intel_modeset_driver_remove(i915);
262
}
263

264 265 266
/* part #2: call after irq uninstall */
static void i915_driver_modeset_remove_noirq(struct drm_i915_private *i915)
{
267
	intel_csr_ucode_fini(i915);
268

269
	intel_power_domains_driver_remove(i915);
270

271
	intel_vga_unregister(i915);
272

273
	intel_bios_driver_remove(i915);
274 275
}

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
296
	 * by the GPU. i915_retire_requests() is called directly when we
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
320
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
321 322 323 324 325 326 327 328 329 330

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

331 332 333 334
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
335 336 337 338 339
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
340 341 342
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
343 344 345 346
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
347
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
348
	pre |= IS_KBL_GT_REVID(dev_priv, 0, KBL_REVID_A0);
349
	pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
350

351
	if (pre) {
352
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
353
			  "It may not be fully functional.\n");
354 355
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
356 357
}

358 359 360 361 362 363
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

364
/**
365
 * i915_driver_early_probe - setup state not requiring device access
366 367 368 369 370 371 372 373
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
374
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
375 376 377
{
	int ret = 0;

378
	if (i915_inject_probe_failure(dev_priv))
379 380
		return -ENODEV;

381 382
	intel_device_info_subplatform_init(dev_priv);

383
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
384
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
385

386 387 388
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
389

390
	mutex_init(&dev_priv->sb_lock);
391
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
392

393 394 395
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
396
	mutex_init(&dev_priv->hdcp_comp_mutex);
397

398
	i915_memcpy_init_early(dev_priv);
399
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
400

401 402
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
403
		return ret;
404

405
	ret = vlv_suspend_init(dev_priv);
406 407 408
	if (ret < 0)
		goto err_workqueues;

409 410
	intel_wopcm_init_early(&dev_priv->wopcm);

411
	intel_gt_init_early(&dev_priv->gt, dev_priv);
412

413
	i915_gem_init_early(dev_priv);
414

415
	/* This must be called before any calls to HAS_PCH_* */
416
	intel_detect_pch(dev_priv);
417

418
	intel_pm_setup(dev_priv);
419
	intel_init_dpio(dev_priv);
420 421
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
422
		goto err_gem;
423 424 425 426 427
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);

428
	intel_detect_preproduction_hw(dev_priv);
429 430 431

	return 0;

432
err_gem:
433
	i915_gem_cleanup_early(dev_priv);
434
	intel_gt_driver_late_release(&dev_priv->gt);
435
	vlv_suspend_cleanup(dev_priv);
436
err_workqueues:
437 438 439 440 441
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
442
 * i915_driver_late_release - cleanup the setup done in
443
 *			       i915_driver_early_probe()
444 445
 * @dev_priv: device private
 */
446
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
447
{
448
	intel_irq_fini(dev_priv);
449
	intel_power_domains_cleanup(dev_priv);
450
	i915_gem_cleanup_early(dev_priv);
451
	intel_gt_driver_late_release(&dev_priv->gt);
452
	vlv_suspend_cleanup(dev_priv);
453
	i915_workqueues_cleanup(dev_priv);
454

455
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
456
	mutex_destroy(&dev_priv->sb_lock);
457 458

	i915_params_free(&dev_priv->params);
459 460 461
}

/**
462
 * i915_driver_mmio_probe - setup device MMIO
463 464 465 466 467 468 469
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
470
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
471 472 473
{
	int ret;

474
	if (i915_inject_probe_failure(dev_priv))
475 476
		return -ENODEV;

477
	if (i915_get_bridge_dev(dev_priv))
478 479
		return -EIO;

480
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
481
	if (ret < 0)
482
		goto err_bridge;
483

484 485
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
486

487
	ret = intel_gt_init_mmio(&dev_priv->gt);
488 489 490
	if (ret)
		goto err_uncore;

491 492 493
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

494 495
	return 0;

496
err_uncore:
497
	intel_teardown_mchbar(dev_priv);
498
	intel_uncore_fini_mmio(&dev_priv->uncore);
499
err_bridge:
500 501 502 503 504 505
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
506
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
507 508
 * @dev_priv: device private
 */
509
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
510
{
511
	intel_teardown_mchbar(dev_priv);
512
	intel_uncore_fini_mmio(&dev_priv->uncore);
513 514 515
	pci_dev_put(dev_priv->bridge_dev);
}

516 517
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
518
	intel_gvt_sanitize_options(dev_priv);
519 520
}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN(i915, 2))
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

	ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

577
/**
578
 * i915_driver_hw_probe - setup state requiring device access
579 580 581 582 583
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
584
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
585
{
D
David Weinehall 已提交
586
	struct pci_dev *pdev = dev_priv->drm.pdev;
587 588
	int ret;

589
	if (i915_inject_probe_failure(dev_priv))
590 591
		return -ENODEV;

592
	intel_device_info_runtime_init(dev_priv);
593

594 595
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
596
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
597 598 599 600 601 602
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

603 604 605 606 607 608 609 610 611 612 613 614 615 616
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

617
	intel_sanitize_options(dev_priv);
618

619
	/* needs to be done before ggtt probe */
620
	intel_dram_edram_detect(dev_priv);
621

622 623 624 625
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

626 627
	i915_perf_init(dev_priv);

628
	ret = i915_ggtt_probe_hw(dev_priv);
629
	if (ret)
630
		goto err_perf;
631

632 633
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
634
		goto err_ggtt;
635

636
	ret = i915_ggtt_init_hw(dev_priv);
637
	if (ret)
638
		goto err_ggtt;
639

640 641 642 643
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

644
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
645

646
	ret = i915_ggtt_enable_hw(dev_priv);
647
	if (ret) {
648
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
649
		goto err_mem_regions;
650 651
	}

D
David Weinehall 已提交
652
	pci_set_master(pdev);
653

654
	cpu_latency_qos_add_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
655

656
	intel_gt_init_workarounds(dev_priv);
657 658 659 660 661 662 663 664 665

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
666 667 668 669
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
670 671 672 673 674 675
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
676
	 */
677
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
678
		if (pci_enable_msi(pdev) < 0)
679
			drm_dbg(&dev_priv->drm, "can't enable MSI");
680 681
	}

682 683
	ret = intel_gvt_init(dev_priv);
	if (ret)
684 685 686
		goto err_msi;

	intel_opregion_setup(dev_priv);
687 688 689 690
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
691
	intel_dram_detect(dev_priv);
692

693
	intel_bw_init_hw(dev_priv);
694

695 696
	return 0;

697 698 699
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
700
	cpu_latency_qos_remove_request(&dev_priv->pm_qos);
701 702
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
703
err_ggtt:
704
	i915_ggtt_driver_release(dev_priv);
705 706
err_perf:
	i915_perf_fini(dev_priv);
707 708 709 710
	return ret;
}

/**
711
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
712 713
 * @dev_priv: device private
 */
714
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
715
{
D
David Weinehall 已提交
716
	struct pci_dev *pdev = dev_priv->drm.pdev;
717

718 719
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
720 721
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
722

723
	cpu_latency_qos_remove_request(&dev_priv->pm_qos);
724 725 726 727 728 729 730 731 732 733 734
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
735
	struct drm_device *dev = &dev_priv->drm;
736

737
	i915_gem_driver_register(dev_priv);
738
	i915_pmu_register(dev_priv);
739

740
	intel_vgpu_register(dev_priv);
741 742 743 744

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
745
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
746
		i915_setup_sysfs(dev_priv);
747 748 749

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
750
	} else
751 752
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
753

754
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
755 756 757 758 759
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

760
	intel_gt_driver_register(&dev_priv->gt);
761

762
	intel_audio_init(dev_priv);
763 764 765 766 767 768 769 770 771

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
772 773 774 775 776

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
777
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
778
		drm_kms_helper_poll_init(dev);
779

780
	intel_power_domains_enable(dev_priv);
781
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
782 783 784 785 786

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
787 788 789 790 791 792 793 794
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
795 796 797 798
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

799
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
800
	intel_power_domains_disable(dev_priv);
801

802
	intel_fbdev_unregister(dev_priv);
803
	intel_audio_deinit(dev_priv);
804

805 806 807 808 809 810 811
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

812
	intel_gt_driver_unregister(&dev_priv->gt);
813 814 815
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

816
	i915_perf_unregister(dev_priv);
817
	i915_pmu_unregister(dev_priv);
818

D
David Weinehall 已提交
819
	i915_teardown_sysfs(dev_priv);
820
	drm_dev_unplug(&dev_priv->drm);
821

822
	i915_gem_driver_unregister(dev_priv);
823 824
}

825 826
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
827
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
828 829
		struct drm_printer p = drm_debug_printer("i915 device info:");

830
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
831 832 833
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
834 835
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
836 837
			   INTEL_GEN(dev_priv));

838 839
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
840
		intel_gt_info_print(&dev_priv->gt.info, &p);
841 842 843
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
844
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
845
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
846
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
847
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
848 849
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
850 851
}

852 853 854 855 856 857 858 859
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

D
Daniel Vetter 已提交
860 861 862 863
	i915 = devm_drm_dev_alloc(&pdev->dev, &driver,
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
864

865 866
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
867

868 869 870
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

871 872 873
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
874
	RUNTIME_INFO(i915)->device_id = pdev->device;
875

876
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
877 878 879 880

	return i915;
}

881
/**
882
 * i915_driver_probe - setup chip and create an initial config
883 884
 * @pdev: PCI device
 * @ent: matching PCI ID entry
885
 *
886
 * The driver probe routine has to do several things:
887 888 889 890 891
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
892
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
893
{
894 895
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
896
	struct drm_i915_private *i915;
897
	int ret;
898

899 900 901
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
902

903
	/* Disable nuclear pageflip by default on pre-ILK */
904
	if (!i915->params.nuclear_pageflip && match_info->gen < 5)
905
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
906

907 908 909 910
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
911
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
912
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
913
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
914
		    i915->params.fake_lmem_start) {
915
			mkwrite_device_info(i915)->memory_regions =
916
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
917 918 919
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
920 921
		}
	}
922
#endif
923

924 925
	ret = pci_enable_device(pdev);
	if (ret)
926
		goto out_fini;
D
Damien Lespiau 已提交
927

928
	ret = i915_driver_early_probe(i915);
929 930
	if (ret < 0)
		goto out_pci_disable;
931

932
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
933

934
	intel_vgpu_detect(i915);
935

936
	ret = i915_driver_mmio_probe(i915);
937 938
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
939

940
	ret = i915_driver_hw_probe(i915);
941 942
	if (ret < 0)
		goto out_cleanup_mmio;
943

944
	ret = i915_driver_modeset_probe_noirq(i915);
945
	if (ret < 0)
946
		goto out_cleanup_hw;
947

948 949 950 951 952 953 954 955
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

	ret = i915_driver_modeset_probe(i915);
	if (ret < 0)
		goto out_cleanup_irq;

956
	i915_driver_register(i915);
957

958
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
959

960
	i915_welcome_messages(i915);
961

962 963
	i915->do_release = true;

964 965
	return 0;

966 967 968
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
969
	i915_driver_modeset_remove_noirq(i915);
970
out_cleanup_hw:
971 972 973
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
974
out_cleanup_mmio:
975
	i915_driver_mmio_release(i915);
976
out_runtime_pm_put:
977 978
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
979 980
out_pci_disable:
	pci_disable_device(pdev);
981
out_fini:
982
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
983 984 985
	return ret;
}

986
void i915_driver_remove(struct drm_i915_private *i915)
987
{
988
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
989

990
	i915_driver_unregister(i915);
991

992 993 994
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

995
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
996

997
	drm_atomic_helper_shutdown(&i915->drm);
998

999
	intel_gvt_driver_remove(i915);
1000

1001
	i915_driver_modeset_remove(i915);
1002

1003 1004
	intel_irq_uninstall(i915);

1005
	intel_modeset_driver_remove_noirq(i915);
1006

1007 1008
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
1009

1010
	i915_driver_modeset_remove_noirq(i915);
1011

1012
	i915_driver_hw_remove(i915);
1013

1014
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1015 1016 1017 1018 1019
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1020
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1021

1022 1023 1024
	if (!dev_priv->do_release)
		return;

1025
	disable_rpm_wakeref_asserts(rpm);
1026

1027
	i915_gem_driver_release(dev_priv);
1028

1029
	intel_memory_regions_driver_release(dev_priv);
1030
	i915_ggtt_driver_release(dev_priv);
1031

1032
	i915_driver_mmio_release(dev_priv);
1033

1034
	enable_rpm_wakeref_asserts(rpm);
1035
	intel_runtime_pm_driver_release(rpm);
1036

1037
	i915_driver_late_release(dev_priv);
1038 1039
}

1040
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1041
{
1042
	struct drm_i915_private *i915 = to_i915(dev);
1043
	int ret;
1044

1045
	ret = i915_gem_open(i915, file);
1046 1047
	if (ret)
		return ret;
1048

1049 1050
	return 0;
}
1051

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1069

1070
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1071
{
1072 1073
	struct drm_i915_file_private *file_priv = file->driver_priv;

1074
	i915_gem_context_close(file);
1075 1076
	i915_gem_release(dev, file);

1077
	kfree_rcu(file_priv, rcu);
1078 1079 1080

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1081 1082
}

1083 1084
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1085
	struct drm_device *dev = &dev_priv->drm;
1086
	struct intel_encoder *encoder;
1087 1088

	drm_modeset_lock_all(dev);
1089 1090 1091
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1092 1093 1094
	drm_modeset_unlock_all(dev);
}

1095 1096 1097 1098 1099 1100 1101 1102
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1103

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1114
	i915_gem_suspend(i915);
1115

1116
	return 0;
1117 1118
}

1119
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1120
{
1121
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1122
	struct pci_dev *pdev = dev_priv->drm.pdev;
1123
	pci_power_t opregion_target_state;
1124

1125
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1126

1127 1128
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1129
	intel_power_domains_disable(dev_priv);
1130

1131 1132
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1133
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1134

1135
	intel_display_suspend(dev);
1136

1137
	intel_dp_mst_suspend(dev_priv);
1138

1139 1140
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1141

1142
	intel_suspend_encoders(dev_priv);
1143

1144
	intel_suspend_hw(dev_priv);
1145

1146
	i915_ggtt_suspend(&dev_priv->ggtt);
1147

1148
	i915_save_state(dev_priv);
1149

1150
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1151
	intel_opregion_suspend(dev_priv, opregion_target_state);
1152

1153
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1154

1155 1156
	dev_priv->suspend_count++;

1157
	intel_csr_ucode_suspend(dev_priv);
1158

1159
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1160

1161
	return 0;
1162 1163
}

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1176
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1177
{
1178
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1179
	struct pci_dev *pdev = dev_priv->drm.pdev;
1180
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1181
	int ret;
1182

1183
	disable_rpm_wakeref_asserts(rpm);
1184

1185 1186
	i915_gem_suspend_late(dev_priv);

1187
	intel_uncore_suspend(&dev_priv->uncore);
1188

1189 1190
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1191

1192 1193
	intel_display_power_suspend_late(dev_priv);

1194
	ret = vlv_suspend_complete(dev_priv);
1195
	if (ret) {
1196
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1197
		intel_power_domains_resume(dev_priv);
1198

1199
		goto out;
1200 1201
	}

D
David Weinehall 已提交
1202
	pci_disable_device(pdev);
1203
	/*
1204
	 * During hibernation on some platforms the BIOS may try to access
1205 1206
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1207 1208 1209 1210 1211 1212 1213
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1214
	 */
1215
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1216
		pci_set_power_state(pdev, PCI_D3hot);
1217

1218
out:
1219
	enable_rpm_wakeref_asserts(rpm);
1220
	if (!dev_priv->uncore.user_forcewake_count)
1221
		intel_runtime_pm_driver_release(rpm);
1222 1223

	return ret;
1224 1225
}

1226
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1227 1228 1229
{
	int error;

1230 1231
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1232
		return -EINVAL;
1233

1234
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1235
		return 0;
1236

1237
	error = i915_drm_suspend(&i915->drm);
1238 1239 1240
	if (error)
		return error;

1241
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1242 1243
}

1244
static int i915_drm_resume(struct drm_device *dev)
1245
{
1246
	struct drm_i915_private *dev_priv = to_i915(dev);
1247
	int ret;
1248

1249
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1250

1251 1252
	sanitize_gpu(dev_priv);

1253
	ret = i915_ggtt_enable_hw(dev_priv);
1254
	if (ret)
1255
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1256

1257
	i915_ggtt_resume(&dev_priv->ggtt);
1258

1259 1260
	intel_csr_ucode_resume(dev_priv);

1261
	i915_restore_state(dev_priv);
1262
	intel_pps_unlock_regs_wa(dev_priv);
1263

1264
	intel_init_pch_refclk(dev_priv);
1265

1266 1267 1268 1269 1270
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1271 1272
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1273 1274 1275 1276 1277
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1278 1279
	drm_mode_config_reset(dev);

1280
	i915_gem_resume(dev_priv);
1281

1282
	intel_modeset_init_hw(dev_priv);
1283
	intel_init_clock_gating(dev_priv);
1284

1285 1286
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1287
		dev_priv->display.hpd_irq_setup(dev_priv);
1288
	spin_unlock_irq(&dev_priv->irq_lock);
1289

1290
	intel_dp_mst_resume(dev_priv);
1291

1292 1293
	intel_display_resume(dev);

1294 1295
	drm_kms_helper_poll_enable(dev);

1296 1297 1298
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1299
	 * bother with the tiny race here where we might lose hotplug
1300 1301 1302
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1303

1304
	intel_opregion_resume(dev_priv);
1305

1306
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1307

1308 1309
	intel_power_domains_enable(dev_priv);

1310
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1311

1312
	return 0;
1313 1314
}

1315
static int i915_drm_resume_early(struct drm_device *dev)
1316
{
1317
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1318
	struct pci_dev *pdev = dev_priv->drm.pdev;
1319
	int ret;
1320

1321 1322 1323 1324 1325 1326 1327 1328 1329
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1341
	ret = pci_set_power_state(pdev, PCI_D0);
1342
	if (ret) {
1343 1344
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1345
		return ret;
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1361 1362
	if (pci_enable_device(pdev))
		return -EIO;
1363

D
David Weinehall 已提交
1364
	pci_set_master(pdev);
1365

1366
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1367

1368
	ret = vlv_resume_prepare(dev_priv, false);
1369
	if (ret)
1370
		drm_err(&dev_priv->drm,
1371
			"Resume prepare failed: %d, continuing anyway\n", ret);
1372

1373 1374
	intel_uncore_resume_early(&dev_priv->uncore);

1375
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1376

1377
	intel_display_power_resume_early(dev_priv);
1378

1379
	intel_power_domains_resume(dev_priv);
1380

1381
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1382

1383
	return ret;
1384 1385
}

1386
int i915_resume_switcheroo(struct drm_i915_private *i915)
1387
{
1388
	int ret;
1389

1390
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1391 1392
		return 0;

1393
	ret = i915_drm_resume_early(&i915->drm);
1394 1395 1396
	if (ret)
		return ret;

1397
	return i915_drm_resume(&i915->drm);
1398 1399
}

1400 1401
static int i915_pm_prepare(struct device *kdev)
{
1402
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1403

1404
	if (!i915) {
1405 1406 1407 1408
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1409
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1410 1411
		return 0;

1412
	return i915_drm_prepare(&i915->drm);
1413 1414
}

1415
static int i915_pm_suspend(struct device *kdev)
1416
{
1417
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1418

1419
	if (!i915) {
1420
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1421 1422
		return -ENODEV;
	}
1423

1424
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1425 1426
		return 0;

1427
	return i915_drm_suspend(&i915->drm);
1428 1429
}

1430
static int i915_pm_suspend_late(struct device *kdev)
1431
{
1432
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1433 1434

	/*
D
Damien Lespiau 已提交
1435
	 * We have a suspend ordering issue with the snd-hda driver also
1436 1437 1438 1439 1440 1441 1442
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1443
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1444
		return 0;
1445

1446
	return i915_drm_suspend_late(&i915->drm, false);
1447 1448
}

1449
static int i915_pm_poweroff_late(struct device *kdev)
1450
{
1451
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1452

1453
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1454 1455
		return 0;

1456
	return i915_drm_suspend_late(&i915->drm, true);
1457 1458
}

1459
static int i915_pm_resume_early(struct device *kdev)
1460
{
1461
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1462

1463
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1464 1465
		return 0;

1466
	return i915_drm_resume_early(&i915->drm);
1467 1468
}

1469
static int i915_pm_resume(struct device *kdev)
1470
{
1471
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1472

1473
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1474 1475
		return 0;

1476
	return i915_drm_resume(&i915->drm);
1477 1478
}

1479
/* freeze: before creating the hibernation_image */
1480
static int i915_pm_freeze(struct device *kdev)
1481
{
1482
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1483 1484
	int ret;

1485 1486
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1487 1488 1489
		if (ret)
			return ret;
	}
1490

1491
	ret = i915_gem_freeze(i915);
1492 1493 1494 1495
	if (ret)
		return ret;

	return 0;
1496 1497
}

1498
static int i915_pm_freeze_late(struct device *kdev)
1499
{
1500
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1501 1502
	int ret;

1503 1504
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1505 1506 1507
		if (ret)
			return ret;
	}
1508

1509
	ret = i915_gem_freeze_late(i915);
1510 1511 1512 1513
	if (ret)
		return ret;

	return 0;
1514 1515 1516
}

/* thaw: called after creating the hibernation image, but before turning off. */
1517
static int i915_pm_thaw_early(struct device *kdev)
1518
{
1519
	return i915_pm_resume_early(kdev);
1520 1521
}

1522
static int i915_pm_thaw(struct device *kdev)
1523
{
1524
	return i915_pm_resume(kdev);
1525 1526 1527
}

/* restore: called after loading the hibernation image. */
1528
static int i915_pm_restore_early(struct device *kdev)
1529
{
1530
	return i915_pm_resume_early(kdev);
1531 1532
}

1533
static int i915_pm_restore(struct device *kdev)
1534
{
1535
	return i915_pm_resume(kdev);
1536 1537
}

1538
static int intel_runtime_suspend(struct device *kdev)
1539
{
1540
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1541
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1542
	int ret;
1543

1544
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1545 1546
		return -ENODEV;

1547
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1548

1549
	disable_rpm_wakeref_asserts(rpm);
1550

1551 1552 1553 1554
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1555
	i915_gem_runtime_suspend(dev_priv);
1556

1557
	intel_gt_runtime_suspend(&dev_priv->gt);
1558

1559
	intel_runtime_pm_disable_interrupts(dev_priv);
1560

1561
	intel_uncore_suspend(&dev_priv->uncore);
1562

1563 1564
	intel_display_power_suspend(dev_priv);

1565
	ret = vlv_suspend_complete(dev_priv);
1566
	if (ret) {
1567 1568
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1569
		intel_uncore_runtime_resume(&dev_priv->uncore);
1570

1571
		intel_runtime_pm_enable_interrupts(dev_priv);
1572

1573
		intel_gt_runtime_resume(&dev_priv->gt);
1574

1575
		enable_rpm_wakeref_asserts(rpm);
1576

1577 1578
		return ret;
	}
1579

1580
	enable_rpm_wakeref_asserts(rpm);
1581
	intel_runtime_pm_driver_release(rpm);
1582

1583
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1584 1585
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1586

1587
	rpm->suspended = true;
1588 1589

	/*
1590 1591
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1592
	 */
1593
	if (IS_BROADWELL(dev_priv)) {
1594 1595 1596 1597 1598 1599
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1600
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1601
	} else {
1602 1603 1604 1605 1606 1607 1608
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1609
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1610
	}
1611

1612
	assert_forcewakes_inactive(&dev_priv->uncore);
1613

1614
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1615 1616
		intel_hpd_poll_init(dev_priv);

1617
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1618 1619 1620
	return 0;
}

1621
static int intel_runtime_resume(struct device *kdev)
1622
{
1623
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1624
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1625
	int ret;
1626

1627
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1628
		return -ENODEV;
1629

1630
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1631

1632
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1633
	disable_rpm_wakeref_asserts(rpm);
1634

1635
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1636
	rpm->suspended = false;
1637
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1638 1639
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1640

1641 1642
	intel_display_power_resume(dev_priv);

1643
	ret = vlv_resume_prepare(dev_priv, true);
1644

1645
	intel_uncore_runtime_resume(&dev_priv->uncore);
1646

1647 1648
	intel_runtime_pm_enable_interrupts(dev_priv);

1649 1650 1651 1652
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1653
	intel_gt_runtime_resume(&dev_priv->gt);
1654

1655 1656 1657 1658 1659
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1660
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1661 1662
		intel_hpd_init(dev_priv);

1663 1664
	intel_enable_ipc(dev_priv);

1665
	enable_rpm_wakeref_asserts(rpm);
1666

1667
	if (ret)
1668 1669
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1670
	else
1671
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1672 1673

	return ret;
1674 1675
}

1676
const struct dev_pm_ops i915_pm_ops = {
1677 1678 1679 1680
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1681
	.prepare = i915_pm_prepare,
1682
	.suspend = i915_pm_suspend,
1683 1684
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1685
	.resume = i915_pm_resume,
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1702 1703 1704 1705
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1706
	.poweroff = i915_pm_suspend,
1707
	.poweroff_late = i915_pm_poweroff_late,
1708 1709
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1710 1711

	/* S0ix (via runtime suspend) event handlers */
1712 1713
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1714 1715
};

1716 1717 1718
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1719
	.release = drm_release_noglobal,
1720
	.unlocked_ioctl = drm_ioctl,
1721
	.mmap = i915_gem_mmap,
1722 1723
	.poll = drm_poll,
	.read = drm_read,
1724
	.compat_ioctl = i915_ioc32_compat_ioctl,
1725 1726 1727
	.llseek = noop_llseek,
};

1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1742
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1754
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
1755
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1756 1757
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1758
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1759 1760
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1761
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1762 1763 1764 1765 1766 1767
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1768
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1769 1770
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1771 1772
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1773
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1774
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1775
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1776 1777 1778 1779
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1780
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1781
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1782 1783 1784 1785 1786 1787
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1788
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1789 1790 1791
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1792 1793
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1794 1795
};

L
Linus Torvalds 已提交
1796
static struct drm_driver driver = {
1797 1798
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1799
	 */
1800
	.driver_features =
1801
	    DRIVER_GEM |
1802 1803
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1804
	.release = i915_driver_release,
1805
	.open = i915_driver_open,
1806
	.lastclose = i915_driver_lastclose,
1807
	.postclose = i915_driver_postclose,
1808

1809
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
1810
	.gem_free_object_unlocked = i915_gem_free_object,
1811 1812 1813 1814 1815 1816

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1817
	.dumb_create = i915_gem_dumb_create,
1818 1819
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1820
	.ioctls = i915_ioctls,
1821
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1822
	.fops = &i915_driver_fops,
1823 1824 1825 1826 1827 1828
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1829
};