i915_drv.c 63.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45 46
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
#include <drm/drm_probe_helper.h>
47

48 49 50 51
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
52
#include "display/intel_csr.h"
53
#include "display/intel_display_debugfs.h"
54
#include "display/intel_display_types.h"
55
#include "display/intel_dp.h"
56 57 58 59
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
60
#include "display/intel_psr.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gt/intel_gt.h"
68
#include "gt/intel_gt_pm.h"
69
#include "gt/intel_rc6.h"
70

71
#include "i915_debugfs.h"
72
#include "i915_drv.h"
73
#include "i915_irq.h"
74
#include "i915_memcpy.h"
75
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
76
#include "i915_query.h"
77
#include "i915_suspend.h"
78
#include "i915_switcheroo.h"
79
#include "i915_sysfs.h"
80
#include "i915_trace.h"
81
#include "i915_vgpu.h"
82
#include "intel_memory_region.h"
83
#include "intel_pm.h"
84
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
85

86 87
static struct drm_driver driver;

88
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
89
{
90 91 92 93
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
94
	if (!dev_priv->bridge_dev) {
95
		drm_err(&dev_priv->drm, "bridge device not found\n");
96 97 98 99 100 101 102
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
103
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
104
{
105
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
106 107 108 109
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

110
	if (INTEL_GEN(dev_priv) >= 4)
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
132
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
133 134 135 136
		dev_priv->mch_res.start = 0;
		return ret;
	}

137
	if (INTEL_GEN(dev_priv) >= 4)
138 139 140 141 142 143 144 145 146 147
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
148
intel_setup_mchbar(struct drm_i915_private *dev_priv)
149
{
150
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
151 152 153
	u32 temp;
	bool enabled;

154
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
155 156 157 158
		return;

	dev_priv->mchbar_need_disable = false;

159
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
160 161 162 163 164 165 166 167 168 169 170
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

171
	if (intel_alloc_mchbar_resource(dev_priv))
172 173 174 175 176
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
177
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
178 179 180 181 182 183 184 185 186
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
187
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
188
{
189
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
190 191

	if (dev_priv->mchbar_need_disable) {
192
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

215 216
/* part #1: call before irq install */
static int i915_driver_modeset_probe_noirq(struct drm_i915_private *i915)
217 218 219
{
	int ret;

220
	if (i915_inject_probe_failure(i915))
221 222
		return -ENODEV;

223 224 225
	if (HAS_DISPLAY(i915) && INTEL_DISPLAY_ENABLED(i915)) {
		ret = drm_vblank_init(&i915->drm,
				      INTEL_NUM_PIPES(i915));
226 227 228 229
		if (ret)
			goto out;
	}

230
	intel_bios_init(i915);
231

232 233
	ret = intel_vga_register(i915);
	if (ret)
234 235
		goto out;

236
	intel_power_domains_init_hw(i915, false);
237

238
	intel_csr_ucode_init(i915);
239

240 241 242 243
	ret = intel_modeset_init_noirq(i915);
	if (ret)
		goto cleanup_vga_client;

244 245
	return 0;

246 247
cleanup_vga_client:
	intel_vga_unregister(i915);
248 249 250 251 252 253 254 255
out:
	return ret;
}

/* part #2: call after irq install */
static int i915_driver_modeset_probe(struct drm_i915_private *i915)
{
	int ret;
256 257 258

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
259
	ret = intel_modeset_init(i915);
260
	if (ret)
261
		goto out;
262

263
	ret = i915_gem_init(i915);
264
	if (ret)
265
		goto cleanup_modeset;
266

267
	intel_overlay_setup(i915);
268

269
	if (!HAS_DISPLAY(i915) || !INTEL_DISPLAY_ENABLED(i915))
270 271
		return 0;

272
	ret = intel_fbdev_init(&i915->drm);
273 274 275 276
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
277
	intel_hpd_init(i915);
278

279
	intel_init_ipc(i915);
280

281 282
	intel_psr_set_force_mode_changed(i915->psr.dp);

283 284 285
	return 0;

cleanup_gem:
286 287 288
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
289
cleanup_modeset:
290
	/* FIXME */
291
	intel_modeset_driver_remove(i915);
292 293
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
294 295 296 297
out:
	return ret;
}

298
/* part #1: call before irq uninstall */
299 300
static void i915_driver_modeset_remove(struct drm_i915_private *i915)
{
301
	intel_modeset_driver_remove(i915);
302
}
303

304 305 306
/* part #2: call after irq uninstall */
static void i915_driver_modeset_remove_noirq(struct drm_i915_private *i915)
{
307 308
	intel_modeset_driver_remove_noirq(i915);

309 310
	intel_bios_driver_remove(i915);

311
	intel_vga_unregister(i915);
312 313 314 315

	intel_csr_ucode_fini(i915);
}

316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
336
	 * by the GPU. i915_retire_requests() is called directly when we
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
360
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
361 362 363 364 365 366 367 368 369 370

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

371 372 373 374
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
375 376 377 378 379
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
380 381 382
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
383 384 385 386
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
387
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
388
	pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
389

390
	if (pre) {
391
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
392
			  "It may not be fully functional.\n");
393 394
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
395 396
}

397 398 399 400 401 402
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

403
/**
404
 * i915_driver_early_probe - setup state not requiring device access
405 406 407 408 409 410 411 412
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
413
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
414 415 416
{
	int ret = 0;

417
	if (i915_inject_probe_failure(dev_priv))
418 419
		return -ENODEV;

420 421
	intel_device_info_subplatform_init(dev_priv);

422
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
423
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
424

425 426 427
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
428

429
	mutex_init(&dev_priv->sb_lock);
430 431 432
	pm_qos_add_request(&dev_priv->sb_qos,
			   PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);

433 434 435
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
436
	mutex_init(&dev_priv->hdcp_comp_mutex);
437

438
	i915_memcpy_init_early(dev_priv);
439
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
440

441 442
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
443
		return ret;
444

445
	ret = vlv_suspend_init(dev_priv);
446 447 448
	if (ret < 0)
		goto err_workqueues;

449 450
	intel_wopcm_init_early(&dev_priv->wopcm);

451
	intel_gt_init_early(&dev_priv->gt, dev_priv);
452

453
	i915_gem_init_early(dev_priv);
454

455
	/* This must be called before any calls to HAS_PCH_* */
456
	intel_detect_pch(dev_priv);
457

458
	intel_pm_setup(dev_priv);
459
	intel_init_dpio(dev_priv);
460 461
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
462
		goto err_gem;
463 464 465 466
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);
467
	intel_display_crc_init(dev_priv);
468

469
	intel_detect_preproduction_hw(dev_priv);
470 471 472

	return 0;

473
err_gem:
474
	i915_gem_cleanup_early(dev_priv);
475
	intel_gt_driver_late_release(&dev_priv->gt);
476
	vlv_suspend_cleanup(dev_priv);
477
err_workqueues:
478 479 480 481 482
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
483
 * i915_driver_late_release - cleanup the setup done in
484
 *			       i915_driver_early_probe()
485 486
 * @dev_priv: device private
 */
487
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
488
{
489
	intel_irq_fini(dev_priv);
490
	intel_power_domains_cleanup(dev_priv);
491
	i915_gem_cleanup_early(dev_priv);
492
	intel_gt_driver_late_release(&dev_priv->gt);
493
	vlv_suspend_cleanup(dev_priv);
494
	i915_workqueues_cleanup(dev_priv);
495 496 497

	pm_qos_remove_request(&dev_priv->sb_qos);
	mutex_destroy(&dev_priv->sb_lock);
498 499 500
}

/**
501
 * i915_driver_mmio_probe - setup device MMIO
502 503 504 505 506 507 508
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
509
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
510 511 512
{
	int ret;

513
	if (i915_inject_probe_failure(dev_priv))
514 515
		return -ENODEV;

516
	if (i915_get_bridge_dev(dev_priv))
517 518
		return -EIO;

519
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
520
	if (ret < 0)
521
		goto err_bridge;
522

523 524
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
525

526 527
	intel_device_info_init_mmio(dev_priv);

528
	intel_uncore_prune_mmio_domains(&dev_priv->uncore);
529

530
	intel_uc_init_mmio(&dev_priv->gt.uc);
531

532
	ret = intel_engines_init_mmio(&dev_priv->gt);
533 534 535
	if (ret)
		goto err_uncore;

536 537 538
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

539 540
	return 0;

541
err_uncore:
542
	intel_teardown_mchbar(dev_priv);
543
	intel_uncore_fini_mmio(&dev_priv->uncore);
544
err_bridge:
545 546 547 548 549 550
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
551
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
552 553
 * @dev_priv: device private
 */
554
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
555
{
556
	intel_teardown_mchbar(dev_priv);
557
	intel_uncore_fini_mmio(&dev_priv->uncore);
558 559 560
	pci_dev_put(dev_priv->bridge_dev);
}

561 562
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
563
	intel_gvt_sanitize_options(dev_priv);
564 565
}

V
Ville Syrjälä 已提交
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type

static const char *intel_dram_type_str(enum intel_dram_type type)
{
	static const char * const str[] = {
		DRAM_TYPE_STR(UNKNOWN),
		DRAM_TYPE_STR(DDR3),
		DRAM_TYPE_STR(DDR4),
		DRAM_TYPE_STR(LPDDR3),
		DRAM_TYPE_STR(LPDDR4),
	};

	if (type >= ARRAY_SIZE(str))
		type = INTEL_DRAM_UNKNOWN;

	return str[type];
}

#undef DRAM_TYPE_STR

586 587 588 589 590
static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
{
	return dimm->ranks * 64 / (dimm->width ?: 1);
}

591 592
/* Returns total GB for the whole DIMM */
static int skl_get_dimm_size(u16 val)
593
{
594 595 596 597 598 599
	return val & SKL_DRAM_SIZE_MASK;
}

static int skl_get_dimm_width(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
600
		return 0;
601

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
	switch (val & SKL_DRAM_WIDTH_MASK) {
	case SKL_DRAM_WIDTH_X8:
	case SKL_DRAM_WIDTH_X16:
	case SKL_DRAM_WIDTH_X32:
		val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int skl_get_dimm_ranks(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
		return 0;

	val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;

	return val + 1;
622 623
}

624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
/* Returns total GB for the whole DIMM */
static int cnl_get_dimm_size(u16 val)
{
	return (val & CNL_DRAM_SIZE_MASK) / 2;
}

static int cnl_get_dimm_width(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	switch (val & CNL_DRAM_WIDTH_MASK) {
	case CNL_DRAM_WIDTH_X8:
	case CNL_DRAM_WIDTH_X16:
	case CNL_DRAM_WIDTH_X32:
		val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int cnl_get_dimm_ranks(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;

	return val + 1;
}

657
static bool
658
skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
659
{
660 661
	/* Convert total GB to Gb per DRAM device */
	return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
662 663
}

664
static void
665 666
skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
		       struct dram_dimm_info *dimm,
667
		       int channel, char dimm_name, u16 val)
668
{
669 670 671 672 673 674 675 676 677
	if (INTEL_GEN(dev_priv) >= 10) {
		dimm->size = cnl_get_dimm_size(val);
		dimm->width = cnl_get_dimm_width(val);
		dimm->ranks = cnl_get_dimm_ranks(val);
	} else {
		dimm->size = skl_get_dimm_size(val);
		dimm->width = skl_get_dimm_width(val);
		dimm->ranks = skl_get_dimm_ranks(val);
	}
678

679 680 681 682
	drm_dbg_kms(&dev_priv->drm,
		    "CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
		    channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
		    yesno(skl_is_16gb_dimm(dimm)));
683
}
684

685
static int
686 687
skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
			  struct dram_channel_info *ch,
688 689
			  int channel, u32 val)
{
690 691 692 693
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
			       channel, 'L', val & 0xffff);
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
			       channel, 'S', val >> 16);
694

695
	if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
696
		drm_dbg_kms(&dev_priv->drm, "CH%u not populated\n", channel);
697
		return -EINVAL;
698
	}
699

700
	if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
701
		ch->ranks = 2;
702
	else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
703
		ch->ranks = 2;
704
	else
705
		ch->ranks = 1;
706

707
	ch->is_16gb_dimm =
708 709
		skl_is_16gb_dimm(&ch->dimm_l) ||
		skl_is_16gb_dimm(&ch->dimm_s);
710

711 712
	drm_dbg_kms(&dev_priv->drm, "CH%u ranks: %u, 16Gb DIMMs: %s\n",
		    channel, ch->ranks, yesno(ch->is_16gb_dimm));
713 714 715 716

	return 0;
}

717
static bool
718 719
intel_is_dram_symmetric(const struct dram_channel_info *ch0,
			const struct dram_channel_info *ch1)
720
{
721
	return !memcmp(ch0, ch1, sizeof(*ch0)) &&
722 723
		(ch0->dimm_s.size == 0 ||
		 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
724 725
}

726 727 728 729
static int
skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
730
	struct dram_channel_info ch0 = {}, ch1 = {};
731
	u32 val;
732 733
	int ret;

734
	val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
735
	ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
736 737 738
	if (ret == 0)
		dram_info->num_channels++;

739
	val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
740
	ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
741 742 743 744
	if (ret == 0)
		dram_info->num_channels++;

	if (dram_info->num_channels == 0) {
745 746
		drm_info(&dev_priv->drm,
			 "Number of memory channels is zero\n");
747 748 749 750 751 752 753 754
		return -EINVAL;
	}

	/*
	 * If any of the channel is single rank channel, worst case output
	 * will be same as if single rank memory, so consider single rank
	 * memory.
	 */
755 756
	if (ch0.ranks == 1 || ch1.ranks == 1)
		dram_info->ranks = 1;
757
	else
758
		dram_info->ranks = max(ch0.ranks, ch1.ranks);
759

760
	if (dram_info->ranks == 0) {
761 762
		drm_info(&dev_priv->drm,
			 "couldn't get memory rank information\n");
763 764
		return -EINVAL;
	}
765

766
	dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
767

768
	dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
769

770 771
	drm_dbg_kms(&dev_priv->drm, "Memory configuration is symmetric? %s\n",
		    yesno(dram_info->symmetric_memory));
772 773 774
	return 0;
}

V
Ville Syrjälä 已提交
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
static enum intel_dram_type
skl_get_dram_type(struct drm_i915_private *dev_priv)
{
	u32 val;

	val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);

	switch (val & SKL_DRAM_DDR_TYPE_MASK) {
	case SKL_DRAM_DDR_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case SKL_DRAM_DDR_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case SKL_DRAM_DDR_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case SKL_DRAM_DDR_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

797 798 799 800 801 802 803
static int
skl_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 mem_freq_khz, val;
	int ret;

V
Ville Syrjälä 已提交
804
	dram_info->type = skl_get_dram_type(dev_priv);
805 806
	drm_dbg_kms(&dev_priv->drm, "DRAM type: %s\n",
		    intel_dram_type_str(dram_info->type));
V
Ville Syrjälä 已提交
807

808 809 810 811 812 813 814 815 816 817 818 819
	ret = skl_dram_get_channels_info(dev_priv);
	if (ret)
		return ret;

	val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
	mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
				    SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_info->bandwidth_kbps = dram_info->num_channels *
							mem_freq_khz * 8;

	if (dram_info->bandwidth_kbps == 0) {
820 821
		drm_info(&dev_priv->drm,
			 "Couldn't get system memory bandwidth\n");
822 823 824 825 826 827 828
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

829 830 831 832
/* Returns Gb per DRAM device */
static int bxt_get_dimm_size(u32 val)
{
	switch (val & BXT_DRAM_SIZE_MASK) {
833
	case BXT_DRAM_SIZE_4GBIT:
834
		return 4;
835
	case BXT_DRAM_SIZE_6GBIT:
836
		return 6;
837
	case BXT_DRAM_SIZE_8GBIT:
838
		return 8;
839
	case BXT_DRAM_SIZE_12GBIT:
840
		return 12;
841
	case BXT_DRAM_SIZE_16GBIT:
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
		return 16;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int bxt_get_dimm_width(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;

	return 8 << val;
}

static int bxt_get_dimm_ranks(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	switch (val & BXT_DRAM_RANK_MASK) {
	case BXT_DRAM_RANK_SINGLE:
		return 1;
	case BXT_DRAM_RANK_DUAL:
		return 2;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

V
Ville Syrjälä 已提交
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
static enum intel_dram_type bxt_get_dimm_type(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return INTEL_DRAM_UNKNOWN;

	switch (val & BXT_DRAM_TYPE_MASK) {
	case BXT_DRAM_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case BXT_DRAM_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case BXT_DRAM_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case BXT_DRAM_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

895 896 897 898 899
static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
			      u32 val)
{
	dimm->width = bxt_get_dimm_width(val);
	dimm->ranks = bxt_get_dimm_ranks(val);
900 901 902 903 904 905

	/*
	 * Size in register is Gb per DRAM device. Convert to total
	 * GB to match the way we report this for non-LP platforms.
	 */
	dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
906 907
}

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927
static int
bxt_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 dram_channels;
	u32 mem_freq_khz, val;
	u8 num_active_channels;
	int i;

	val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
	mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
				    BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
	num_active_channels = hweight32(dram_channels);

	/* Each active bit represents 4-byte channel */
	dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);

	if (dram_info->bandwidth_kbps == 0) {
928 929
		drm_info(&dev_priv->drm,
			 "Couldn't get system memory bandwidth\n");
930 931 932 933 934 935 936
		return -EINVAL;
	}

	/*
	 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
	 */
	for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
937
		struct dram_dimm_info dimm;
V
Ville Syrjälä 已提交
938
		enum intel_dram_type type;
939 940 941 942 943 944

		val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
		if (val == 0xFFFFFFFF)
			continue;

		dram_info->num_channels++;
945 946

		bxt_get_dimm_info(&dimm, val);
V
Ville Syrjälä 已提交
947 948
		type = bxt_get_dimm_type(val);

949 950 951
		drm_WARN_ON(&dev_priv->drm, type != INTEL_DRAM_UNKNOWN &&
			    dram_info->type != INTEL_DRAM_UNKNOWN &&
			    dram_info->type != type);
952

953 954 955 956 957
		drm_dbg_kms(&dev_priv->drm,
			    "CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
			    i - BXT_D_CR_DRP0_DUNIT_START,
			    dimm.size, dimm.width, dimm.ranks,
			    intel_dram_type_str(type));
958 959 960 961 962 963

		/*
		 * If any of the channel is single rank channel,
		 * worst case output will be same as if single rank
		 * memory, so consider single rank memory.
		 */
964
		if (dram_info->ranks == 0)
965 966
			dram_info->ranks = dimm.ranks;
		else if (dimm.ranks == 1)
967
			dram_info->ranks = 1;
V
Ville Syrjälä 已提交
968 969 970

		if (type != INTEL_DRAM_UNKNOWN)
			dram_info->type = type;
971 972
	}

V
Ville Syrjälä 已提交
973 974
	if (dram_info->type == INTEL_DRAM_UNKNOWN ||
	    dram_info->ranks == 0) {
975
		drm_info(&dev_priv->drm, "couldn't get memory information\n");
976 977 978 979 980 981 982 983 984 985 986 987 988
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

static void
intel_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	int ret;

989 990 991 992 993 994 995
	/*
	 * Assume 16Gb DIMMs are present until proven otherwise.
	 * This is only used for the level 0 watermark latency
	 * w/a which does not apply to bxt/glk.
	 */
	dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);

996
	if (INTEL_GEN(dev_priv) < 9 || !HAS_DISPLAY(dev_priv))
997 998
		return;

999
	if (IS_GEN9_LP(dev_priv))
1000 1001
		ret = bxt_get_dram_info(dev_priv);
	else
1002
		ret = skl_get_dram_info(dev_priv);
1003 1004 1005
	if (ret)
		return;

1006 1007 1008
	drm_dbg_kms(&dev_priv->drm, "DRAM bandwidth: %u kBps, channels: %u\n",
		    dram_info->bandwidth_kbps,
		    dram_info->num_channels);
1009

1010 1011
	drm_dbg_kms(&dev_priv->drm, "DRAM ranks: %u, 16Gb DIMMs: %s\n",
		    dram_info->ranks, yesno(dram_info->is_16gb_dimm));
1012 1013
}

1014 1015
static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
{
1016 1017
	static const u8 ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	static const u8 sets[4] = { 1, 1, 2, 2 };
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)];
}

static void edram_detect(struct drm_i915_private *dev_priv)
{
	u32 edram_cap = 0;

	if (!(IS_HASWELL(dev_priv) ||
	      IS_BROADWELL(dev_priv) ||
	      INTEL_GEN(dev_priv) >= 9))
		return;

	edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);

	/* NB: We can't write IDICR yet because we don't have gt funcs set up */

	if (!(edram_cap & EDRAM_ENABLED))
		return;

	/*
	 * The needed capability bits for size calculation are not there with
	 * pre gen9 so return 128MB always.
	 */
	if (INTEL_GEN(dev_priv) < 9)
		dev_priv->edram_size_mb = 128;
	else
		dev_priv->edram_size_mb =
			gen9_edram_size_mb(dev_priv, edram_cap);

1050 1051
	dev_info(dev_priv->drm.dev,
		 "Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
1052 1053
}

1054
/**
1055
 * i915_driver_hw_probe - setup state requiring device access
1056 1057 1058 1059 1060
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
1061
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
1062
{
D
David Weinehall 已提交
1063
	struct pci_dev *pdev = dev_priv->drm.pdev;
1064 1065
	int ret;

1066
	if (i915_inject_probe_failure(dev_priv))
1067 1068
		return -ENODEV;

1069
	intel_device_info_runtime_init(dev_priv);
1070

1071 1072
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
1073
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
1074 1075 1076 1077 1078 1079
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

1094
	intel_sanitize_options(dev_priv);
1095

1096 1097 1098
	/* needs to be done before ggtt probe */
	edram_detect(dev_priv);

1099 1100
	i915_perf_init(dev_priv);

1101
	ret = i915_ggtt_probe_hw(dev_priv);
1102
	if (ret)
1103
		goto err_perf;
1104

1105 1106
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
1107
		goto err_ggtt;
1108

1109
	ret = i915_ggtt_init_hw(dev_priv);
1110
	if (ret)
1111
		goto err_ggtt;
1112

1113 1114 1115 1116
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

1117
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
1118

1119
	ret = i915_ggtt_enable_hw(dev_priv);
1120
	if (ret) {
1121
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
1122
		goto err_mem_regions;
1123 1124
	}

D
David Weinehall 已提交
1125
	pci_set_master(pdev);
1126

1127 1128 1129 1130 1131 1132
	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

1133
	/* overlay on gen2 is broken and can't address above 1G */
1134
	if (IS_GEN(dev_priv, 2)) {
D
David Weinehall 已提交
1135
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
1136
		if (ret) {
1137
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
1138

1139
			goto err_mem_regions;
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
1151
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
1152
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1153 1154

		if (ret) {
1155
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
1156

1157
			goto err_mem_regions;
1158 1159 1160 1161 1162 1163
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

1164
	intel_gt_init_workarounds(dev_priv);
1165 1166 1167 1168 1169 1170 1171 1172 1173

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1174 1175 1176 1177
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
1178 1179 1180 1181 1182 1183
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
1184
	 */
1185
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
1186
		if (pci_enable_msi(pdev) < 0)
1187
			drm_dbg(&dev_priv->drm, "can't enable MSI");
1188 1189
	}

1190 1191
	ret = intel_gvt_init(dev_priv);
	if (ret)
1192 1193 1194
		goto err_msi;

	intel_opregion_setup(dev_priv);
1195 1196 1197 1198 1199 1200
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
	intel_get_dram_info(dev_priv);

1201
	intel_bw_init_hw(dev_priv);
1202

1203 1204
	return 0;

1205 1206 1207 1208
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
	pm_qos_remove_request(&dev_priv->pm_qos);
1209 1210
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
1211
err_ggtt:
1212
	i915_ggtt_driver_release(dev_priv);
1213 1214
err_perf:
	i915_perf_fini(dev_priv);
1215 1216 1217 1218
	return ret;
}

/**
1219
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
1220 1221
 * @dev_priv: device private
 */
1222
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
1223
{
D
David Weinehall 已提交
1224
	struct pci_dev *pdev = dev_priv->drm.pdev;
1225

1226 1227
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
1228 1229
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242

	pm_qos_remove_request(&dev_priv->pm_qos);
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
1243
	struct drm_device *dev = &dev_priv->drm;
1244

1245
	i915_gem_driver_register(dev_priv);
1246
	i915_pmu_register(dev_priv);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257

	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev_priv))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
1258
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
1259
		i915_setup_sysfs(dev_priv);
1260 1261 1262

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
1263
	} else
1264 1265
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
1266

1267
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
1268 1269 1270 1271 1272
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

1273
	intel_gt_driver_register(&dev_priv->gt);
1274

1275
	intel_audio_init(dev_priv);
1276 1277 1278 1279 1280 1281 1282 1283 1284

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
1285 1286 1287 1288 1289

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
1290
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
1291
		drm_kms_helper_poll_init(dev);
1292

1293
	intel_power_domains_enable(dev_priv);
1294
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
1295 1296 1297 1298 1299

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
1300 1301 1302 1303 1304 1305 1306 1307
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
1308 1309 1310 1311
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

1312
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
1313
	intel_power_domains_disable(dev_priv);
1314

1315
	intel_fbdev_unregister(dev_priv);
1316
	intel_audio_deinit(dev_priv);
1317

1318 1319 1320 1321 1322 1323 1324
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

1325
	intel_gt_driver_unregister(&dev_priv->gt);
1326 1327 1328
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

1329
	i915_perf_unregister(dev_priv);
1330
	i915_pmu_unregister(dev_priv);
1331

D
David Weinehall 已提交
1332
	i915_teardown_sysfs(dev_priv);
1333
	drm_dev_unplug(&dev_priv->drm);
1334

1335
	i915_gem_driver_unregister(dev_priv);
1336 1337
}

1338 1339
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
1340
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
1341 1342
		struct drm_printer p = drm_debug_printer("i915 device info:");

1343
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
1344 1345 1346
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
1347 1348
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
1349 1350
			   INTEL_GEN(dev_priv));

1351 1352
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
1353 1354 1355
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1356
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
1357
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1358
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
1359
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
1360 1361
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
1362 1363
}

1364 1365 1366 1367 1368 1369 1370
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
1371
	int err;
1372 1373 1374

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
1375
		return ERR_PTR(-ENOMEM);
1376

1377 1378
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
1379
		kfree(i915);
1380
		return ERR_PTR(err);
1381 1382
	}

1383 1384
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
1385 1386 1387 1388

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
1389
	RUNTIME_INFO(i915)->device_id = pdev->device;
1390

1391
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
1392 1393 1394 1395

	return i915;
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

1407
/**
1408
 * i915_driver_probe - setup chip and create an initial config
1409 1410
 * @pdev: PCI device
 * @ent: matching PCI ID entry
1411
 *
1412
 * The driver probe routine has to do several things:
1413 1414 1415 1416 1417
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1418
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1419
{
1420 1421
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
1422
	struct drm_i915_private *i915;
1423
	int ret;
1424

1425 1426 1427
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
1428

1429 1430
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
1431
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
1432

1433 1434 1435 1436
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
1437
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1438
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
1439
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
1440
		    i915_modparams.fake_lmem_start) {
1441
			mkwrite_device_info(i915)->memory_regions =
1442
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
1443 1444 1445
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
1446 1447
		}
	}
1448
#endif
1449

1450 1451
	ret = pci_enable_device(pdev);
	if (ret)
1452
		goto out_fini;
D
Damien Lespiau 已提交
1453

1454
	ret = i915_driver_early_probe(i915);
1455 1456
	if (ret < 0)
		goto out_pci_disable;
1457

1458
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
1459

1460
	i915_detect_vgpu(i915);
1461

1462
	ret = i915_driver_mmio_probe(i915);
1463 1464
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
1465

1466
	ret = i915_driver_hw_probe(i915);
1467 1468
	if (ret < 0)
		goto out_cleanup_mmio;
1469

1470
	ret = i915_driver_modeset_probe_noirq(i915);
1471
	if (ret < 0)
1472
		goto out_cleanup_hw;
1473

1474 1475 1476 1477 1478 1479 1480 1481
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

	ret = i915_driver_modeset_probe(i915);
	if (ret < 0)
		goto out_cleanup_irq;

1482
	i915_driver_register(i915);
1483

1484
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1485

1486
	i915_welcome_messages(i915);
1487

1488 1489
	return 0;

1490 1491 1492 1493
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
	/* FIXME */
1494
out_cleanup_hw:
1495 1496 1497
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
1498
out_cleanup_mmio:
1499
	i915_driver_mmio_release(i915);
1500
out_runtime_pm_put:
1501 1502
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
1503 1504
out_pci_disable:
	pci_disable_device(pdev);
1505
out_fini:
1506 1507
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
	i915_driver_destroy(i915);
1508 1509 1510
	return ret;
}

1511
void i915_driver_remove(struct drm_i915_private *i915)
1512
{
1513
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1514

1515
	i915_driver_unregister(i915);
1516

1517 1518 1519
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

1520
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
1521

1522
	drm_atomic_helper_shutdown(&i915->drm);
1523

1524
	intel_gvt_driver_remove(i915);
1525

1526
	i915_driver_modeset_remove(i915);
1527

1528 1529 1530 1531
	intel_irq_uninstall(i915);

	i915_driver_modeset_remove_noirq(i915);

1532 1533
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
1534

1535
	intel_power_domains_driver_remove(i915);
1536

1537
	i915_driver_hw_remove(i915);
1538

1539
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1540 1541 1542 1543 1544
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1545
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1546

1547
	disable_rpm_wakeref_asserts(rpm);
1548

1549
	i915_gem_driver_release(dev_priv);
1550

1551
	intel_memory_regions_driver_release(dev_priv);
1552
	i915_ggtt_driver_release(dev_priv);
1553

1554
	i915_driver_mmio_release(dev_priv);
1555

1556
	enable_rpm_wakeref_asserts(rpm);
1557
	intel_runtime_pm_driver_release(rpm);
1558

1559
	i915_driver_late_release(dev_priv);
1560
	i915_driver_destroy(dev_priv);
1561 1562
}

1563
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1564
{
1565
	struct drm_i915_private *i915 = to_i915(dev);
1566
	int ret;
1567

1568
	ret = i915_gem_open(i915, file);
1569 1570
	if (ret)
		return ret;
1571

1572 1573
	return 0;
}
1574

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1592

1593
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1594
{
1595 1596
	struct drm_i915_file_private *file_priv = file->driver_priv;

1597
	i915_gem_context_close(file);
1598 1599
	i915_gem_release(dev, file);

1600
	kfree_rcu(file_priv, rcu);
1601 1602 1603

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1604 1605
}

1606 1607
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1608
	struct drm_device *dev = &dev_priv->drm;
1609
	struct intel_encoder *encoder;
1610 1611

	drm_modeset_lock_all(dev);
1612 1613 1614
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1615 1616 1617
	drm_modeset_unlock_all(dev);
}

1618 1619 1620 1621 1622 1623 1624 1625
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1626

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1637
	i915_gem_suspend(i915);
1638

1639
	return 0;
1640 1641
}

1642
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1643
{
1644
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1645
	struct pci_dev *pdev = dev_priv->drm.pdev;
1646
	pci_power_t opregion_target_state;
1647

1648
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1649

1650 1651
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1652
	intel_power_domains_disable(dev_priv);
1653

1654 1655
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1656
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1657

1658
	intel_display_suspend(dev);
1659

1660
	intel_dp_mst_suspend(dev_priv);
1661

1662 1663
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1664

1665
	intel_suspend_encoders(dev_priv);
1666

1667
	intel_suspend_hw(dev_priv);
1668

1669
	i915_ggtt_suspend(&dev_priv->ggtt);
1670

1671
	i915_save_state(dev_priv);
1672

1673
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1674
	intel_opregion_suspend(dev_priv, opregion_target_state);
1675

1676
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1677

1678 1679
	dev_priv->suspend_count++;

1680
	intel_csr_ucode_suspend(dev_priv);
1681

1682
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1683

1684
	return 0;
1685 1686
}

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1699
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1700
{
1701
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1702
	struct pci_dev *pdev = dev_priv->drm.pdev;
1703
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1704
	int ret;
1705

1706
	disable_rpm_wakeref_asserts(rpm);
1707

1708 1709
	i915_gem_suspend_late(dev_priv);

1710
	intel_uncore_suspend(&dev_priv->uncore);
1711

1712 1713
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1714

1715 1716
	intel_display_power_suspend_late(dev_priv);

1717
	ret = vlv_suspend_complete(dev_priv);
1718
	if (ret) {
1719
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1720
		intel_power_domains_resume(dev_priv);
1721

1722
		goto out;
1723 1724
	}

D
David Weinehall 已提交
1725
	pci_disable_device(pdev);
1726
	/*
1727
	 * During hibernation on some platforms the BIOS may try to access
1728 1729
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1730 1731 1732 1733 1734 1735 1736
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1737
	 */
1738
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1739
		pci_set_power_state(pdev, PCI_D3hot);
1740

1741
out:
1742
	enable_rpm_wakeref_asserts(rpm);
1743
	if (!dev_priv->uncore.user_forcewake_count)
1744
		intel_runtime_pm_driver_release(rpm);
1745 1746

	return ret;
1747 1748
}

1749
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1750 1751 1752
{
	int error;

1753 1754
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1755
		return -EINVAL;
1756

1757
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1758
		return 0;
1759

1760
	error = i915_drm_suspend(&i915->drm);
1761 1762 1763
	if (error)
		return error;

1764
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1765 1766
}

1767
static int i915_drm_resume(struct drm_device *dev)
1768
{
1769
	struct drm_i915_private *dev_priv = to_i915(dev);
1770
	int ret;
1771

1772
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1773

1774 1775
	sanitize_gpu(dev_priv);

1776
	ret = i915_ggtt_enable_hw(dev_priv);
1777
	if (ret)
1778
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1779

1780
	i915_ggtt_resume(&dev_priv->ggtt);
1781
	i915_gem_restore_fences(&dev_priv->ggtt);
1782

1783 1784
	intel_csr_ucode_resume(dev_priv);

1785
	i915_restore_state(dev_priv);
1786
	intel_pps_unlock_regs_wa(dev_priv);
1787

1788
	intel_init_pch_refclk(dev_priv);
1789

1790 1791 1792 1793 1794
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1795 1796
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1797 1798 1799 1800 1801
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1802 1803
	drm_mode_config_reset(dev);

1804
	i915_gem_resume(dev_priv);
1805

1806
	intel_modeset_init_hw(dev_priv);
1807
	intel_init_clock_gating(dev_priv);
1808

1809 1810
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1811
		dev_priv->display.hpd_irq_setup(dev_priv);
1812
	spin_unlock_irq(&dev_priv->irq_lock);
1813

1814
	intel_dp_mst_resume(dev_priv);
1815

1816 1817
	intel_display_resume(dev);

1818 1819
	drm_kms_helper_poll_enable(dev);

1820 1821 1822
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1823
	 * bother with the tiny race here where we might lose hotplug
1824 1825 1826
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1827

1828
	intel_opregion_resume(dev_priv);
1829

1830
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1831

1832 1833
	intel_power_domains_enable(dev_priv);

1834
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1835

1836
	return 0;
1837 1838
}

1839
static int i915_drm_resume_early(struct drm_device *dev)
1840
{
1841
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1842
	struct pci_dev *pdev = dev_priv->drm.pdev;
1843
	int ret;
1844

1845 1846 1847 1848 1849 1850 1851 1852 1853
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1865
	ret = pci_set_power_state(pdev, PCI_D0);
1866
	if (ret) {
1867 1868
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1869
		return ret;
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1885 1886
	if (pci_enable_device(pdev))
		return -EIO;
1887

D
David Weinehall 已提交
1888
	pci_set_master(pdev);
1889

1890
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1891

1892
	ret = vlv_resume_prepare(dev_priv, false);
1893
	if (ret)
1894
		drm_err(&dev_priv->drm,
1895
			"Resume prepare failed: %d, continuing anyway\n", ret);
1896

1897 1898
	intel_uncore_resume_early(&dev_priv->uncore);

1899
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1900

1901
	intel_display_power_resume_early(dev_priv);
1902

1903
	intel_power_domains_resume(dev_priv);
1904

1905
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1906

1907
	return ret;
1908 1909
}

1910
int i915_resume_switcheroo(struct drm_i915_private *i915)
1911
{
1912
	int ret;
1913

1914
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1915 1916
		return 0;

1917
	ret = i915_drm_resume_early(&i915->drm);
1918 1919 1920
	if (ret)
		return ret;

1921
	return i915_drm_resume(&i915->drm);
1922 1923
}

1924 1925
static int i915_pm_prepare(struct device *kdev)
{
1926
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1927

1928
	if (!i915) {
1929 1930 1931 1932
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1933
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1934 1935
		return 0;

1936
	return i915_drm_prepare(&i915->drm);
1937 1938
}

1939
static int i915_pm_suspend(struct device *kdev)
1940
{
1941
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1942

1943
	if (!i915) {
1944
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1945 1946
		return -ENODEV;
	}
1947

1948
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1949 1950
		return 0;

1951
	return i915_drm_suspend(&i915->drm);
1952 1953
}

1954
static int i915_pm_suspend_late(struct device *kdev)
1955
{
1956
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1957 1958

	/*
D
Damien Lespiau 已提交
1959
	 * We have a suspend ordering issue with the snd-hda driver also
1960 1961 1962 1963 1964 1965 1966
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1967
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1968
		return 0;
1969

1970
	return i915_drm_suspend_late(&i915->drm, false);
1971 1972
}

1973
static int i915_pm_poweroff_late(struct device *kdev)
1974
{
1975
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1976

1977
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1978 1979
		return 0;

1980
	return i915_drm_suspend_late(&i915->drm, true);
1981 1982
}

1983
static int i915_pm_resume_early(struct device *kdev)
1984
{
1985
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1986

1987
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1988 1989
		return 0;

1990
	return i915_drm_resume_early(&i915->drm);
1991 1992
}

1993
static int i915_pm_resume(struct device *kdev)
1994
{
1995
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1996

1997
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1998 1999
		return 0;

2000
	return i915_drm_resume(&i915->drm);
2001 2002
}

2003
/* freeze: before creating the hibernation_image */
2004
static int i915_pm_freeze(struct device *kdev)
2005
{
2006
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
2007 2008
	int ret;

2009 2010
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
2011 2012 2013
		if (ret)
			return ret;
	}
2014

2015
	ret = i915_gem_freeze(i915);
2016 2017 2018 2019
	if (ret)
		return ret;

	return 0;
2020 2021
}

2022
static int i915_pm_freeze_late(struct device *kdev)
2023
{
2024
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
2025 2026
	int ret;

2027 2028
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
2029 2030 2031
		if (ret)
			return ret;
	}
2032

2033
	ret = i915_gem_freeze_late(i915);
2034 2035 2036 2037
	if (ret)
		return ret;

	return 0;
2038 2039 2040
}

/* thaw: called after creating the hibernation image, but before turning off. */
2041
static int i915_pm_thaw_early(struct device *kdev)
2042
{
2043
	return i915_pm_resume_early(kdev);
2044 2045
}

2046
static int i915_pm_thaw(struct device *kdev)
2047
{
2048
	return i915_pm_resume(kdev);
2049 2050 2051
}

/* restore: called after loading the hibernation image. */
2052
static int i915_pm_restore_early(struct device *kdev)
2053
{
2054
	return i915_pm_resume_early(kdev);
2055 2056
}

2057
static int i915_pm_restore(struct device *kdev)
2058
{
2059
	return i915_pm_resume(kdev);
2060 2061
}

2062
static int intel_runtime_suspend(struct device *kdev)
2063
{
2064
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
2065
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2066
	int ret;
2067

2068
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
2069 2070
		return -ENODEV;

2071
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
2072

2073
	disable_rpm_wakeref_asserts(rpm);
2074

2075 2076 2077 2078
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
2079
	i915_gem_runtime_suspend(dev_priv);
2080

2081
	intel_gt_runtime_suspend(&dev_priv->gt);
2082

2083
	intel_runtime_pm_disable_interrupts(dev_priv);
2084

2085
	intel_uncore_suspend(&dev_priv->uncore);
2086

2087 2088
	intel_display_power_suspend(dev_priv);

2089
	ret = vlv_suspend_complete(dev_priv);
2090
	if (ret) {
2091 2092
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
2093
		intel_uncore_runtime_resume(&dev_priv->uncore);
2094

2095
		intel_runtime_pm_enable_interrupts(dev_priv);
2096

2097
		intel_gt_runtime_resume(&dev_priv->gt);
2098

2099
		i915_gem_restore_fences(&dev_priv->ggtt);
2100

2101
		enable_rpm_wakeref_asserts(rpm);
2102

2103 2104
		return ret;
	}
2105

2106
	enable_rpm_wakeref_asserts(rpm);
2107
	intel_runtime_pm_driver_release(rpm);
2108

2109
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
2110 2111
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
2112

2113
	rpm->suspended = true;
2114 2115

	/*
2116 2117
	 * FIXME: We really should find a document that references the arguments
	 * used below!
2118
	 */
2119
	if (IS_BROADWELL(dev_priv)) {
2120 2121 2122 2123 2124 2125
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
2126
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
2127
	} else {
2128 2129 2130 2131 2132 2133 2134
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
2135
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
2136
	}
2137

2138
	assert_forcewakes_inactive(&dev_priv->uncore);
2139

2140
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2141 2142
		intel_hpd_poll_init(dev_priv);

2143
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
2144 2145 2146
	return 0;
}

2147
static int intel_runtime_resume(struct device *kdev)
2148
{
2149
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
2150
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2151
	int ret;
2152

2153
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
2154
		return -ENODEV;
2155

2156
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
2157

2158
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
2159
	disable_rpm_wakeref_asserts(rpm);
2160

2161
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
2162
	rpm->suspended = false;
2163
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
2164 2165
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
2166

2167 2168
	intel_display_power_resume(dev_priv);

2169
	ret = vlv_resume_prepare(dev_priv, true);
2170

2171
	intel_uncore_runtime_resume(&dev_priv->uncore);
2172

2173 2174
	intel_runtime_pm_enable_interrupts(dev_priv);

2175 2176 2177 2178
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
2179
	intel_gt_runtime_resume(&dev_priv->gt);
2180
	i915_gem_restore_fences(&dev_priv->ggtt);
2181

2182 2183 2184 2185 2186
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
2187
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2188 2189
		intel_hpd_init(dev_priv);

2190 2191
	intel_enable_ipc(dev_priv);

2192
	enable_rpm_wakeref_asserts(rpm);
2193

2194
	if (ret)
2195 2196
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
2197
	else
2198
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
2199 2200

	return ret;
2201 2202
}

2203
const struct dev_pm_ops i915_pm_ops = {
2204 2205 2206 2207
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
2208
	.prepare = i915_pm_prepare,
2209
	.suspend = i915_pm_suspend,
2210 2211
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
2212
	.resume = i915_pm_resume,
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
2229 2230 2231 2232
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
2233
	.poweroff = i915_pm_suspend,
2234
	.poweroff_late = i915_pm_poweroff_late,
2235 2236
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
2237 2238

	/* S0ix (via runtime suspend) event handlers */
2239 2240
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
2241 2242
};

2243 2244 2245
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
2246
	.release = drm_release_noglobal,
2247
	.unlocked_ioctl = drm_ioctl,
2248
	.mmap = i915_gem_mmap,
2249 2250 2251 2252 2253 2254
	.poll = drm_poll,
	.read = drm_read,
	.compat_ioctl = i915_compat_ioctl,
	.llseek = noop_llseek,
};

2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2269
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2281
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2282
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
2283 2284
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2285
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
2286 2287
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2288
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
2289 2290 2291 2292 2293 2294
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2295
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
2296 2297
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2298 2299
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
2300
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2301
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
2302
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
2303 2304 2305 2306
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
2307
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
2308
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2309 2310 2311 2312 2313 2314
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2315
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
2316 2317 2318
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
2319 2320
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
2321 2322
};

L
Linus Torvalds 已提交
2323
static struct drm_driver driver = {
2324 2325
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
2326
	 */
2327
	.driver_features =
2328
	    DRIVER_GEM |
2329
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
2330
	.release = i915_driver_release,
2331
	.open = i915_driver_open,
2332
	.lastclose = i915_driver_lastclose,
2333
	.postclose = i915_driver_postclose,
2334

2335
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
2336
	.gem_free_object_unlocked = i915_gem_free_object,
2337 2338 2339 2340 2341 2342

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

2343 2344 2345
	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
	.get_scanout_position = i915_get_crtc_scanoutpos,

2346
	.dumb_create = i915_gem_dumb_create,
2347 2348
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
2349
	.ioctls = i915_ioctls,
2350
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
2351
	.fops = &i915_driver_fops,
2352 2353 2354 2355 2356 2357
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
2358
};