i915_drv.c 51.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45 46
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
#include <drm/drm_probe_helper.h>
47

48 49 50 51
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
52
#include "display/intel_csr.h"
53
#include "display/intel_display_debugfs.h"
54
#include "display/intel_display_types.h"
55
#include "display/intel_dp.h"
56 57 58 59
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
60
#include "display/intel_psr.h"
61
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gt/intel_gt.h"
68
#include "gt/intel_gt_pm.h"
69
#include "gt/intel_rc6.h"
70

71
#include "i915_debugfs.h"
72
#include "i915_drv.h"
73
#include "i915_ioc32.h"
74
#include "i915_irq.h"
75
#include "i915_memcpy.h"
76
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
77
#include "i915_query.h"
78
#include "i915_suspend.h"
79
#include "i915_switcheroo.h"
80
#include "i915_sysfs.h"
81
#include "i915_trace.h"
82
#include "i915_vgpu.h"
83
#include "intel_dram.h"
84
#include "intel_memory_region.h"
85
#include "intel_pm.h"
86
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
87

88 89
static struct drm_driver driver;

90
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
91
{
92 93 94 95
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
96
	if (!dev_priv->bridge_dev) {
97
		drm_err(&dev_priv->drm, "bridge device not found\n");
98 99 100 101 102 103 104
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
105
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
106
{
107
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
108 109 110 111
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

112
	if (INTEL_GEN(dev_priv) >= 4)
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
134
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
135 136 137 138
		dev_priv->mch_res.start = 0;
		return ret;
	}

139
	if (INTEL_GEN(dev_priv) >= 4)
140 141 142 143 144 145 146 147 148 149
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
150
intel_setup_mchbar(struct drm_i915_private *dev_priv)
151
{
152
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
153 154 155
	u32 temp;
	bool enabled;

156
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
157 158 159 160
		return;

	dev_priv->mchbar_need_disable = false;

161
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
162 163 164 165 166 167 168 169 170 171 172
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

173
	if (intel_alloc_mchbar_resource(dev_priv))
174 175 176 177 178
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
179
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
180 181 182 183 184 185 186 187 188
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
189
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
190
{
191
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
192 193

	if (dev_priv->mchbar_need_disable) {
194
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

217 218
/* part #1: call before irq install */
static int i915_driver_modeset_probe_noirq(struct drm_i915_private *i915)
219 220 221
{
	int ret;

222
	if (i915_inject_probe_failure(i915))
223 224
		return -ENODEV;

225 226 227
	if (HAS_DISPLAY(i915) && INTEL_DISPLAY_ENABLED(i915)) {
		ret = drm_vblank_init(&i915->drm,
				      INTEL_NUM_PIPES(i915));
228 229 230 231
		if (ret)
			goto out;
	}

232
	intel_bios_init(i915);
233

234 235
	ret = intel_vga_register(i915);
	if (ret)
236 237
		goto out;

238
	intel_power_domains_init_hw(i915, false);
239

240
	intel_csr_ucode_init(i915);
241

242 243 244 245
	ret = intel_modeset_init_noirq(i915);
	if (ret)
		goto cleanup_vga_client;

246 247
	return 0;

248 249
cleanup_vga_client:
	intel_vga_unregister(i915);
250 251 252 253 254 255 256 257
out:
	return ret;
}

/* part #2: call after irq install */
static int i915_driver_modeset_probe(struct drm_i915_private *i915)
{
	int ret;
258 259 260

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
261
	ret = intel_modeset_init(i915);
262
	if (ret)
263
		goto out;
264

265
	ret = i915_gem_init(i915);
266
	if (ret)
267
		goto cleanup_modeset;
268

269
	intel_overlay_setup(i915);
270

271
	if (!HAS_DISPLAY(i915) || !INTEL_DISPLAY_ENABLED(i915))
272 273
		return 0;

274
	ret = intel_fbdev_init(&i915->drm);
275 276 277 278
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
279
	intel_hpd_init(i915);
280

281
	intel_init_ipc(i915);
282

283 284
	intel_psr_set_force_mode_changed(i915->psr.dp);

285 286 287
	return 0;

cleanup_gem:
288 289 290
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
291
cleanup_modeset:
292
	/* FIXME */
293
	intel_modeset_driver_remove(i915);
294 295
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
296 297 298 299
out:
	return ret;
}

300
/* part #1: call before irq uninstall */
301 302
static void i915_driver_modeset_remove(struct drm_i915_private *i915)
{
303
	intel_modeset_driver_remove(i915);
304
}
305

306 307 308
/* part #2: call after irq uninstall */
static void i915_driver_modeset_remove_noirq(struct drm_i915_private *i915)
{
309 310
	intel_modeset_driver_remove_noirq(i915);

311 312
	intel_bios_driver_remove(i915);

313
	intel_vga_unregister(i915);
314 315 316 317

	intel_csr_ucode_fini(i915);
}

318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
338
	 * by the GPU. i915_retire_requests() is called directly when we
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
362
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
363 364 365 366 367 368 369 370 371 372

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

373 374 375 376
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
377 378 379 380 381
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
382 383 384
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
385 386 387 388
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
389
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
390
	pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
391
	pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
392

393
	if (pre) {
394
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
395
			  "It may not be fully functional.\n");
396 397
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
398 399
}

400 401 402 403 404 405
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

406
/**
407
 * i915_driver_early_probe - setup state not requiring device access
408 409 410 411 412 413 414 415
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
416
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
417 418 419
{
	int ret = 0;

420
	if (i915_inject_probe_failure(dev_priv))
421 422
		return -ENODEV;

423 424
	intel_device_info_subplatform_init(dev_priv);

425
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
426
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
427

428 429 430
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
431

432
	mutex_init(&dev_priv->sb_lock);
433 434 435
	pm_qos_add_request(&dev_priv->sb_qos,
			   PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);

436 437 438
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
439
	mutex_init(&dev_priv->hdcp_comp_mutex);
440

441
	i915_memcpy_init_early(dev_priv);
442
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
443

444 445
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
446
		return ret;
447

448
	ret = vlv_suspend_init(dev_priv);
449 450 451
	if (ret < 0)
		goto err_workqueues;

452 453
	intel_wopcm_init_early(&dev_priv->wopcm);

454
	intel_gt_init_early(&dev_priv->gt, dev_priv);
455

456
	i915_gem_init_early(dev_priv);
457

458
	/* This must be called before any calls to HAS_PCH_* */
459
	intel_detect_pch(dev_priv);
460

461
	intel_pm_setup(dev_priv);
462
	intel_init_dpio(dev_priv);
463 464
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
465
		goto err_gem;
466 467 468 469 470
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);

471
	intel_detect_preproduction_hw(dev_priv);
472 473 474

	return 0;

475
err_gem:
476
	i915_gem_cleanup_early(dev_priv);
477
	intel_gt_driver_late_release(&dev_priv->gt);
478
	vlv_suspend_cleanup(dev_priv);
479
err_workqueues:
480 481 482 483 484
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
485
 * i915_driver_late_release - cleanup the setup done in
486
 *			       i915_driver_early_probe()
487 488
 * @dev_priv: device private
 */
489
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
490
{
491
	intel_irq_fini(dev_priv);
492
	intel_power_domains_cleanup(dev_priv);
493
	i915_gem_cleanup_early(dev_priv);
494
	intel_gt_driver_late_release(&dev_priv->gt);
495
	vlv_suspend_cleanup(dev_priv);
496
	i915_workqueues_cleanup(dev_priv);
497 498 499

	pm_qos_remove_request(&dev_priv->sb_qos);
	mutex_destroy(&dev_priv->sb_lock);
500 501 502
}

/**
503
 * i915_driver_mmio_probe - setup device MMIO
504 505 506 507 508 509 510
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
511
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
512 513 514
{
	int ret;

515
	if (i915_inject_probe_failure(dev_priv))
516 517
		return -ENODEV;

518
	if (i915_get_bridge_dev(dev_priv))
519 520
		return -EIO;

521
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
522
	if (ret < 0)
523
		goto err_bridge;
524

525 526
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
527

528 529
	intel_device_info_init_mmio(dev_priv);

530
	intel_uncore_prune_mmio_domains(&dev_priv->uncore);
531

532
	intel_uc_init_mmio(&dev_priv->gt.uc);
533

534
	ret = intel_engines_init_mmio(&dev_priv->gt);
535 536 537
	if (ret)
		goto err_uncore;

538 539 540
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

541 542
	return 0;

543
err_uncore:
544
	intel_teardown_mchbar(dev_priv);
545
	intel_uncore_fini_mmio(&dev_priv->uncore);
546
err_bridge:
547 548 549 550 551 552
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
553
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
554 555
 * @dev_priv: device private
 */
556
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
557
{
558
	intel_teardown_mchbar(dev_priv);
559
	intel_uncore_fini_mmio(&dev_priv->uncore);
560 561 562
	pci_dev_put(dev_priv->bridge_dev);
}

563 564
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
565
	intel_gvt_sanitize_options(dev_priv);
566 567
}

568
/**
569
 * i915_driver_hw_probe - setup state requiring device access
570 571 572 573 574
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
575
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
576
{
D
David Weinehall 已提交
577
	struct pci_dev *pdev = dev_priv->drm.pdev;
578 579
	int ret;

580
	if (i915_inject_probe_failure(dev_priv))
581 582
		return -ENODEV;

583
	intel_device_info_runtime_init(dev_priv);
584

585 586
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
587
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
588 589 590 591 592 593
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

594 595 596 597 598 599 600 601 602 603 604 605 606 607
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

608
	intel_sanitize_options(dev_priv);
609

610
	/* needs to be done before ggtt probe */
611
	intel_dram_edram_detect(dev_priv);
612

613 614
	i915_perf_init(dev_priv);

615
	ret = i915_ggtt_probe_hw(dev_priv);
616
	if (ret)
617
		goto err_perf;
618

619 620
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
621
		goto err_ggtt;
622

623
	ret = i915_ggtt_init_hw(dev_priv);
624
	if (ret)
625
		goto err_ggtt;
626

627 628 629 630
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

631
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
632

633
	ret = i915_ggtt_enable_hw(dev_priv);
634
	if (ret) {
635
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
636
		goto err_mem_regions;
637 638
	}

D
David Weinehall 已提交
639
	pci_set_master(pdev);
640

641 642 643 644 645 646
	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

647
	/* overlay on gen2 is broken and can't address above 1G */
648
	if (IS_GEN(dev_priv, 2)) {
D
David Weinehall 已提交
649
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
650
		if (ret) {
651
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
652

653
			goto err_mem_regions;
654 655 656 657 658 659 660 661 662 663 664
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
665
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
666
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
667 668

		if (ret) {
669
			drm_err(&dev_priv->drm, "failed to set DMA mask\n");
670

671
			goto err_mem_regions;
672 673 674 675 676 677
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

678
	intel_gt_init_workarounds(dev_priv);
679 680 681 682 683 684 685 686 687

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
688 689 690 691
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
692 693 694 695 696 697
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
698
	 */
699
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
700
		if (pci_enable_msi(pdev) < 0)
701
			drm_dbg(&dev_priv->drm, "can't enable MSI");
702 703
	}

704 705
	ret = intel_gvt_init(dev_priv);
	if (ret)
706 707 708
		goto err_msi;

	intel_opregion_setup(dev_priv);
709 710 711 712
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
713
	intel_dram_detect(dev_priv);
714

715
	intel_bw_init_hw(dev_priv);
716

717 718
	return 0;

719 720 721 722
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
	pm_qos_remove_request(&dev_priv->pm_qos);
723 724
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
725
err_ggtt:
726
	i915_ggtt_driver_release(dev_priv);
727 728
err_perf:
	i915_perf_fini(dev_priv);
729 730 731 732
	return ret;
}

/**
733
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
734 735
 * @dev_priv: device private
 */
736
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
737
{
D
David Weinehall 已提交
738
	struct pci_dev *pdev = dev_priv->drm.pdev;
739

740 741
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
742 743
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
744 745 746 747 748 749 750 751 752 753 754 755 756

	pm_qos_remove_request(&dev_priv->pm_qos);
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
757
	struct drm_device *dev = &dev_priv->drm;
758

759
	i915_gem_driver_register(dev_priv);
760
	i915_pmu_register(dev_priv);
761

762
	intel_vgpu_register(dev_priv);
763 764 765 766

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
767
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
768
		i915_setup_sysfs(dev_priv);
769 770 771

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
772
	} else
773 774
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
775

776
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv)) {
777 778 779 780 781
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

782
	intel_gt_driver_register(&dev_priv->gt);
783

784
	intel_audio_init(dev_priv);
785 786 787 788 789 790 791 792 793

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
794 795 796 797 798

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
799
	if (HAS_DISPLAY(dev_priv) && INTEL_DISPLAY_ENABLED(dev_priv))
800
		drm_kms_helper_poll_init(dev);
801

802
	intel_power_domains_enable(dev_priv);
803
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
804 805 806 807 808

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
809 810 811 812 813 814 815 816
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
817 818 819 820
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

821
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
822
	intel_power_domains_disable(dev_priv);
823

824
	intel_fbdev_unregister(dev_priv);
825
	intel_audio_deinit(dev_priv);
826

827 828 829 830 831 832 833
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

834
	intel_gt_driver_unregister(&dev_priv->gt);
835 836 837
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

838
	i915_perf_unregister(dev_priv);
839
	i915_pmu_unregister(dev_priv);
840

D
David Weinehall 已提交
841
	i915_teardown_sysfs(dev_priv);
842
	drm_dev_unplug(&dev_priv->drm);
843

844
	i915_gem_driver_unregister(dev_priv);
845 846
}

847 848
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
849
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
850 851
		struct drm_printer p = drm_debug_printer("i915 device info:");

852
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
853 854 855
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
856 857
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
858 859
			   INTEL_GEN(dev_priv));

860 861
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
862 863 864
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
865
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
866
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
867
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
868
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
869 870
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
871 872
}

873 874 875 876 877 878 879
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
880
	int err;
881 882 883

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
884
		return ERR_PTR(-ENOMEM);
885

886 887
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
888
		kfree(i915);
889
		return ERR_PTR(err);
890 891
	}

892 893
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
894 895 896 897

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
898
	RUNTIME_INFO(i915)->device_id = pdev->device;
899

900
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
901 902 903 904

	return i915;
}

905 906 907 908 909 910 911 912 913 914 915
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

916
/**
917
 * i915_driver_probe - setup chip and create an initial config
918 919
 * @pdev: PCI device
 * @ent: matching PCI ID entry
920
 *
921
 * The driver probe routine has to do several things:
922 923 924 925 926
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
927
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
928
{
929 930
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
931
	struct drm_i915_private *i915;
932
	int ret;
933

934 935 936
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
937

938 939
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
940
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
941

942 943 944 945
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
946
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
947
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
948
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
949
		    i915_modparams.fake_lmem_start) {
950
			mkwrite_device_info(i915)->memory_regions =
951
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
952 953 954
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
955 956
		}
	}
957
#endif
958

959 960
	ret = pci_enable_device(pdev);
	if (ret)
961
		goto out_fini;
D
Damien Lespiau 已提交
962

963
	ret = i915_driver_early_probe(i915);
964 965
	if (ret < 0)
		goto out_pci_disable;
966

967
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
968

969
	intel_vgpu_detect(i915);
970

971
	ret = i915_driver_mmio_probe(i915);
972 973
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
974

975
	ret = i915_driver_hw_probe(i915);
976 977
	if (ret < 0)
		goto out_cleanup_mmio;
978

979
	ret = i915_driver_modeset_probe_noirq(i915);
980
	if (ret < 0)
981
		goto out_cleanup_hw;
982

983 984 985 986 987 988 989 990
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

	ret = i915_driver_modeset_probe(i915);
	if (ret < 0)
		goto out_cleanup_irq;

991
	i915_driver_register(i915);
992

993
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
994

995
	i915_welcome_messages(i915);
996

997 998
	return 0;

999 1000 1001 1002
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
	/* FIXME */
1003
out_cleanup_hw:
1004 1005 1006
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
1007
out_cleanup_mmio:
1008
	i915_driver_mmio_release(i915);
1009
out_runtime_pm_put:
1010 1011
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
1012 1013
out_pci_disable:
	pci_disable_device(pdev);
1014
out_fini:
1015 1016
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
	i915_driver_destroy(i915);
1017 1018 1019
	return ret;
}

1020
void i915_driver_remove(struct drm_i915_private *i915)
1021
{
1022
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
1023

1024
	i915_driver_unregister(i915);
1025

1026 1027 1028
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

1029
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
1030

1031
	drm_atomic_helper_shutdown(&i915->drm);
1032

1033
	intel_gvt_driver_remove(i915);
1034

1035
	i915_driver_modeset_remove(i915);
1036

1037 1038 1039 1040
	intel_irq_uninstall(i915);

	i915_driver_modeset_remove_noirq(i915);

1041 1042
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
1043

1044
	intel_power_domains_driver_remove(i915);
1045

1046
	i915_driver_hw_remove(i915);
1047

1048
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1049 1050 1051 1052 1053
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1054
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1055

1056
	disable_rpm_wakeref_asserts(rpm);
1057

1058
	i915_gem_driver_release(dev_priv);
1059

1060
	intel_memory_regions_driver_release(dev_priv);
1061
	i915_ggtt_driver_release(dev_priv);
1062

1063
	i915_driver_mmio_release(dev_priv);
1064

1065
	enable_rpm_wakeref_asserts(rpm);
1066
	intel_runtime_pm_driver_release(rpm);
1067

1068
	i915_driver_late_release(dev_priv);
1069
	i915_driver_destroy(dev_priv);
1070 1071
}

1072
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1073
{
1074
	struct drm_i915_private *i915 = to_i915(dev);
1075
	int ret;
1076

1077
	ret = i915_gem_open(i915, file);
1078 1079
	if (ret)
		return ret;
1080

1081 1082
	return 0;
}
1083

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1101

1102
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1103
{
1104 1105
	struct drm_i915_file_private *file_priv = file->driver_priv;

1106
	i915_gem_context_close(file);
1107 1108
	i915_gem_release(dev, file);

1109
	kfree_rcu(file_priv, rcu);
1110 1111 1112

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1113 1114
}

1115 1116
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1117
	struct drm_device *dev = &dev_priv->drm;
1118
	struct intel_encoder *encoder;
1119 1120

	drm_modeset_lock_all(dev);
1121 1122 1123
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1124 1125 1126
	drm_modeset_unlock_all(dev);
}

1127 1128 1129 1130 1131 1132 1133 1134
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1135

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1146
	i915_gem_suspend(i915);
1147

1148
	return 0;
1149 1150
}

1151
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1152
{
1153
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1154
	struct pci_dev *pdev = dev_priv->drm.pdev;
1155
	pci_power_t opregion_target_state;
1156

1157
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1158

1159 1160
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1161
	intel_power_domains_disable(dev_priv);
1162

1163 1164
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1165
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1166

1167
	intel_display_suspend(dev);
1168

1169
	intel_dp_mst_suspend(dev_priv);
1170

1171 1172
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1173

1174
	intel_suspend_encoders(dev_priv);
1175

1176
	intel_suspend_hw(dev_priv);
1177

1178
	i915_ggtt_suspend(&dev_priv->ggtt);
1179

1180
	i915_save_state(dev_priv);
1181

1182
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1183
	intel_opregion_suspend(dev_priv, opregion_target_state);
1184

1185
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1186

1187 1188
	dev_priv->suspend_count++;

1189
	intel_csr_ucode_suspend(dev_priv);
1190

1191
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1192

1193
	return 0;
1194 1195
}

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1208
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1209
{
1210
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1211
	struct pci_dev *pdev = dev_priv->drm.pdev;
1212
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1213
	int ret;
1214

1215
	disable_rpm_wakeref_asserts(rpm);
1216

1217 1218
	i915_gem_suspend_late(dev_priv);

1219
	intel_uncore_suspend(&dev_priv->uncore);
1220

1221 1222
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1223

1224 1225
	intel_display_power_suspend_late(dev_priv);

1226
	ret = vlv_suspend_complete(dev_priv);
1227
	if (ret) {
1228
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1229
		intel_power_domains_resume(dev_priv);
1230

1231
		goto out;
1232 1233
	}

D
David Weinehall 已提交
1234
	pci_disable_device(pdev);
1235
	/*
1236
	 * During hibernation on some platforms the BIOS may try to access
1237 1238
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1239 1240 1241 1242 1243 1244 1245
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1246
	 */
1247
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1248
		pci_set_power_state(pdev, PCI_D3hot);
1249

1250
out:
1251
	enable_rpm_wakeref_asserts(rpm);
1252
	if (!dev_priv->uncore.user_forcewake_count)
1253
		intel_runtime_pm_driver_release(rpm);
1254 1255

	return ret;
1256 1257
}

1258
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1259 1260 1261
{
	int error;

1262 1263
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1264
		return -EINVAL;
1265

1266
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1267
		return 0;
1268

1269
	error = i915_drm_suspend(&i915->drm);
1270 1271 1272
	if (error)
		return error;

1273
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1274 1275
}

1276
static int i915_drm_resume(struct drm_device *dev)
1277
{
1278
	struct drm_i915_private *dev_priv = to_i915(dev);
1279
	int ret;
1280

1281
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1282

1283 1284
	sanitize_gpu(dev_priv);

1285
	ret = i915_ggtt_enable_hw(dev_priv);
1286
	if (ret)
1287
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1288

1289
	i915_ggtt_resume(&dev_priv->ggtt);
1290
	i915_gem_restore_fences(&dev_priv->ggtt);
1291

1292 1293
	intel_csr_ucode_resume(dev_priv);

1294
	i915_restore_state(dev_priv);
1295
	intel_pps_unlock_regs_wa(dev_priv);
1296

1297
	intel_init_pch_refclk(dev_priv);
1298

1299 1300 1301 1302 1303
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1304 1305
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1306 1307 1308 1309 1310
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1311 1312
	drm_mode_config_reset(dev);

1313
	i915_gem_resume(dev_priv);
1314

1315
	intel_modeset_init_hw(dev_priv);
1316
	intel_init_clock_gating(dev_priv);
1317

1318 1319
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1320
		dev_priv->display.hpd_irq_setup(dev_priv);
1321
	spin_unlock_irq(&dev_priv->irq_lock);
1322

1323
	intel_dp_mst_resume(dev_priv);
1324

1325 1326
	intel_display_resume(dev);

1327 1328
	drm_kms_helper_poll_enable(dev);

1329 1330 1331
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1332
	 * bother with the tiny race here where we might lose hotplug
1333 1334 1335
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1336

1337
	intel_opregion_resume(dev_priv);
1338

1339
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1340

1341 1342
	intel_power_domains_enable(dev_priv);

1343
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1344

1345
	return 0;
1346 1347
}

1348
static int i915_drm_resume_early(struct drm_device *dev)
1349
{
1350
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1351
	struct pci_dev *pdev = dev_priv->drm.pdev;
1352
	int ret;
1353

1354 1355 1356 1357 1358 1359 1360 1361 1362
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1374
	ret = pci_set_power_state(pdev, PCI_D0);
1375
	if (ret) {
1376 1377
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1378
		return ret;
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1394 1395
	if (pci_enable_device(pdev))
		return -EIO;
1396

D
David Weinehall 已提交
1397
	pci_set_master(pdev);
1398

1399
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1400

1401
	ret = vlv_resume_prepare(dev_priv, false);
1402
	if (ret)
1403
		drm_err(&dev_priv->drm,
1404
			"Resume prepare failed: %d, continuing anyway\n", ret);
1405

1406 1407
	intel_uncore_resume_early(&dev_priv->uncore);

1408
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1409

1410
	intel_display_power_resume_early(dev_priv);
1411

1412
	intel_power_domains_resume(dev_priv);
1413

1414
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1415

1416
	return ret;
1417 1418
}

1419
int i915_resume_switcheroo(struct drm_i915_private *i915)
1420
{
1421
	int ret;
1422

1423
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1424 1425
		return 0;

1426
	ret = i915_drm_resume_early(&i915->drm);
1427 1428 1429
	if (ret)
		return ret;

1430
	return i915_drm_resume(&i915->drm);
1431 1432
}

1433 1434
static int i915_pm_prepare(struct device *kdev)
{
1435
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1436

1437
	if (!i915) {
1438 1439 1440 1441
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1442
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1443 1444
		return 0;

1445
	return i915_drm_prepare(&i915->drm);
1446 1447
}

1448
static int i915_pm_suspend(struct device *kdev)
1449
{
1450
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1451

1452
	if (!i915) {
1453
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1454 1455
		return -ENODEV;
	}
1456

1457
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1458 1459
		return 0;

1460
	return i915_drm_suspend(&i915->drm);
1461 1462
}

1463
static int i915_pm_suspend_late(struct device *kdev)
1464
{
1465
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1466 1467

	/*
D
Damien Lespiau 已提交
1468
	 * We have a suspend ordering issue with the snd-hda driver also
1469 1470 1471 1472 1473 1474 1475
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1476
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1477
		return 0;
1478

1479
	return i915_drm_suspend_late(&i915->drm, false);
1480 1481
}

1482
static int i915_pm_poweroff_late(struct device *kdev)
1483
{
1484
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1485

1486
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1487 1488
		return 0;

1489
	return i915_drm_suspend_late(&i915->drm, true);
1490 1491
}

1492
static int i915_pm_resume_early(struct device *kdev)
1493
{
1494
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1495

1496
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1497 1498
		return 0;

1499
	return i915_drm_resume_early(&i915->drm);
1500 1501
}

1502
static int i915_pm_resume(struct device *kdev)
1503
{
1504
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1505

1506
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1507 1508
		return 0;

1509
	return i915_drm_resume(&i915->drm);
1510 1511
}

1512
/* freeze: before creating the hibernation_image */
1513
static int i915_pm_freeze(struct device *kdev)
1514
{
1515
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1516 1517
	int ret;

1518 1519
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1520 1521 1522
		if (ret)
			return ret;
	}
1523

1524
	ret = i915_gem_freeze(i915);
1525 1526 1527 1528
	if (ret)
		return ret;

	return 0;
1529 1530
}

1531
static int i915_pm_freeze_late(struct device *kdev)
1532
{
1533
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1534 1535
	int ret;

1536 1537
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1538 1539 1540
		if (ret)
			return ret;
	}
1541

1542
	ret = i915_gem_freeze_late(i915);
1543 1544 1545 1546
	if (ret)
		return ret;

	return 0;
1547 1548 1549
}

/* thaw: called after creating the hibernation image, but before turning off. */
1550
static int i915_pm_thaw_early(struct device *kdev)
1551
{
1552
	return i915_pm_resume_early(kdev);
1553 1554
}

1555
static int i915_pm_thaw(struct device *kdev)
1556
{
1557
	return i915_pm_resume(kdev);
1558 1559 1560
}

/* restore: called after loading the hibernation image. */
1561
static int i915_pm_restore_early(struct device *kdev)
1562
{
1563
	return i915_pm_resume_early(kdev);
1564 1565
}

1566
static int i915_pm_restore(struct device *kdev)
1567
{
1568
	return i915_pm_resume(kdev);
1569 1570
}

1571
static int intel_runtime_suspend(struct device *kdev)
1572
{
1573
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1574
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1575
	int ret;
1576

1577
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1578 1579
		return -ENODEV;

1580
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1581

1582
	disable_rpm_wakeref_asserts(rpm);
1583

1584 1585 1586 1587
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1588
	i915_gem_runtime_suspend(dev_priv);
1589

1590
	intel_gt_runtime_suspend(&dev_priv->gt);
1591

1592
	intel_runtime_pm_disable_interrupts(dev_priv);
1593

1594
	intel_uncore_suspend(&dev_priv->uncore);
1595

1596 1597
	intel_display_power_suspend(dev_priv);

1598
	ret = vlv_suspend_complete(dev_priv);
1599
	if (ret) {
1600 1601
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1602
		intel_uncore_runtime_resume(&dev_priv->uncore);
1603

1604
		intel_runtime_pm_enable_interrupts(dev_priv);
1605

1606
		intel_gt_runtime_resume(&dev_priv->gt);
1607

1608
		i915_gem_restore_fences(&dev_priv->ggtt);
1609

1610
		enable_rpm_wakeref_asserts(rpm);
1611

1612 1613
		return ret;
	}
1614

1615
	enable_rpm_wakeref_asserts(rpm);
1616
	intel_runtime_pm_driver_release(rpm);
1617

1618
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1619 1620
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1621

1622
	rpm->suspended = true;
1623 1624

	/*
1625 1626
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1627
	 */
1628
	if (IS_BROADWELL(dev_priv)) {
1629 1630 1631 1632 1633 1634
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1635
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1636
	} else {
1637 1638 1639 1640 1641 1642 1643
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1644
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1645
	}
1646

1647
	assert_forcewakes_inactive(&dev_priv->uncore);
1648

1649
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1650 1651
		intel_hpd_poll_init(dev_priv);

1652
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1653 1654 1655
	return 0;
}

1656
static int intel_runtime_resume(struct device *kdev)
1657
{
1658
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1659
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1660
	int ret;
1661

1662
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1663
		return -ENODEV;
1664

1665
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1666

1667
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1668
	disable_rpm_wakeref_asserts(rpm);
1669

1670
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1671
	rpm->suspended = false;
1672
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1673 1674
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1675

1676 1677
	intel_display_power_resume(dev_priv);

1678
	ret = vlv_resume_prepare(dev_priv, true);
1679

1680
	intel_uncore_runtime_resume(&dev_priv->uncore);
1681

1682 1683
	intel_runtime_pm_enable_interrupts(dev_priv);

1684 1685 1686 1687
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1688
	intel_gt_runtime_resume(&dev_priv->gt);
1689
	i915_gem_restore_fences(&dev_priv->ggtt);
1690

1691 1692 1693 1694 1695
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1696
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1697 1698
		intel_hpd_init(dev_priv);

1699 1700
	intel_enable_ipc(dev_priv);

1701
	enable_rpm_wakeref_asserts(rpm);
1702

1703
	if (ret)
1704 1705
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1706
	else
1707
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1708 1709

	return ret;
1710 1711
}

1712
const struct dev_pm_ops i915_pm_ops = {
1713 1714 1715 1716
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1717
	.prepare = i915_pm_prepare,
1718
	.suspend = i915_pm_suspend,
1719 1720
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1721
	.resume = i915_pm_resume,
1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1738 1739 1740 1741
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1742
	.poweroff = i915_pm_suspend,
1743
	.poweroff_late = i915_pm_poweroff_late,
1744 1745
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1746 1747

	/* S0ix (via runtime suspend) event handlers */
1748 1749
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1750 1751
};

1752 1753 1754
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1755
	.release = drm_release_noglobal,
1756
	.unlocked_ioctl = drm_ioctl,
1757
	.mmap = i915_gem_mmap,
1758 1759
	.poll = drm_poll,
	.read = drm_read,
1760
	.compat_ioctl = i915_ioc32_compat_ioctl,
1761 1762 1763
	.llseek = noop_llseek,
};

1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1778
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1790
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
1791
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1792 1793
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1794
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1795 1796
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1797
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1798 1799 1800 1801 1802 1803
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1804
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1805 1806
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1807 1808
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1809
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1810
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1811
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1812 1813 1814 1815
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1816
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1817
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1818 1819 1820 1821 1822 1823
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1824
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1825 1826 1827
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1828 1829
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1830 1831
};

L
Linus Torvalds 已提交
1832
static struct drm_driver driver = {
1833 1834
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1835
	 */
1836
	.driver_features =
1837
	    DRIVER_GEM |
1838
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
1839
	.release = i915_driver_release,
1840
	.open = i915_driver_open,
1841
	.lastclose = i915_driver_lastclose,
1842
	.postclose = i915_driver_postclose,
1843

1844
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
1845
	.gem_free_object_unlocked = i915_gem_free_object,
1846 1847 1848 1849 1850 1851

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1852 1853 1854
	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
	.get_scanout_position = i915_get_crtc_scanoutpos,

1855
	.dumb_create = i915_gem_dumb_create,
1856 1857
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1858
	.ioctls = i915_ioctls,
1859
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1860
	.fops = &i915_driver_fops,
1861 1862 1863 1864 1865 1866
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1867
};