i915_drv.c 50.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
46
#include <drm/drm_managed.h>
47
#include <drm/drm_probe_helper.h>
48

49 50 51 52
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
53
#include "display/intel_csr.h"
54
#include "display/intel_display_debugfs.h"
55
#include "display/intel_display_types.h"
56
#include "display/intel_dp.h"
57 58 59 60
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
61
#include "display/intel_pps.h"
62
#include "display/intel_sprite.h"
63
#include "display/intel_vga.h"
64

65
#include "gem/i915_gem_context.h"
66
#include "gem/i915_gem_ioctls.h"
67
#include "gem/i915_gem_mman.h"
68
#include "gt/intel_gt.h"
69
#include "gt/intel_gt_pm.h"
70
#include "gt/intel_rc6.h"
71

72
#include "i915_debugfs.h"
73
#include "i915_drv.h"
74
#include "i915_ioc32.h"
75
#include "i915_irq.h"
76
#include "i915_memcpy.h"
77
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
78
#include "i915_query.h"
79
#include "i915_suspend.h"
80
#include "i915_switcheroo.h"
81
#include "i915_sysfs.h"
82
#include "i915_trace.h"
83
#include "i915_vgpu.h"
84
#include "intel_dram.h"
85
#include "intel_gvt.h"
86
#include "intel_memory_region.h"
87
#include "intel_pm.h"
88
#include "intel_sideband.h"
89
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
90

91
static const struct drm_driver driver;
92

93
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
94
{
95 96 97 98
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
99
	if (!dev_priv->bridge_dev) {
100
		drm_err(&dev_priv->drm, "bridge device not found\n");
101 102 103 104 105 106 107
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
108
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
109
{
110
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
111 112 113 114
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

115
	if (INTEL_GEN(dev_priv) >= 4)
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
137
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
138 139 140 141
		dev_priv->mch_res.start = 0;
		return ret;
	}

142
	if (INTEL_GEN(dev_priv) >= 4)
143 144 145 146 147 148 149 150 151 152
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
153
intel_setup_mchbar(struct drm_i915_private *dev_priv)
154
{
155
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
156 157 158
	u32 temp;
	bool enabled;

159
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
160 161 162 163
		return;

	dev_priv->mchbar_need_disable = false;

164
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
165 166 167 168 169 170 171 172 173 174 175
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

176
	if (intel_alloc_mchbar_resource(dev_priv))
177 178 179 180 181
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
182
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
183 184 185 186 187 188 189 190 191
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
192
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
193
{
194
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
195 196

	if (dev_priv->mchbar_need_disable) {
197
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
225
	 * by the GPU. i915_retire_requests() is called directly when we
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
249
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
250 251 252 253 254 255 256 257 258 259

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

260 261 262 263
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
264 265 266 267 268
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
269 270 271
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
272 273 274 275
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
276
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
277
	pre |= IS_KBL_GT_REVID(dev_priv, 0, KBL_REVID_A0);
278
	pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
279

280
	if (pre) {
281
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
282
			  "It may not be fully functional.\n");
283 284
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
285 286
}

287 288 289 290 291 292
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

293
/**
294
 * i915_driver_early_probe - setup state not requiring device access
295 296 297 298 299 300 301 302
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
303
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
304 305 306
{
	int ret = 0;

307
	if (i915_inject_probe_failure(dev_priv))
308 309
		return -ENODEV;

310 311
	intel_device_info_subplatform_init(dev_priv);

312
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
313
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
314

315 316 317
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
318

319
	mutex_init(&dev_priv->sb_lock);
320
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
321

322 323 324
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
325
	mutex_init(&dev_priv->hdcp_comp_mutex);
326

327
	i915_memcpy_init_early(dev_priv);
328
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
329

330 331
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
332
		return ret;
333

334
	ret = vlv_suspend_init(dev_priv);
335 336 337
	if (ret < 0)
		goto err_workqueues;

338 339
	intel_wopcm_init_early(&dev_priv->wopcm);

340
	intel_gt_init_early(&dev_priv->gt, dev_priv);
341

342
	i915_gem_init_early(dev_priv);
343

344
	/* This must be called before any calls to HAS_PCH_* */
345
	intel_detect_pch(dev_priv);
346

347
	intel_pm_setup(dev_priv);
348 349
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
350
		goto err_gem;
351 352 353 354 355
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);

356
	intel_detect_preproduction_hw(dev_priv);
357 358 359

	return 0;

360
err_gem:
361
	i915_gem_cleanup_early(dev_priv);
362
	intel_gt_driver_late_release(&dev_priv->gt);
363
	vlv_suspend_cleanup(dev_priv);
364
err_workqueues:
365 366 367 368 369
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
370
 * i915_driver_late_release - cleanup the setup done in
371
 *			       i915_driver_early_probe()
372 373
 * @dev_priv: device private
 */
374
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
375
{
376
	intel_irq_fini(dev_priv);
377
	intel_power_domains_cleanup(dev_priv);
378
	i915_gem_cleanup_early(dev_priv);
379
	intel_gt_driver_late_release(&dev_priv->gt);
380
	vlv_suspend_cleanup(dev_priv);
381
	i915_workqueues_cleanup(dev_priv);
382

383
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
384
	mutex_destroy(&dev_priv->sb_lock);
385 386

	i915_params_free(&dev_priv->params);
387 388 389
}

/**
390
 * i915_driver_mmio_probe - setup device MMIO
391 392 393 394 395 396 397
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
398
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
399 400 401
{
	int ret;

402
	if (i915_inject_probe_failure(dev_priv))
403 404
		return -ENODEV;

405
	if (i915_get_bridge_dev(dev_priv))
406 407
		return -EIO;

408
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
409
	if (ret < 0)
410
		goto err_bridge;
411

412 413
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
414
	intel_device_info_runtime_init(dev_priv);
415

416
	ret = intel_gt_init_mmio(&dev_priv->gt);
417 418 419
	if (ret)
		goto err_uncore;

420 421 422
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

423 424
	return 0;

425
err_uncore:
426
	intel_teardown_mchbar(dev_priv);
427
	intel_uncore_fini_mmio(&dev_priv->uncore);
428
err_bridge:
429 430 431 432 433 434
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
435
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
436 437
 * @dev_priv: device private
 */
438
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
439
{
440
	intel_teardown_mchbar(dev_priv);
441
	intel_uncore_fini_mmio(&dev_priv->uncore);
442 443 444
	pci_dev_put(dev_priv->bridge_dev);
}

445 446
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
447
	intel_gvt_sanitize_options(dev_priv);
448 449
}

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN(i915, 2))
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

	ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

506
/**
507
 * i915_driver_hw_probe - setup state requiring device access
508 509 510 511 512
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
513
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
514
{
D
David Weinehall 已提交
515
	struct pci_dev *pdev = dev_priv->drm.pdev;
516 517
	int ret;

518
	if (i915_inject_probe_failure(dev_priv))
519 520
		return -ENODEV;

521 522
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
523
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
524 525 526 527 528 529
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

530 531 532 533 534 535 536 537 538 539 540 541 542 543
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

544
	intel_sanitize_options(dev_priv);
545

546
	/* needs to be done before ggtt probe */
547
	intel_dram_edram_detect(dev_priv);
548

549 550 551 552
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

553 554
	i915_perf_init(dev_priv);

555
	ret = i915_ggtt_probe_hw(dev_priv);
556
	if (ret)
557
		goto err_perf;
558

559 560
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
561
		goto err_ggtt;
562

563
	ret = i915_ggtt_init_hw(dev_priv);
564
	if (ret)
565
		goto err_ggtt;
566

567 568 569 570
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

571
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
572

573
	ret = i915_ggtt_enable_hw(dev_priv);
574
	if (ret) {
575
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
576
		goto err_mem_regions;
577 578
	}

D
David Weinehall 已提交
579
	pci_set_master(pdev);
580

581
	intel_gt_init_workarounds(dev_priv);
582 583 584 585 586 587 588 589 590

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
591 592 593 594
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
595 596 597 598 599 600
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
601
	 */
602
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
603
		if (pci_enable_msi(pdev) < 0)
604
			drm_dbg(&dev_priv->drm, "can't enable MSI");
605 606
	}

607 608
	ret = intel_gvt_init(dev_priv);
	if (ret)
609 610 611
		goto err_msi;

	intel_opregion_setup(dev_priv);
612
	/*
613 614
	 * Fill the dram structure to get the system dram info. This will be
	 * used for memory latency calculation.
615
	 */
616
	intel_dram_detect(dev_priv);
617

618 619
	intel_pcode_init(dev_priv);

620
	intel_bw_init_hw(dev_priv);
621

622 623
	return 0;

624 625 626
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
627 628
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
629
err_ggtt:
630
	i915_ggtt_driver_release(dev_priv);
631 632
err_perf:
	i915_perf_fini(dev_priv);
633 634 635 636
	return ret;
}

/**
637
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
638 639
 * @dev_priv: device private
 */
640
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
641
{
D
David Weinehall 已提交
642
	struct pci_dev *pdev = dev_priv->drm.pdev;
643

644 645
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
646 647
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
648 649 650 651 652 653 654 655 656 657 658
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
659
	struct drm_device *dev = &dev_priv->drm;
660

661
	i915_gem_driver_register(dev_priv);
662
	i915_pmu_register(dev_priv);
663

664
	intel_vgpu_register(dev_priv);
665 666 667 668

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
669 670
		if (HAS_DISPLAY(dev_priv))
			intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
671
		i915_setup_sysfs(dev_priv);
672 673 674

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
675
	} else
676 677
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
678

679
	if (HAS_DISPLAY(dev_priv)) {
680 681 682 683 684
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

685
	intel_gt_driver_register(&dev_priv->gt);
686

687
	intel_audio_init(dev_priv);
688 689 690 691 692 693 694 695 696

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
697 698 699 700 701

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
702
	if (HAS_DISPLAY(dev_priv))
703
		drm_kms_helper_poll_init(dev);
704

705
	intel_power_domains_enable(dev_priv);
706
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
707 708 709 710 711

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
712 713 714 715 716 717 718 719
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
720 721 722 723
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

724
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
725
	intel_power_domains_disable(dev_priv);
726

727
	intel_fbdev_unregister(dev_priv);
728
	intel_audio_deinit(dev_priv);
729

730 731 732 733 734 735
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);
736
	drm_atomic_helper_shutdown(&dev_priv->drm);
737

738
	intel_gt_driver_unregister(&dev_priv->gt);
739 740 741
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

742
	i915_perf_unregister(dev_priv);
743
	i915_pmu_unregister(dev_priv);
744

D
David Weinehall 已提交
745
	i915_teardown_sysfs(dev_priv);
746
	drm_dev_unplug(&dev_priv->drm);
747

748
	i915_gem_driver_unregister(dev_priv);
749 750
}

751 752
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
753
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
754 755
		struct drm_printer p = drm_debug_printer("i915 device info:");

756
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
757 758 759
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
760 761
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
762 763
			   INTEL_GEN(dev_priv));

764 765
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
766
		intel_gt_info_print(&dev_priv->gt.info, &p);
767 768 769
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
770
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
771
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
772
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
773
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
774 775
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
776 777
}

778 779 780 781 782 783 784 785
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

D
Daniel Vetter 已提交
786 787 788 789
	i915 = devm_drm_dev_alloc(&pdev->dev, &driver,
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
790

791 792
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
793

794 795 796
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

797 798 799
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
800
	RUNTIME_INFO(i915)->device_id = pdev->device;
801

802
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
803 804 805 806

	return i915;
}

807
/**
808
 * i915_driver_probe - setup chip and create an initial config
809 810
 * @pdev: PCI device
 * @ent: matching PCI ID entry
811
 *
812
 * The driver probe routine has to do several things:
813 814 815 816 817
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
818
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
819
{
820 821
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
822
	struct drm_i915_private *i915;
823
	int ret;
824

825 826 827
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
828

829
	/* Disable nuclear pageflip by default on pre-ILK */
830
	if (!i915->params.nuclear_pageflip && match_info->gen < 5)
831
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
832

833 834 835 836
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
837
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
838
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
839
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
840
		    i915->params.fake_lmem_start) {
841
			mkwrite_device_info(i915)->memory_regions =
842
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
843
			GEM_BUG_ON(!HAS_LMEM(i915));
844 845
		}
	}
846
#endif
847

848 849
	ret = pci_enable_device(pdev);
	if (ret)
850
		goto out_fini;
D
Damien Lespiau 已提交
851

852
	ret = i915_driver_early_probe(i915);
853 854
	if (ret < 0)
		goto out_pci_disable;
855

856
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
857

858
	intel_vgpu_detect(i915);
859

860
	ret = i915_driver_mmio_probe(i915);
861 862
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
863

864
	ret = i915_driver_hw_probe(i915);
865 866
	if (ret < 0)
		goto out_cleanup_mmio;
867

868
	ret = intel_modeset_init_noirq(i915);
869
	if (ret < 0)
870
		goto out_cleanup_hw;
871

872 873 874 875
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

876 877
	ret = intel_modeset_init_nogem(i915);
	if (ret)
878 879
		goto out_cleanup_irq;

880 881 882 883 884 885 886 887
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

888
	i915_driver_register(i915);
889

890
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
891

892
	i915_welcome_messages(i915);
893

894 895
	i915->do_release = true;

896 897
	return 0;

898 899 900 901 902 903 904 905 906 907
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
908 909 910
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
911
	intel_modeset_driver_remove_nogem(i915);
912
out_cleanup_hw:
913 914 915
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
916
out_cleanup_mmio:
917
	i915_driver_mmio_release(i915);
918
out_runtime_pm_put:
919 920
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
921 922
out_pci_disable:
	pci_disable_device(pdev);
923
out_fini:
924
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
925 926 927
	return ret;
}

928
void i915_driver_remove(struct drm_i915_private *i915)
929
{
930
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
931

932
	i915_driver_unregister(i915);
933

934 935 936
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

937
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
938

939
	intel_gvt_driver_remove(i915);
940

941
	intel_modeset_driver_remove(i915);
942

943 944
	intel_irq_uninstall(i915);

945
	intel_modeset_driver_remove_noirq(i915);
946

947 948
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
949

950
	intel_modeset_driver_remove_nogem(i915);
951

952
	i915_driver_hw_remove(i915);
953

954
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
955 956 957 958 959
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
960
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
961

962 963 964
	if (!dev_priv->do_release)
		return;

965
	disable_rpm_wakeref_asserts(rpm);
966

967
	i915_gem_driver_release(dev_priv);
968

969
	intel_memory_regions_driver_release(dev_priv);
970
	i915_ggtt_driver_release(dev_priv);
971
	i915_gem_drain_freed_objects(dev_priv);
972

973
	i915_driver_mmio_release(dev_priv);
974

975
	enable_rpm_wakeref_asserts(rpm);
976
	intel_runtime_pm_driver_release(rpm);
977

978
	i915_driver_late_release(dev_priv);
979 980
}

981
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
982
{
983
	struct drm_i915_private *i915 = to_i915(dev);
984
	int ret;
985

986
	ret = i915_gem_open(i915, file);
987 988
	if (ret)
		return ret;
989

990 991
	return 0;
}
992

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1010

1011
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1012
{
1013 1014
	struct drm_i915_file_private *file_priv = file->driver_priv;

1015
	i915_gem_context_close(file);
1016

1017
	kfree_rcu(file_priv, rcu);
1018 1019 1020

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1021 1022
}

1023 1024
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1025
	struct drm_device *dev = &dev_priv->drm;
1026
	struct intel_encoder *encoder;
1027 1028

	drm_modeset_lock_all(dev);
1029 1030 1031
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1032 1033 1034
	drm_modeset_unlock_all(dev);
}

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
static void intel_shutdown_encoders(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = &dev_priv->drm;
	struct intel_encoder *encoder;

	drm_modeset_lock_all(dev);
	for_each_intel_encoder(dev, encoder)
		if (encoder->shutdown)
			encoder->shutdown(encoder);
	drm_modeset_unlock_all(dev);
}

1047 1048
void i915_driver_shutdown(struct drm_i915_private *i915)
{
1049 1050
	disable_rpm_wakeref_asserts(&i915->runtime_pm);

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	i915_gem_suspend(i915);

	drm_kms_helper_poll_disable(&i915->drm);

	drm_atomic_helper_shutdown(&i915->drm);

	intel_dp_mst_suspend(i915);

	intel_runtime_pm_disable_interrupts(i915);
	intel_hpd_cancel_work(i915);

	intel_suspend_encoders(i915);
1063
	intel_shutdown_encoders(i915);
1064 1065

	enable_rpm_wakeref_asserts(&i915->runtime_pm);
1066 1067
}

1068 1069 1070 1071 1072 1073 1074 1075
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1076

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1087
	i915_gem_suspend(i915);
1088

1089
	return 0;
1090 1091
}

1092
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1093
{
1094
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1095
	struct pci_dev *pdev = dev_priv->drm.pdev;
1096
	pci_power_t opregion_target_state;
1097

1098
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1099

1100 1101
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1102
	intel_power_domains_disable(dev_priv);
1103

1104 1105
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1106
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1107

1108
	intel_display_suspend(dev);
1109

1110
	intel_dp_mst_suspend(dev_priv);
1111

1112 1113
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1114

1115
	intel_suspend_encoders(dev_priv);
1116

1117
	intel_suspend_hw(dev_priv);
1118

1119
	i915_ggtt_suspend(&dev_priv->ggtt);
1120

1121
	i915_save_display(dev_priv);
1122

1123
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1124
	intel_opregion_suspend(dev_priv, opregion_target_state);
1125

1126
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1127

1128 1129
	dev_priv->suspend_count++;

1130
	intel_csr_ucode_suspend(dev_priv);
1131

1132
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1133

1134
	return 0;
1135 1136
}

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1149
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1150
{
1151
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1152
	struct pci_dev *pdev = dev_priv->drm.pdev;
1153
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1154
	int ret;
1155

1156
	disable_rpm_wakeref_asserts(rpm);
1157

1158 1159
	i915_gem_suspend_late(dev_priv);

1160
	intel_uncore_suspend(&dev_priv->uncore);
1161

1162 1163
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1164

1165 1166
	intel_display_power_suspend_late(dev_priv);

1167
	ret = vlv_suspend_complete(dev_priv);
1168
	if (ret) {
1169
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1170
		intel_power_domains_resume(dev_priv);
1171

1172
		goto out;
1173 1174
	}

D
David Weinehall 已提交
1175
	pci_disable_device(pdev);
1176
	/*
1177
	 * During hibernation on some platforms the BIOS may try to access
1178 1179
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1180 1181 1182 1183 1184 1185 1186
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1187
	 */
1188
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1189
		pci_set_power_state(pdev, PCI_D3hot);
1190

1191
out:
1192
	enable_rpm_wakeref_asserts(rpm);
1193
	if (!dev_priv->uncore.user_forcewake_count)
1194
		intel_runtime_pm_driver_release(rpm);
1195 1196

	return ret;
1197 1198
}

1199
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1200 1201 1202
{
	int error;

1203 1204
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1205
		return -EINVAL;
1206

1207
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1208
		return 0;
1209

1210
	error = i915_drm_suspend(&i915->drm);
1211 1212 1213
	if (error)
		return error;

1214
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1215 1216
}

1217
static int i915_drm_resume(struct drm_device *dev)
1218
{
1219
	struct drm_i915_private *dev_priv = to_i915(dev);
1220
	int ret;
1221

1222
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1223

1224 1225
	sanitize_gpu(dev_priv);

1226
	ret = i915_ggtt_enable_hw(dev_priv);
1227
	if (ret)
1228
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1229

1230
	i915_ggtt_resume(&dev_priv->ggtt);
1231

1232 1233
	intel_csr_ucode_resume(dev_priv);

1234
	i915_restore_display(dev_priv);
1235
	intel_pps_unlock_regs_wa(dev_priv);
1236

1237
	intel_init_pch_refclk(dev_priv);
1238

1239 1240 1241 1242 1243
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1244 1245
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1246 1247 1248 1249 1250
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1251 1252
	drm_mode_config_reset(dev);

1253
	i915_gem_resume(dev_priv);
1254

1255
	intel_modeset_init_hw(dev_priv);
1256
	intel_init_clock_gating(dev_priv);
1257
	intel_hpd_init(dev_priv);
1258

1259
	/* MST sideband requires HPD interrupts enabled */
1260
	intel_dp_mst_resume(dev_priv);
1261 1262
	intel_display_resume(dev);

1263
	intel_hpd_poll_disable(dev_priv);
1264 1265
	drm_kms_helper_poll_enable(dev);

1266
	intel_opregion_resume(dev_priv);
1267

1268
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1269

1270 1271
	intel_power_domains_enable(dev_priv);

1272 1273
	intel_gvt_resume(dev_priv);

1274
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1275

1276
	return 0;
1277 1278
}

1279
static int i915_drm_resume_early(struct drm_device *dev)
1280
{
1281
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1282
	struct pci_dev *pdev = dev_priv->drm.pdev;
1283
	int ret;
1284

1285 1286 1287 1288 1289 1290 1291 1292 1293
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1305
	ret = pci_set_power_state(pdev, PCI_D0);
1306
	if (ret) {
1307 1308
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1309
		return ret;
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1325 1326
	if (pci_enable_device(pdev))
		return -EIO;
1327

D
David Weinehall 已提交
1328
	pci_set_master(pdev);
1329

1330
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1331

1332
	ret = vlv_resume_prepare(dev_priv, false);
1333
	if (ret)
1334
		drm_err(&dev_priv->drm,
1335
			"Resume prepare failed: %d, continuing anyway\n", ret);
1336

1337 1338
	intel_uncore_resume_early(&dev_priv->uncore);

1339
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1340

1341
	intel_display_power_resume_early(dev_priv);
1342

1343
	intel_power_domains_resume(dev_priv);
1344

1345
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1346

1347
	return ret;
1348 1349
}

1350
int i915_resume_switcheroo(struct drm_i915_private *i915)
1351
{
1352
	int ret;
1353

1354
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1355 1356
		return 0;

1357
	ret = i915_drm_resume_early(&i915->drm);
1358 1359 1360
	if (ret)
		return ret;

1361
	return i915_drm_resume(&i915->drm);
1362 1363
}

1364 1365
static int i915_pm_prepare(struct device *kdev)
{
1366
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1367

1368
	if (!i915) {
1369 1370 1371 1372
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1373
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1374 1375
		return 0;

1376
	return i915_drm_prepare(&i915->drm);
1377 1378
}

1379
static int i915_pm_suspend(struct device *kdev)
1380
{
1381
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1382

1383
	if (!i915) {
1384
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1385 1386
		return -ENODEV;
	}
1387

1388
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1389 1390
		return 0;

1391
	return i915_drm_suspend(&i915->drm);
1392 1393
}

1394
static int i915_pm_suspend_late(struct device *kdev)
1395
{
1396
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1397 1398

	/*
D
Damien Lespiau 已提交
1399
	 * We have a suspend ordering issue with the snd-hda driver also
1400 1401 1402 1403 1404 1405 1406
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1407
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1408
		return 0;
1409

1410
	return i915_drm_suspend_late(&i915->drm, false);
1411 1412
}

1413
static int i915_pm_poweroff_late(struct device *kdev)
1414
{
1415
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1416

1417
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1418 1419
		return 0;

1420
	return i915_drm_suspend_late(&i915->drm, true);
1421 1422
}

1423
static int i915_pm_resume_early(struct device *kdev)
1424
{
1425
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1426

1427
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1428 1429
		return 0;

1430
	return i915_drm_resume_early(&i915->drm);
1431 1432
}

1433
static int i915_pm_resume(struct device *kdev)
1434
{
1435
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1436

1437
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1438 1439
		return 0;

1440
	return i915_drm_resume(&i915->drm);
1441 1442
}

1443
/* freeze: before creating the hibernation_image */
1444
static int i915_pm_freeze(struct device *kdev)
1445
{
1446
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1447 1448
	int ret;

1449 1450
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1451 1452 1453
		if (ret)
			return ret;
	}
1454

1455
	ret = i915_gem_freeze(i915);
1456 1457 1458 1459
	if (ret)
		return ret;

	return 0;
1460 1461
}

1462
static int i915_pm_freeze_late(struct device *kdev)
1463
{
1464
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1465 1466
	int ret;

1467 1468
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1469 1470 1471
		if (ret)
			return ret;
	}
1472

1473
	ret = i915_gem_freeze_late(i915);
1474 1475 1476 1477
	if (ret)
		return ret;

	return 0;
1478 1479 1480
}

/* thaw: called after creating the hibernation image, but before turning off. */
1481
static int i915_pm_thaw_early(struct device *kdev)
1482
{
1483
	return i915_pm_resume_early(kdev);
1484 1485
}

1486
static int i915_pm_thaw(struct device *kdev)
1487
{
1488
	return i915_pm_resume(kdev);
1489 1490 1491
}

/* restore: called after loading the hibernation image. */
1492
static int i915_pm_restore_early(struct device *kdev)
1493
{
1494
	return i915_pm_resume_early(kdev);
1495 1496
}

1497
static int i915_pm_restore(struct device *kdev)
1498
{
1499
	return i915_pm_resume(kdev);
1500 1501
}

1502
static int intel_runtime_suspend(struct device *kdev)
1503
{
1504
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1505
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1506
	int ret;
1507

1508
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1509 1510
		return -ENODEV;

1511
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1512

1513
	disable_rpm_wakeref_asserts(rpm);
1514

1515 1516 1517 1518
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1519
	i915_gem_runtime_suspend(dev_priv);
1520

1521
	intel_gt_runtime_suspend(&dev_priv->gt);
1522

1523
	intel_runtime_pm_disable_interrupts(dev_priv);
1524

1525
	intel_uncore_suspend(&dev_priv->uncore);
1526

1527 1528
	intel_display_power_suspend(dev_priv);

1529
	ret = vlv_suspend_complete(dev_priv);
1530
	if (ret) {
1531 1532
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1533
		intel_uncore_runtime_resume(&dev_priv->uncore);
1534

1535
		intel_runtime_pm_enable_interrupts(dev_priv);
1536

1537
		intel_gt_runtime_resume(&dev_priv->gt);
1538

1539
		enable_rpm_wakeref_asserts(rpm);
1540

1541 1542
		return ret;
	}
1543

1544
	enable_rpm_wakeref_asserts(rpm);
1545
	intel_runtime_pm_driver_release(rpm);
1546

1547
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1548 1549
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1550

1551
	rpm->suspended = true;
1552 1553

	/*
1554 1555
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1556
	 */
1557
	if (IS_BROADWELL(dev_priv)) {
1558 1559 1560 1561 1562 1563
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1564
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1565
	} else {
1566 1567 1568 1569 1570 1571 1572
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1573
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1574
	}
1575

1576
	assert_forcewakes_inactive(&dev_priv->uncore);
1577

1578
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1579
		intel_hpd_poll_enable(dev_priv);
1580

1581
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1582 1583 1584
	return 0;
}

1585
static int intel_runtime_resume(struct device *kdev)
1586
{
1587
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1588
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1589
	int ret;
1590

1591
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1592
		return -ENODEV;
1593

1594
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1595

1596
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1597
	disable_rpm_wakeref_asserts(rpm);
1598

1599
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1600
	rpm->suspended = false;
1601
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1602 1603
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1604

1605 1606
	intel_display_power_resume(dev_priv);

1607
	ret = vlv_resume_prepare(dev_priv, true);
1608

1609
	intel_uncore_runtime_resume(&dev_priv->uncore);
1610

1611 1612
	intel_runtime_pm_enable_interrupts(dev_priv);

1613 1614 1615 1616
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1617
	intel_gt_runtime_resume(&dev_priv->gt);
1618

1619 1620 1621 1622 1623
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1624
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1625
		intel_hpd_init(dev_priv);
1626 1627
		intel_hpd_poll_disable(dev_priv);
	}
1628

1629 1630
	intel_enable_ipc(dev_priv);

1631
	enable_rpm_wakeref_asserts(rpm);
1632

1633
	if (ret)
1634 1635
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1636
	else
1637
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1638 1639

	return ret;
1640 1641
}

1642
const struct dev_pm_ops i915_pm_ops = {
1643 1644 1645 1646
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1647
	.prepare = i915_pm_prepare,
1648
	.suspend = i915_pm_suspend,
1649 1650
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1651
	.resume = i915_pm_resume,
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1668 1669 1670 1671
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1672
	.poweroff = i915_pm_suspend,
1673
	.poweroff_late = i915_pm_poweroff_late,
1674 1675
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1676 1677

	/* S0ix (via runtime suspend) event handlers */
1678 1679
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1680 1681
};

1682 1683 1684
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1685
	.release = drm_release_noglobal,
1686
	.unlocked_ioctl = drm_ioctl,
1687
	.mmap = i915_gem_mmap,
1688 1689
	.poll = drm_poll,
	.read = drm_read,
1690
	.compat_ioctl = i915_ioc32_compat_ioctl,
1691 1692 1693
	.llseek = noop_llseek,
};

1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1708
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1720
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
1721
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1722 1723
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1724
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1725 1726
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1727
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1728 1729 1730 1731 1732 1733
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1734
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1735 1736
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1737 1738
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1739
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1740
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1741
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1742 1743 1744 1745
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1746
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1747
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1748 1749 1750 1751 1752 1753
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1754
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1755 1756 1757
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1758 1759
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1760 1761
};

1762
static const struct drm_driver driver = {
1763 1764
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1765
	 */
1766
	.driver_features =
1767
	    DRIVER_GEM |
1768 1769
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1770
	.release = i915_driver_release,
1771
	.open = i915_driver_open,
1772
	.lastclose = i915_driver_lastclose,
1773
	.postclose = i915_driver_postclose,
1774

1775 1776 1777 1778
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1779
	.dumb_create = i915_gem_dumb_create,
1780 1781
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1782
	.ioctls = i915_ioctls,
1783
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1784
	.fops = &i915_driver_fops,
1785 1786 1787 1788 1789 1790
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1791
};