i915_drv.c 49.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38
#include <linux/pnp.h>
#include <linux/slab.h>
39
#include <linux/vga_switcheroo.h>
40 41 42
#include <linux/vt.h>
#include <acpi/video.h>

43
#include <drm/drm_atomic_helper.h>
44 45
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
46
#include <drm/drm_managed.h>
47
#include <drm/drm_probe_helper.h>
48

49 50 51 52
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
53
#include "display/intel_csr.h"
54
#include "display/intel_display_debugfs.h"
55
#include "display/intel_display_types.h"
56
#include "display/intel_dp.h"
57 58 59 60 61
#include "display/intel_fbdev.h"
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
#include "display/intel_sprite.h"
62
#include "display/intel_vga.h"
63

64
#include "gem/i915_gem_context.h"
65
#include "gem/i915_gem_ioctls.h"
66
#include "gem/i915_gem_mman.h"
67
#include "gt/intel_gt.h"
68
#include "gt/intel_gt_pm.h"
69
#include "gt/intel_rc6.h"
70

71
#include "i915_debugfs.h"
72
#include "i915_drv.h"
73
#include "i915_ioc32.h"
74
#include "i915_irq.h"
75
#include "i915_memcpy.h"
76
#include "i915_perf.h"
L
Lionel Landwerlin 已提交
77
#include "i915_query.h"
78
#include "i915_suspend.h"
79
#include "i915_switcheroo.h"
80
#include "i915_sysfs.h"
81
#include "i915_trace.h"
82
#include "i915_vgpu.h"
83
#include "intel_dram.h"
84
#include "intel_gvt.h"
85
#include "intel_memory_region.h"
86
#include "intel_pm.h"
87
#include "vlv_suspend.h"
J
Jesse Barnes 已提交
88

89 90
static struct drm_driver driver;

91
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
92
{
93 94 95 96
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
97
	if (!dev_priv->bridge_dev) {
98
		drm_err(&dev_priv->drm, "bridge device not found\n");
99 100 101 102 103 104 105
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
106
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
107
{
108
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
109 110 111 112
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

113
	if (INTEL_GEN(dev_priv) >= 4)
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
135
		drm_dbg(&dev_priv->drm, "failed bus alloc: %d\n", ret);
136 137 138 139
		dev_priv->mch_res.start = 0;
		return ret;
	}

140
	if (INTEL_GEN(dev_priv) >= 4)
141 142 143 144 145 146 147 148 149 150
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
151
intel_setup_mchbar(struct drm_i915_private *dev_priv)
152
{
153
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
154 155 156
	u32 temp;
	bool enabled;

157
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
158 159 160 161
		return;

	dev_priv->mchbar_need_disable = false;

162
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
163 164 165 166 167 168 169 170 171 172 173
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

174
	if (intel_alloc_mchbar_resource(dev_priv))
175 176 177 178 179
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
180
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
181 182 183 184 185 186 187 188 189
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
190
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
191
{
192
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
193 194

	if (dev_priv->mchbar_need_disable) {
195
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
223
	 * by the GPU. i915_retire_requests() is called directly when we
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
247
	drm_err(&dev_priv->drm, "Failed to allocate workqueues.\n");
248 249 250 251 252 253 254 255 256 257

	return -ENOMEM;
}

static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

258 259 260 261
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
262 263 264 265 266
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
267 268 269
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
270 271 272 273
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
274
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
275
	pre |= IS_KBL_GT_REVID(dev_priv, 0, KBL_REVID_A0);
276
	pre |= IS_GLK_REVID(dev_priv, 0, GLK_REVID_A2);
277

278
	if (pre) {
279
		drm_err(&dev_priv->drm, "This is a pre-production stepping. "
280
			  "It may not be fully functional.\n");
281 282
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
283 284
}

285 286 287 288 289 290
static void sanitize_gpu(struct drm_i915_private *i915)
{
	if (!INTEL_INFO(i915)->gpu_reset_clobbers_display)
		__intel_gt_reset(&i915->gt, ALL_ENGINES);
}

291
/**
292
 * i915_driver_early_probe - setup state not requiring device access
293 294 295 296 297 298 299 300
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
301
static int i915_driver_early_probe(struct drm_i915_private *dev_priv)
302 303 304
{
	int ret = 0;

305
	if (i915_inject_probe_failure(dev_priv))
306 307
		return -ENODEV;

308 309
	intel_device_info_subplatform_init(dev_priv);

310
	intel_uncore_mmio_debug_init_early(&dev_priv->mmio_debug);
311
	intel_uncore_init_early(&dev_priv->uncore, dev_priv);
312

313 314 315
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
316

317
	mutex_init(&dev_priv->sb_lock);
318
	cpu_latency_qos_add_request(&dev_priv->sb_qos, PM_QOS_DEFAULT_VALUE);
319

320 321 322
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
323
	mutex_init(&dev_priv->hdcp_comp_mutex);
324

325
	i915_memcpy_init_early(dev_priv);
326
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
327

328 329
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
330
		return ret;
331

332
	ret = vlv_suspend_init(dev_priv);
333 334 335
	if (ret < 0)
		goto err_workqueues;

336 337
	intel_wopcm_init_early(&dev_priv->wopcm);

338
	intel_gt_init_early(&dev_priv->gt, dev_priv);
339

340
	i915_gem_init_early(dev_priv);
341

342
	/* This must be called before any calls to HAS_PCH_* */
343
	intel_detect_pch(dev_priv);
344

345
	intel_pm_setup(dev_priv);
346 347
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
348
		goto err_gem;
349 350 351 352 353
	intel_irq_init(dev_priv);
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);

354
	intel_detect_preproduction_hw(dev_priv);
355 356 357

	return 0;

358
err_gem:
359
	i915_gem_cleanup_early(dev_priv);
360
	intel_gt_driver_late_release(&dev_priv->gt);
361
	vlv_suspend_cleanup(dev_priv);
362
err_workqueues:
363 364 365 366 367
	i915_workqueues_cleanup(dev_priv);
	return ret;
}

/**
368
 * i915_driver_late_release - cleanup the setup done in
369
 *			       i915_driver_early_probe()
370 371
 * @dev_priv: device private
 */
372
static void i915_driver_late_release(struct drm_i915_private *dev_priv)
373
{
374
	intel_irq_fini(dev_priv);
375
	intel_power_domains_cleanup(dev_priv);
376
	i915_gem_cleanup_early(dev_priv);
377
	intel_gt_driver_late_release(&dev_priv->gt);
378
	vlv_suspend_cleanup(dev_priv);
379
	i915_workqueues_cleanup(dev_priv);
380

381
	cpu_latency_qos_remove_request(&dev_priv->sb_qos);
382
	mutex_destroy(&dev_priv->sb_lock);
383 384

	i915_params_free(&dev_priv->params);
385 386 387
}

/**
388
 * i915_driver_mmio_probe - setup device MMIO
389 390 391 392 393 394 395
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
396
static int i915_driver_mmio_probe(struct drm_i915_private *dev_priv)
397 398 399
{
	int ret;

400
	if (i915_inject_probe_failure(dev_priv))
401 402
		return -ENODEV;

403
	if (i915_get_bridge_dev(dev_priv))
404 405
		return -EIO;

406
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
407
	if (ret < 0)
408
		goto err_bridge;
409

410 411
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
412

413
	ret = intel_gt_init_mmio(&dev_priv->gt);
414 415 416
	if (ret)
		goto err_uncore;

417 418 419
	/* As early as possible, scrub existing GPU state before clobbering */
	sanitize_gpu(dev_priv);

420 421
	return 0;

422
err_uncore:
423
	intel_teardown_mchbar(dev_priv);
424
	intel_uncore_fini_mmio(&dev_priv->uncore);
425
err_bridge:
426 427 428 429 430 431
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
432
 * i915_driver_mmio_release - cleanup the setup done in i915_driver_mmio_probe()
433 434
 * @dev_priv: device private
 */
435
static void i915_driver_mmio_release(struct drm_i915_private *dev_priv)
436
{
437
	intel_teardown_mchbar(dev_priv);
438
	intel_uncore_fini_mmio(&dev_priv->uncore);
439 440 441
	pci_dev_put(dev_priv->bridge_dev);
}

442 443
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
444
	intel_gvt_sanitize_options(dev_priv);
445 446
}

447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
/**
 * i915_set_dma_info - set all relevant PCI dma info as configured for the
 * platform
 * @i915: valid i915 instance
 *
 * Set the dma max segment size, device and coherent masks.  The dma mask set
 * needs to occur before i915_ggtt_probe_hw.
 *
 * A couple of platforms have special needs.  Address them as well.
 *
 */
static int i915_set_dma_info(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;
	unsigned int mask_size = INTEL_INFO(i915)->dma_mask_size;
	int ret;

	GEM_BUG_ON(!mask_size);

	/*
	 * We don't have a max segment size, so set it to the max so sg's
	 * debugging layer doesn't complain
	 */
	dma_set_max_seg_size(&pdev->dev, UINT_MAX);

	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN(i915, 2))
		mask_size = 30;

	/*
	 * 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_I965G(i915) || IS_I965GM(i915))
		mask_size = 32;

	ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(mask_size));
	if (ret)
		goto mask_err;

	return 0;

mask_err:
	drm_err(&i915->drm, "Can't set DMA mask/consistent mask (%d)\n", ret);
	return ret;
}

503
/**
504
 * i915_driver_hw_probe - setup state requiring device access
505 506 507 508 509
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
510
static int i915_driver_hw_probe(struct drm_i915_private *dev_priv)
511
{
D
David Weinehall 已提交
512
	struct pci_dev *pdev = dev_priv->drm.pdev;
513 514
	int ret;

515
	if (i915_inject_probe_failure(dev_priv))
516 517
		return -ENODEV;

518
	intel_device_info_runtime_init(dev_priv);
519

520 521
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
522
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
523 524 525 526 527 528
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

529 530 531 532 533 534 535 536 537 538 539 540 541 542
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

543
	intel_sanitize_options(dev_priv);
544

545
	/* needs to be done before ggtt probe */
546
	intel_dram_edram_detect(dev_priv);
547

548 549 550 551
	ret = i915_set_dma_info(dev_priv);
	if (ret)
		return ret;

552 553
	i915_perf_init(dev_priv);

554
	ret = i915_ggtt_probe_hw(dev_priv);
555
	if (ret)
556
		goto err_perf;
557

558 559
	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "inteldrmfb");
	if (ret)
560
		goto err_ggtt;
561

562
	ret = i915_ggtt_init_hw(dev_priv);
563
	if (ret)
564
		goto err_ggtt;
565

566 567 568 569
	ret = intel_memory_regions_hw_probe(dev_priv);
	if (ret)
		goto err_ggtt;

570
	intel_gt_init_hw_early(&dev_priv->gt, &dev_priv->ggtt);
571

572
	ret = i915_ggtt_enable_hw(dev_priv);
573
	if (ret) {
574
		drm_err(&dev_priv->drm, "failed to enable GGTT\n");
575
		goto err_mem_regions;
576 577
	}

D
David Weinehall 已提交
578
	pci_set_master(pdev);
579

580
	cpu_latency_qos_add_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
581

582
	intel_gt_init_workarounds(dev_priv);
583 584 585 586 587 588 589 590 591

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
592 593 594 595
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
596 597 598 599 600 601
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
602
	 */
603
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
604
		if (pci_enable_msi(pdev) < 0)
605
			drm_dbg(&dev_priv->drm, "can't enable MSI");
606 607
	}

608 609
	ret = intel_gvt_init(dev_priv);
	if (ret)
610 611 612
		goto err_msi;

	intel_opregion_setup(dev_priv);
613 614 615 616
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
617
	intel_dram_detect(dev_priv);
618

619
	intel_bw_init_hw(dev_priv);
620

621 622
	return 0;

623 624 625
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
626
	cpu_latency_qos_remove_request(&dev_priv->pm_qos);
627 628
err_mem_regions:
	intel_memory_regions_driver_release(dev_priv);
629
err_ggtt:
630
	i915_ggtt_driver_release(dev_priv);
631 632
err_perf:
	i915_perf_fini(dev_priv);
633 634 635 636
	return ret;
}

/**
637
 * i915_driver_hw_remove - cleanup the setup done in i915_driver_hw_probe()
638 639
 * @dev_priv: device private
 */
640
static void i915_driver_hw_remove(struct drm_i915_private *dev_priv)
641
{
D
David Weinehall 已提交
642
	struct pci_dev *pdev = dev_priv->drm.pdev;
643

644 645
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
646 647
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
648

649
	cpu_latency_qos_remove_request(&dev_priv->pm_qos);
650 651 652 653 654 655 656 657 658 659 660
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
661
	struct drm_device *dev = &dev_priv->drm;
662

663
	i915_gem_driver_register(dev_priv);
664
	i915_pmu_register(dev_priv);
665

666
	intel_vgpu_register(dev_priv);
667 668 669 670

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
671
		intel_display_debugfs_register(dev_priv);
D
David Weinehall 已提交
672
		i915_setup_sysfs(dev_priv);
673 674 675

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
676
	} else
677 678
		drm_err(&dev_priv->drm,
			"Failed to register driver for userspace access!\n");
679

680
	if (HAS_DISPLAY(dev_priv)) {
681 682 683 684 685
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

686
	intel_gt_driver_register(&dev_priv->gt);
687

688
	intel_audio_init(dev_priv);
689 690 691 692 693 694 695 696 697

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
698 699 700 701 702

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
703
	if (HAS_DISPLAY(dev_priv))
704
		drm_kms_helper_poll_init(dev);
705

706
	intel_power_domains_enable(dev_priv);
707
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
708 709 710 711 712

	intel_register_dsm_handler();

	if (i915_switcheroo_register(dev_priv))
		drm_err(&dev_priv->drm, "Failed to register vga switcheroo!\n");
713 714 715 716 717 718 719 720
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
721 722 723 724
	i915_switcheroo_unregister(dev_priv);

	intel_unregister_dsm_handler();

725
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
726
	intel_power_domains_disable(dev_priv);
727

728
	intel_fbdev_unregister(dev_priv);
729
	intel_audio_deinit(dev_priv);
730

731 732 733 734 735 736 737
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

738
	intel_gt_driver_unregister(&dev_priv->gt);
739 740 741
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

742
	i915_perf_unregister(dev_priv);
743
	i915_pmu_unregister(dev_priv);
744

D
David Weinehall 已提交
745
	i915_teardown_sysfs(dev_priv);
746
	drm_dev_unplug(&dev_priv->drm);
747

748
	i915_gem_driver_unregister(dev_priv);
749 750
}

751 752
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
753
	if (drm_debug_enabled(DRM_UT_DRIVER)) {
754 755
		struct drm_printer p = drm_debug_printer("i915 device info:");

756
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
757 758 759
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
760 761
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
762 763
			   INTEL_GEN(dev_priv));

764 765
		intel_device_info_print_static(INTEL_INFO(dev_priv), &p);
		intel_device_info_print_runtime(RUNTIME_INFO(dev_priv), &p);
766
		intel_gt_info_print(&dev_priv->gt.info, &p);
767 768 769
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
770
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG enabled\n");
771
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
772
		drm_info(&dev_priv->drm, "DRM_I915_DEBUG_GEM enabled\n");
773
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
774 775
		drm_info(&dev_priv->drm,
			 "DRM_I915_DEBUG_RUNTIME_PM enabled\n");
776 777
}

778 779 780 781 782 783 784 785
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;

D
Daniel Vetter 已提交
786 787 788 789
	i915 = devm_drm_dev_alloc(&pdev->dev, &driver,
				  struct drm_i915_private, drm);
	if (IS_ERR(i915))
		return i915;
790

791 792
	i915->drm.pdev = pdev;
	pci_set_drvdata(pdev, i915);
793

794 795 796
	/* Device parameters start as a copy of module parameters. */
	i915_params_copy(&i915->params, &i915_modparams);

797 798 799
	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
800
	RUNTIME_INFO(i915)->device_id = pdev->device;
801

802
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
803 804 805 806

	return i915;
}

807
/**
808
 * i915_driver_probe - setup chip and create an initial config
809 810
 * @pdev: PCI device
 * @ent: matching PCI ID entry
811
 *
812
 * The driver probe routine has to do several things:
813 814 815 816 817
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
818
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
819
{
820 821
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
822
	struct drm_i915_private *i915;
823
	int ret;
824

825 826 827
	i915 = i915_driver_create(pdev, ent);
	if (IS_ERR(i915))
		return PTR_ERR(i915);
828

829
	/* Disable nuclear pageflip by default on pre-ILK */
830
	if (!i915->params.nuclear_pageflip && match_info->gen < 5)
831
		i915->drm.driver_features &= ~DRIVER_ATOMIC;
832

833 834 835 836
	/*
	 * Check if we support fake LMEM -- for now we only unleash this for
	 * the live selftests(test-and-exit).
	 */
837
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
838
	if (IS_ENABLED(CONFIG_DRM_I915_UNSTABLE_FAKE_LMEM)) {
839
		if (INTEL_GEN(i915) >= 9 && i915_selftest.live < 0 &&
840
		    i915->params.fake_lmem_start) {
841
			mkwrite_device_info(i915)->memory_regions =
842
				REGION_SMEM | REGION_LMEM | REGION_STOLEN;
843 844 845
			mkwrite_device_info(i915)->is_dgfx = true;
			GEM_BUG_ON(!HAS_LMEM(i915));
			GEM_BUG_ON(!IS_DGFX(i915));
846 847
		}
	}
848
#endif
849

850 851
	ret = pci_enable_device(pdev);
	if (ret)
852
		goto out_fini;
D
Damien Lespiau 已提交
853

854
	ret = i915_driver_early_probe(i915);
855 856
	if (ret < 0)
		goto out_pci_disable;
857

858
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
L
Linus Torvalds 已提交
859

860
	intel_vgpu_detect(i915);
861

862
	ret = i915_driver_mmio_probe(i915);
863 864
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
865

866
	ret = i915_driver_hw_probe(i915);
867 868
	if (ret < 0)
		goto out_cleanup_mmio;
869

870
	ret = intel_modeset_init_noirq(i915);
871
	if (ret < 0)
872
		goto out_cleanup_hw;
873

874 875 876 877
	ret = intel_irq_install(i915);
	if (ret)
		goto out_cleanup_modeset;

878 879
	ret = intel_modeset_init_nogem(i915);
	if (ret)
880 881
		goto out_cleanup_irq;

882 883 884 885 886 887 888 889
	ret = i915_gem_init(i915);
	if (ret)
		goto out_cleanup_modeset2;

	ret = intel_modeset_init(i915);
	if (ret)
		goto out_cleanup_gem;

890
	i915_driver_register(i915);
891

892
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
893

894
	i915_welcome_messages(i915);
895

896 897
	i915->do_release = true;

898 899
	return 0;

900 901 902 903 904 905 906 907 908 909
out_cleanup_gem:
	i915_gem_suspend(i915);
	i915_gem_driver_remove(i915);
	i915_gem_driver_release(i915);
out_cleanup_modeset2:
	/* FIXME clean up the error path */
	intel_modeset_driver_remove(i915);
	intel_irq_uninstall(i915);
	intel_modeset_driver_remove_noirq(i915);
	goto out_cleanup_modeset;
910 911 912
out_cleanup_irq:
	intel_irq_uninstall(i915);
out_cleanup_modeset:
913
	intel_modeset_driver_remove_nogem(i915);
914
out_cleanup_hw:
915 916 917
	i915_driver_hw_remove(i915);
	intel_memory_regions_driver_release(i915);
	i915_ggtt_driver_release(i915);
918
out_cleanup_mmio:
919
	i915_driver_mmio_release(i915);
920
out_runtime_pm_put:
921 922
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
	i915_driver_late_release(i915);
923 924
out_pci_disable:
	pci_disable_device(pdev);
925
out_fini:
926
	i915_probe_error(i915, "Device initialization failed (%d)\n", ret);
927 928 929
	return ret;
}

930
void i915_driver_remove(struct drm_i915_private *i915)
931
{
932
	disable_rpm_wakeref_asserts(&i915->runtime_pm);
933

934
	i915_driver_unregister(i915);
935

936 937 938
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

939
	i915_gem_suspend(i915);
B
Ben Widawsky 已提交
940

941
	drm_atomic_helper_shutdown(&i915->drm);
942

943
	intel_gvt_driver_remove(i915);
944

945
	intel_modeset_driver_remove(i915);
946

947 948
	intel_irq_uninstall(i915);

949
	intel_modeset_driver_remove_noirq(i915);
950

951 952
	i915_reset_error_state(i915);
	i915_gem_driver_remove(i915);
953

954
	intel_modeset_driver_remove_nogem(i915);
955

956
	i915_driver_hw_remove(i915);
957

958
	enable_rpm_wakeref_asserts(&i915->runtime_pm);
959 960 961 962 963
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
964
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
965

966 967 968
	if (!dev_priv->do_release)
		return;

969
	disable_rpm_wakeref_asserts(rpm);
970

971
	i915_gem_driver_release(dev_priv);
972

973
	intel_memory_regions_driver_release(dev_priv);
974
	i915_ggtt_driver_release(dev_priv);
975
	i915_gem_drain_freed_objects(dev_priv);
976

977
	i915_driver_mmio_release(dev_priv);
978

979
	enable_rpm_wakeref_asserts(rpm);
980
	intel_runtime_pm_driver_release(rpm);
981

982
	i915_driver_late_release(dev_priv);
983 984
}

985
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
986
{
987
	struct drm_i915_private *i915 = to_i915(dev);
988
	int ret;
989

990
	ret = i915_gem_open(i915, file);
991 992
	if (ret)
		return ret;
993

994 995
	return 0;
}
996

997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1014

1015
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1016
{
1017 1018
	struct drm_i915_file_private *file_priv = file->driver_priv;

1019
	i915_gem_context_close(file);
1020

1021
	kfree_rcu(file_priv, rcu);
1022 1023 1024

	/* Catch up with all the deferred frees from "this" client */
	i915_gem_flush_free_objects(to_i915(dev));
1025 1026
}

1027 1028
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1029
	struct drm_device *dev = &dev_priv->drm;
1030
	struct intel_encoder *encoder;
1031 1032

	drm_modeset_lock_all(dev);
1033 1034 1035
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1036 1037 1038
	drm_modeset_unlock_all(dev);
}

1039 1040 1041 1042 1043 1044 1045 1046
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1047

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
1058
	i915_gem_suspend(i915);
1059

1060
	return 0;
1061 1062
}

1063
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1064
{
1065
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1066
	struct pci_dev *pdev = dev_priv->drm.pdev;
1067
	pci_power_t opregion_target_state;
1068

1069
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1070

1071 1072
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1073
	intel_power_domains_disable(dev_priv);
1074

1075 1076
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1077
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1078

1079
	intel_display_suspend(dev);
1080

1081
	intel_dp_mst_suspend(dev_priv);
1082

1083 1084
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1085

1086
	intel_suspend_encoders(dev_priv);
1087

1088
	intel_suspend_hw(dev_priv);
1089

1090
	i915_ggtt_suspend(&dev_priv->ggtt);
1091

1092
	i915_save_state(dev_priv);
1093

1094
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1095
	intel_opregion_suspend(dev_priv, opregion_target_state);
1096

1097
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1098

1099 1100
	dev_priv->suspend_count++;

1101
	intel_csr_ucode_suspend(dev_priv);
1102

1103
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1104

1105
	return 0;
1106 1107
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1120
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1121
{
1122
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1123
	struct pci_dev *pdev = dev_priv->drm.pdev;
1124
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1125
	int ret;
1126

1127
	disable_rpm_wakeref_asserts(rpm);
1128

1129 1130
	i915_gem_suspend_late(dev_priv);

1131
	intel_uncore_suspend(&dev_priv->uncore);
1132

1133 1134
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1135

1136 1137
	intel_display_power_suspend_late(dev_priv);

1138
	ret = vlv_suspend_complete(dev_priv);
1139
	if (ret) {
1140
		drm_err(&dev_priv->drm, "Suspend complete failed: %d\n", ret);
1141
		intel_power_domains_resume(dev_priv);
1142

1143
		goto out;
1144 1145
	}

D
David Weinehall 已提交
1146
	pci_disable_device(pdev);
1147
	/*
1148
	 * During hibernation on some platforms the BIOS may try to access
1149 1150
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1151 1152 1153 1154 1155 1156 1157
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1158
	 */
1159
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1160
		pci_set_power_state(pdev, PCI_D3hot);
1161

1162
out:
1163
	enable_rpm_wakeref_asserts(rpm);
1164
	if (!dev_priv->uncore.user_forcewake_count)
1165
		intel_runtime_pm_driver_release(rpm);
1166 1167

	return ret;
1168 1169
}

1170
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state)
1171 1172 1173
{
	int error;

1174 1175
	if (drm_WARN_ON_ONCE(&i915->drm, state.event != PM_EVENT_SUSPEND &&
			     state.event != PM_EVENT_FREEZE))
1176
		return -EINVAL;
1177

1178
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1179
		return 0;
1180

1181
	error = i915_drm_suspend(&i915->drm);
1182 1183 1184
	if (error)
		return error;

1185
	return i915_drm_suspend_late(&i915->drm, false);
J
Jesse Barnes 已提交
1186 1187
}

1188
static int i915_drm_resume(struct drm_device *dev)
1189
{
1190
	struct drm_i915_private *dev_priv = to_i915(dev);
1191
	int ret;
1192

1193
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1194

1195 1196
	sanitize_gpu(dev_priv);

1197
	ret = i915_ggtt_enable_hw(dev_priv);
1198
	if (ret)
1199
		drm_err(&dev_priv->drm, "failed to re-enable GGTT\n");
1200

1201
	i915_ggtt_resume(&dev_priv->ggtt);
1202

1203 1204
	intel_csr_ucode_resume(dev_priv);

1205
	i915_restore_state(dev_priv);
1206
	intel_pps_unlock_regs_wa(dev_priv);
1207

1208
	intel_init_pch_refclk(dev_priv);
1209

1210 1211 1212 1213 1214
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
1215 1216
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
1217 1218 1219 1220 1221
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

1222 1223
	drm_mode_config_reset(dev);

1224
	i915_gem_resume(dev_priv);
1225

1226
	intel_modeset_init_hw(dev_priv);
1227
	intel_init_clock_gating(dev_priv);
1228

1229 1230
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
1231
		dev_priv->display.hpd_irq_setup(dev_priv);
1232
	spin_unlock_irq(&dev_priv->irq_lock);
1233

1234
	intel_dp_mst_resume(dev_priv);
1235

1236 1237
	intel_display_resume(dev);

1238 1239
	drm_kms_helper_poll_enable(dev);

1240 1241 1242
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
1243
	 * bother with the tiny race here where we might lose hotplug
1244 1245 1246
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
1247

1248
	intel_opregion_resume(dev_priv);
1249

1250
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
1251

1252 1253
	intel_power_domains_enable(dev_priv);

1254
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1255

1256
	return 0;
1257 1258
}

1259
static int i915_drm_resume_early(struct drm_device *dev)
1260
{
1261
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1262
	struct pci_dev *pdev = dev_priv->drm.pdev;
1263
	int ret;
1264

1265 1266 1267 1268 1269 1270 1271 1272 1273
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
1285
	ret = pci_set_power_state(pdev, PCI_D0);
1286
	if (ret) {
1287 1288
		drm_err(&dev_priv->drm,
			"failed to set PCI D0 power state (%d)\n", ret);
1289
		return ret;
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
1305 1306
	if (pci_enable_device(pdev))
		return -EIO;
1307

D
David Weinehall 已提交
1308
	pci_set_master(pdev);
1309

1310
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1311

1312
	ret = vlv_resume_prepare(dev_priv, false);
1313
	if (ret)
1314
		drm_err(&dev_priv->drm,
1315
			"Resume prepare failed: %d, continuing anyway\n", ret);
1316

1317 1318
	intel_uncore_resume_early(&dev_priv->uncore);

1319
	intel_gt_check_and_clear_faults(&dev_priv->gt);
1320

1321
	intel_display_power_resume_early(dev_priv);
1322

1323
	intel_power_domains_resume(dev_priv);
1324

1325
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1326

1327
	return ret;
1328 1329
}

1330
int i915_resume_switcheroo(struct drm_i915_private *i915)
1331
{
1332
	int ret;
1333

1334
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1335 1336
		return 0;

1337
	ret = i915_drm_resume_early(&i915->drm);
1338 1339 1340
	if (ret)
		return ret;

1341
	return i915_drm_resume(&i915->drm);
1342 1343
}

1344 1345
static int i915_pm_prepare(struct device *kdev)
{
1346
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1347

1348
	if (!i915) {
1349 1350 1351 1352
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

1353
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1354 1355
		return 0;

1356
	return i915_drm_prepare(&i915->drm);
1357 1358
}

1359
static int i915_pm_suspend(struct device *kdev)
1360
{
1361
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1362

1363
	if (!i915) {
1364
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
1365 1366
		return -ENODEV;
	}
1367

1368
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1369 1370
		return 0;

1371
	return i915_drm_suspend(&i915->drm);
1372 1373
}

1374
static int i915_pm_suspend_late(struct device *kdev)
1375
{
1376
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1377 1378

	/*
D
Damien Lespiau 已提交
1379
	 * We have a suspend ordering issue with the snd-hda driver also
1380 1381 1382 1383 1384 1385 1386
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
1387
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1388
		return 0;
1389

1390
	return i915_drm_suspend_late(&i915->drm, false);
1391 1392
}

1393
static int i915_pm_poweroff_late(struct device *kdev)
1394
{
1395
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1396

1397
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1398 1399
		return 0;

1400
	return i915_drm_suspend_late(&i915->drm, true);
1401 1402
}

1403
static int i915_pm_resume_early(struct device *kdev)
1404
{
1405
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1406

1407
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1408 1409
		return 0;

1410
	return i915_drm_resume_early(&i915->drm);
1411 1412
}

1413
static int i915_pm_resume(struct device *kdev)
1414
{
1415
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1416

1417
	if (i915->drm.switch_power_state == DRM_SWITCH_POWER_OFF)
1418 1419
		return 0;

1420
	return i915_drm_resume(&i915->drm);
1421 1422
}

1423
/* freeze: before creating the hibernation_image */
1424
static int i915_pm_freeze(struct device *kdev)
1425
{
1426
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1427 1428
	int ret;

1429 1430
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(&i915->drm);
1431 1432 1433
		if (ret)
			return ret;
	}
1434

1435
	ret = i915_gem_freeze(i915);
1436 1437 1438 1439
	if (ret)
		return ret;

	return 0;
1440 1441
}

1442
static int i915_pm_freeze_late(struct device *kdev)
1443
{
1444
	struct drm_i915_private *i915 = kdev_to_i915(kdev);
1445 1446
	int ret;

1447 1448
	if (i915->drm.switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(&i915->drm, true);
1449 1450 1451
		if (ret)
			return ret;
	}
1452

1453
	ret = i915_gem_freeze_late(i915);
1454 1455 1456 1457
	if (ret)
		return ret;

	return 0;
1458 1459 1460
}

/* thaw: called after creating the hibernation image, but before turning off. */
1461
static int i915_pm_thaw_early(struct device *kdev)
1462
{
1463
	return i915_pm_resume_early(kdev);
1464 1465
}

1466
static int i915_pm_thaw(struct device *kdev)
1467
{
1468
	return i915_pm_resume(kdev);
1469 1470 1471
}

/* restore: called after loading the hibernation image. */
1472
static int i915_pm_restore_early(struct device *kdev)
1473
{
1474
	return i915_pm_resume_early(kdev);
1475 1476
}

1477
static int i915_pm_restore(struct device *kdev)
1478
{
1479
	return i915_pm_resume(kdev);
1480 1481
}

1482
static int intel_runtime_suspend(struct device *kdev)
1483
{
1484
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1485
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1486
	int ret;
1487

1488
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1489 1490
		return -ENODEV;

1491
	drm_dbg_kms(&dev_priv->drm, "Suspending device\n");
1492

1493
	disable_rpm_wakeref_asserts(rpm);
1494

1495 1496 1497 1498
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
1499
	i915_gem_runtime_suspend(dev_priv);
1500

1501
	intel_gt_runtime_suspend(&dev_priv->gt);
1502

1503
	intel_runtime_pm_disable_interrupts(dev_priv);
1504

1505
	intel_uncore_suspend(&dev_priv->uncore);
1506

1507 1508
	intel_display_power_suspend(dev_priv);

1509
	ret = vlv_suspend_complete(dev_priv);
1510
	if (ret) {
1511 1512
		drm_err(&dev_priv->drm,
			"Runtime suspend failed, disabling it (%d)\n", ret);
1513
		intel_uncore_runtime_resume(&dev_priv->uncore);
1514

1515
		intel_runtime_pm_enable_interrupts(dev_priv);
1516

1517
		intel_gt_runtime_resume(&dev_priv->gt);
1518

1519
		enable_rpm_wakeref_asserts(rpm);
1520

1521 1522
		return ret;
	}
1523

1524
	enable_rpm_wakeref_asserts(rpm);
1525
	intel_runtime_pm_driver_release(rpm);
1526

1527
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
1528 1529
		drm_err(&dev_priv->drm,
			"Unclaimed access detected prior to suspending\n");
1530

1531
	rpm->suspended = true;
1532 1533

	/*
1534 1535
	 * FIXME: We really should find a document that references the arguments
	 * used below!
1536
	 */
1537
	if (IS_BROADWELL(dev_priv)) {
1538 1539 1540 1541 1542 1543
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
1544
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
1545
	} else {
1546 1547 1548 1549 1550 1551 1552
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
1553
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
1554
	}
1555

1556
	assert_forcewakes_inactive(&dev_priv->uncore);
1557

1558
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1559 1560
		intel_hpd_poll_init(dev_priv);

1561
	drm_dbg_kms(&dev_priv->drm, "Device suspended\n");
1562 1563 1564
	return 0;
}

1565
static int intel_runtime_resume(struct device *kdev)
1566
{
1567
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1568
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1569
	int ret;
1570

1571
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_RUNTIME_PM(dev_priv)))
1572
		return -ENODEV;
1573

1574
	drm_dbg_kms(&dev_priv->drm, "Resuming device\n");
1575

1576
	drm_WARN_ON_ONCE(&dev_priv->drm, atomic_read(&rpm->wakeref_count));
1577
	disable_rpm_wakeref_asserts(rpm);
1578

1579
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
1580
	rpm->suspended = false;
1581
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
1582 1583
		drm_dbg(&dev_priv->drm,
			"Unclaimed access during suspend, bios?\n");
1584

1585 1586
	intel_display_power_resume(dev_priv);

1587
	ret = vlv_resume_prepare(dev_priv, true);
1588

1589
	intel_uncore_runtime_resume(&dev_priv->uncore);
1590

1591 1592
	intel_runtime_pm_enable_interrupts(dev_priv);

1593 1594 1595 1596
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
1597
	intel_gt_runtime_resume(&dev_priv->gt);
1598

1599 1600 1601 1602 1603
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
1604
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1605 1606
		intel_hpd_init(dev_priv);

1607 1608
	intel_enable_ipc(dev_priv);

1609
	enable_rpm_wakeref_asserts(rpm);
1610

1611
	if (ret)
1612 1613
		drm_err(&dev_priv->drm,
			"Runtime resume failed, disabling it (%d)\n", ret);
1614
	else
1615
		drm_dbg_kms(&dev_priv->drm, "Device resumed\n");
1616 1617

	return ret;
1618 1619
}

1620
const struct dev_pm_ops i915_pm_ops = {
1621 1622 1623 1624
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
1625
	.prepare = i915_pm_prepare,
1626
	.suspend = i915_pm_suspend,
1627 1628
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
1629
	.resume = i915_pm_resume,
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
1646 1647 1648 1649
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
1650
	.poweroff = i915_pm_suspend,
1651
	.poweroff_late = i915_pm_poweroff_late,
1652 1653
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
1654 1655

	/* S0ix (via runtime suspend) event handlers */
1656 1657
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
1658 1659
};

1660 1661 1662
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
1663
	.release = drm_release_noglobal,
1664
	.unlocked_ioctl = drm_ioctl,
1665
	.mmap = i915_gem_mmap,
1666 1667
	.poll = drm_poll,
	.read = drm_read,
1668
	.compat_ioctl = i915_ioc32_compat_ioctl,
1669 1670 1671
	.llseek = noop_llseek,
};

1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
1686
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1698
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
1699
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
1700 1701
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1702
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
1703 1704
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1705
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
1706 1707 1708 1709 1710 1711
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1712
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_OFFSET, i915_gem_mmap_offset_ioctl, DRM_RENDER_ALLOW),
1713 1714
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1715 1716
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
1717
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1718
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
1719
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
1720 1721 1722 1723
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
1724
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
1725
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1726 1727 1728 1729 1730 1731
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
1732
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
1733 1734 1735
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
1736 1737
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
1738 1739
};

L
Linus Torvalds 已提交
1740
static struct drm_driver driver = {
1741 1742
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1743
	 */
1744
	.driver_features =
1745
	    DRIVER_GEM |
1746 1747
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ |
	    DRIVER_SYNCOBJ_TIMELINE,
1748
	.release = i915_driver_release,
1749
	.open = i915_driver_open,
1750
	.lastclose = i915_driver_lastclose,
1751
	.postclose = i915_driver_postclose,
1752

1753 1754 1755 1756
	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_import = i915_gem_prime_import,

1757
	.dumb_create = i915_gem_dumb_create,
1758 1759
	.dumb_map_offset = i915_gem_dumb_mmap_offset,

L
Linus Torvalds 已提交
1760
	.ioctls = i915_ioctls,
1761
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
1762
	.fops = &i915_driver_fops,
1763 1764 1765 1766 1767 1768
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1769
};