i915_drv.c 88.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38 39
#include <linux/pnp.h>
#include <linux/slab.h>
#include <linux/vgaarb.h>
40
#include <linux/vga_switcheroo.h>
41 42 43
#include <linux/vt.h>
#include <acpi/video.h>

44
#include <drm/drm_atomic_helper.h>
45 46 47
#include <drm/drm_ioctl.h>
#include <drm/drm_irq.h>
#include <drm/drm_probe_helper.h>
48 49
#include <drm/i915_drm.h>

50 51 52 53
#include "display/intel_acpi.h"
#include "display/intel_audio.h"
#include "display/intel_bw.h"
#include "display/intel_cdclk.h"
54
#include "display/intel_dp.h"
55
#include "display/intel_fbdev.h"
56
#include "display/intel_gmbus.h"
57 58 59 60
#include "display/intel_hotplug.h"
#include "display/intel_overlay.h"
#include "display/intel_pipe_crc.h"
#include "display/intel_sprite.h"
61

62
#include "gem/i915_gem_context.h"
63
#include "gem/i915_gem_ioctls.h"
64
#include "gt/intel_gt_pm.h"
65
#include "gt/intel_reset.h"
66
#include "gt/intel_workarounds.h"
67

68
#include "i915_debugfs.h"
69
#include "i915_drv.h"
70
#include "i915_irq.h"
71
#include "i915_pmu.h"
L
Lionel Landwerlin 已提交
72
#include "i915_query.h"
73
#include "i915_trace.h"
74
#include "i915_vgpu.h"
75
#include "intel_csr.h"
76
#include "intel_drv.h"
77
#include "intel_pm.h"
78
#include "intel_uc.h"
J
Jesse Barnes 已提交
79

80 81
static struct drm_driver driver;

82
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
83 84 85 86
static unsigned int i915_load_fail_count;

bool __i915_inject_load_failure(const char *func, int line)
{
87
	if (i915_load_fail_count >= i915_modparams.inject_load_failure)
88 89
		return false;

90
	if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
91
		DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
92
			 i915_modparams.inject_load_failure, func, line);
93
		i915_modparams.inject_load_failure = 0;
94 95 96 97 98
		return true;
	}

	return false;
}
99 100 101 102 103 104

bool i915_error_injected(void)
{
	return i915_load_fail_count && !i915_modparams.inject_load_failure;
}

105
#endif
106 107 108 109 110 111 112 113 114 115

#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
		    "providing the dmesg log by booting with drm.debug=0xf"

void
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...)
{
	static bool shown_bug_once;
116
	struct device *kdev = dev_priv->drm.dev;
117 118 119 120 121 122 123 124 125 126 127 128 129
	bool is_error = level[1] <= KERN_ERR[1];
	bool is_debug = level[1] == KERN_DEBUG[1];
	struct va_format vaf;
	va_list args;

	if (is_debug && !(drm_debug & DRM_UT_DRIVER))
		return;

	va_start(args, fmt);

	vaf.fmt = fmt;
	vaf.va = &args;

130 131 132 133 134 135 136
	if (is_error)
		dev_printk(level, kdev, "%pV", &vaf);
	else
		dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
			   __builtin_return_address(0), &vaf);

	va_end(args);
137 138

	if (is_error && !shown_bug_once) {
139 140 141 142 143 144 145
		/*
		 * Ask the user to file a bug report for the error, except
		 * if they may have caused the bug by fiddling with unsafe
		 * module parameters.
		 */
		if (!test_taint(TAINT_USER))
			dev_notice(kdev, "%s", FDO_BUG_MSG);
146 147 148 149
		shown_bug_once = true;
	}
}

150 151 152 153 154 155 156
/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
static enum intel_pch
intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
{
	switch (id) {
	case INTEL_PCH_IBX_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
157
		WARN_ON(!IS_GEN(dev_priv, 5));
158 159 160
		return PCH_IBX;
	case INTEL_PCH_CPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found CougarPoint PCH\n");
161
		WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
162 163 164
		return PCH_CPT;
	case INTEL_PCH_PPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found PantherPoint PCH\n");
165
		WARN_ON(!IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
		/* PantherPoint is CPT compatible */
		return PCH_CPT;
	case INTEL_PCH_LPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found LynxPoint PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
		return PCH_LPT;
	case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
		return PCH_LPT;
	case INTEL_PCH_WPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
		/* WildcatPoint is LPT compatible */
		return PCH_LPT;
	case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
		/* WildcatPoint is LPT compatible */
		return PCH_LPT;
	case INTEL_PCH_SPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
		WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
		return PCH_SPT;
	case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
		WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
		return PCH_SPT;
	case INTEL_PCH_KBP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
		WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
			!IS_COFFEELAKE(dev_priv));
V
Ville Syrjälä 已提交
202 203
		/* KBP is SPT compatible */
		return PCH_SPT;
204 205 206 207 208 209 210 211
	case INTEL_PCH_CNP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
		WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
		return PCH_CNP;
	case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
		WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
		return PCH_CNP;
212 213 214 215 216
	case INTEL_PCH_CMP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Comet Lake PCH (CMP)\n");
		WARN_ON(!IS_COFFEELAKE(dev_priv));
		/* CometPoint is CNP Compatible */
		return PCH_CNP;
217 218 219 220
	case INTEL_PCH_ICP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Ice Lake PCH\n");
		WARN_ON(!IS_ICELAKE(dev_priv));
		return PCH_ICP;
221 222 223 224
	case INTEL_PCH_MCC_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Mule Creek Canyon PCH\n");
		WARN_ON(!IS_ELKHARTLAKE(dev_priv));
		return PCH_MCC;
225 226 227 228
	default:
		return PCH_NONE;
	}
}
229

230 231 232 233 234 235 236 237 238 239
static bool intel_is_virt_pch(unsigned short id,
			      unsigned short svendor, unsigned short sdevice)
{
	return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
		id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
		(id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
		 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
		 sdevice == PCI_SUBDEVICE_ID_QEMU));
}

240 241
static unsigned short
intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
242
{
243
	unsigned short id = 0;
244 245 246 247 248 249 250 251

	/*
	 * In a virtualized passthrough environment we can be in a
	 * setup where the ISA bridge is not able to be passed through.
	 * In this case, a south bridge can be emulated and we have to
	 * make an educated guess as to which PCH is really there.
	 */

252 253 254
	if (IS_ELKHARTLAKE(dev_priv))
		id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
	else if (IS_ICELAKE(dev_priv))
255 256 257 258 259
		id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
	else if (IS_CANNONLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
		id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
	else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
		id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
260 261 262 263
	else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
		id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
264 265 266 267
	else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
		id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
	else if (IS_GEN(dev_priv, 5))
		id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
268 269 270 271 272 273 274

	if (id)
		DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
	else
		DRM_DEBUG_KMS("Assuming no PCH\n");

	return id;
275 276
}

277
static void intel_detect_pch(struct drm_i915_private *dev_priv)
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
{
	struct pci_dev *pch = NULL;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
	 */
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
293
		unsigned short id;
294
		enum intel_pch pch_type;
295 296 297 298 299 300

		if (pch->vendor != PCI_VENDOR_ID_INTEL)
			continue;

		id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

301 302 303
		pch_type = intel_pch_type(dev_priv, id);
		if (pch_type != PCH_NONE) {
			dev_priv->pch_type = pch_type;
304 305
			dev_priv->pch_id = id;
			break;
306
		} else if (intel_is_virt_pch(id, pch->subsystem_vendor,
307 308
					 pch->subsystem_device)) {
			id = intel_virt_detect_pch(dev_priv);
309 310 311 312 313 314
			pch_type = intel_pch_type(dev_priv, id);

			/* Sanity check virtual PCH id */
			if (WARN_ON(id && pch_type == PCH_NONE))
				id = 0;

315 316 317
			dev_priv->pch_type = pch_type;
			dev_priv->pch_id = id;
			break;
318 319
		}
	}
320 321 322 323 324

	/*
	 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
	 * display.
	 */
325
	if (pch && !HAS_DISPLAY(dev_priv)) {
326 327 328 329 330
		DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
		dev_priv->pch_type = PCH_NOP;
		dev_priv->pch_id = 0;
	}

331 332 333 334 335 336
	if (!pch)
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
}

337 338
static int i915_getparam_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file_priv)
339
{
340
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
341
	struct pci_dev *pdev = dev_priv->drm.pdev;
342
	const struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
343 344 345 346 347 348 349
	drm_i915_getparam_t *param = data;
	int value;

	switch (param->param) {
	case I915_PARAM_IRQ_ACTIVE:
	case I915_PARAM_ALLOW_BATCHBUFFER:
	case I915_PARAM_LAST_DISPATCH:
350
	case I915_PARAM_HAS_EXEC_CONSTANTS:
351 352 353
		/* Reject all old ums/dri params. */
		return -ENODEV;
	case I915_PARAM_CHIPSET_ID:
D
David Weinehall 已提交
354
		value = pdev->device;
355 356
		break;
	case I915_PARAM_REVISION:
D
David Weinehall 已提交
357
		value = pdev->revision;
358 359
		break;
	case I915_PARAM_NUM_FENCES_AVAIL:
360
		value = dev_priv->ggtt.num_fences;
361 362 363 364 365
		break;
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
	case I915_PARAM_HAS_BSD:
366
		value = !!dev_priv->engine[VCS0];
367 368
		break;
	case I915_PARAM_HAS_BLT:
369
		value = !!dev_priv->engine[BCS0];
370 371
		break;
	case I915_PARAM_HAS_VEBOX:
372
		value = !!dev_priv->engine[VECS0];
373 374
		break;
	case I915_PARAM_HAS_BSD2:
375
		value = !!dev_priv->engine[VCS1];
376 377
		break;
	case I915_PARAM_HAS_LLC:
D
David Weinehall 已提交
378
		value = HAS_LLC(dev_priv);
379 380
		break;
	case I915_PARAM_HAS_WT:
D
David Weinehall 已提交
381
		value = HAS_WT(dev_priv);
382 383
		break;
	case I915_PARAM_HAS_ALIASING_PPGTT:
384
		value = INTEL_PPGTT(dev_priv);
385 386
		break;
	case I915_PARAM_HAS_SEMAPHORES:
387
		value = !!(dev_priv->caps.scheduler & I915_SCHEDULER_CAP_SEMAPHORES);
388 389 390 391 392 393 394 395
		break;
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
	case I915_PARAM_CMD_PARSER_VERSION:
		value = i915_cmd_parser_get_version(dev_priv);
		break;
	case I915_PARAM_SUBSLICE_TOTAL:
396
		value = intel_sseu_subslice_total(sseu);
397 398 399 400
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_EU_TOTAL:
401
		value = sseu->eu_total;
402 403 404 405
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_HAS_GPU_RESET:
406 407
		value = i915_modparams.enable_hangcheck &&
			intel_has_gpu_reset(dev_priv);
408 409
		if (value && intel_has_reset_engine(dev_priv))
			value = 2;
410 411
		break;
	case I915_PARAM_HAS_RESOURCE_STREAMER:
412
		value = 0;
413
		break;
414
	case I915_PARAM_HAS_POOLED_EU:
D
David Weinehall 已提交
415
		value = HAS_POOLED_EU(dev_priv);
416 417
		break;
	case I915_PARAM_MIN_EU_IN_POOL:
418
		value = sseu->min_eu_in_pool;
419
		break;
420
	case I915_PARAM_HUC_STATUS:
421 422 423
		value = intel_huc_check_status(&dev_priv->huc);
		if (value < 0)
			return value;
424
		break;
425 426 427 428 429 430 431
	case I915_PARAM_MMAP_GTT_VERSION:
		/* Though we've started our numbering from 1, and so class all
		 * earlier versions as 0, in effect their value is undefined as
		 * the ioctl will report EINVAL for the unknown param!
		 */
		value = i915_gem_mmap_gtt_version();
		break;
432
	case I915_PARAM_HAS_SCHEDULER:
433
		value = dev_priv->caps.scheduler;
434
		break;
C
Chris Wilson 已提交
435

D
David Weinehall 已提交
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
	case I915_PARAM_MMAP_VERSION:
		/* Remember to bump this if the version changes! */
	case I915_PARAM_HAS_GEM:
	case I915_PARAM_HAS_PAGEFLIPPING:
	case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
	case I915_PARAM_HAS_RELAXED_FENCING:
	case I915_PARAM_HAS_COHERENT_RINGS:
	case I915_PARAM_HAS_RELAXED_DELTA:
	case I915_PARAM_HAS_GEN7_SOL_RESET:
	case I915_PARAM_HAS_WAIT_TIMEOUT:
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
	case I915_PARAM_HAS_PINNED_BATCHES:
	case I915_PARAM_HAS_EXEC_NO_RELOC:
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
	case I915_PARAM_HAS_COHERENT_PHYS_GTT:
	case I915_PARAM_HAS_EXEC_SOFTPIN:
452
	case I915_PARAM_HAS_EXEC_ASYNC:
453
	case I915_PARAM_HAS_EXEC_FENCE:
454
	case I915_PARAM_HAS_EXEC_CAPTURE:
455
	case I915_PARAM_HAS_EXEC_BATCH_FIRST:
456
	case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
457
	case I915_PARAM_HAS_EXEC_SUBMIT_FENCE:
D
David Weinehall 已提交
458 459 460 461 462 463 464
		/* For the time being all of these are always true;
		 * if some supported hardware does not have one of these
		 * features this value needs to be provided from
		 * INTEL_INFO(), a feature macro, or similar.
		 */
		value = 1;
		break;
465 466 467
	case I915_PARAM_HAS_CONTEXT_ISOLATION:
		value = intel_engines_has_context_isolation(dev_priv);
		break;
468
	case I915_PARAM_SLICE_MASK:
469
		value = sseu->slice_mask;
470 471 472
		if (!value)
			return -ENODEV;
		break;
473
	case I915_PARAM_SUBSLICE_MASK:
474
		value = sseu->subslice_mask[0];
475 476 477
		if (!value)
			return -ENODEV;
		break;
478
	case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
479
		value = 1000 * RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz;
480
		break;
481 482 483
	case I915_PARAM_MMAP_GTT_COHERENT:
		value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
		break;
484 485 486 487 488
	default:
		DRM_DEBUG("Unknown parameter %d\n", param->param);
		return -EINVAL;
	}

489
	if (put_user(value, param->value))
490 491 492 493 494
		return -EFAULT;

	return 0;
}

495
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
496
{
497 498 499 500
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
501 502 503 504 505 506 507 508 509
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
510
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
511
{
512
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
513 514 515 516
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

517
	if (INTEL_GEN(dev_priv) >= 4)
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
		return ret;
	}

544
	if (INTEL_GEN(dev_priv) >= 4)
545 546 547 548 549 550 551 552 553 554
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
555
intel_setup_mchbar(struct drm_i915_private *dev_priv)
556
{
557
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
558 559 560
	u32 temp;
	bool enabled;

561
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
562 563 564 565
		return;

	dev_priv->mchbar_need_disable = false;

566
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
567 568 569 570 571 572 573 574 575 576 577
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

578
	if (intel_alloc_mchbar_resource(dev_priv))
579 580 581 582 583
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
584
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
585 586 587 588 589 590 591 592 593
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
594
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
595
{
596
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
597 598

	if (dev_priv->mchbar_need_disable) {
599
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
625
	struct drm_i915_private *dev_priv = cookie;
626

627
	intel_modeset_vga_set_state(dev_priv, state);
628 629 630 631 632 633 634
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

635 636 637
static int i915_resume_switcheroo(struct drm_device *dev);
static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);

638 639 640 641 642 643 644 645 646
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };

	if (state == VGA_SWITCHEROO_ON) {
		pr_info("switched on\n");
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
		/* i915 resume handler doesn't set to D0 */
D
David Weinehall 已提交
647
		pci_set_power_state(pdev, PCI_D0);
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
		i915_resume_switcheroo(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
		pr_info("switched off\n");
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
		i915_suspend_switcheroo(dev, pmm);
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
	 * locking inversion with the driver load path. And the access here is
	 * completely racy anyway. So don't bother with locking for now.
	 */
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

static int i915_load_modeset_init(struct drm_device *dev)
{
678
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
679
	struct pci_dev *pdev = dev_priv->drm.pdev;
680 681 682 683 684
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

685
	if (HAS_DISPLAY(dev_priv)) {
686 687 688 689 690 691
		ret = drm_vblank_init(&dev_priv->drm,
				      INTEL_INFO(dev_priv)->num_pipes);
		if (ret)
			goto out;
	}

692
	intel_bios_init(dev_priv);
693 694 695 696 697 698 699 700

	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
701
	ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
702 703 704 705 706
	if (ret && ret != -ENODEV)
		goto out;

	intel_register_dsm_handler();

D
David Weinehall 已提交
707
	ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
708 709 710 711 712 713 714 715 716 717 718 719 720 721
	if (ret)
		goto cleanup_vga_client;

	/* must happen before intel_power_domains_init_hw() on VLV/CHV */
	intel_update_rawclk(dev_priv);

	intel_power_domains_init_hw(dev_priv, false);

	intel_csr_ucode_init(dev_priv);

	ret = intel_irq_install(dev_priv);
	if (ret)
		goto cleanup_csr;

722
	intel_gmbus_setup(dev_priv);
723 724 725

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
726 727 728
	ret = intel_modeset_init(dev);
	if (ret)
		goto cleanup_irq;
729

730
	ret = i915_gem_init(dev_priv);
731
	if (ret)
732
		goto cleanup_modeset;
733

734
	intel_overlay_setup(dev_priv);
735

736
	if (!HAS_DISPLAY(dev_priv))
737 738 739 740 741 742 743 744 745
		return 0;

	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
	intel_hpd_init(dev_priv);

746 747
	intel_init_ipc(dev_priv);

748 749 750
	return 0;

cleanup_gem:
751
	i915_gem_suspend(dev_priv);
752
	i915_gem_fini_hw(dev_priv);
753
	i915_gem_fini(dev_priv);
754 755
cleanup_modeset:
	intel_modeset_cleanup(dev);
756 757
cleanup_irq:
	drm_irq_uninstall(dev);
758
	intel_gmbus_teardown(dev_priv);
759 760
cleanup_csr:
	intel_csr_ucode_fini(dev_priv);
761
	intel_power_domains_fini_hw(dev_priv);
D
David Weinehall 已提交
762
	vga_switcheroo_unregister_client(pdev);
763
cleanup_vga_client:
D
David Weinehall 已提交
764
	vga_client_register(pdev, NULL, NULL, NULL);
765 766 767 768 769 770 771
out:
	return ret;
}

static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
{
	struct apertures_struct *ap;
772
	struct pci_dev *pdev = dev_priv->drm.pdev;
773 774 775 776 777 778 779 780
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	bool primary;
	int ret;

	ap = alloc_apertures(1);
	if (!ap)
		return -ENOMEM;

781
	ap->ranges[0].base = ggtt->gmadr.start;
782 783 784 785 786
	ap->ranges[0].size = ggtt->mappable_end;

	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

787
	ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813

	kfree(ap);

	return ret;
}

static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
814
	 * by the GPU. i915_retire_requests() is called directly when we
815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
	DRM_ERROR("Failed to allocate workqueues.\n");

	return -ENOMEM;
}

843 844 845 846 847 848 849 850 851
static void i915_engines_cleanup(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id)
		kfree(engine);
}

852 853 854 855 856 857
static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

858 859 860 861
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
862 863 864 865 866
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
867 868 869
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
870 871 872 873
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
874
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
875
	pre |= IS_KBL_REVID(dev_priv, 0, KBL_REVID_A0);
876

877
	if (pre) {
878 879
		DRM_ERROR("This is a pre-production stepping. "
			  "It may not be fully functional.\n");
880 881
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
882 883
}

884 885 886 887 888 889 890 891 892 893
/**
 * i915_driver_init_early - setup state not requiring device access
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
894
static int i915_driver_init_early(struct drm_i915_private *dev_priv)
895 896 897 898 899 900
{
	int ret = 0;

	if (i915_inject_load_failure())
		return -ENODEV;

901 902
	intel_device_info_subplatform_init(dev_priv);

903 904
	intel_uncore_init_early(&dev_priv->uncore);

905 906 907
	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
L
Lyude 已提交
908

909
	mutex_init(&dev_priv->sb_lock);
910 911 912
	pm_qos_add_request(&dev_priv->sb_qos,
			   PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);

913 914 915
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);
916
	mutex_init(&dev_priv->hdcp_comp_mutex);
917

918
	i915_memcpy_init_early(dev_priv);
919
	intel_runtime_pm_init_early(&dev_priv->runtime_pm);
920

921 922
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
923
		goto err_engines;
924

925 926 927 928
	ret = i915_gem_init_early(dev_priv);
	if (ret < 0)
		goto err_workqueues;

929
	/* This must be called before any calls to HAS_PCH_* */
930
	intel_detect_pch(dev_priv);
931

932 933
	intel_wopcm_init_early(&dev_priv->wopcm);
	intel_uc_init_early(dev_priv);
934
	intel_pm_setup(dev_priv);
935
	intel_init_dpio(dev_priv);
936 937 938
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
		goto err_uc;
939
	intel_irq_init(dev_priv);
940
	intel_hangcheck_init(dev_priv);
941 942 943
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);
944
	intel_display_crc_init(dev_priv);
945

946
	intel_detect_preproduction_hw(dev_priv);
947 948 949

	return 0;

950 951 952
err_uc:
	intel_uc_cleanup_early(dev_priv);
	i915_gem_cleanup_early(dev_priv);
953
err_workqueues:
954
	i915_workqueues_cleanup(dev_priv);
955 956
err_engines:
	i915_engines_cleanup(dev_priv);
957 958 959 960 961 962 963 964 965
	return ret;
}

/**
 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
{
966
	intel_irq_fini(dev_priv);
967
	intel_power_domains_cleanup(dev_priv);
968
	intel_uc_cleanup_early(dev_priv);
969
	i915_gem_cleanup_early(dev_priv);
970
	i915_workqueues_cleanup(dev_priv);
971
	i915_engines_cleanup(dev_priv);
972 973 974

	pm_qos_remove_request(&dev_priv->sb_qos);
	mutex_destroy(&dev_priv->sb_lock);
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
}

/**
 * i915_driver_init_mmio - setup device MMIO
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
{
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

993
	if (i915_get_bridge_dev(dev_priv))
994 995
		return -EIO;

996
	ret = intel_uncore_init_mmio(&dev_priv->uncore);
997
	if (ret < 0)
998
		goto err_bridge;
999

1000 1001
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev_priv);
1002

1003 1004
	intel_device_info_init_mmio(dev_priv);

1005
	intel_uncore_prune_mmio_domains(&dev_priv->uncore);
1006

1007 1008
	intel_uc_init_mmio(dev_priv);

1009 1010 1011 1012
	ret = intel_engines_init_mmio(dev_priv);
	if (ret)
		goto err_uncore;

1013
	i915_gem_init_mmio(dev_priv);
1014 1015 1016

	return 0;

1017
err_uncore:
1018
	intel_teardown_mchbar(dev_priv);
1019
	intel_uncore_fini_mmio(&dev_priv->uncore);
1020
err_bridge:
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
{
1032
	intel_teardown_mchbar(dev_priv);
1033
	intel_uncore_fini_mmio(&dev_priv->uncore);
1034 1035 1036
	pci_dev_put(dev_priv->bridge_dev);
}

1037 1038
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
1039
	intel_gvt_sanitize_options(dev_priv);
1040 1041
}

V
Ville Syrjälä 已提交
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
#define DRAM_TYPE_STR(type) [INTEL_DRAM_ ## type] = #type

static const char *intel_dram_type_str(enum intel_dram_type type)
{
	static const char * const str[] = {
		DRAM_TYPE_STR(UNKNOWN),
		DRAM_TYPE_STR(DDR3),
		DRAM_TYPE_STR(DDR4),
		DRAM_TYPE_STR(LPDDR3),
		DRAM_TYPE_STR(LPDDR4),
	};

	if (type >= ARRAY_SIZE(str))
		type = INTEL_DRAM_UNKNOWN;

	return str[type];
}

#undef DRAM_TYPE_STR

1062 1063 1064 1065 1066
static int intel_dimm_num_devices(const struct dram_dimm_info *dimm)
{
	return dimm->ranks * 64 / (dimm->width ?: 1);
}

1067 1068
/* Returns total GB for the whole DIMM */
static int skl_get_dimm_size(u16 val)
1069
{
1070 1071 1072 1073 1074 1075
	return val & SKL_DRAM_SIZE_MASK;
}

static int skl_get_dimm_width(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
1076
		return 0;
1077

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	switch (val & SKL_DRAM_WIDTH_MASK) {
	case SKL_DRAM_WIDTH_X8:
	case SKL_DRAM_WIDTH_X16:
	case SKL_DRAM_WIDTH_X32:
		val = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int skl_get_dimm_ranks(u16 val)
{
	if (skl_get_dimm_size(val) == 0)
		return 0;

	val = (val & SKL_DRAM_RANK_MASK) >> SKL_DRAM_RANK_SHIFT;

	return val + 1;
1098 1099
}

1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
/* Returns total GB for the whole DIMM */
static int cnl_get_dimm_size(u16 val)
{
	return (val & CNL_DRAM_SIZE_MASK) / 2;
}

static int cnl_get_dimm_width(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	switch (val & CNL_DRAM_WIDTH_MASK) {
	case CNL_DRAM_WIDTH_X8:
	case CNL_DRAM_WIDTH_X16:
	case CNL_DRAM_WIDTH_X32:
		val = (val & CNL_DRAM_WIDTH_MASK) >> CNL_DRAM_WIDTH_SHIFT;
		return 8 << val;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int cnl_get_dimm_ranks(u16 val)
{
	if (cnl_get_dimm_size(val) == 0)
		return 0;

	val = (val & CNL_DRAM_RANK_MASK) >> CNL_DRAM_RANK_SHIFT;

	return val + 1;
}

1133
static bool
1134
skl_is_16gb_dimm(const struct dram_dimm_info *dimm)
1135
{
1136 1137
	/* Convert total GB to Gb per DRAM device */
	return 8 * dimm->size / (intel_dimm_num_devices(dimm) ?: 1) == 16;
1138 1139
}

1140
static void
1141 1142
skl_dram_get_dimm_info(struct drm_i915_private *dev_priv,
		       struct dram_dimm_info *dimm,
1143
		       int channel, char dimm_name, u16 val)
1144
{
1145 1146 1147 1148 1149 1150 1151 1152 1153
	if (INTEL_GEN(dev_priv) >= 10) {
		dimm->size = cnl_get_dimm_size(val);
		dimm->width = cnl_get_dimm_width(val);
		dimm->ranks = cnl_get_dimm_ranks(val);
	} else {
		dimm->size = skl_get_dimm_size(val);
		dimm->width = skl_get_dimm_width(val);
		dimm->ranks = skl_get_dimm_ranks(val);
	}
1154

1155 1156 1157 1158
	DRM_DEBUG_KMS("CH%u DIMM %c size: %u GB, width: X%u, ranks: %u, 16Gb DIMMs: %s\n",
		      channel, dimm_name, dimm->size, dimm->width, dimm->ranks,
		      yesno(skl_is_16gb_dimm(dimm)));
}
1159

1160
static int
1161 1162
skl_dram_get_channel_info(struct drm_i915_private *dev_priv,
			  struct dram_channel_info *ch,
1163 1164
			  int channel, u32 val)
{
1165 1166 1167 1168
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_l,
			       channel, 'L', val & 0xffff);
	skl_dram_get_dimm_info(dev_priv, &ch->dimm_s,
			       channel, 'S', val >> 16);
1169

1170
	if (ch->dimm_l.size == 0 && ch->dimm_s.size == 0) {
1171
		DRM_DEBUG_KMS("CH%u not populated\n", channel);
1172
		return -EINVAL;
1173
	}
1174

1175
	if (ch->dimm_l.ranks == 2 || ch->dimm_s.ranks == 2)
1176
		ch->ranks = 2;
1177
	else if (ch->dimm_l.ranks == 1 && ch->dimm_s.ranks == 1)
1178
		ch->ranks = 2;
1179
	else
1180
		ch->ranks = 1;
1181

1182
	ch->is_16gb_dimm =
1183 1184
		skl_is_16gb_dimm(&ch->dimm_l) ||
		skl_is_16gb_dimm(&ch->dimm_s);
1185

1186 1187
	DRM_DEBUG_KMS("CH%u ranks: %u, 16Gb DIMMs: %s\n",
		      channel, ch->ranks, yesno(ch->is_16gb_dimm));
1188 1189 1190 1191

	return 0;
}

1192
static bool
1193 1194
intel_is_dram_symmetric(const struct dram_channel_info *ch0,
			const struct dram_channel_info *ch1)
1195
{
1196
	return !memcmp(ch0, ch1, sizeof(*ch0)) &&
1197 1198
		(ch0->dimm_s.size == 0 ||
		 !memcmp(&ch0->dimm_l, &ch0->dimm_s, sizeof(ch0->dimm_l)));
1199 1200
}

1201 1202 1203 1204
static int
skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
1205
	struct dram_channel_info ch0 = {}, ch1 = {};
1206
	u32 val;
1207 1208
	int ret;

1209
	val = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
1210
	ret = skl_dram_get_channel_info(dev_priv, &ch0, 0, val);
1211 1212 1213
	if (ret == 0)
		dram_info->num_channels++;

1214
	val = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
1215
	ret = skl_dram_get_channel_info(dev_priv, &ch1, 1, val);
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	if (ret == 0)
		dram_info->num_channels++;

	if (dram_info->num_channels == 0) {
		DRM_INFO("Number of memory channels is zero\n");
		return -EINVAL;
	}

	/*
	 * If any of the channel is single rank channel, worst case output
	 * will be same as if single rank memory, so consider single rank
	 * memory.
	 */
1229 1230
	if (ch0.ranks == 1 || ch1.ranks == 1)
		dram_info->ranks = 1;
1231
	else
1232
		dram_info->ranks = max(ch0.ranks, ch1.ranks);
1233

1234
	if (dram_info->ranks == 0) {
1235 1236 1237
		DRM_INFO("couldn't get memory rank information\n");
		return -EINVAL;
	}
1238

1239
	dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
1240

1241
	dram_info->symmetric_memory = intel_is_dram_symmetric(&ch0, &ch1);
1242

1243 1244
	DRM_DEBUG_KMS("Memory configuration is symmetric? %s\n",
		      yesno(dram_info->symmetric_memory));
1245 1246 1247
	return 0;
}

V
Ville Syrjälä 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
static enum intel_dram_type
skl_get_dram_type(struct drm_i915_private *dev_priv)
{
	u32 val;

	val = I915_READ(SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN);

	switch (val & SKL_DRAM_DDR_TYPE_MASK) {
	case SKL_DRAM_DDR_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case SKL_DRAM_DDR_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case SKL_DRAM_DDR_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case SKL_DRAM_DDR_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

1270 1271 1272 1273 1274 1275 1276
static int
skl_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 mem_freq_khz, val;
	int ret;

V
Ville Syrjälä 已提交
1277 1278 1279
	dram_info->type = skl_get_dram_type(dev_priv);
	DRM_DEBUG_KMS("DRAM type: %s\n", intel_dram_type_str(dram_info->type));

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
	ret = skl_dram_get_channels_info(dev_priv);
	if (ret)
		return ret;

	val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
	mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
				    SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_info->bandwidth_kbps = dram_info->num_channels *
							mem_freq_khz * 8;

	if (dram_info->bandwidth_kbps == 0) {
		DRM_INFO("Couldn't get system memory bandwidth\n");
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

1300 1301 1302 1303
/* Returns Gb per DRAM device */
static int bxt_get_dimm_size(u32 val)
{
	switch (val & BXT_DRAM_SIZE_MASK) {
1304
	case BXT_DRAM_SIZE_4GBIT:
1305
		return 4;
1306
	case BXT_DRAM_SIZE_6GBIT:
1307
		return 6;
1308
	case BXT_DRAM_SIZE_8GBIT:
1309
		return 8;
1310
	case BXT_DRAM_SIZE_12GBIT:
1311
		return 12;
1312
	case BXT_DRAM_SIZE_16GBIT:
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
		return 16;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

static int bxt_get_dimm_width(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	val = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;

	return 8 << val;
}

static int bxt_get_dimm_ranks(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return 0;

	switch (val & BXT_DRAM_RANK_MASK) {
	case BXT_DRAM_RANK_SINGLE:
		return 1;
	case BXT_DRAM_RANK_DUAL:
		return 2;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

V
Ville Syrjälä 已提交
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
static enum intel_dram_type bxt_get_dimm_type(u32 val)
{
	if (!bxt_get_dimm_size(val))
		return INTEL_DRAM_UNKNOWN;

	switch (val & BXT_DRAM_TYPE_MASK) {
	case BXT_DRAM_TYPE_DDR3:
		return INTEL_DRAM_DDR3;
	case BXT_DRAM_TYPE_LPDDR3:
		return INTEL_DRAM_LPDDR3;
	case BXT_DRAM_TYPE_DDR4:
		return INTEL_DRAM_DDR4;
	case BXT_DRAM_TYPE_LPDDR4:
		return INTEL_DRAM_LPDDR4;
	default:
		MISSING_CASE(val);
		return INTEL_DRAM_UNKNOWN;
	}
}

1366 1367 1368 1369 1370
static void bxt_get_dimm_info(struct dram_dimm_info *dimm,
			      u32 val)
{
	dimm->width = bxt_get_dimm_width(val);
	dimm->ranks = bxt_get_dimm_ranks(val);
1371 1372 1373 1374 1375 1376

	/*
	 * Size in register is Gb per DRAM device. Convert to total
	 * GB to match the way we report this for non-LP platforms.
	 */
	dimm->size = bxt_get_dimm_size(val) * intel_dimm_num_devices(dimm) / 8;
1377 1378
}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
static int
bxt_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 dram_channels;
	u32 mem_freq_khz, val;
	u8 num_active_channels;
	int i;

	val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
	mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
				    BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
	num_active_channels = hweight32(dram_channels);

	/* Each active bit represents 4-byte channel */
	dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);

	if (dram_info->bandwidth_kbps == 0) {
		DRM_INFO("Couldn't get system memory bandwidth\n");
		return -EINVAL;
	}

	/*
	 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
	 */
	for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
1407
		struct dram_dimm_info dimm;
V
Ville Syrjälä 已提交
1408
		enum intel_dram_type type;
1409 1410 1411 1412 1413 1414

		val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
		if (val == 0xFFFFFFFF)
			continue;

		dram_info->num_channels++;
1415 1416

		bxt_get_dimm_info(&dimm, val);
V
Ville Syrjälä 已提交
1417 1418 1419 1420 1421
		type = bxt_get_dimm_type(val);

		WARN_ON(type != INTEL_DRAM_UNKNOWN &&
			dram_info->type != INTEL_DRAM_UNKNOWN &&
			dram_info->type != type);
1422

V
Ville Syrjälä 已提交
1423
		DRM_DEBUG_KMS("CH%u DIMM size: %u GB, width: X%u, ranks: %u, type: %s\n",
1424
			      i - BXT_D_CR_DRP0_DUNIT_START,
V
Ville Syrjälä 已提交
1425 1426
			      dimm.size, dimm.width, dimm.ranks,
			      intel_dram_type_str(type));
1427 1428 1429 1430 1431 1432

		/*
		 * If any of the channel is single rank channel,
		 * worst case output will be same as if single rank
		 * memory, so consider single rank memory.
		 */
1433
		if (dram_info->ranks == 0)
1434 1435
			dram_info->ranks = dimm.ranks;
		else if (dimm.ranks == 1)
1436
			dram_info->ranks = 1;
V
Ville Syrjälä 已提交
1437 1438 1439

		if (type != INTEL_DRAM_UNKNOWN)
			dram_info->type = type;
1440 1441
	}

V
Ville Syrjälä 已提交
1442 1443 1444
	if (dram_info->type == INTEL_DRAM_UNKNOWN ||
	    dram_info->ranks == 0) {
		DRM_INFO("couldn't get memory information\n");
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

static void
intel_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	int ret;

1458 1459 1460 1461 1462 1463 1464
	/*
	 * Assume 16Gb DIMMs are present until proven otherwise.
	 * This is only used for the level 0 watermark latency
	 * w/a which does not apply to bxt/glk.
	 */
	dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);

1465
	if (INTEL_GEN(dev_priv) < 9)
1466 1467
		return;

1468
	if (IS_GEN9_LP(dev_priv))
1469 1470
		ret = bxt_get_dram_info(dev_priv);
	else
1471
		ret = skl_get_dram_info(dev_priv);
1472 1473 1474
	if (ret)
		return;

1475 1476 1477 1478
	DRM_DEBUG_KMS("DRAM bandwidth: %u kBps, channels: %u\n",
		      dram_info->bandwidth_kbps,
		      dram_info->num_channels);

1479
	DRM_DEBUG_KMS("DRAM ranks: %u, 16Gb DIMMs: %s\n",
1480
		      dram_info->ranks, yesno(dram_info->is_16gb_dimm));
1481 1482
}

1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
static u32 gen9_edram_size_mb(struct drm_i915_private *dev_priv, u32 cap)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)];
}

static void edram_detect(struct drm_i915_private *dev_priv)
{
	u32 edram_cap = 0;

	if (!(IS_HASWELL(dev_priv) ||
	      IS_BROADWELL(dev_priv) ||
	      INTEL_GEN(dev_priv) >= 9))
		return;

	edram_cap = __raw_uncore_read32(&dev_priv->uncore, HSW_EDRAM_CAP);

	/* NB: We can't write IDICR yet because we don't have gt funcs set up */

	if (!(edram_cap & EDRAM_ENABLED))
		return;

	/*
	 * The needed capability bits for size calculation are not there with
	 * pre gen9 so return 128MB always.
	 */
	if (INTEL_GEN(dev_priv) < 9)
		dev_priv->edram_size_mb = 128;
	else
		dev_priv->edram_size_mb =
			gen9_edram_size_mb(dev_priv, edram_cap);

	DRM_INFO("Found %uMB of eDRAM\n", dev_priv->edram_size_mb);
}

1522 1523 1524 1525 1526 1527 1528 1529 1530
/**
 * i915_driver_init_hw - setup state requiring device access
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
{
D
David Weinehall 已提交
1531
	struct pci_dev *pdev = dev_priv->drm.pdev;
1532 1533 1534 1535 1536
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

1537
	intel_device_info_runtime_init(dev_priv);
1538

1539 1540
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
1541
		    !intel_vgpu_has_full_ppgtt(dev_priv)) {
1542 1543 1544 1545 1546 1547
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
	if (HAS_EXECLISTS(dev_priv)) {
		/*
		 * Older GVT emulation depends upon intercepting CSB mmio,
		 * which we no longer use, preferring to use the HWSP cache
		 * instead.
		 */
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_hwsp_emulation(dev_priv)) {
			i915_report_error(dev_priv,
					  "old vGPU host found, support for HWSP emulation required\n");
			return -ENXIO;
		}
	}

1562
	intel_sanitize_options(dev_priv);
1563

1564 1565 1566
	/* needs to be done before ggtt probe */
	edram_detect(dev_priv);

1567 1568
	i915_perf_init(dev_priv);

1569
	ret = i915_ggtt_probe_hw(dev_priv);
1570
	if (ret)
1571
		goto err_perf;
1572

1573 1574 1575 1576
	/*
	 * WARNING: Apparently we must kick fbdev drivers before vgacon,
	 * otherwise the vga fbdev driver falls over.
	 */
1577 1578 1579
	ret = i915_kick_out_firmware_fb(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1580
		goto err_ggtt;
1581 1582
	}

1583
	ret = vga_remove_vgacon(pdev);
1584 1585
	if (ret) {
		DRM_ERROR("failed to remove conflicting VGA console\n");
1586
		goto err_ggtt;
1587 1588
	}

1589
	ret = i915_ggtt_init_hw(dev_priv);
1590
	if (ret)
1591
		goto err_ggtt;
1592

1593
	ret = i915_ggtt_enable_hw(dev_priv);
1594 1595
	if (ret) {
		DRM_ERROR("failed to enable GGTT\n");
1596
		goto err_ggtt;
1597 1598
	}

D
David Weinehall 已提交
1599
	pci_set_master(pdev);
1600 1601

	/* overlay on gen2 is broken and can't address above 1G */
1602
	if (IS_GEN(dev_priv, 2)) {
D
David Weinehall 已提交
1603
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
1604 1605 1606
		if (ret) {
			DRM_ERROR("failed to set DMA mask\n");

1607
			goto err_ggtt;
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
1619
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
1620
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1621 1622 1623 1624

		if (ret) {
			DRM_ERROR("failed to set DMA mask\n");

1625
			goto err_ggtt;
1626 1627 1628 1629 1630 1631 1632 1633
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

	intel_uncore_sanitize(dev_priv);

1634
	intel_gt_init_workarounds(dev_priv);
1635 1636 1637 1638 1639 1640 1641 1642 1643

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1644 1645 1646 1647
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
1648 1649 1650 1651 1652 1653
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
1654
	 */
1655
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
1656
		if (pci_enable_msi(pdev) < 0)
1657 1658 1659
			DRM_DEBUG_DRIVER("can't enable MSI");
	}

1660 1661
	ret = intel_gvt_init(dev_priv);
	if (ret)
1662 1663 1664
		goto err_msi;

	intel_opregion_setup(dev_priv);
1665 1666 1667 1668 1669 1670
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
	intel_get_dram_info(dev_priv);

1671
	intel_bw_init_hw(dev_priv);
1672

1673 1674
	return 0;

1675 1676 1677 1678
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
	pm_qos_remove_request(&dev_priv->pm_qos);
1679
err_ggtt:
1680
	i915_ggtt_cleanup_hw(dev_priv);
1681 1682
err_perf:
	i915_perf_fini(dev_priv);
1683 1684 1685 1686 1687 1688 1689 1690 1691
	return ret;
}

/**
 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
{
D
David Weinehall 已提交
1692
	struct pci_dev *pdev = dev_priv->drm.pdev;
1693

1694 1695
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
1696 1697
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710

	pm_qos_remove_request(&dev_priv->pm_qos);
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
1711
	struct drm_device *dev = &dev_priv->drm;
1712

1713
	i915_gem_shrinker_register(dev_priv);
1714
	i915_pmu_register(dev_priv);
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725

	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev_priv))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
D
David Weinehall 已提交
1726
		i915_setup_sysfs(dev_priv);
1727 1728 1729

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
1730 1731 1732
	} else
		DRM_ERROR("Failed to register driver for userspace access!\n");

1733
	if (HAS_DISPLAY(dev_priv)) {
1734 1735 1736 1737 1738
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

1739
	if (IS_GEN(dev_priv, 5))
1740 1741
		intel_gpu_ips_init(dev_priv);

1742
	intel_audio_init(dev_priv);
1743 1744 1745 1746 1747 1748 1749 1750 1751

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
1752 1753 1754 1755 1756

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
1757
	if (HAS_DISPLAY(dev_priv))
1758
		drm_kms_helper_poll_init(dev);
1759

1760
	intel_power_domains_enable(dev_priv);
1761
	intel_runtime_pm_enable(&dev_priv->runtime_pm);
1762 1763 1764 1765 1766 1767 1768 1769
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
1770
	intel_runtime_pm_disable(&dev_priv->runtime_pm);
1771
	intel_power_domains_disable(dev_priv);
1772

1773
	intel_fbdev_unregister(dev_priv);
1774
	intel_audio_deinit(dev_priv);
1775

1776 1777 1778 1779 1780 1781 1782
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

1783 1784 1785 1786
	intel_gpu_ips_teardown();
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

1787
	i915_perf_unregister(dev_priv);
1788
	i915_pmu_unregister(dev_priv);
1789

D
David Weinehall 已提交
1790
	i915_teardown_sysfs(dev_priv);
1791
	drm_dev_unplug(&dev_priv->drm);
1792

1793
	i915_gem_shrinker_unregister(dev_priv);
1794 1795
}

1796 1797 1798 1799 1800
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
	if (drm_debug & DRM_UT_DRIVER) {
		struct drm_printer p = drm_debug_printer("i915 device info:");

1801
		drm_printf(&p, "pciid=0x%04x rev=0x%02x platform=%s (subplatform=0x%x) gen=%i\n",
1802 1803 1804
			   INTEL_DEVID(dev_priv),
			   INTEL_REVID(dev_priv),
			   intel_platform_name(INTEL_INFO(dev_priv)->platform),
1805 1806
			   intel_subplatform(RUNTIME_INFO(dev_priv),
					     INTEL_INFO(dev_priv)->platform),
1807 1808 1809
			   INTEL_GEN(dev_priv));

		intel_device_info_dump_flags(INTEL_INFO(dev_priv), &p);
1810
		intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
1811 1812 1813 1814 1815 1816
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		DRM_INFO("DRM_I915_DEBUG enabled\n");
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1817 1818
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
		DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
1819 1820
}

1821 1822 1823 1824 1825 1826 1827
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
1828
	int err;
1829 1830 1831

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
1832
		return ERR_PTR(-ENOMEM);
1833

1834 1835
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
1836
		kfree(i915);
1837
		return ERR_PTR(err);
1838 1839 1840 1841 1842 1843 1844 1845 1846
	}

	i915->drm.pdev = pdev;
	i915->drm.dev_private = i915;
	pci_set_drvdata(pdev, &i915->drm);

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
1847
	RUNTIME_INFO(i915)->device_id = pdev->device;
1848

1849
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
1850 1851 1852 1853

	return i915;
}

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

1865 1866
/**
 * i915_driver_load - setup chip and create an initial config
1867 1868
 * @pdev: PCI device
 * @ent: matching PCI ID entry
1869 1870 1871 1872 1873 1874 1875
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1876
int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
1877
{
1878 1879
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
1880 1881
	struct drm_i915_private *dev_priv;
	int ret;
1882

1883
	dev_priv = i915_driver_create(pdev, ent);
1884 1885
	if (IS_ERR(dev_priv))
		return PTR_ERR(dev_priv);
1886

1887 1888 1889 1890
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
		dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;

1891 1892
	ret = pci_enable_device(pdev);
	if (ret)
1893
		goto out_fini;
D
Damien Lespiau 已提交
1894

1895
	ret = i915_driver_init_early(dev_priv);
1896 1897
	if (ret < 0)
		goto out_pci_disable;
1898

1899
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
L
Linus Torvalds 已提交
1900

1901 1902 1903
	ret = i915_driver_init_mmio(dev_priv);
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
1904

1905 1906 1907
	ret = i915_driver_init_hw(dev_priv);
	if (ret < 0)
		goto out_cleanup_mmio;
1908

1909
	ret = i915_load_modeset_init(&dev_priv->drm);
1910
	if (ret < 0)
1911
		goto out_cleanup_hw;
1912 1913 1914

	i915_driver_register(dev_priv);

1915
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1916

1917 1918
	i915_welcome_messages(dev_priv);

1919 1920 1921 1922
	return 0;

out_cleanup_hw:
	i915_driver_cleanup_hw(dev_priv);
1923
	i915_ggtt_cleanup_hw(dev_priv);
1924 1925 1926
out_cleanup_mmio:
	i915_driver_cleanup_mmio(dev_priv);
out_runtime_pm_put:
1927
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1928 1929 1930
	i915_driver_cleanup_early(dev_priv);
out_pci_disable:
	pci_disable_device(pdev);
1931
out_fini:
1932
	i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1933
	i915_driver_destroy(dev_priv);
1934 1935 1936
	return ret;
}

1937
void i915_driver_unload(struct drm_device *dev)
1938
{
1939
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1940
	struct pci_dev *pdev = dev_priv->drm.pdev;
1941

1942
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1943

1944 1945
	i915_driver_unregister(dev_priv);

1946 1947 1948 1949 1950 1951 1952
	/*
	 * After unregistering the device to prevent any new users, cancel
	 * all in-flight requests so that we can quickly unbind the active
	 * resources.
	 */
	i915_gem_set_wedged(dev_priv);

1953 1954 1955
	/* Flush any external code that still may be under the RCU lock */
	synchronize_rcu();

1956
	i915_gem_suspend(dev_priv);
B
Ben Widawsky 已提交
1957

1958
	drm_atomic_helper_shutdown(dev);
1959

1960 1961
	intel_gvt_cleanup(dev_priv);

1962 1963
	intel_modeset_cleanup(dev);

1964
	intel_bios_cleanup(dev_priv);
1965

D
David Weinehall 已提交
1966 1967
	vga_switcheroo_unregister_client(pdev);
	vga_client_register(pdev, NULL, NULL, NULL);
1968

1969
	intel_csr_ucode_fini(dev_priv);
1970

1971 1972
	/* Free error state after interrupts are fully disabled. */
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1973
	i915_reset_error_state(dev_priv);
1974

1975
	i915_gem_fini_hw(dev_priv);
1976

1977
	intel_power_domains_fini_hw(dev_priv);
1978 1979 1980

	i915_driver_cleanup_hw(dev_priv);

1981
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1982 1983 1984 1985 1986
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1987
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
1988

1989
	disable_rpm_wakeref_asserts(rpm);
1990 1991 1992 1993 1994 1995

	i915_gem_fini(dev_priv);

	i915_ggtt_cleanup_hw(dev_priv);
	i915_driver_cleanup_mmio(dev_priv);

1996 1997
	enable_rpm_wakeref_asserts(rpm);
	intel_runtime_pm_cleanup(rpm);
1998 1999

	i915_driver_cleanup_early(dev_priv);
2000
	i915_driver_destroy(dev_priv);
2001 2002
}

2003
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2004
{
2005
	struct drm_i915_private *i915 = to_i915(dev);
2006
	int ret;
2007

2008
	ret = i915_gem_open(i915, file);
2009 2010
	if (ret)
		return ret;
2011

2012 2013
	return 0;
}
2014

2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
2032

2033
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
2034
{
2035 2036
	struct drm_i915_file_private *file_priv = file->driver_priv;

2037
	mutex_lock(&dev->struct_mutex);
2038
	i915_gem_context_close(file);
2039 2040 2041 2042
	i915_gem_release(dev, file);
	mutex_unlock(&dev->struct_mutex);

	kfree(file_priv);
2043 2044
}

2045 2046
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
2047
	struct drm_device *dev = &dev_priv->drm;
2048
	struct intel_encoder *encoder;
2049 2050

	drm_modeset_lock_all(dev);
2051 2052 2053
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
2054 2055 2056
	drm_modeset_unlock_all(dev);
}

2057 2058
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
			      bool rpm_resume);
2059
static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
2060

2061 2062 2063 2064 2065 2066 2067 2068
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
2069

2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
2080
	i915_gem_suspend(i915);
2081

2082
	return 0;
2083 2084
}

2085
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
2086
{
2087
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
2088
	struct pci_dev *pdev = dev_priv->drm.pdev;
2089
	pci_power_t opregion_target_state;
2090

2091
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2092

2093 2094
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
2095
	intel_power_domains_disable(dev_priv);
2096

2097 2098
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
2099
	pci_save_state(pdev);
J
Jesse Barnes 已提交
2100

2101
	intel_display_suspend(dev);
2102

2103
	intel_dp_mst_suspend(dev_priv);
2104

2105 2106
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
2107

2108
	intel_suspend_encoders(dev_priv);
2109

2110
	intel_suspend_hw(dev_priv);
2111

2112
	i915_gem_suspend_gtt_mappings(dev_priv);
2113

2114
	i915_save_state(dev_priv);
2115

2116
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
2117
	intel_opregion_suspend(dev_priv, opregion_target_state);
2118

2119
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
2120

2121 2122
	dev_priv->suspend_count++;

2123
	intel_csr_ucode_suspend(dev_priv);
2124

2125
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2126

2127
	return 0;
2128 2129
}

2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

2142
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
2143
{
2144
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
2145
	struct pci_dev *pdev = dev_priv->drm.pdev;
2146
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2147 2148
	int ret;

2149
	disable_rpm_wakeref_asserts(rpm);
2150

2151 2152
	i915_gem_suspend_late(dev_priv);

2153
	intel_uncore_suspend(&dev_priv->uncore);
2154

2155 2156
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
2157

2158
	ret = 0;
2159
	if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv))
2160
		bxt_enable_dc9(dev_priv);
2161
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2162 2163 2164
		hsw_enable_pc8(dev_priv);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_suspend_complete(dev_priv);
2165 2166 2167

	if (ret) {
		DRM_ERROR("Suspend complete failed: %d\n", ret);
2168
		intel_power_domains_resume(dev_priv);
2169

2170
		goto out;
2171 2172
	}

D
David Weinehall 已提交
2173
	pci_disable_device(pdev);
2174
	/*
2175
	 * During hibernation on some platforms the BIOS may try to access
2176 2177
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
2178 2179 2180 2181 2182 2183 2184
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
2185
	 */
2186
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
2187
		pci_set_power_state(pdev, PCI_D3hot);
2188

2189
out:
2190
	enable_rpm_wakeref_asserts(rpm);
2191
	if (!dev_priv->uncore.user_forcewake.count)
2192
		intel_runtime_pm_cleanup(rpm);
2193 2194

	return ret;
2195 2196
}

2197
static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
2198 2199 2200
{
	int error;

2201
	if (!dev) {
2202 2203 2204 2205 2206
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

2207 2208 2209
	if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
			 state.event != PM_EVENT_FREEZE))
		return -EINVAL;
2210 2211 2212

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
2213

2214
	error = i915_drm_suspend(dev);
2215 2216 2217
	if (error)
		return error;

2218
	return i915_drm_suspend_late(dev, false);
J
Jesse Barnes 已提交
2219 2220
}

2221
static int i915_drm_resume(struct drm_device *dev)
2222
{
2223
	struct drm_i915_private *dev_priv = to_i915(dev);
2224
	int ret;
2225

2226
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2227
	intel_sanitize_gt_powersave(dev_priv);
2228

2229 2230
	i915_gem_sanitize(dev_priv);

2231
	ret = i915_ggtt_enable_hw(dev_priv);
2232 2233 2234
	if (ret)
		DRM_ERROR("failed to re-enable GGTT\n");

2235 2236
	intel_csr_ucode_resume(dev_priv);

2237
	i915_restore_state(dev_priv);
2238
	intel_pps_unlock_regs_wa(dev_priv);
2239

2240
	intel_init_pch_refclk(dev_priv);
2241

2242 2243 2244 2245 2246
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
2247 2248
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
2249 2250 2251 2252 2253
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

2254 2255
	drm_mode_config_reset(dev);

2256
	i915_gem_resume(dev_priv);
2257

2258
	intel_modeset_init_hw(dev);
2259
	intel_init_clock_gating(dev_priv);
2260

2261 2262
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
2263
		dev_priv->display.hpd_irq_setup(dev_priv);
2264
	spin_unlock_irq(&dev_priv->irq_lock);
2265

2266
	intel_dp_mst_resume(dev_priv);
2267

2268 2269
	intel_display_resume(dev);

2270 2271
	drm_kms_helper_poll_enable(dev);

2272 2273 2274
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
2275
	 * bother with the tiny race here where we might lose hotplug
2276 2277 2278
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
2279

2280
	intel_opregion_resume(dev_priv);
2281

2282
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
2283

2284 2285
	intel_power_domains_enable(dev_priv);

2286
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2287

2288
	return 0;
2289 2290
}

2291
static int i915_drm_resume_early(struct drm_device *dev)
2292
{
2293
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
2294
	struct pci_dev *pdev = dev_priv->drm.pdev;
2295
	int ret;
2296

2297 2298 2299 2300 2301 2302 2303 2304 2305
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
2317
	ret = pci_set_power_state(pdev, PCI_D0);
2318 2319
	if (ret) {
		DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
2320
		return ret;
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
2336 2337
	if (pci_enable_device(pdev))
		return -EIO;
2338

D
David Weinehall 已提交
2339
	pci_set_master(pdev);
2340

2341
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2342

2343
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2344
		ret = vlv_resume_prepare(dev_priv, false);
2345
	if (ret)
2346 2347
		DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
			  ret);
2348

2349 2350 2351
	intel_uncore_resume_early(&dev_priv->uncore);

	i915_check_and_clear_faults(dev_priv);
2352

2353
	if (INTEL_GEN(dev_priv) >= 11 || IS_GEN9_LP(dev_priv)) {
2354
		gen9_sanitize_dc_state(dev_priv);
2355
		bxt_disable_dc9(dev_priv);
2356
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2357
		hsw_disable_pc8(dev_priv);
2358
	}
2359

2360
	intel_uncore_sanitize(dev_priv);
2361

2362
	intel_power_domains_resume(dev_priv);
2363

2364
	intel_gt_sanitize(dev_priv, true);
2365

2366
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2367

2368
	return ret;
2369 2370
}

2371
static int i915_resume_switcheroo(struct drm_device *dev)
2372
{
2373
	int ret;
2374

2375 2376 2377
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

2378
	ret = i915_drm_resume_early(dev);
2379 2380 2381
	if (ret)
		return ret;

2382 2383 2384
	return i915_drm_resume(dev);
}

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
static int i915_pm_prepare(struct device *kdev)
{
	struct pci_dev *pdev = to_pci_dev(kdev);
	struct drm_device *dev = pci_get_drvdata(pdev);

	if (!dev) {
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	return i915_drm_prepare(dev);
}

2401
static int i915_pm_suspend(struct device *kdev)
2402
{
2403 2404
	struct pci_dev *pdev = to_pci_dev(kdev);
	struct drm_device *dev = pci_get_drvdata(pdev);
2405

2406 2407
	if (!dev) {
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2408 2409
		return -ENODEV;
	}
2410

2411
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2412 2413
		return 0;

2414
	return i915_drm_suspend(dev);
2415 2416
}

2417
static int i915_pm_suspend_late(struct device *kdev)
2418
{
2419
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2420 2421

	/*
D
Damien Lespiau 已提交
2422
	 * We have a suspend ordering issue with the snd-hda driver also
2423 2424 2425 2426 2427 2428 2429
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
2430
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2431
		return 0;
2432

2433
	return i915_drm_suspend_late(dev, false);
2434 2435
}

2436
static int i915_pm_poweroff_late(struct device *kdev)
2437
{
2438
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2439

2440
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2441 2442
		return 0;

2443
	return i915_drm_suspend_late(dev, true);
2444 2445
}

2446
static int i915_pm_resume_early(struct device *kdev)
2447
{
2448
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2449

2450
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2451 2452
		return 0;

2453
	return i915_drm_resume_early(dev);
2454 2455
}

2456
static int i915_pm_resume(struct device *kdev)
2457
{
2458
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2459

2460
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2461 2462
		return 0;

2463
	return i915_drm_resume(dev);
2464 2465
}

2466
/* freeze: before creating the hibernation_image */
2467
static int i915_pm_freeze(struct device *kdev)
2468
{
2469
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2470 2471
	int ret;

2472 2473 2474 2475 2476
	if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(dev);
		if (ret)
			return ret;
	}
2477 2478 2479 2480 2481 2482

	ret = i915_gem_freeze(kdev_to_i915(kdev));
	if (ret)
		return ret;

	return 0;
2483 2484
}

2485
static int i915_pm_freeze_late(struct device *kdev)
2486
{
2487
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2488 2489
	int ret;

2490 2491 2492 2493 2494
	if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(dev, true);
		if (ret)
			return ret;
	}
2495

2496
	ret = i915_gem_freeze_late(kdev_to_i915(kdev));
2497 2498 2499 2500
	if (ret)
		return ret;

	return 0;
2501 2502 2503
}

/* thaw: called after creating the hibernation image, but before turning off. */
2504
static int i915_pm_thaw_early(struct device *kdev)
2505
{
2506
	return i915_pm_resume_early(kdev);
2507 2508
}

2509
static int i915_pm_thaw(struct device *kdev)
2510
{
2511
	return i915_pm_resume(kdev);
2512 2513 2514
}

/* restore: called after loading the hibernation image. */
2515
static int i915_pm_restore_early(struct device *kdev)
2516
{
2517
	return i915_pm_resume_early(kdev);
2518 2519
}

2520
static int i915_pm_restore(struct device *kdev)
2521
{
2522
	return i915_pm_resume(kdev);
2523 2524
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
2564
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
2565 2566

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
2567
	s->gfx_max_req_count	= I915_READ(GEN7_GFX_MAX_REQ_COUNT);
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
2608
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
2620
	s->pcbr			= I915_READ(VLV_PCBR);
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
2646
		I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
2647 2648

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
2649
	I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
2690
		I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
2715
	I915_WRITE(VLV_PCBR,			s->pcbr);
2716 2717 2718
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

2719
static int vlv_wait_for_pw_status(struct drm_i915_private *i915,
2720 2721
				  u32 mask, u32 val)
{
2722 2723 2724 2725
	i915_reg_t reg = VLV_GTLC_PW_STATUS;
	u32 reg_value;
	int ret;

2726 2727 2728 2729 2730 2731 2732
	/* The HW does not like us polling for PW_STATUS frequently, so
	 * use the sleeping loop rather than risk the busy spin within
	 * intel_wait_for_register().
	 *
	 * Transitioning between RC6 states should be at most 2ms (see
	 * valleyview_enable_rps) so use a 3ms timeout.
	 */
2733 2734 2735
	ret = wait_for(((reg_value =
			 intel_uncore_read_notrace(&i915->uncore, reg)) & mask)
		       == val, 3);
2736 2737 2738 2739 2740

	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

	return ret;
2741 2742
}

2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

2757
	err = intel_wait_for_register(&dev_priv->uncore,
2758 2759 2760 2761
				      VLV_GTLC_SURVIVABILITY_REG,
				      VLV_GFX_CLK_STATUS_BIT,
				      VLV_GFX_CLK_STATUS_BIT,
				      20);
2762 2763 2764 2765 2766 2767 2768
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
}

2769 2770
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
2771
	u32 mask;
2772
	u32 val;
2773
	int err;
2774 2775 2776 2777 2778 2779 2780 2781

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

2782 2783 2784 2785
	mask = VLV_GTLC_ALLOWWAKEACK;
	val = allow ? mask : 0;

	err = vlv_wait_for_pw_status(dev_priv, mask, val);
2786 2787
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
2788

2789 2790 2791
	return err;
}

2792 2793
static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				  bool wait_for_on)
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
{
	u32 mask;
	u32 val;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
2804 2805 2806
	 *
	 * This can fail to turn off the rc6 if the GPU is stuck after a failed
	 * reset and we are trying to force the machine to sleep.
2807
	 */
2808
	if (vlv_wait_for_pw_status(dev_priv, mask, val))
2809 2810
		DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
				 onoff(wait_for_on));
2811 2812 2813 2814 2815 2816 2817
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

2818
	DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
2819 2820 2821
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

2822
static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
2823 2824 2825 2826 2827 2828 2829 2830
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
2831
	vlv_wait_for_gt_wells(dev_priv, false);
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
2845

2846
	if (!IS_CHERRYVIEW(dev_priv))
2847
		vlv_save_gunit_s0ix_state(dev_priv);
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

2864 2865
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
				bool rpm_resume)
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
{
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

2877
	if (!IS_CHERRYVIEW(dev_priv))
2878
		vlv_restore_gunit_s0ix_state(dev_priv);
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

2890
	if (rpm_resume)
2891
		intel_init_clock_gating(dev_priv);
2892 2893 2894 2895

	return ret;
}

2896
static int intel_runtime_suspend(struct device *kdev)
2897
{
2898
	struct pci_dev *pdev = to_pci_dev(kdev);
2899
	struct drm_device *dev = pci_get_drvdata(pdev);
2900
	struct drm_i915_private *dev_priv = to_i915(dev);
2901
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
2902
	int ret;
2903

2904
	if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
2905 2906
		return -ENODEV;

2907
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
2908 2909
		return -ENODEV;

2910 2911
	DRM_DEBUG_KMS("Suspending device\n");

2912
	disable_rpm_wakeref_asserts(rpm);
2913

2914 2915 2916 2917
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
2918
	i915_gem_runtime_suspend(dev_priv);
2919

C
Chris Wilson 已提交
2920
	intel_uc_runtime_suspend(dev_priv);
2921

2922
	intel_runtime_pm_disable_interrupts(dev_priv);
2923

2924
	intel_uncore_suspend(&dev_priv->uncore);
2925

2926
	ret = 0;
2927 2928 2929 2930
	if (INTEL_GEN(dev_priv) >= 11) {
		icl_display_core_uninit(dev_priv);
		bxt_enable_dc9(dev_priv);
	} else if (IS_GEN9_LP(dev_priv)) {
2931 2932 2933 2934 2935 2936 2937 2938
		bxt_display_core_uninit(dev_priv);
		bxt_enable_dc9(dev_priv);
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
		hsw_enable_pc8(dev_priv);
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		ret = vlv_suspend_complete(dev_priv);
	}

2939 2940
	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
2941
		intel_uncore_runtime_resume(&dev_priv->uncore);
2942

2943
		intel_runtime_pm_enable_interrupts(dev_priv);
2944

2945
		intel_uc_resume(dev_priv);
2946 2947 2948 2949

		i915_gem_init_swizzling(dev_priv);
		i915_gem_restore_fences(dev_priv);

2950
		enable_rpm_wakeref_asserts(rpm);
2951

2952 2953
		return ret;
	}
2954

2955
	enable_rpm_wakeref_asserts(rpm);
2956
	intel_runtime_pm_cleanup(rpm);
2957

2958
	if (intel_uncore_arm_unclaimed_mmio_detection(&dev_priv->uncore))
2959 2960
		DRM_ERROR("Unclaimed access detected prior to suspending\n");

2961
	rpm->suspended = true;
2962 2963

	/*
2964 2965
	 * FIXME: We really should find a document that references the arguments
	 * used below!
2966
	 */
2967
	if (IS_BROADWELL(dev_priv)) {
2968 2969 2970 2971 2972 2973
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
2974
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
2975
	} else {
2976 2977 2978 2979 2980 2981 2982
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
2983
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
2984
	}
2985

2986
	assert_forcewakes_inactive(&dev_priv->uncore);
2987

2988
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2989 2990
		intel_hpd_poll_init(dev_priv);

2991
	DRM_DEBUG_KMS("Device suspended\n");
2992 2993 2994
	return 0;
}

2995
static int intel_runtime_resume(struct device *kdev)
2996
{
2997
	struct pci_dev *pdev = to_pci_dev(kdev);
2998
	struct drm_device *dev = pci_get_drvdata(pdev);
2999
	struct drm_i915_private *dev_priv = to_i915(dev);
3000
	struct intel_runtime_pm *rpm = &dev_priv->runtime_pm;
3001
	int ret = 0;
3002

3003
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
3004
		return -ENODEV;
3005 3006 3007

	DRM_DEBUG_KMS("Resuming device\n");

3008 3009
	WARN_ON_ONCE(atomic_read(&rpm->wakeref_count));
	disable_rpm_wakeref_asserts(rpm);
3010

3011
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
3012
	rpm->suspended = false;
3013
	if (intel_uncore_unclaimed_mmio(&dev_priv->uncore))
3014
		DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
3015

3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
	if (INTEL_GEN(dev_priv) >= 11) {
		bxt_disable_dc9(dev_priv);
		icl_display_core_init(dev_priv, true);
		if (dev_priv->csr.dmc_payload) {
			if (dev_priv->csr.allowed_dc_mask &
			    DC_STATE_EN_UPTO_DC6)
				skl_enable_dc6(dev_priv);
			else if (dev_priv->csr.allowed_dc_mask &
				 DC_STATE_EN_UPTO_DC5)
				gen9_enable_dc5(dev_priv);
		}
	} else if (IS_GEN9_LP(dev_priv)) {
3028 3029
		bxt_disable_dc9(dev_priv);
		bxt_display_core_init(dev_priv, true);
3030 3031 3032
		if (dev_priv->csr.dmc_payload &&
		    (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
			gen9_enable_dc5(dev_priv);
3033
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3034
		hsw_disable_pc8(dev_priv);
3035
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3036
		ret = vlv_resume_prepare(dev_priv, true);
3037
	}
3038

3039
	intel_uncore_runtime_resume(&dev_priv->uncore);
3040

3041 3042
	intel_runtime_pm_enable_interrupts(dev_priv);

3043
	intel_uc_resume(dev_priv);
3044

3045 3046 3047 3048
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
3049
	i915_gem_init_swizzling(dev_priv);
3050
	i915_gem_restore_fences(dev_priv);
3051

3052 3053 3054 3055 3056
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
3057
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
3058 3059
		intel_hpd_init(dev_priv);

3060 3061
	intel_enable_ipc(dev_priv);

3062
	enable_rpm_wakeref_asserts(rpm);
3063

3064 3065 3066 3067 3068 3069
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
3070 3071
}

3072
const struct dev_pm_ops i915_pm_ops = {
3073 3074 3075 3076
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
3077
	.prepare = i915_pm_prepare,
3078
	.suspend = i915_pm_suspend,
3079 3080
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
3081
	.resume = i915_pm_resume,
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
3098 3099 3100 3101
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
3102
	.poweroff = i915_pm_suspend,
3103
	.poweroff_late = i915_pm_poweroff_late,
3104 3105
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
3106 3107

	/* S0ix (via runtime suspend) event handlers */
3108 3109
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
3110 3111
};

3112
static const struct vm_operations_struct i915_gem_vm_ops = {
3113
	.fault = i915_gem_fault,
3114 3115
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
3116 3117
};

3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
	.compat_ioctl = i915_compat_ioctl,
	.llseek = noop_llseek,
};

3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
3144
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_RENDER_ALLOW),
3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3156
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
3157
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_RENDER_ALLOW),
3158 3159
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
3160
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_RENDER_ALLOW),
3161 3162
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
3163
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_RENDER_ALLOW),
3164 3165 3166 3167 3168 3169 3170 3171 3172
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
3173 3174
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
3175
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
3176
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
3177
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
3178 3179 3180 3181
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
3182
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_RENDER_ALLOW),
3183
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE_EXT, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
3184 3185 3186 3187 3188 3189
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
3190
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
3191 3192 3193
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_RENDER_ALLOW),
3194 3195
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_CREATE, i915_gem_vm_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_VM_DESTROY, i915_gem_vm_destroy_ioctl, DRM_RENDER_ALLOW),
3196 3197
};

L
Linus Torvalds 已提交
3198
static struct drm_driver driver = {
3199 3200
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
3201
	 */
3202
	.driver_features =
3203
	    DRIVER_GEM |
3204
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
3205
	.release = i915_driver_release,
3206
	.open = i915_driver_open,
3207
	.lastclose = i915_driver_lastclose,
3208
	.postclose = i915_driver_postclose,
3209

3210
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
3211
	.gem_free_object_unlocked = i915_gem_free_object,
3212
	.gem_vm_ops = &i915_gem_vm_ops,
3213 3214 3215 3216 3217 3218

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

3219
	.dumb_create = i915_gem_dumb_create,
3220
	.dumb_map_offset = i915_gem_mmap_gtt,
L
Linus Torvalds 已提交
3221
	.ioctls = i915_ioctls,
3222
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
3223
	.fops = &i915_driver_fops,
3224 3225 3226 3227 3228 3229
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
3230
};
3231 3232 3233 3234

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_drm.c"
#endif