amdgpu_vm.c 69.5 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81 82 83 84 85
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
86 87
};

88 89 90 91 92 93
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
94
/**
95
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
96 97 98
 *
 * @adev: amdgpu_device pointer
 *
99
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
100
 */
101 102
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
103
{
104 105 106
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
107 108
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
109 110
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
111
		return AMDGPU_VM_PTE_COUNT(adev);
112 113
	else
		/* Everything in between */
114
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
115 116 117
}

/**
118
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
119 120 121
 *
 * @adev: amdgpu_device pointer
 *
122
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
123
 */
124
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
125
{
126
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
127 128 129
}

/**
130
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
131 132
 *
 * @vm: vm providing the BOs
133
 * @validated: head of validation list
134
 * @entry: entry to add
A
Alex Deucher 已提交
135 136
 *
 * Add the page directory to the list of BOs to
137
 * validate for command submission.
A
Alex Deucher 已提交
138
 */
139 140 141
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
142
{
143
	entry->robj = vm->root.bo;
144
	entry->priority = 0;
145
	entry->tv.bo = &entry->robj->tbo;
146
	entry->tv.shared = true;
147
	entry->user_pages = NULL;
148 149
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
150

151 152 153 154 155 156 157 158 159 160 161
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
162
				    void *param, bool use_cpu_for_update)
163 164 165 166
{
	unsigned i;
	int r;

167 168 169 170 171 172
	if (use_cpu_for_update) {
		r = amdgpu_bo_kmap(parent->bo, NULL);
		if (r)
			return r;
	}

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
190 191
		r = amdgpu_vm_validate_level(entry, validate, param,
					     use_cpu_for_update);
192 193 194 195 196 197 198
		if (r)
			return r;
	}

	return r;
}

199
/**
200
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
201
 *
202
 * @adev: amdgpu device pointer
203
 * @vm: vm providing the BOs
204 205
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
206
 *
207
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
208
 */
209 210 211
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
212
{
213
	uint64_t num_evictions;
A
Alex Deucher 已提交
214

215 216 217 218 219
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
220
		return 0;
221

222 223
	return amdgpu_vm_validate_level(&vm->root, validate, param,
					vm->use_cpu_for_update);
224 225 226
}

/**
227
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
228 229 230 231 232 233
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
234
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
235 236 237
{
	unsigned i;

238 239
	if (!parent->entries)
		return;
240

241 242 243 244
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
245 246
			continue;

247 248
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
249
	}
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
267
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
268 269
}

270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
287
		adev->vm_manager.block_size;
288 289
	unsigned pt_idx, from, to;
	int r;
290
	u64 flags;
291 292 293 294

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
295 296 297
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
298 299 300 301 302
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

303 304 305 306 307
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
308 309 310 311 312

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
313 314
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
315

316 317 318 319 320 321 322 323
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

324 325 326 327 328 329 330 331 332 333 334
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
335
					     flags,
336 337 338 339
					     NULL, resv, &pt);
			if (r)
				return r;

340 341 342 343 344 345 346 347
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

348 349 350 351 352 353 354
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
355
			entry->huge_page = false;
356 357 358
		}

		if (level < adev->vm_manager.num_level) {
359 360 361 362 363
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
364 365 366 367 368 369 370 371
			if (r)
				return r;
		}
	}

	return 0;
}

372 373 374 375 376 377 378 379 380 381 382 383 384 385
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
386
	uint64_t last_pfn;
387 388 389 390 391 392 393 394 395
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
396
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
397 398 399 400 401 402 403
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

404
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
405 406
}

407 408 409 410 411 412 413 414 415 416
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
417 418
{
	return id->current_gpu_reset_count !=
419
		atomic_read(&adev->gpu_reset_counter);
420 421
}

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
442
	bool needs_flush = vm->use_cpu_for_update;
443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
487 488 489 490
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
491 492
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
493
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
494
 *
495
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
496
 */
497
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
498
		      struct amdgpu_sync *sync, struct dma_fence *fence,
499
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
500 501
{
	struct amdgpu_device *adev = ring->adev;
502
	unsigned vmhub = ring->funcs->vmhub;
503
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
504
	uint64_t fence_context = adev->fence_context + ring->idx;
505
	struct dma_fence *updates = sync->last_vm_update;
506
	struct amdgpu_vm_id *id, *idle;
507
	struct dma_fence **fences;
508 509 510
	unsigned i;
	int r = 0;

511 512 513 514 515 516
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
517
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
518 519
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
520
		return -ENOMEM;
521
	}
522
	/* Check if we have an idle VMID */
523
	i = 0;
524
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
525 526
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
527
			break;
528
		++i;
529 530
	}

531
	/* If we can't find a idle VMID to use, wait till one becomes available */
532
	if (&idle->list == &id_mgr->ids_lru) {
533 534
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
535
		struct dma_fence_array *array;
536 537 538
		unsigned j;

		for (j = 0; j < i; ++j)
539
			dma_fence_get(fences[j]);
540

541
		array = dma_fence_array_create(i, fences, fence_context,
542 543 544
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
545
				dma_fence_put(fences[j]);
546 547 548 549 550 551 552
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
553
		dma_fence_put(&array->base);
554 555 556
		if (r)
			goto error;

557
		mutex_unlock(&id_mgr->lock);
558 559 560 561 562
		return 0;

	}
	kfree(fences);

563
	job->vm_needs_flush = vm->use_cpu_for_update;
564
	/* Check if we can use a VMID already assigned to this VM */
565
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
566
		struct dma_fence *flushed;
567
		bool needs_flush = vm->use_cpu_for_update;
568 569

		/* Check all the prerequisites to using this VMID */
570
		if (amdgpu_vm_had_gpu_reset(adev, id))
571
			continue;
572 573 574 575

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

576
		if (job->vm_pd_addr != id->pd_gpu_addr)
577 578
			continue;

579 580 581 582
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
583 584

		flushed  = id->flushed_updates;
585 586 587 588 589
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
590 591
			continue;

592 593 594
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
595 596 597
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
598

599 600 601 602
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
603

604 605 606 607
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
608

609
	};
610

611 612
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
613

614 615
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
616 617
	if (r)
		goto error;
618

619
	id->pd_gpu_addr = job->vm_pd_addr;
620 621
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
622
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
623

624 625 626 627 628 629 630 631
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

632
	job->vm_id = id - id_mgr->ids;
633
	trace_amdgpu_vm_grab_id(vm, ring, job);
634 635

error:
636
	mutex_unlock(&id_mgr->lock);
637
	return r;
A
Alex Deucher 已提交
638 639
}

640 641 642 643 644 645 646 647 648 649 650
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
651
		atomic_dec(&id_mgr->reserved_vmid_num);
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
668 669 670 671 672 673 674
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
675 676 677 678 679 680 681 682 683 684 685 686
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

687 688 689 690 691 692
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
693
{
694
	const struct amdgpu_ip_block *ip_block;
695 696 697
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
698

699
	has_compute_vm_bug = false;
700 701

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
702 703 704 705 706 707 708 709 710
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
711

712 713 714 715 716
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
717
		else
718
			ring->has_compute_vm_bug = false;
719 720 721
	}
}

722 723
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
724
{
725 726 727 728 729
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
730
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
731 732 733 734 735 736 737 738 739 740 741

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
742

743 744
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
745

746
	return vm_flush_needed || gds_switch_needed;
747 748
}

749 750 751
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
752 753
}

A
Alex Deucher 已提交
754 755 756 757
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
758
 * @vm_id: vmid number to use
759
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
760
 *
761
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
762
 */
M
Monk Liu 已提交
763
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
764
{
765
	struct amdgpu_device *adev = ring->adev;
766 767 768
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
769
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
770 771 772 773 774 775
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
776
	bool vm_flush_needed = job->vm_needs_flush;
777
	unsigned patch_offset = 0;
778
	int r;
779

780 781 782 783
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
784

M
Monk Liu 已提交
785
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
786
		return 0;
787

788 789
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
790

M
Monk Liu 已提交
791 792 793
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

794
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
795
		struct dma_fence *fence;
796

797 798
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
799

800 801 802
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
803

804
		mutex_lock(&id_mgr->lock);
805 806
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
807
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
808
		mutex_unlock(&id_mgr->lock);
809
	}
810

811
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
831
	}
832
	return 0;
833 834 835 836 837 838 839 840 841 842
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
843 844
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
845
{
846 847
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
848

849
	atomic64_set(&id->owner, 0);
850 851 852 853 854 855
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
856 857
}

858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
878 879 880 881 882 883
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
884
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
904
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
905
 *
906
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
907 908 909 910 911 912 913 914 915
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
916 917 918
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
919
				  uint64_t flags)
A
Alex Deucher 已提交
920
{
921
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
922

923
	if (count < 3) {
924 925
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
926 927

	} else {
928
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
929 930 931 932
				      count, incr, flags);
	}
}

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
948
				   uint64_t flags)
949
{
950
	uint64_t src = (params->src + (addr >> 12) * 8);
951

952 953 954 955

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
956 957
}

A
Alex Deucher 已提交
958
/**
959
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
960
 *
961
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
962 963 964
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
965
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
966
 */
967
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
968 969 970
{
	uint64_t result;

971 972
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
973

974 975
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
976

977
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
978 979 980 981

	return result;
}

982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1000
	uint64_t value;
1001

1002 1003
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1004
	for (i = 0; i < count; i++) {
1005 1006 1007
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1008
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
1009
					i, value, flags);
1010 1011 1012 1013
		addr += incr;
	}
}

1014 1015
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1016 1017 1018 1019 1020
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1021
	amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.resv, owner);
1022 1023 1024 1025 1026 1027
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1028
/*
1029
 * amdgpu_vm_update_level - update a single level in the hierarchy
1030 1031 1032
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1033
 * @parent: parent directory
1034
 *
1035
 * Makes sure all entries in @parent are up to date.
1036 1037
 * Returns 0 for success, error for failure.
 */
1038 1039 1040 1041
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
1042
{
1043
	struct amdgpu_bo *shadow;
1044 1045
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1046
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
1047
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
1048
	unsigned count = 0, pt_idx, ndw = 0;
1049
	struct amdgpu_job *job;
1050
	struct amdgpu_pte_update_params params;
1051
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
1052

A
Alex Deucher 已提交
1053 1054
	int r;

1055 1056
	if (!parent->entries)
		return 0;
1057

1058 1059 1060
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	shadow = parent->bo->shadow;
A
Alex Deucher 已提交
1061

1062
	if (vm->use_cpu_for_update) {
1063
		pd_addr = (unsigned long)parent->bo->kptr;
1064
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1065
		if (unlikely(r))
1066
			return r;
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		if (shadow) {
			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1077

1078 1079
		/* padding, etc. */
		ndw = 64;
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

		pd_addr = amdgpu_bo_gpu_offset(parent->bo);

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1094 1095 1096
		if (r)
			return r;

1097 1098 1099
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1100

A
Alex Deucher 已提交
1101

1102 1103 1104
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
1105 1106 1107 1108 1109
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1110
		if (bo->shadow) {
1111
			struct amdgpu_bo *pt_shadow = bo->shadow;
1112

1113 1114
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
1115 1116 1117 1118
			if (r)
				return r;
		}

A
Alex Deucher 已提交
1119
		pt = amdgpu_bo_gpu_offset(bo);
1120
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1121 1122
		if (parent->entries[pt_idx].addr == pt ||
		    parent->entries[pt_idx].huge_page)
1123 1124
			continue;

1125
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
1126 1127 1128

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1129 1130
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1131 1132

			if (count) {
1133
				if (shadow)
1134 1135 1136 1137 1138 1139 1140 1141 1142
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1143 1144 1145 1146
			}

			count = 1;
			last_pde = pde;
1147
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1148 1149 1150 1151 1152 1153
			last_pt = pt;
		} else {
			++count;
		}
	}

1154
	if (count) {
1155
		if (vm->root.bo->shadow)
1156 1157
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1158

1159 1160
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1161
	}
A
Alex Deucher 已提交
1162

1163 1164 1165 1166 1167 1168
	if (!vm->use_cpu_for_update) {
		if (params.ib->length_dw == 0) {
			amdgpu_job_free(job);
		} else {
			amdgpu_ring_pad_ib(ring, params.ib);
			amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
1169
					 AMDGPU_FENCE_OWNER_VM);
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
			if (shadow)
				amdgpu_sync_resv(adev, &job->sync,
						 shadow->tbo.resv,
						 AMDGPU_FENCE_OWNER_VM);

			WARN_ON(params.ib->length_dw > ndw);
			r = amdgpu_job_submit(job, ring, &vm->entity,
					AMDGPU_FENCE_OWNER_VM, &fence);
			if (r)
				goto error_free;
1180

1181 1182 1183 1184 1185
			amdgpu_bo_fence(parent->bo, fence, true);
			dma_fence_put(vm->last_dir_update);
			vm->last_dir_update = dma_fence_get(fence);
			dma_fence_put(fence);
		}
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
1196

1197 1198 1199 1200
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1201 1202

	return 0;
C
Chunming Zhou 已提交
1203 1204

error_free:
1205
	amdgpu_job_free(job);
1206
	return r;
A
Alex Deucher 已提交
1207 1208
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1247 1248 1249 1250 1251 1252
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

1253 1254 1255 1256 1257 1258
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

1259
	return r;
1260 1261
}

1262
/**
1263
 * amdgpu_vm_find_entry - find the entry for an address
1264 1265 1266
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1267 1268
 * @entry: resulting entry or NULL
 * @parent: parent entry
1269
 *
1270
 * Find the vm_pt entry and it's parent for the given address.
1271
 */
1272 1273 1274
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1275 1276 1277
{
	unsigned idx, level = p->adev->vm_manager.num_level;

1278 1279 1280
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1281
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1282 1283 1284
		idx %= amdgpu_bo_size((*entry)->bo) / 8;
		*parent = *entry;
		*entry = &(*entry)->entries[idx];
1285 1286 1287
	}

	if (level)
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
static int amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
				       struct amdgpu_vm_pt *entry,
				       struct amdgpu_vm_pt *parent,
				       unsigned nptes, uint64_t dst,
				       uint64_t flags)
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;
	int r;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
	    p->func == amdgpu_vm_do_copy_ptes ||
	    !(flags & AMDGPU_PTE_VALID)) {

		dst = amdgpu_bo_gpu_offset(entry->bo);
		dst = amdgpu_gart_get_vm_pde(p->adev, dst);
		flags = AMDGPU_PTE_VALID;
	} else {
		flags |= AMDGPU_PDE_PTE;
	}

	if (entry->addr == dst &&
	    entry->huge_page == !!(flags & AMDGPU_PDE_PTE))
		return 0;

	entry->addr = dst;
	entry->huge_page = !!(flags & AMDGPU_PDE_PTE);

	if (use_cpu_update) {
		r = amdgpu_bo_kmap(parent->bo, (void *)&pd_addr);
		if (r)
			return r;
1337

1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
	} else {
		if (parent->bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->bo->shadow);
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
		pd_addr = amdgpu_bo_gpu_offset(parent->bo);
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}

	return 0;
1352 1353
}

A
Alex Deucher 已提交
1354 1355 1356
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1357
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1358 1359 1360
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1361
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1362 1363
 * @flags: mapping flags
 *
1364
 * Update the page tables in the range @start - @end.
1365
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1366
 */
1367
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1368
				  uint64_t start, uint64_t end,
1369
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1370
{
1371 1372
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1373

1374
	uint64_t addr, pe_start;
1375
	struct amdgpu_bo *pt;
1376
	unsigned nptes;
1377
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
1378
	int r;
A
Alex Deucher 已提交
1379 1380

	/* walk over the address space and update the page tables */
1381 1382 1383 1384 1385 1386 1387
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1388

A
Alex Deucher 已提交
1389 1390 1391
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1392
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1393

1394 1395 1396 1397 1398 1399 1400 1401 1402
		r = amdgpu_vm_handle_huge_pages(params, entry, parent,
						nptes, dst, flags);
		if (r)
			return r;

		if (entry->huge_page)
			continue;

		pt = entry->bo;
1403
		if (use_cpu_update) {
1404
			pe_start = (unsigned long)pt->kptr;
1405 1406 1407 1408 1409 1410 1411
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1412
			pe_start = amdgpu_bo_gpu_offset(pt);
1413
		}
A
Alex Deucher 已提交
1414

1415 1416 1417
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1418 1419
	}

1420
	return 0;
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1432
 * Returns 0 for success, -EINVAL for failure.
1433
 */
1434
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1435
				uint64_t start, uint64_t end,
1436
				uint64_t dst, uint64_t flags)
1437
{
1438 1439
	int r;

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1459
	/* SI and newer are optimized for 64KB */
1460 1461 1462
	unsigned pages_per_frag = AMDGPU_LOG2_PAGES_PER_FRAG(params->adev);
	uint64_t frag_flags = AMDGPU_PTE_FRAG(pages_per_frag);
	uint64_t frag_align = 1 << pages_per_frag;
1463 1464 1465 1466 1467

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1468
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1469 1470
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1471 1472 1473

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1474 1475 1476 1477
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1478 1479 1480 1481
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1482 1483 1484 1485
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1486 1487 1488 1489

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1490
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1491
	}
1492
	return r;
A
Alex Deucher 已提交
1493 1494 1495 1496 1497 1498
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1499
 * @exclusive: fence we need to sync to
1500 1501
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1502
 * @vm: requested vm
1503 1504 1505
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1506 1507 1508
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1509
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1510 1511 1512
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1513
				       struct dma_fence *exclusive,
1514 1515
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1516
				       struct amdgpu_vm *vm,
1517
				       uint64_t start, uint64_t last,
1518
				       uint64_t flags, uint64_t addr,
1519
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1520
{
1521
	struct amdgpu_ring *ring;
1522
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1523
	unsigned nptes, ncmds, ndw;
1524
	struct amdgpu_job *job;
1525
	struct amdgpu_pte_update_params params;
1526
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1527 1528
	int r;

1529 1530
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1531
	params.vm = vm;
1532 1533
	params.src = src;

1534 1535 1536 1537
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1538 1539 1540 1541 1542 1543 1544 1545
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1546
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1547 1548 1549 1550 1551 1552 1553 1554 1555
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1556
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1557

1558
	nptes = last - start + 1;
A
Alex Deucher 已提交
1559 1560 1561 1562 1563

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1564
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1565 1566 1567 1568

	/* padding, etc. */
	ndw = 64;

1569 1570 1571
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1572
	if (src) {
A
Alex Deucher 已提交
1573 1574 1575
		/* only copy commands needed */
		ndw += ncmds * 7;

1576 1577
		params.func = amdgpu_vm_do_copy_ptes;

1578 1579 1580
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1581

1582
		/* and also PTEs */
A
Alex Deucher 已提交
1583 1584
		ndw += nptes * 2;

1585 1586
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1587 1588 1589 1590 1591 1592
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1593 1594

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1595 1596
	}

1597 1598
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1599
		return r;
1600

1601
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1602

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1617
		addr = 0;
1618 1619
	}

1620 1621 1622 1623
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1624
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1625 1626 1627
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1628

1629
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1630 1631 1632
	if (r)
		goto error_free;

1633 1634 1635
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1636

1637 1638
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1639 1640
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1641 1642
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1643

1644
	amdgpu_bo_fence(vm->root.bo, f, true);
1645 1646
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1647
	return 0;
C
Chunming Zhou 已提交
1648 1649

error_free:
1650
	amdgpu_job_free(job);
1651
	amdgpu_vm_invalidate_level(&vm->root);
1652
	return r;
A
Alex Deucher 已提交
1653 1654
}

1655 1656 1657 1658
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1659
 * @exclusive: fence we need to sync to
1660 1661
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1662 1663
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1664
 * @flags: HW flags for the mapping
1665
 * @nodes: array of drm_mm_nodes with the MC addresses
1666 1667 1668 1669 1670 1671 1672
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1673
				      struct dma_fence *exclusive,
1674
				      uint64_t gtt_flags,
1675
				      dma_addr_t *pages_addr,
1676 1677
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1678
				      uint64_t flags,
1679
				      struct drm_mm_node *nodes,
1680
				      struct dma_fence **fence)
1681
{
1682
	uint64_t pfn, src = 0, start = mapping->start;
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1693 1694 1695
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1696 1697 1698
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1699 1700 1701 1702 1703 1704
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1705 1706
	trace_amdgpu_vm_bo_update(mapping);

1707 1708 1709 1710 1711 1712
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1713
	}
1714

1715 1716 1717
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1718

1719 1720 1721 1722 1723 1724 1725 1726
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1727

1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1740
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1741 1742
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1743 1744 1745 1746 1747
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1748 1749 1750 1751 1752
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1753
		start = last + 1;
1754

1755
	} while (unlikely(start != mapping->last + 1));
1756 1757 1758 1759

	return 0;
}

A
Alex Deucher 已提交
1760 1761 1762 1763 1764
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1765
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1766 1767 1768 1769 1770 1771
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1772
			bool clear)
A
Alex Deucher 已提交
1773 1774 1775
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1776
	dma_addr_t *pages_addr = NULL;
1777
	uint64_t gtt_flags, flags;
1778
	struct ttm_mem_reg *mem;
1779
	struct drm_mm_node *nodes;
1780
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1781 1782
	int r;

1783
	if (clear || !bo_va->bo) {
1784
		mem = NULL;
1785
		nodes = NULL;
1786 1787
		exclusive = NULL;
	} else {
1788 1789
		struct ttm_dma_tt *ttm;

1790
		mem = &bo_va->bo->tbo.mem;
1791 1792
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1793 1794 1795
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1796
		}
1797
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1798 1799
	}

1800 1801 1802 1803 1804 1805 1806 1807 1808
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1809

1810 1811 1812 1813 1814 1815
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1816 1817
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1818
					       mapping, flags, nodes,
1819
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1820 1821 1822 1823
		if (r)
			return r;
	}

1824 1825 1826 1827 1828 1829 1830 1831
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1832
	spin_lock(&vm->status_lock);
1833
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1834
	list_del_init(&bo_va->vm_status);
1835
	if (clear)
1836
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1837 1838
	spin_unlock(&vm->status_lock);

1839 1840 1841 1842 1843 1844
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

A
Alex Deucher 已提交
1845 1846 1847
	return 0;
}

1848 1849 1850 1851 1852 1853 1854 1855 1856
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1857
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1858 1859 1860 1861
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1862
/**
1863
 * amdgpu_vm_prt_get - add a PRT user
1864 1865 1866
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1867 1868 1869
	if (!adev->gart.gart_funcs->set_prt)
		return;

1870 1871 1872 1873
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1874 1875 1876 1877 1878
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1879
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1880 1881 1882
		amdgpu_vm_update_prt_state(adev);
}

1883
/**
1884
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1885 1886 1887 1888 1889
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1890
	amdgpu_vm_prt_put(cb->adev);
1891 1892 1893
	kfree(cb);
}

1894 1895 1896 1897 1898 1899
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1900
	struct amdgpu_prt_cb *cb;
1901

1902 1903 1904 1905
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1906 1907 1908 1909 1910
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1911
		amdgpu_vm_prt_put(adev);
1912 1913 1914 1915 1916 1917 1918 1919
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1935 1936 1937 1938
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1939

1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1950
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1951 1952 1953
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1954

1955 1956 1957 1958 1959 1960 1961 1962 1963
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1964
	}
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1976 1977
}

A
Alex Deucher 已提交
1978 1979 1980 1981 1982
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1983 1984
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1985 1986 1987 1988 1989 1990 1991
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1992 1993
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1994 1995
{
	struct amdgpu_bo_va_mapping *mapping;
1996
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1997 1998 1999 2000 2001 2002
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2003

2004 2005 2006
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
2007
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2008
		if (r) {
2009
			dma_fence_put(f);
A
Alex Deucher 已提交
2010
			return r;
2011
		}
2012
	}
A
Alex Deucher 已提交
2013

2014 2015 2016 2017 2018
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2019
	}
2020

A
Alex Deucher 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
2037
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
2038
{
2039
	struct amdgpu_bo_va *bo_va = NULL;
2040
	int r = 0;
A
Alex Deucher 已提交
2041 2042 2043 2044 2045 2046

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
2047

2048
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
2049 2050 2051 2052 2053 2054 2055
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2056
	if (bo_va)
2057
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
2058 2059

	return r;
A
Alex Deucher 已提交
2060 2061 2062 2063 2064 2065 2066 2067 2068
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2069
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
2089 2090
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
2091
	INIT_LIST_HEAD(&bo_va->vm_status);
2092

2093 2094
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2111
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2112 2113 2114 2115
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2116
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2117
{
2118
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
2119 2120 2121
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

2122 2123
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2124
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2125 2126
		return -EINVAL;

A
Alex Deucher 已提交
2127
	/* make sure object fit at this offset */
2128
	eaddr = saddr + size - 1;
2129 2130
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
2131 2132 2133 2134 2135
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2136 2137
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2138 2139
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2140 2141
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
2142
		return -EINVAL;
A
Alex Deucher 已提交
2143 2144 2145
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2146 2147
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2148 2149

	INIT_LIST_HEAD(&mapping->list);
2150 2151
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2152 2153 2154
	mapping->offset = offset;
	mapping->flags = flags;

2155
	list_add(&mapping->list, &bo_va->invalids);
2156
	amdgpu_vm_it_insert(mapping, &vm->va);
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2214 2215
	mapping->start = saddr;
	mapping->last = eaddr;
2216 2217 2218 2219
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2220
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2221

2222 2223 2224
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2238
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2239 2240 2241 2242 2243 2244 2245
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
2246
	bool valid = true;
A
Alex Deucher 已提交
2247

2248
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2249

2250
	list_for_each_entry(mapping, &bo_va->valids, list) {
2251
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2252 2253 2254
			break;
	}

2255 2256 2257 2258
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2259
			if (mapping->start == saddr)
2260 2261 2262
				break;
		}

2263
		if (&mapping->list == &bo_va->invalids)
2264
			return -ENOENT;
A
Alex Deucher 已提交
2265
	}
2266

A
Alex Deucher 已提交
2267
	list_del(&mapping->list);
2268
	amdgpu_vm_it_remove(mapping, &vm->va);
2269
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2270

2271
	if (valid)
A
Alex Deucher 已提交
2272
		list_add(&mapping->list, &vm->freed);
2273
	else
2274 2275
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2276 2277 2278 2279

	return 0;
}

2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2307
	INIT_LIST_HEAD(&before->list);
2308 2309 2310 2311 2312 2313

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2314
	INIT_LIST_HEAD(&after->list);
2315 2316

	/* Now gather all removed mappings */
2317 2318
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2319
		/* Remember mapping split at the start */
2320 2321 2322
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2323 2324 2325 2326 2327 2328
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2329 2330 2331
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2332
			after->offset = tmp->offset;
2333
			after->offset += after->start - tmp->start;
2334 2335 2336 2337 2338 2339
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2340 2341

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2342 2343 2344 2345
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2346
		amdgpu_vm_it_remove(tmp, &vm->va);
2347 2348
		list_del(&tmp->list);

2349 2350 2351 2352
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2353 2354 2355 2356 2357

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2358 2359
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2360
		amdgpu_vm_it_insert(before, &vm->va);
2361 2362 2363 2364 2365 2366 2367
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2368
	if (!list_empty(&after->list)) {
2369
		amdgpu_vm_it_insert(after, &vm->va);
2370 2371 2372 2373 2374 2375 2376 2377 2378
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2379 2380 2381 2382 2383 2384
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2385
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2401
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2402
		list_del(&mapping->list);
2403
		amdgpu_vm_it_remove(mapping, &vm->va);
2404
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2405 2406 2407 2408
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2409
		amdgpu_vm_it_remove(mapping, &vm->va);
2410 2411
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2412
	}
2413

2414
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2425
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2426 2427 2428 2429 2430 2431 2432
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2433 2434
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2435
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2436
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2437 2438 2439
	}
}

2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2478 2479 2480 2481 2482
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2483
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2484
 *
2485
 * Init @vm fields.
A
Alex Deucher 已提交
2486
 */
2487 2488
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2489 2490
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2491
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2492 2493
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2494
	struct amd_sched_rq *rq;
2495
	int r, i;
2496
	u64 flags;
A
Alex Deucher 已提交
2497 2498

	vm->va = RB_ROOT;
2499
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2500 2501
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2502 2503
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2504
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2505
	INIT_LIST_HEAD(&vm->freed);
2506

2507
	/* create scheduler entity for page table updates */
2508 2509 2510 2511

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2512 2513 2514 2515
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2516
		return r;
2517

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	else
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2528
	vm->last_dir_update = NULL;
2529

2530 2531 2532 2533 2534 2535 2536 2537
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2538
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2539
			     AMDGPU_GEM_DOMAIN_VRAM,
2540
			     flags,
2541
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2542
	if (r)
2543 2544
		goto error_free_sched_entity;

2545
	r = amdgpu_bo_reserve(vm->root.bo, false);
2546
	if (r)
2547
		goto error_free_root;
2548

2549
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2550 2551 2552 2553 2554 2555 2556

	if (vm->use_cpu_for_update) {
		r = amdgpu_bo_kmap(vm->root.bo, NULL);
		if (r)
			goto error_free_root;
	}

2557
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2558 2559

	return 0;
2560

2561 2562 2563 2564
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2565 2566 2567 2568 2569

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2570 2571
}

2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2592
	kvfree(level->entries);
2593 2594
}

A
Alex Deucher 已提交
2595 2596 2597 2598 2599 2600
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2601
 * Tear down @vm.
A
Alex Deucher 已提交
2602 2603 2604 2605 2606
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2607
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2608
	int i;
A
Alex Deucher 已提交
2609

2610
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2611

A
Alex Deucher 已提交
2612 2613 2614
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2615
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2616
		list_del(&mapping->list);
2617
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2618 2619 2620
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2621
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2622
			amdgpu_vm_prt_fini(adev, vm);
2623
			prt_fini_needed = false;
2624
		}
2625

A
Alex Deucher 已提交
2626
		list_del(&mapping->list);
2627
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2628 2629
	}

2630
	amdgpu_vm_free_levels(&vm->root);
2631
	dma_fence_put(vm->last_dir_update);
2632 2633
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2634
}
2635

2636 2637 2638 2639 2640 2641 2642 2643 2644
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2645 2646 2647 2648 2649
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2650

2651 2652
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2653
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2654

2655 2656 2657 2658 2659 2660
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2661
	}
2662

2663 2664
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2665 2666 2667
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2668
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2669
	atomic64_set(&adev->vm_manager.client_counter, 0);
2670
	spin_lock_init(&adev->vm_manager.prt_lock);
2671
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2689 2690
}

2691 2692 2693 2694 2695 2696 2697 2698 2699
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2700
	unsigned i, j;
2701

2702 2703 2704
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2705

2706 2707 2708 2709 2710 2711 2712 2713
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2714
	}
2715
}
C
Chunming Zhou 已提交
2716 2717 2718 2719

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2720 2721 2722
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2723 2724 2725

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2726 2727 2728 2729 2730 2731
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2732
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2733
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2734 2735 2736 2737 2738 2739 2740
		break;
	default:
		return -EINVAL;
	}

	return 0;
}