amdgpu_vm.c 56.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
62 63 64 65
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
66 67 68
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
69
		     uint64_t flags);
70 71
	/* indicate update pt or its shadow */
	bool shadow;
72 73
};

74 75 76 77 78 79
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
80
/**
81
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
82 83 84
 *
 * @adev: amdgpu_device pointer
 *
85
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
86
 */
87 88
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
89
{
90 91 92 93 94 95 96 97 98 99
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
			(amdgpu_vm_block_size * adev->vm_manager.num_level);
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
		return AMDGPU_VM_PTE_COUNT;
	else
		/* Everything in between */
		return 1 << amdgpu_vm_block_size;
A
Alex Deucher 已提交
100 101 102
}

/**
103
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
104 105 106
 *
 * @adev: amdgpu_device pointer
 *
107
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
108
 */
109
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
110
{
111
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
112 113 114
}

/**
115
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
116 117
 *
 * @vm: vm providing the BOs
118
 * @validated: head of validation list
119
 * @entry: entry to add
A
Alex Deucher 已提交
120 121
 *
 * Add the page directory to the list of BOs to
122
 * validate for command submission.
A
Alex Deucher 已提交
123
 */
124 125 126
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
127
{
128
	entry->robj = vm->root.bo;
129
	entry->priority = 0;
130
	entry->tv.bo = &entry->robj->tbo;
131
	entry->tv.shared = true;
132
	entry->user_pages = NULL;
133 134
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

177
/**
178
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
179
 *
180
 * @adev: amdgpu device pointer
181
 * @vm: vm providing the BOs
182 183
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
184
 *
185
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
186
 */
187 188 189
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
190
{
191
	uint64_t num_evictions;
A
Alex Deucher 已提交
192

193 194 195 196 197
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
198
		return 0;
199

200
	return amdgpu_vm_validate_level(&vm->root, validate, param);
201 202 203
}

/**
204
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
205 206 207 208 209 210
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
211
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
212 213 214
{
	unsigned i;

215 216
	if (!parent->entries)
		return;
217

218 219 220 221
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
222 223
			continue;

224 225
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
226
	}
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
244
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
		amdgpu_vm_block_size;
	unsigned pt_idx, from, to;
	int r;

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

		parent->entries = drm_calloc_large(num_entries,
						   sizeof(struct amdgpu_vm_pt));
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

	from = (saddr >> shift) % amdgpu_vm_num_entries(adev, level);
	to = (eaddr >> shift) % amdgpu_vm_num_entries(adev, level);

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
					     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
					     AMDGPU_GEM_CREATE_SHADOW |
					     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
					     AMDGPU_GEM_CREATE_VRAM_CLEARED,
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
			r = amdgpu_vm_alloc_levels(adev, vm, entry, saddr,
						   eaddr, level);
			if (r)
				return r;
		}
	}

	return 0;
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
339
	unsigned last_pfn;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

357
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
358 359
}

360 361 362 363 364 365 366
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
367 368 369 370
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
371 372
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
373
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
374
 *
375
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
376
 */
377
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
378
		      struct amdgpu_sync *sync, struct dma_fence *fence,
379
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
380 381
{
	struct amdgpu_device *adev = ring->adev;
382
	uint64_t fence_context = adev->fence_context + ring->idx;
383
	struct dma_fence *updates = sync->last_vm_update;
384
	struct amdgpu_vm_id *id, *idle;
385
	struct dma_fence **fences;
386 387 388 389 390 391 392
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
393

394 395
	mutex_lock(&adev->vm_manager.lock);

396
	/* Check if we have an idle VMID */
397
	i = 0;
398
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
399 400
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
401
			break;
402
		++i;
403 404
	}

405
	/* If we can't find a idle VMID to use, wait till one becomes available */
406
	if (&idle->list == &adev->vm_manager.ids_lru) {
407 408
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
409
		struct dma_fence_array *array;
410 411 412
		unsigned j;

		for (j = 0; j < i; ++j)
413
			dma_fence_get(fences[j]);
414

415
		array = dma_fence_array_create(i, fences, fence_context,
416 417 418
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
419
				dma_fence_put(fences[j]);
420 421 422 423 424 425 426
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
427
		dma_fence_put(&array->base);
428 429 430 431 432 433 434 435 436
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

437
	job->vm_needs_flush = true;
438 439 440
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
441
		struct dma_fence *flushed;
442 443 444 445

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
446

447 448 449
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
450
		if (amdgpu_vm_is_gpu_reset(adev, id))
451
			continue;
452 453 454 455

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

456
		if (job->vm_pd_addr != id->pd_gpu_addr)
457 458
			continue;

459 460 461 462
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
463
		    !dma_fence_is_signaled(id->last_flush))
464 465 466 467
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
468
		    (!flushed || dma_fence_is_later(updates, flushed)))
469 470
			continue;

471 472 473
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
474 475 476
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
477

478
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
479 480
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
481

482 483
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
484
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
485

486 487
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
488

489
	} while (i != ring->idx);
490

491 492
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
493

494 495
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
496 497
	if (r)
		goto error;
498

499 500
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
501

502
	dma_fence_put(id->last_flush);
503 504
	id->last_flush = NULL;

505 506
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
507

508
	id->pd_gpu_addr = job->vm_pd_addr;
509
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
510
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
511
	atomic64_set(&id->owner, vm->client_id);
512
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
513

514
	job->vm_id = id - adev->vm_manager.ids;
515
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
516 517

error:
518
	mutex_unlock(&adev->vm_manager.lock);
519
	return r;
A
Alex Deucher 已提交
520 521
}

522 523 524
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
525
	const struct amdgpu_ip_block *ip_block;
526

527
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
528 529 530 531 532 533 534
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

535
	if (ip_block->version->major <= 7) {
536 537
		/* gfx7 has no workaround */
		return true;
538
	} else if (ip_block->version->major == 8) {
539 540 541 542 543 544 545 546 547
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
548 549 550 551 552 553 554 555 556 557
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

	if (adev->mc.mc_funcs && adev->mc.mc_funcs->adjust_mc_addr)
		addr = adev->mc.mc_funcs->adjust_mc_addr(adev, addr);

	return addr;
}

A
Alex Deucher 已提交
558 559 560 561
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
562
 * @vm_id: vmid number to use
563
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
564
 *
565
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
566
 */
567
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
568
{
569
	struct amdgpu_device *adev = ring->adev;
570
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
571
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
572 573 574 575 576 577
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
578
	int r;
579

580 581 582 583
	if (job->vm_needs_flush || gds_switch_needed ||
		amdgpu_vm_is_gpu_reset(adev, id) ||
		amdgpu_vm_ring_has_compute_vm_bug(ring)) {
		unsigned patch_offset = 0;
584

585 586
		if (ring->funcs->init_cond_exec)
			patch_offset = amdgpu_ring_init_cond_exec(ring);
587

588 589 590 591
		if (ring->funcs->emit_pipeline_sync &&
			(job->vm_needs_flush || gds_switch_needed ||
			amdgpu_vm_ring_has_compute_vm_bug(ring)))
			amdgpu_ring_emit_pipeline_sync(ring);
592

593 594 595 596
		if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
			amdgpu_vm_is_gpu_reset(adev, id))) {
			struct dma_fence *fence;
			u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
597

598 599
			trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
			amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
600

601 602 603
			r = amdgpu_fence_emit(ring, &fence);
			if (r)
				return r;
604

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
			mutex_lock(&adev->vm_manager.lock);
			dma_fence_put(id->last_flush);
			id->last_flush = fence;
			mutex_unlock(&adev->vm_manager.lock);
		}

		if (gds_switch_needed) {
			id->gds_base = job->gds_base;
			id->gds_size = job->gds_size;
			id->gws_base = job->gws_base;
			id->gws_size = job->gws_size;
			id->oa_base = job->oa_base;
			id->oa_size = job->oa_size;
			amdgpu_ring_emit_gds_switch(ring, job->vm_id,
							job->gds_base, job->gds_size,
							job->gws_base, job->gws_size,
							job->oa_base, job->oa_size);
		}

		if (ring->funcs->patch_cond_exec)
			amdgpu_ring_patch_cond_exec(ring, patch_offset);

		/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
		if (ring->funcs->emit_switch_buffer) {
			amdgpu_ring_emit_switch_buffer(ring);
			amdgpu_ring_emit_switch_buffer(ring);
		}
	}
633
	return 0;
634 635 636 637 638 639 640 641 642 643 644 645
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
646 647 648 649 650 651 652 653
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
654 655 656 657 658 659 660 661
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
662
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
682
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
683
 *
684
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
685 686 687 688 689 690 691 692 693
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
694 695 696
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
697
				  uint64_t flags)
A
Alex Deucher 已提交
698
{
699
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
700

701
	if (count < 3) {
702 703
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
704 705

	} else {
706
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
707 708 709 710
				      count, incr, flags);
	}
}

711 712 713 714 715 716 717 718 719 720 721 722 723 724 725
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
726
				   uint64_t flags)
727
{
728
	uint64_t src = (params->src + (addr >> 12) * 8);
729

730 731 732 733

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
734 735
}

A
Alex Deucher 已提交
736
/**
737
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
738
 *
739
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
740 741 742
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
743
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
744
 */
745
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
746 747 748
{
	uint64_t result;

749 750
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
751

752 753
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
754

755
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
756 757 758 759

	return result;
}

760
/*
761
 * amdgpu_vm_update_level - update a single level in the hierarchy
762 763 764
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
765
 * @parent: parent directory
766
 *
767
 * Makes sure all entries in @parent are up to date.
768 769
 * Returns 0 for success, error for failure.
 */
770 771 772 773
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
774
{
775
	struct amdgpu_bo *shadow;
776
	struct amdgpu_ring *ring;
777
	uint64_t pd_addr, shadow_addr;
778
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
779
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
780
	unsigned count = 0, pt_idx, ndw;
781
	struct amdgpu_job *job;
782
	struct amdgpu_pte_update_params params;
783
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
784

A
Alex Deucher 已提交
785 786
	int r;

787 788
	if (!parent->entries)
		return 0;
789 790
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
791 792 793 794
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
795
	ndw += parent->last_entry_used * 6;
A
Alex Deucher 已提交
796

797 798 799
	pd_addr = amdgpu_bo_gpu_offset(parent->bo);

	shadow = parent->bo->shadow;
800 801 802 803 804 805 806 807 808 809
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

810 811
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
812
		return r;
813

814 815
	memset(&params, 0, sizeof(params));
	params.adev = adev;
816
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
817

818 819 820
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
821 822 823 824 825
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

826
		if (bo->shadow) {
827
			struct amdgpu_bo *pt_shadow = bo->shadow;
828

829 830
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
831 832 833 834
			if (r)
				return r;
		}

A
Alex Deucher 已提交
835
		pt = amdgpu_bo_gpu_offset(bo);
836
		if (parent->entries[pt_idx].addr == pt)
837 838
			continue;

839
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
840 841 842

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
843 844
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
845 846

			if (count) {
A
Alex Xie 已提交
847 848 849
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

850 851 852
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
853
							      pt_addr, count,
854 855 856
							      incr,
							      AMDGPU_PTE_VALID);

857
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
858
						      pt_addr, count, incr,
859
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
860 861 862 863
			}

			count = 1;
			last_pde = pde;
864
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
865 866 867 868 869 870
			last_pt = pt;
		} else {
			++count;
		}
	}

871
	if (count) {
A
Alex Xie 已提交
872 873
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

874
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
875
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
876 877
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
878
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
879
				      count, incr, AMDGPU_PTE_VALID);
880
	}
A
Alex Deucher 已提交
881

882 883
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
884 885 886
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
887
				 AMDGPU_FENCE_OWNER_VM);
888 889 890
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
891

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
912

913 914 915 916
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
917 918

	return 0;
C
Chunming Zhou 已提交
919 920

error_free:
921
	amdgpu_job_free(job);
922
	return r;
A
Alex Deucher 已提交
923 924
}

925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
	return amdgpu_vm_update_level(adev, vm, &vm->root, 0);
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
		idx = addr >> (amdgpu_vm_block_size * level--);
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
966 967 968
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
969
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
970 971 972
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
973
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
974 975
 * @flags: mapping flags
 *
976
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
977
 */
978
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
979
				  uint64_t start, uint64_t end,
980
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
981
{
982 983
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

984
	uint64_t cur_pe_start, cur_nptes, cur_dst;
985
	uint64_t addr; /* next GPU address to be updated */
986 987 988 989 990 991
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
992 993 994 995
	pt = amdgpu_vm_get_pt(params, addr);
	if (!pt)
		return;

996 997 998
	if (params->shadow) {
		if (!pt->shadow)
			return;
999
		pt = pt->shadow;
1000
	}
1001 1002 1003 1004 1005 1006 1007
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
1008
	cur_nptes = nptes;
1009 1010 1011 1012 1013
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
1014 1015

	/* walk over the address space and update the page tables */
1016
	while (addr < end) {
1017 1018 1019 1020
		pt = amdgpu_vm_get_pt(params, addr);
		if (!pt)
			return;

1021 1022 1023
		if (params->shadow) {
			if (!pt->shadow)
				return;
1024
			pt = pt->shadow;
1025
		}
A
Alex Deucher 已提交
1026 1027 1028 1029 1030 1031

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

1032 1033
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1034

1035 1036
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
1037
			/* The next ptb is consecutive to current ptb.
1038
			 * Don't call the update function now.
1039 1040
			 * Will update two ptbs together in future.
			*/
1041
			cur_nptes += nptes;
1042
		} else {
1043 1044
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1045

1046
			cur_pe_start = next_pe_start;
1047
			cur_nptes = nptes;
1048
			cur_dst = dst;
A
Alex Deucher 已提交
1049 1050
		}

1051
		/* for next ptb*/
A
Alex Deucher 已提交
1052 1053 1054 1055
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

1056 1057
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
1072
				uint64_t dst, uint64_t flags)
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1093 1094 1095
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1096 1097 1098 1099 1100

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1101
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1102 1103
	    (frag_start >= frag_end)) {

1104
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
1105 1106 1107 1108 1109
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1110
		amdgpu_vm_update_ptes(params, start, frag_start,
1111 1112 1113 1114 1115
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1116
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1117
			      flags | frag_flags);
1118 1119 1120 1121

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1122
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1123
	}
A
Alex Deucher 已提交
1124 1125 1126 1127 1128 1129
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1130
 * @exclusive: fence we need to sync to
1131 1132
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1133
 * @vm: requested vm
1134 1135 1136
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1137 1138 1139
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1140
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1141 1142 1143
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1144
				       struct dma_fence *exclusive,
1145 1146
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1147
				       struct amdgpu_vm *vm,
1148
				       uint64_t start, uint64_t last,
1149
				       uint64_t flags, uint64_t addr,
1150
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1151
{
1152
	struct amdgpu_ring *ring;
1153
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1154
	unsigned nptes, ncmds, ndw;
1155
	struct amdgpu_job *job;
1156
	struct amdgpu_pte_update_params params;
1157
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1158 1159
	int r;

1160 1161
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1162
	params.vm = vm;
1163 1164
	params.src = src;

1165
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1166

1167 1168 1169 1170
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1171
	nptes = last - start + 1;
A
Alex Deucher 已提交
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

1182
	if (src) {
A
Alex Deucher 已提交
1183 1184 1185
		/* only copy commands needed */
		ndw += ncmds * 7;

1186 1187
		params.func = amdgpu_vm_do_copy_ptes;

1188 1189 1190
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1191

1192
		/* and also PTEs */
A
Alex Deucher 已提交
1193 1194
		ndw += nptes * 2;

1195 1196
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1197 1198 1199 1200 1201 1202
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1203 1204

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1205 1206
	}

1207 1208
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1209
		return r;
1210

1211
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1212

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1227
		addr = 0;
1228 1229
	}

1230 1231 1232 1233
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1234
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1235 1236 1237
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1238

1239
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1240 1241 1242
	if (r)
		goto error_free;

1243
	params.shadow = true;
1244
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1245
	params.shadow = false;
1246
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1247

1248 1249
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1250 1251
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1252 1253
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1254

1255
	amdgpu_bo_fence(vm->root.bo, f, true);
1256 1257
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1258
	return 0;
C
Chunming Zhou 已提交
1259 1260

error_free:
1261
	amdgpu_job_free(job);
1262
	return r;
A
Alex Deucher 已提交
1263 1264
}

1265 1266 1267 1268
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1269
 * @exclusive: fence we need to sync to
1270 1271
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1272 1273
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1274
 * @flags: HW flags for the mapping
1275
 * @nodes: array of drm_mm_nodes with the MC addresses
1276 1277 1278 1279 1280 1281 1282
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1283
				      struct dma_fence *exclusive,
1284
				      uint64_t gtt_flags,
1285
				      dma_addr_t *pages_addr,
1286 1287
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1288
				      uint64_t flags,
1289
				      struct drm_mm_node *nodes,
1290
				      struct dma_fence **fence)
1291
{
1292
	uint64_t pfn, src = 0, start = mapping->it.start;
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1303 1304 1305
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1306 1307 1308
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1309 1310
	trace_amdgpu_vm_bo_update(mapping);

1311 1312 1313 1314 1315 1316
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1317
	}
1318

1319 1320 1321
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1322

1323 1324 1325 1326 1327 1328 1329 1330
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1331

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

		last = min((uint64_t)mapping->it.last, start + max_entries - 1);
1345 1346
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1347 1348 1349 1350 1351
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1352 1353 1354 1355 1356
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1357
		start = last + 1;
1358 1359

	} while (unlikely(start != mapping->it.last + 1));
1360 1361 1362 1363

	return 0;
}

A
Alex Deucher 已提交
1364 1365 1366 1367 1368
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1369
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1370 1371 1372 1373 1374 1375
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1376
			bool clear)
A
Alex Deucher 已提交
1377 1378 1379
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1380
	dma_addr_t *pages_addr = NULL;
1381
	uint64_t gtt_flags, flags;
1382
	struct ttm_mem_reg *mem;
1383
	struct drm_mm_node *nodes;
1384
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1385 1386
	int r;

1387
	if (clear || !bo_va->bo) {
1388
		mem = NULL;
1389
		nodes = NULL;
1390 1391
		exclusive = NULL;
	} else {
1392 1393
		struct ttm_dma_tt *ttm;

1394
		mem = &bo_va->bo->tbo.mem;
1395 1396
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1397 1398 1399
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1400
		}
1401
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1402 1403
	}

1404 1405 1406 1407 1408 1409 1410 1411 1412
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1413

1414 1415 1416 1417 1418 1419
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1420 1421
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1422
					       mapping, flags, nodes,
1423
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1424 1425 1426 1427
		if (r)
			return r;
	}

1428 1429 1430 1431 1432 1433 1434 1435
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1436
	spin_lock(&vm->status_lock);
1437
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1438
	list_del_init(&bo_va->vm_status);
1439
	if (clear)
1440
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1441 1442 1443 1444 1445
	spin_unlock(&vm->status_lock);

	return 0;
}

1446 1447 1448 1449 1450 1451 1452 1453 1454
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1455
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1456 1457 1458 1459
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1460
/**
1461
 * amdgpu_vm_prt_get - add a PRT user
1462 1463 1464
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1465 1466 1467
	if (!adev->gart.gart_funcs->set_prt)
		return;

1468 1469 1470 1471
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1472 1473 1474 1475 1476
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1477
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1478 1479 1480
		amdgpu_vm_update_prt_state(adev);
}

1481
/**
1482
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1483 1484 1485 1486 1487
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1488
	amdgpu_vm_prt_put(cb->adev);
1489 1490 1491
	kfree(cb);
}

1492 1493 1494 1495 1496 1497
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1498
	struct amdgpu_prt_cb *cb;
1499

1500 1501 1502 1503
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

		amdgpu_vm_prt_put(cb->adev);
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1533 1534 1535 1536
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1537

1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1548
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1549 1550 1551
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1552

1553 1554 1555 1556 1557 1558 1559 1560 1561
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1562
	}
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1574 1575
}

A
Alex Deucher 已提交
1576 1577 1578 1579 1580
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1581 1582
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1583 1584 1585 1586 1587 1588 1589
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1590 1591
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1592 1593
{
	struct amdgpu_bo_va_mapping *mapping;
1594
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1595 1596 1597 1598 1599 1600
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1601

1602
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1603 1604
					       0, 0, &f);
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1605
		if (r) {
1606
			dma_fence_put(f);
A
Alex Deucher 已提交
1607
			return r;
1608
		}
1609
	}
A
Alex Deucher 已提交
1610

1611 1612 1613 1614 1615
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1616
	}
1617

A
Alex Deucher 已提交
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1634
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1635
{
1636
	struct amdgpu_bo_va *bo_va = NULL;
1637
	int r = 0;
A
Alex Deucher 已提交
1638 1639 1640 1641 1642 1643

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1644

1645
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1646 1647 1648 1649 1650 1651 1652
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1653
	if (bo_va)
1654
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1655 1656

	return r;
A
Alex Deucher 已提交
1657 1658 1659 1660 1661 1662 1663 1664 1665
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1666
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1686 1687
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1688
	INIT_LIST_HEAD(&bo_va->vm_status);
1689

1690 1691
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1708
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1709 1710 1711 1712
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1713
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1714 1715 1716 1717 1718 1719
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	uint64_t eaddr;

1720 1721
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1722
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1723 1724
		return -EINVAL;

A
Alex Deucher 已提交
1725
	/* make sure object fit at this offset */
1726
	eaddr = saddr + size - 1;
1727 1728
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1729 1730 1731 1732 1733
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1734
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1735 1736 1737 1738 1739 1740 1741
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
1742
		return -EINVAL;
A
Alex Deucher 已提交
1743 1744 1745
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1746 1747
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1748 1749 1750

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1751
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1752 1753 1754
	mapping->offset = offset;
	mapping->flags = flags;

1755
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1756
	interval_tree_insert(&mapping->it, &vm->va);
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	mapping->it.start = saddr;
	mapping->it.last = eaddr;
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
	interval_tree_insert(&mapping->it, &vm->va);
A
Alex Deucher 已提交
1821

1822 1823 1824
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1838
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1839 1840 1841 1842 1843 1844 1845
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1846
	bool valid = true;
A
Alex Deucher 已提交
1847

1848
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1849

1850
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1851 1852 1853 1854
		if (mapping->it.start == saddr)
			break;
	}

1855 1856 1857 1858 1859 1860 1861 1862
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1863
		if (&mapping->list == &bo_va->invalids)
1864
			return -ENOENT;
A
Alex Deucher 已提交
1865
	}
1866

A
Alex Deucher 已提交
1867 1868
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1869
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1870

1871
	if (valid)
A
Alex Deucher 已提交
1872
		list_add(&mapping->list, &vm->freed);
1873
	else
1874 1875
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1876 1877 1878 1879

	return 0;
}

1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	struct interval_tree_node *it;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1908
	INIT_LIST_HEAD(&before->list);
1909 1910 1911 1912 1913 1914

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1915
	INIT_LIST_HEAD(&after->list);
1916 1917 1918 1919 1920 1921 1922 1923 1924

	/* Now gather all removed mappings */
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
	while (it) {
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		it = interval_tree_iter_next(it, saddr, eaddr);

		/* Remember mapping split at the start */
		if (tmp->it.start < saddr) {
1925
			before->it.start = tmp->it.start;
1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
			before->it.last = saddr - 1;
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
		if (tmp->it.last > eaddr) {
			after->it.start = eaddr + 1;
			after->it.last = tmp->it.last;
			after->offset = tmp->offset;
			after->offset += after->it.start - tmp->it.start;
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
		interval_tree_remove(&tmp->it, &vm->va);
		list_del(&tmp->list);

		if (tmp->it.start < saddr)
		    tmp->it.start = saddr;
		if (tmp->it.last > eaddr)
		    tmp->it.last = eaddr;

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1960 1961
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1962 1963 1964 1965 1966 1967 1968 1969
		interval_tree_insert(&before->it, &vm->va);
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
1970
	if (!list_empty(&after->list)) {
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
		interval_tree_insert(&after->it, &vm->va);
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
1981 1982 1983 1984 1985 1986
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1987
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2003
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2004 2005
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
2006
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2007 2008 2009 2010 2011
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
2012 2013
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2014
	}
2015

2016
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2027
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2028 2029 2030 2031 2032 2033 2034
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2035 2036
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2037
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2038
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2039 2040 2041 2042 2043 2044 2045 2046 2047
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2048
 * Init @vm fields.
A
Alex Deucher 已提交
2049 2050 2051 2052 2053
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
2054 2055
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2056
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
2057 2058
	int i, r;

2059 2060
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
2061
	vm->va = RB_ROOT;
2062
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
2063 2064
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2065
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2066
	INIT_LIST_HEAD(&vm->freed);
2067

2068
	/* create scheduler entity for page table updates */
2069 2070 2071 2072

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2073 2074 2075 2076
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2077
		return r;
2078

2079
	vm->last_dir_update = NULL;
2080

2081
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2082
			     AMDGPU_GEM_DOMAIN_VRAM,
2083
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2084
			     AMDGPU_GEM_CREATE_SHADOW |
2085 2086
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
2087
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2088
	if (r)
2089 2090
		goto error_free_sched_entity;

2091
	r = amdgpu_bo_reserve(vm->root.bo, false);
2092
	if (r)
2093
		goto error_free_root;
2094

2095
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2096
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2097 2098

	return 0;
2099

2100 2101 2102 2103
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2104 2105 2106 2107 2108

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2109 2110
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

	drm_free_large(level->entries);
}

A
Alex Deucher 已提交
2134 2135 2136 2137 2138 2139
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2140
 * Tear down @vm.
A
Alex Deucher 已提交
2141 2142 2143 2144 2145
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2146
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2147

2148
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2149

A
Alex Deucher 已提交
2150 2151 2152 2153 2154 2155 2156 2157 2158
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2159
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2160
			amdgpu_vm_prt_fini(adev, vm);
2161
			prt_fini_needed = false;
2162
		}
2163

A
Alex Deucher 已提交
2164
		list_del(&mapping->list);
2165
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2166 2167
	}

2168
	amdgpu_vm_free_levels(&vm->root);
2169
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2170
}
2171

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
2186 2187
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
2188
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
2189 2190
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
2191
	}
2192

2193 2194
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2195 2196 2197
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2198
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2199
	atomic64_set(&adev->vm_manager.client_counter, 0);
2200
	spin_lock_init(&adev->vm_manager.prt_lock);
2201
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2202 2203
}

2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

2215 2216 2217
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

2218
		dma_fence_put(adev->vm_manager.ids[i].first);
2219
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
2220
		dma_fence_put(id->flushed_updates);
2221
		dma_fence_put(id->last_flush);
2222
	}
2223
}