amdgpu_vm.c 42.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Special value that no flush is necessary */
#define AMDGPU_VM_NO_FLUSH (~0ll)

57 58 59 60 61 62 63 64 65 66 67 68
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
struct amdgpu_vm_update_params {
	/* address where to copy page table entries from */
	uint64_t src;
	/* DMA addresses to use for mapping */
	dma_addr_t *pages_addr;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
};

A
Alex Deucher 已提交
69 70 71 72 73
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
74
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
75 76 77 78 79 80 81 82 83 84 85
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
86
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
87 88 89 90 91 92 93
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
94
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
95 96
 *
 * @vm: vm providing the BOs
97
 * @validated: head of validation list
98
 * @entry: entry to add
A
Alex Deucher 已提交
99 100
 *
 * Add the page directory to the list of BOs to
101
 * validate for command submission.
A
Alex Deucher 已提交
102
 */
103 104 105
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
106
{
107 108 109 110
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
111
	entry->user_pages = NULL;
112 113
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
114

115
/**
116
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
117
 *
118
 * @adev: amdgpu device pointer
119
 * @vm: vm providing the BOs
120
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
121
 *
122 123
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
124
 */
125 126
void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			  struct list_head *duplicates)
A
Alex Deucher 已提交
127
{
128
	uint64_t num_evictions;
129
	unsigned i;
A
Alex Deucher 已提交
130

131 132 133 134 135 136 137
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
		return;

A
Alex Deucher 已提交
138
	/* add the vm page table to the list */
139 140 141 142
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
143 144
			continue;

145
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
146
	}
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
174 175
}

176 177 178 179 180 181 182
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
183 184 185 186
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
187 188
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
189
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
190
 *
191
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
192
 */
193
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
194
		      struct amdgpu_sync *sync, struct fence *fence,
195
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
196 197
{
	struct amdgpu_device *adev = ring->adev;
198
	struct fence *updates = sync->last_vm_update;
199
	struct amdgpu_vm_id *id, *idle;
200 201 202 203 204 205 206 207
	struct fence **fences;
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
208

209 210
	mutex_lock(&adev->vm_manager.lock);

211
	/* Check if we have an idle VMID */
212
	i = 0;
213
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
214 215
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
216
			break;
217
		++i;
218 219
	}

220
	/* If we can't find a idle VMID to use, wait till one becomes available */
221
	if (&idle->list == &adev->vm_manager.ids_lru) {
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
		struct fence_array *array;
		unsigned j;

		for (j = 0; j < i; ++j)
			fence_get(fences[j]);

		array = fence_array_create(i, fences, fence_context,
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
				fence_put(fences[j]);
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
		fence_put(&array->base);
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

252
	job->vm_needs_flush = true;
253 254 255 256
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
		struct fence *flushed;
257
		bool same_ring = ring->idx == i;
258 259 260 261

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
262

263 264 265
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
266
		if (amdgpu_vm_is_gpu_reset(adev, id))
267
			continue;
268 269 270 271

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

272
		if (job->vm_pd_addr != id->pd_gpu_addr)
273 274
			continue;

275
		if (!same_ring &&
276 277 278 279 280 281 282 283
		    (!id->last_flush || !fence_is_signaled(id->last_flush)))
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
		    (!flushed || fence_is_later(updates, flushed)))
			continue;

284 285 286
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
287 288 289
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
290

291
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
292 293
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
294

295 296 297
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
		trace_amdgpu_vm_grab_id(vm, ring->idx, job->vm_id, job->vm_pd_addr);
298

299 300
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
301

302
	} while (i != ring->idx);
303

304 305
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
306

307 308
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
309 310
	if (r)
		goto error;
311

312 313
	fence_put(id->first);
	id->first = fence_get(fence);
314

315 316 317
	fence_put(id->last_flush);
	id->last_flush = NULL;

318 319
	fence_put(id->flushed_updates);
	id->flushed_updates = fence_get(updates);
320

321
	id->pd_gpu_addr = job->vm_pd_addr;
322
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
323
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
324
	atomic64_set(&id->owner, vm->client_id);
325
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
326

327 328
	job->vm_id = id - adev->vm_manager.ids;
	trace_amdgpu_vm_grab_id(vm, ring->idx, job->vm_id, job->vm_pd_addr);
329 330

error:
331
	mutex_unlock(&adev->vm_manager.lock);
332
	return r;
A
Alex Deucher 已提交
333 334
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	const struct amdgpu_ip_block_version *ip_block;

	if (ring->type != AMDGPU_RING_TYPE_COMPUTE)
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

	if (ip_block->major <= 7) {
		/* gfx7 has no workaround */
		return true;
	} else if (ip_block->major == 8) {
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Deucher 已提交
361 362 363 364
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
365
 * @vm_id: vmid number to use
366
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
367
 *
368
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
369
 */
370
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
371
{
372
	struct amdgpu_device *adev = ring->adev;
373
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
374
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
375 376 377 378 379 380
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
381
	int r;
382 383

	if (ring->funcs->emit_pipeline_sync && (
384
	    job->vm_needs_flush || gds_switch_needed ||
385
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
386
		amdgpu_ring_emit_pipeline_sync(ring);
387

388 389
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
390 391
		struct fence *fence;

392 393
		trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
394

395 396 397 398
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

399
		mutex_lock(&adev->vm_manager.lock);
400 401
		fence_put(id->last_flush);
		id->last_flush = fence;
402
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
403
	}
404

405
	if (gds_switch_needed) {
406 407 408 409 410 411 412 413 414 415
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
416
	}
417 418

	return 0;
419 420 421 422 423 424 425 426 427 428 429 430
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
431 432 433 434 435 436 437 438
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
439 440 441 442 443 444 445 446
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
447
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * amdgpu_vm_update_pages - helper to call the right asic function
 *
 * @adev: amdgpu_device pointer
470
 * @vm_update_params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
471 472 473 474 475 476 477 478 479 480
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
481 482
				   struct amdgpu_vm_update_params
					*vm_update_params,
A
Alex Deucher 已提交
483 484
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
485
				   uint32_t flags)
A
Alex Deucher 已提交
486 487 488
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

489 490 491
	if (vm_update_params->src) {
		amdgpu_vm_copy_pte(adev, vm_update_params->ib,
			pe, (vm_update_params->src + (addr >> 12) * 8), count);
A
Alex Deucher 已提交
492

493 494 495 496
	} else if (vm_update_params->pages_addr) {
		amdgpu_vm_write_pte(adev, vm_update_params->ib,
			vm_update_params->pages_addr,
			pe, addr, count, incr, flags);
497 498

	} else if (count < 3) {
499
		amdgpu_vm_write_pte(adev, vm_update_params->ib, NULL, pe, addr,
500
				    count, incr, flags);
A
Alex Deucher 已提交
501 502

	} else {
503
		amdgpu_vm_set_pte_pde(adev, vm_update_params->ib, pe, addr,
A
Alex Deucher 已提交
504 505 506 507 508 509 510 511 512
				      count, incr, flags);
	}
}

/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
513 514
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
515 516
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
517
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
518 519
			      struct amdgpu_bo *bo)
{
520
	struct amdgpu_ring *ring;
521
	struct fence *fence = NULL;
522
	struct amdgpu_job *job;
523
	struct amdgpu_vm_update_params vm_update_params;
A
Alex Deucher 已提交
524 525 526 527
	unsigned entries;
	uint64_t addr;
	int r;

528
	memset(&vm_update_params, 0, sizeof(vm_update_params));
529 530
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
531 532 533 534
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
535 536
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
537
		goto error;
A
Alex Deucher 已提交
538 539 540 541

	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

542 543
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
544
		goto error;
A
Alex Deucher 已提交
545

546 547
	vm_update_params.ib = &job->ibs[0];
	amdgpu_vm_update_pages(adev, &vm_update_params, addr, 0, entries,
548 549 550 551
			       0, 0);
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
552 553
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
554 555 556
	if (r)
		goto error_free;

557
	amdgpu_bo_fence(bo, fence, true);
558
	fence_put(fence);
559
	return 0;
560

A
Alex Deucher 已提交
561
error_free:
562
	amdgpu_job_free(job);
A
Alex Deucher 已提交
563

564
error:
A
Alex Deucher 已提交
565 566 567 568
	return r;
}

/**
569
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
570
 *
571
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
572 573 574
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
575
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
576
 */
577
uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
578 579 580
{
	uint64_t result;

581 582 583 584 585 586 587 588 589 590 591
	if (pages_addr) {
		/* page table offset */
		result = pages_addr[addr >> PAGE_SHIFT];

		/* in case cpu page size != gpu page size*/
		result |= addr & (~PAGE_MASK);

	} else {
		/* No mapping required */
		result = addr;
	}
A
Alex Deucher 已提交
592

593
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
594 595 596 597 598 599 600 601 602 603 604 605 606

	return result;
}

/**
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
607
 * and updates the page directory.
A
Alex Deucher 已提交
608 609 610 611 612
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
613
	struct amdgpu_ring *ring;
A
Alex Deucher 已提交
614 615 616 617 618
	struct amdgpu_bo *pd = vm->page_directory;
	uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
619
	struct amdgpu_job *job;
620
	struct amdgpu_vm_update_params vm_update_params;
621
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
622

A
Alex Deucher 已提交
623 624
	int r;

625
	memset(&vm_update_params, 0, sizeof(vm_update_params));
626 627
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
628 629 630 631 632 633
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

634 635
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
636
		return r;
637

638
	vm_update_params.ib = &job->ibs[0];
A
Alex Deucher 已提交
639 640 641

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
642
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
		    ((last_pt + incr * count) != pt)) {

			if (count) {
658
				amdgpu_vm_update_pages(adev, &vm_update_params,
659 660 661
						       last_pde, last_pt,
						       count, incr,
						       AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
662 663 664 665 666 667 668 669 670 671 672
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
673 674 675
		amdgpu_vm_update_pages(adev, &vm_update_params,
					last_pde, last_pt,
					count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
676

677 678
	if (vm_update_params.ib->length_dw != 0) {
		amdgpu_ring_pad_ib(ring, vm_update_params.ib);
679 680
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
681
		WARN_ON(vm_update_params.ib->length_dw > ndw);
682 683
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
684 685
		if (r)
			goto error_free;
686

687
		amdgpu_bo_fence(pd, fence, true);
688 689
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
690
		fence_put(fence);
C
Chunming Zhou 已提交
691

692 693
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
694
	}
A
Alex Deucher 已提交
695 696

	return 0;
C
Chunming Zhou 已提交
697 698

error_free:
699
	amdgpu_job_free(job);
700
	return r;
A
Alex Deucher 已提交
701 702 703 704 705 706
}

/**
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @adev: amdgpu_device pointer
707
 * @vm_update_params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
708 709 710 711 712 713
 * @pe_start: first PTE to handle
 * @pe_end: last PTE to handle
 * @addr: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
714 715
				struct amdgpu_vm_update_params
					*vm_update_params,
A
Alex Deucher 已提交
716
				uint64_t pe_start, uint64_t pe_end,
717
				uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
	uint64_t frag_align = 0x80;

	uint64_t frag_start = ALIGN(pe_start, frag_align);
	uint64_t frag_end = pe_end & ~(frag_align - 1);

	unsigned count;

747 748 749 750
	/* Abort early if there isn't anything to do */
	if (pe_start == pe_end)
		return;

A
Alex Deucher 已提交
751
	/* system pages are non continuously */
752 753
	if (vm_update_params->src || vm_update_params->pages_addr ||
		!(flags & AMDGPU_PTE_VALID) || (frag_start >= frag_end)) {
A
Alex Deucher 已提交
754 755

		count = (pe_end - pe_start) / 8;
756
		amdgpu_vm_update_pages(adev, vm_update_params, pe_start,
757 758
				       addr, count, AMDGPU_GPU_PAGE_SIZE,
				       flags);
A
Alex Deucher 已提交
759 760 761 762 763 764
		return;
	}

	/* handle the 4K area at the beginning */
	if (pe_start != frag_start) {
		count = (frag_start - pe_start) / 8;
765
		amdgpu_vm_update_pages(adev, vm_update_params, pe_start, addr,
766
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
767 768 769 770 771
		addr += AMDGPU_GPU_PAGE_SIZE * count;
	}

	/* handle the area in the middle */
	count = (frag_end - frag_start) / 8;
772
	amdgpu_vm_update_pages(adev, vm_update_params, frag_start, addr, count,
773
			       AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
A
Alex Deucher 已提交
774 775 776 777 778

	/* handle the 4K area at the end */
	if (frag_end != pe_end) {
		addr += AMDGPU_GPU_PAGE_SIZE * count;
		count = (pe_end - frag_end) / 8;
779
		amdgpu_vm_update_pages(adev, vm_update_params, frag_end, addr,
780
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
781 782 783 784 785 786 787
	}
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
 * @adev: amdgpu_device pointer
788
 * @vm_update_params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
789 790 791
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
792
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
793 794
 * @flags: mapping flags
 *
795
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
796
 */
797
static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
798 799
				  struct amdgpu_vm_update_params
					*vm_update_params,
800 801 802
				  struct amdgpu_vm *vm,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
803
{
804 805
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

806
	uint64_t cur_pe_start, cur_pe_end, cur_dst;
807
	uint64_t addr; /* next GPU address to be updated */
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
	pt = vm->page_tables[pt_idx].entry.robj;

	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
	cur_pe_end = cur_pe_start + 8 * nptes;
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
831 832

	/* walk over the address space and update the page tables */
833 834 835
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
		pt = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
836 837 838 839 840 841

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

842 843
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
844

845 846 847 848 849 850 851
		if (cur_pe_end == next_pe_start) {
			/* The next ptb is consecutive to current ptb.
			 * Don't call amdgpu_vm_frag_ptes now.
			 * Will update two ptbs together in future.
			*/
			cur_pe_end += 8 * nptes;
		} else {
852
			amdgpu_vm_frag_ptes(adev, vm_update_params,
853 854
					    cur_pe_start, cur_pe_end,
					    cur_dst, flags);
A
Alex Deucher 已提交
855

856 857 858
			cur_pe_start = next_pe_start;
			cur_pe_end = next_pe_start + 8 * nptes;
			cur_dst = dst;
A
Alex Deucher 已提交
859 860
		}

861
		/* for next ptb*/
A
Alex Deucher 已提交
862 863 864 865
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

866 867
	amdgpu_vm_frag_ptes(adev, vm_update_params, cur_pe_start,
			    cur_pe_end, cur_dst, flags);
A
Alex Deucher 已提交
868 869 870 871 872 873
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
874
 * @exclusive: fence we need to sync to
875 876
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
877
 * @vm: requested vm
878 879 880
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
881 882 883
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
884
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
885 886 887
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
888
				       struct fence *exclusive,
889 890
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
891
				       struct amdgpu_vm *vm,
892 893 894
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
895
{
896
	struct amdgpu_ring *ring;
897
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
898
	unsigned nptes, ncmds, ndw;
899
	struct amdgpu_job *job;
900
	struct amdgpu_vm_update_params vm_update_params;
901
	struct fence *f = NULL;
A
Alex Deucher 已提交
902 903
	int r;

904
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
905 906 907
	memset(&vm_update_params, 0, sizeof(vm_update_params));
	vm_update_params.src = src;
	vm_update_params.pages_addr = pages_addr;
908

909 910 911 912
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

913
	nptes = last - start + 1;
A
Alex Deucher 已提交
914 915 916 917 918 919 920 921 922 923

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

924
	if (vm_update_params.src) {
A
Alex Deucher 已提交
925 926 927
		/* only copy commands needed */
		ndw += ncmds * 7;

928
	} else if (vm_update_params.pages_addr) {
A
Alex Deucher 已提交
929 930 931 932 933 934 935 936 937 938 939 940 941 942
		/* header for write data commands */
		ndw += ncmds * 4;

		/* body of write data command */
		ndw += nptes * 2;

	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}

943 944
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
945
		return r;
946

947
	vm_update_params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
948

949 950 951 952
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

953
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
954 955 956
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
957

958 959 960 961
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

962
	amdgpu_vm_update_ptes(adev, &vm_update_params, vm, start,
963
			      last + 1, addr, flags);
A
Alex Deucher 已提交
964

965 966
	amdgpu_ring_pad_ib(ring, vm_update_params.ib);
	WARN_ON(vm_update_params.ib->length_dw > ndw);
967 968
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
969 970
	if (r)
		goto error_free;
A
Alex Deucher 已提交
971

972
	amdgpu_bo_fence(vm->page_directory, f, true);
973 974 975 976
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
977
	fence_put(f);
A
Alex Deucher 已提交
978
	return 0;
C
Chunming Zhou 已提交
979 980

error_free:
981
	amdgpu_job_free(job);
982
	return r;
A
Alex Deucher 已提交
983 984
}

985 986 987 988
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
989
 * @exclusive: fence we need to sync to
990 991
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
992 993 994
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
995
 * @flags: HW flags for the mapping
996 997 998 999 1000 1001 1002
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1003
				      struct fence *exclusive,
1004
				      uint32_t gtt_flags,
1005
				      dma_addr_t *pages_addr,
1006 1007
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1008 1009
				      uint32_t flags, uint64_t addr,
				      struct fence **fence)
1010 1011 1012
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

1013
	uint64_t src = 0, start = mapping->it.start;
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

1026
	if (pages_addr) {
1027 1028 1029 1030
		if (flags == gtt_flags)
			src = adev->gart.table_addr + (addr >> 12) * 8;
		addr = 0;
	}
1031 1032
	addr += mapping->offset;

1033
	if (!pages_addr || src)
1034 1035
		return amdgpu_vm_bo_update_mapping(adev, exclusive,
						   src, pages_addr, vm,
1036 1037 1038 1039 1040 1041
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

1042
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
1043 1044
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1045 1046 1047 1048 1049 1050
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
1051
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
1052 1053 1054 1055 1056
	}

	return 0;
}

A
Alex Deucher 已提交
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
			struct ttm_mem_reg *mem)
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1075
	dma_addr_t *pages_addr = NULL;
1076
	uint32_t gtt_flags, flags;
1077
	struct fence *exclusive;
A
Alex Deucher 已提交
1078 1079 1080 1081
	uint64_t addr;
	int r;

	if (mem) {
1082 1083
		struct ttm_dma_tt *ttm;

1084
		addr = (u64)mem->start << PAGE_SHIFT;
1085 1086
		switch (mem->mem_type) {
		case TTM_PL_TT:
1087 1088 1089
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1090 1091 1092
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
1093
			addr += adev->vm_manager.vram_base_offset;
1094 1095 1096 1097 1098
			break;

		default:
			break;
		}
1099 1100

		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1101 1102
	} else {
		addr = 0;
1103
		exclusive = NULL;
A
Alex Deucher 已提交
1104 1105 1106
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1107
	gtt_flags = (adev == bo_va->bo->adev) ? flags : 0;
A
Alex Deucher 已提交
1108

1109 1110 1111 1112 1113 1114
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1115 1116
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1117 1118
					       mapping, flags, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1119 1120 1121 1122
		if (r)
			return r;
	}

1123 1124 1125 1126 1127 1128 1129 1130
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1131
	spin_lock(&vm->status_lock);
1132
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1133
	list_del_init(&bo_va->vm_status);
1134 1135
	if (!mem)
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1162

1163
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1164
					       0, 0, NULL);
A
Alex Deucher 已提交
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1186
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1187
{
1188
	struct amdgpu_bo_va *bo_va = NULL;
1189
	int r = 0;
A
Alex Deucher 已提交
1190 1191 1192 1193 1194 1195

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1196

A
Alex Deucher 已提交
1197 1198 1199 1200 1201 1202 1203 1204
		r = amdgpu_vm_bo_update(adev, bo_va, NULL);
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1205
	if (bo_va)
1206
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1207 1208

	return r;
A
Alex Deucher 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1218
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1238 1239
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1240
	INIT_LIST_HEAD(&bo_va->vm_status);
1241

A
Alex Deucher 已提交
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1259
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1273 1274
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1275
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1276 1277
		return -EINVAL;

A
Alex Deucher 已提交
1278
	/* make sure object fit at this offset */
1279
	eaddr = saddr + size - 1;
1280
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1281 1282 1283
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1284 1285
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1286 1287 1288 1289 1290 1291 1292
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1293
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1294 1295 1296 1297 1298 1299 1300 1301
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1302
		goto error;
A
Alex Deucher 已提交
1303 1304 1305 1306 1307
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1308
		goto error;
A
Alex Deucher 已提交
1309 1310 1311 1312
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1313
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1314 1315 1316
	mapping->offset = offset;
	mapping->flags = flags;

1317
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1331
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1332
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1333 1334
		struct amdgpu_bo *pt;

1335 1336
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1337 1338 1339 1340
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1341 1342
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1343
				     NULL, resv, &pt);
1344
		if (r)
A
Alex Deucher 已提交
1345
			goto error_free;
1346

1347 1348 1349 1350 1351
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1352
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1353 1354 1355 1356 1357
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1358 1359 1360 1361
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1362
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1363 1364 1365 1366 1367 1368 1369 1370
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1371
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1372 1373
	kfree(mapping);

1374
error:
A
Alex Deucher 已提交
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1388
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1389 1390 1391 1392 1393 1394 1395
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1396
	bool valid = true;
A
Alex Deucher 已提交
1397

1398
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1399

1400
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1401 1402 1403 1404
		if (mapping->it.start == saddr)
			break;
	}

1405 1406 1407 1408 1409 1410 1411 1412
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1413
		if (&mapping->list == &bo_va->invalids)
1414
			return -ENOENT;
A
Alex Deucher 已提交
1415
	}
1416

A
Alex Deucher 已提交
1417 1418
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1419
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1420

1421
	if (valid)
A
Alex Deucher 已提交
1422
		list_add(&mapping->list, &vm->freed);
1423
	else
A
Alex Deucher 已提交
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1435
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1451
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1452 1453
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1454
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1455 1456 1457 1458 1459 1460
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1461
	}
1462

1463
	fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1474
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1475 1476 1477 1478 1479 1480 1481
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1482 1483
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1484
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1485
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1486 1487 1488 1489 1490 1491 1492 1493 1494
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1495
 * Init @vm fields.
A
Alex Deucher 已提交
1496 1497 1498 1499 1500
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1501
	unsigned pd_size, pd_entries;
1502 1503
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1504
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1505 1506
	int i, r;

1507 1508
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1509
	vm->va = RB_ROOT;
1510
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1511 1512
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1513
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1514
	INIT_LIST_HEAD(&vm->freed);
1515

A
Alex Deucher 已提交
1516 1517 1518 1519
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1520
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1521 1522 1523 1524 1525
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1526
	/* create scheduler entity for page table updates */
1527 1528 1529 1530

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1531 1532 1533 1534 1535 1536
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
		return r;

1537 1538
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1539
	r = amdgpu_bo_create(adev, pd_size, align, true,
1540 1541
			     AMDGPU_GEM_DOMAIN_VRAM,
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1542
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1543
	if (r)
1544 1545
		goto error_free_sched_entity;

1546
	r = amdgpu_bo_reserve(vm->page_directory, false);
1547 1548 1549 1550
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
1551
	amdgpu_bo_unreserve(vm->page_directory);
1552 1553
	if (r)
		goto error_free_page_directory;
1554
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
A
Alex Deucher 已提交
1555 1556

	return 0;
1557 1558 1559 1560 1561 1562 1563 1564 1565

error_free_page_directory:
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
1566 1567 1568 1569 1570 1571 1572 1573
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1574
 * Tear down @vm.
A
Alex Deucher 已提交
1575 1576 1577 1578 1579 1580 1581
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1582
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1583

A
Alex Deucher 已提交
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
1598
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1599
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1600 1601

	amdgpu_bo_unref(&vm->page_directory);
1602
	fence_put(vm->page_directory_fence);
A
Alex Deucher 已提交
1603
}
1604

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1619 1620
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1621
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
1622 1623
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1624
	}
1625

1626 1627 1628 1629
	adev->vm_manager.fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

1630
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1631
	atomic64_set(&adev->vm_manager.client_counter, 0);
1632 1633
}

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

1645 1646 1647
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

1648 1649
		fence_put(adev->vm_manager.ids[i].first);
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
1650 1651
		fence_put(id->flushed_updates);
	}
1652
}