amdgpu_vm.c 66.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83 84 85 86 87
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
88 89
};

90 91 92 93 94 95
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
96
/**
97
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
98 99 100
 *
 * @adev: amdgpu_device pointer
 *
101
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
102
 */
103 104
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
105
{
106 107 108
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
109 110
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
111 112
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
113
		return AMDGPU_VM_PTE_COUNT(adev);
114 115
	else
		/* Everything in between */
116
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
117 118 119
}

/**
120
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
121 122 123
 *
 * @adev: amdgpu_device pointer
 *
124
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
125
 */
126
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
127
{
128
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
129 130 131
}

/**
132
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
133 134
 *
 * @vm: vm providing the BOs
135
 * @validated: head of validation list
136
 * @entry: entry to add
A
Alex Deucher 已提交
137 138
 *
 * Add the page directory to the list of BOs to
139
 * validate for command submission.
A
Alex Deucher 已提交
140
 */
141 142 143
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
144
{
145
	entry->robj = vm->root.bo;
146
	entry->priority = 0;
147
	entry->tv.bo = &entry->robj->tbo;
148
	entry->tv.shared = true;
149
	entry->user_pages = NULL;
150 151
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
152

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

194
/**
195
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
196
 *
197
 * @adev: amdgpu device pointer
198
 * @vm: vm providing the BOs
199 200
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
201
 *
202
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
203
 */
204 205 206
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
207
{
208
	uint64_t num_evictions;
A
Alex Deucher 已提交
209

210 211 212 213 214
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
215
		return 0;
216

217
	return amdgpu_vm_validate_level(&vm->root, validate, param);
218 219 220
}

/**
221
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
222 223 224 225 226 227
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
228
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
229 230 231
{
	unsigned i;

232 233
	if (!parent->entries)
		return;
234

235 236 237 238
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
239 240
			continue;

241 242
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
243
	}
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
261
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
262 263
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
281
		adev->vm_manager.block_size;
282 283
	unsigned pt_idx, from, to;
	int r;
284
	u64 flags;
285 286 287 288

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
289 290 291
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
292 293 294 295 296
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

297 298 299 300 301
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
302 303 304 305 306

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
307 308
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
309

310 311 312 313 314 315 316 317
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

318 319 320 321 322 323 324 325 326 327 328
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
329
					     flags,
330 331 332 333 334 335 336 337 338 339 340 341 342 343
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
344 345 346 347 348
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
349 350 351 352 353 354 355 356
			if (r)
				return r;
		}
	}

	return 0;
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
371
	uint64_t last_pfn;
372 373 374 375 376 377 378 379 380
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
381
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
382 383 384 385 386 387 388
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

389
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
390 391
}

392 393 394 395 396 397 398 399 400 401
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
402 403
{
	return id->current_gpu_reset_count !=
404
		atomic_read(&adev->gpu_reset_counter);
405 406
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
	bool needs_flush = false;

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
472 473 474 475
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
476 477
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
478
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
479
 *
480
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
481
 */
482
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
483
		      struct amdgpu_sync *sync, struct dma_fence *fence,
484
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
485 486
{
	struct amdgpu_device *adev = ring->adev;
487
	unsigned vmhub = ring->funcs->vmhub;
488
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
489
	uint64_t fence_context = adev->fence_context + ring->idx;
490
	struct dma_fence *updates = sync->last_vm_update;
491
	struct amdgpu_vm_id *id, *idle;
492
	struct dma_fence **fences;
493 494 495
	unsigned i;
	int r = 0;

496 497 498 499 500 501
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
502
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
503 504
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
505
		return -ENOMEM;
506
	}
507
	/* Check if we have an idle VMID */
508
	i = 0;
509
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
510 511
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
512
			break;
513
		++i;
514 515
	}

516
	/* If we can't find a idle VMID to use, wait till one becomes available */
517
	if (&idle->list == &id_mgr->ids_lru) {
518 519
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
520
		struct dma_fence_array *array;
521 522 523
		unsigned j;

		for (j = 0; j < i; ++j)
524
			dma_fence_get(fences[j]);
525

526
		array = dma_fence_array_create(i, fences, fence_context,
527 528 529
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
530
				dma_fence_put(fences[j]);
531 532 533 534 535 536 537
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
538
		dma_fence_put(&array->base);
539 540 541
		if (r)
			goto error;

542
		mutex_unlock(&id_mgr->lock);
543 544 545 546 547
		return 0;

	}
	kfree(fences);

548
	job->vm_needs_flush = false;
549
	/* Check if we can use a VMID already assigned to this VM */
550
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
551
		struct dma_fence *flushed;
552
		bool needs_flush = false;
553 554

		/* Check all the prerequisites to using this VMID */
555
		if (amdgpu_vm_had_gpu_reset(adev, id))
556
			continue;
557 558 559 560

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

561
		if (job->vm_pd_addr != id->pd_gpu_addr)
562 563
			continue;

564 565 566 567
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
568 569

		flushed  = id->flushed_updates;
570 571 572 573 574
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
575 576
			continue;

577 578 579
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
580 581 582
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
583

584 585 586 587
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
588

589 590 591 592
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
593

594
	};
595

596 597
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
598

599 600
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
601 602
	if (r)
		goto error;
603

604
	id->pd_gpu_addr = job->vm_pd_addr;
605 606
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
607
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
608

609 610 611 612 613 614 615 616
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

617
	job->vm_id = id - id_mgr->ids;
618
	trace_amdgpu_vm_grab_id(vm, ring, job);
619 620

error:
621
	mutex_unlock(&id_mgr->lock);
622
	return r;
A
Alex Deucher 已提交
623 624
}

625 626 627 628 629 630 631 632 633 634 635
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
636
		atomic_dec(&id_mgr->reserved_vmid_num);
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
653 654 655 656 657 658 659
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
660 661 662 663 664 665 666 667 668 669 670 671
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

672 673 674 675 676 677
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
678
{
679
	const struct amdgpu_ip_block *ip_block;
680 681 682
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
683

684
	has_compute_vm_bug = false;
685 686

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
687 688 689 690 691 692 693 694 695
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
696

697 698 699 700 701
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
702
		else
703
			ring->has_compute_vm_bug = false;
704 705 706
	}
}

707 708
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
709
{
710 711 712 713 714
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
715
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
716 717 718 719 720 721 722 723 724 725 726

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
727

728 729
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
730

731
	return vm_flush_needed || gds_switch_needed;
732 733
}

734 735 736
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
737 738
}

A
Alex Deucher 已提交
739 740 741 742
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
743
 * @vm_id: vmid number to use
744
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
745
 *
746
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
747
 */
748
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
749
{
750
	struct amdgpu_device *adev = ring->adev;
751 752 753
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
754
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
755 756 757 758 759 760
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
761
	bool vm_flush_needed = job->vm_needs_flush;
762
	unsigned patch_offset = 0;
763
	int r;
764

765 766 767 768
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
769

770 771
	if (!vm_flush_needed && !gds_switch_needed)
		return 0;
772

773 774
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
775

776
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
777
		struct dma_fence *fence;
778

779 780
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
781

782 783 784
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
785

786
		mutex_lock(&id_mgr->lock);
787 788
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
789
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
790
		mutex_unlock(&id_mgr->lock);
791
	}
792

793
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
813
	}
814
	return 0;
815 816 817 818 819 820 821 822 823 824
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
825 826
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
827
{
828 829
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
830

831
	atomic64_set(&id->owner, 0);
832 833 834 835 836 837
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
838 839
}

840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
860 861 862 863 864 865
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
866
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
886
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
887
 *
888
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
889 890 891 892 893 894 895 896 897
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
898 899 900
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
901
				  uint64_t flags)
A
Alex Deucher 已提交
902
{
903
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
904

905
	if (count < 3) {
906 907
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
908 909

	} else {
910
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
911 912 913 914
				      count, incr, flags);
	}
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
930
				   uint64_t flags)
931
{
932
	uint64_t src = (params->src + (addr >> 12) * 8);
933

934 935 936 937

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
938 939
}

A
Alex Deucher 已提交
940
/**
941
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
942
 *
943
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
944 945 946
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
947
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
948
 */
949
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
950 951 952
{
	uint64_t result;

953 954
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
955

956 957
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
958

959
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
960 961 962 963

	return result;
}

964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
982
	uint64_t value;
983 984

	for (i = 0; i < count; i++) {
985 986 987
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
988
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
989
					i, value, flags);
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
		addr += incr;
	}

	/* Flush HDP */
	mb();
	amdgpu_gart_flush_gpu_tlb(params->adev, 0);
}

static int amdgpu_vm_bo_wait(struct amdgpu_device *adev, struct amdgpu_bo *bo)
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
	amdgpu_sync_resv(adev, &sync, bo->tbo.resv, AMDGPU_FENCE_OWNER_VM);
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1011
/*
1012
 * amdgpu_vm_update_level - update a single level in the hierarchy
1013 1014 1015
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1016
 * @parent: parent directory
1017
 *
1018
 * Makes sure all entries in @parent are up to date.
1019 1020
 * Returns 0 for success, error for failure.
 */
1021 1022 1023 1024
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
1025
{
1026
	struct amdgpu_bo *shadow;
1027 1028
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1029
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
1030
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
1031
	unsigned count = 0, pt_idx, ndw = 0;
1032
	struct amdgpu_job *job;
1033
	struct amdgpu_pte_update_params params;
1034
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
1035

A
Alex Deucher 已提交
1036 1037
	int r;

1038 1039
	if (!parent->entries)
		return 0;
1040

1041 1042 1043
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	shadow = parent->bo->shadow;
A
Alex Deucher 已提交
1044

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	WARN_ON(vm->use_cpu_for_update && shadow);
	if (vm->use_cpu_for_update && !shadow) {
		r = amdgpu_bo_kmap(parent->bo, (void **)&pd_addr);
		if (r)
			return r;
		r = amdgpu_vm_bo_wait(adev, parent->bo);
		if (unlikely(r)) {
			amdgpu_bo_kunmap(parent->bo);
			return r;
		}
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		if (shadow) {
			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1064

1065 1066
		/* padding, etc. */
		ndw = 64;
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

		pd_addr = amdgpu_bo_gpu_offset(parent->bo);

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1081 1082 1083
		if (r)
			return r;

1084 1085 1086
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1087

A
Alex Deucher 已提交
1088

1089 1090 1091
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
1092 1093 1094 1095 1096
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1097
		if (bo->shadow) {
1098
			struct amdgpu_bo *pt_shadow = bo->shadow;
1099

1100 1101
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
1102 1103 1104 1105
			if (r)
				return r;
		}

A
Alex Deucher 已提交
1106
		pt = amdgpu_bo_gpu_offset(bo);
1107
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1108
		if (parent->entries[pt_idx].addr == pt)
1109 1110
			continue;

1111
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
1112 1113 1114

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1115 1116
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1117 1118

			if (count) {
1119
				if (shadow)
1120 1121 1122 1123 1124 1125 1126 1127 1128
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1129 1130 1131 1132
			}

			count = 1;
			last_pde = pde;
1133
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1134 1135 1136 1137 1138 1139
			last_pt = pt;
		} else {
			++count;
		}
	}

1140
	if (count) {
1141
		if (vm->root.bo->shadow)
1142 1143
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1144

1145 1146
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1147
	}
A
Alex Deucher 已提交
1148

1149 1150 1151
	if (params.func == amdgpu_vm_cpu_set_ptes)
		amdgpu_bo_kunmap(parent->bo);
	else if (params.ib->length_dw == 0) {
1152
		amdgpu_job_free(job);
1153 1154 1155
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
1156
				 AMDGPU_FENCE_OWNER_VM);
1157 1158 1159
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
1160

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
1181

1182 1183 1184 1185
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1186 1187

	return 0;
C
Chunming Zhou 已提交
1188 1189

error_free:
1190
	amdgpu_job_free(job);
1191
	return r;
A
Alex Deucher 已提交
1192 1193
}

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1232 1233 1234 1235 1236 1237 1238
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

	return r;
1239 1240
}

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
1256
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
1267 1268 1269
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1270
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1271 1272 1273
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1274
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1275 1276
 * @flags: mapping flags
 *
1277
 * Update the page tables in the range @start - @end.
1278
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1279
 */
1280
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1281
				  uint64_t start, uint64_t end,
1282
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1283
{
1284 1285
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1286

1287
	uint64_t addr, pe_start;
1288
	struct amdgpu_bo *pt;
1289
	unsigned nptes;
1290 1291
	int r;
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
1292

A
Alex Deucher 已提交
1293 1294

	/* walk over the address space and update the page tables */
1295
	for (addr = start; addr < end; addr += nptes) {
1296
		pt = amdgpu_vm_get_pt(params, addr);
1297 1298
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1299
			return -EINVAL;
1300
		}
1301

1302
		if (params->shadow) {
1303 1304 1305 1306
			if (WARN_ONCE(use_cpu_update,
				"CPU VM update doesn't suuport shadow pages"))
				return 0;

1307
			if (!pt->shadow)
1308
				return 0;
1309
			pt = pt->shadow;
1310
		}
A
Alex Deucher 已提交
1311 1312 1313 1314

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1315
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1316

1317 1318 1319 1320 1321 1322
		if (use_cpu_update) {
			r = amdgpu_bo_kmap(pt, (void *)&pe_start);
			if (r)
				return r;
		} else
			pe_start = amdgpu_bo_gpu_offset(pt);
A
Alex Deucher 已提交
1323

1324
		pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1325

1326 1327
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1328 1329

		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
1330 1331 1332

		if (use_cpu_update)
			amdgpu_bo_kunmap(pt);
A
Alex Deucher 已提交
1333 1334
	}

1335
	return 0;
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1347
 * Returns 0 for success, -EINVAL for failure.
1348
 */
1349
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1350
				uint64_t start, uint64_t end,
1351
				uint64_t dst, uint64_t flags)
1352
{
1353 1354
	int r;

1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1374 1375 1376
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1377 1378 1379 1380 1381

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1382
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1383 1384
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1385 1386 1387

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1388 1389 1390 1391
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1392 1393 1394 1395
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1396 1397 1398 1399
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1400 1401 1402 1403

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1404
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1405
	}
1406
	return r;
A
Alex Deucher 已提交
1407 1408 1409 1410 1411 1412
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1413
 * @exclusive: fence we need to sync to
1414 1415
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1416
 * @vm: requested vm
1417 1418 1419
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1420 1421 1422
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1423
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1424 1425 1426
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1427
				       struct dma_fence *exclusive,
1428 1429
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1430
				       struct amdgpu_vm *vm,
1431
				       uint64_t start, uint64_t last,
1432
				       uint64_t flags, uint64_t addr,
1433
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1434
{
1435
	struct amdgpu_ring *ring;
1436
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1437
	unsigned nptes, ncmds, ndw;
1438
	struct amdgpu_job *job;
1439
	struct amdgpu_pte_update_params params;
1440
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1441 1442
	int r;

1443 1444
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1445
	params.vm = vm;
1446 1447
	params.src = src;

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
		r = amdgpu_vm_bo_wait(adev, vm->root.bo);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		params.shadow = false;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1467
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1468

1469 1470 1471 1472
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1473
	nptes = last - start + 1;
A
Alex Deucher 已提交
1474 1475 1476 1477 1478

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1479
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1480 1481 1482 1483

	/* padding, etc. */
	ndw = 64;

1484
	if (src) {
A
Alex Deucher 已提交
1485 1486 1487
		/* only copy commands needed */
		ndw += ncmds * 7;

1488 1489
		params.func = amdgpu_vm_do_copy_ptes;

1490 1491 1492
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1493

1494
		/* and also PTEs */
A
Alex Deucher 已提交
1495 1496
		ndw += nptes * 2;

1497 1498
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1499 1500 1501 1502 1503 1504
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1505 1506

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1507 1508
	}

1509 1510
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1511
		return r;
1512

1513
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1514

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1529
		addr = 0;
1530 1531
	}

1532 1533 1534 1535
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1536
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1537 1538 1539
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1540

1541
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1542 1543 1544
	if (r)
		goto error_free;

1545
	params.shadow = true;
1546 1547 1548
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
1549
	params.shadow = false;
1550 1551 1552
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1553

1554 1555
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1556 1557
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1558 1559
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1560

1561
	amdgpu_bo_fence(vm->root.bo, f, true);
1562 1563
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1564
	return 0;
C
Chunming Zhou 已提交
1565 1566

error_free:
1567
	amdgpu_job_free(job);
1568
	return r;
A
Alex Deucher 已提交
1569 1570
}

1571 1572 1573 1574
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1575
 * @exclusive: fence we need to sync to
1576 1577
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1578 1579
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1580
 * @flags: HW flags for the mapping
1581
 * @nodes: array of drm_mm_nodes with the MC addresses
1582 1583 1584 1585 1586 1587 1588
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1589
				      struct dma_fence *exclusive,
1590
				      uint64_t gtt_flags,
1591
				      dma_addr_t *pages_addr,
1592 1593
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1594
				      uint64_t flags,
1595
				      struct drm_mm_node *nodes,
1596
				      struct dma_fence **fence)
1597
{
1598
	uint64_t pfn, src = 0, start = mapping->start;
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1609 1610 1611
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1612 1613 1614
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1615 1616 1617 1618 1619 1620
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1621 1622
	trace_amdgpu_vm_bo_update(mapping);

1623 1624 1625 1626 1627 1628
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1629
	}
1630

1631 1632 1633
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1634

1635 1636 1637 1638 1639 1640 1641 1642
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1643

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1656
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1657 1658
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1659 1660 1661 1662 1663
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1664 1665 1666 1667 1668
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1669
		start = last + 1;
1670

1671
	} while (unlikely(start != mapping->last + 1));
1672 1673 1674 1675

	return 0;
}

A
Alex Deucher 已提交
1676 1677 1678 1679 1680
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1681
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1682 1683 1684 1685 1686 1687
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1688
			bool clear)
A
Alex Deucher 已提交
1689 1690 1691
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1692
	dma_addr_t *pages_addr = NULL;
1693
	uint64_t gtt_flags, flags;
1694
	struct ttm_mem_reg *mem;
1695
	struct drm_mm_node *nodes;
1696
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1697 1698
	int r;

1699
	if (clear || !bo_va->bo) {
1700
		mem = NULL;
1701
		nodes = NULL;
1702 1703
		exclusive = NULL;
	} else {
1704 1705
		struct ttm_dma_tt *ttm;

1706
		mem = &bo_va->bo->tbo.mem;
1707 1708
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1709 1710 1711
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1712
		}
1713
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1714 1715
	}

1716 1717 1718 1719 1720 1721 1722 1723 1724
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1725

1726 1727 1728 1729 1730 1731
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1732 1733
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1734
					       mapping, flags, nodes,
1735
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1736 1737 1738 1739
		if (r)
			return r;
	}

1740 1741 1742 1743 1744 1745 1746 1747
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1748
	spin_lock(&vm->status_lock);
1749
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1750
	list_del_init(&bo_va->vm_status);
1751
	if (clear)
1752
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1753 1754 1755 1756 1757
	spin_unlock(&vm->status_lock);

	return 0;
}

1758 1759 1760 1761 1762 1763 1764 1765 1766
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1767
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1768 1769 1770 1771
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1772
/**
1773
 * amdgpu_vm_prt_get - add a PRT user
1774 1775 1776
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1777 1778 1779
	if (!adev->gart.gart_funcs->set_prt)
		return;

1780 1781 1782 1783
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1784 1785 1786 1787 1788
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1789
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1790 1791 1792
		amdgpu_vm_update_prt_state(adev);
}

1793
/**
1794
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1795 1796 1797 1798 1799
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1800
	amdgpu_vm_prt_put(cb->adev);
1801 1802 1803
	kfree(cb);
}

1804 1805 1806 1807 1808 1809
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1810
	struct amdgpu_prt_cb *cb;
1811

1812 1813 1814 1815
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1816 1817 1818 1819 1820
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1821
		amdgpu_vm_prt_put(adev);
1822 1823 1824 1825 1826 1827 1828 1829
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1845 1846 1847 1848
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1849

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1860
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1861 1862 1863
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1864

1865 1866 1867 1868 1869 1870 1871 1872 1873
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1874
	}
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1886 1887
}

A
Alex Deucher 已提交
1888 1889 1890 1891 1892
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1893 1894
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1895 1896 1897 1898 1899 1900 1901
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1902 1903
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1904 1905
{
	struct amdgpu_bo_va_mapping *mapping;
1906
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1907 1908 1909 1910 1911 1912
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1913

1914 1915 1916
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
1917
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1918
		if (r) {
1919
			dma_fence_put(f);
A
Alex Deucher 已提交
1920
			return r;
1921
		}
1922
	}
A
Alex Deucher 已提交
1923

1924 1925 1926 1927 1928
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1929
	}
1930

A
Alex Deucher 已提交
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1947
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1948
{
1949
	struct amdgpu_bo_va *bo_va = NULL;
1950
	int r = 0;
A
Alex Deucher 已提交
1951 1952 1953 1954 1955 1956

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1957

1958
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1959 1960 1961 1962 1963 1964 1965
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1966
	if (bo_va)
1967
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1968 1969

	return r;
A
Alex Deucher 已提交
1970 1971 1972 1973 1974 1975 1976 1977 1978
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1979
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1999 2000
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
2001
	INIT_LIST_HEAD(&bo_va->vm_status);
2002

2003 2004
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2021
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2022 2023 2024 2025
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2026
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2027
{
2028
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
2029 2030 2031
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

2032 2033
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2034
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2035 2036
		return -EINVAL;

A
Alex Deucher 已提交
2037
	/* make sure object fit at this offset */
2038
	eaddr = saddr + size - 1;
2039 2040
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
2041 2042 2043 2044 2045
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2046 2047
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2048 2049
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2050 2051
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
2052
		return -EINVAL;
A
Alex Deucher 已提交
2053 2054 2055
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2056 2057
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2058 2059

	INIT_LIST_HEAD(&mapping->list);
2060 2061
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2062 2063 2064
	mapping->offset = offset;
	mapping->flags = flags;

2065
	list_add(&mapping->list, &bo_va->invalids);
2066
	amdgpu_vm_it_insert(mapping, &vm->va);
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2124 2125
	mapping->start = saddr;
	mapping->last = eaddr;
2126 2127 2128 2129
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2130
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2131

2132 2133 2134
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2148
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2149 2150 2151 2152 2153 2154 2155
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
2156
	bool valid = true;
A
Alex Deucher 已提交
2157

2158
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2159

2160
	list_for_each_entry(mapping, &bo_va->valids, list) {
2161
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2162 2163 2164
			break;
	}

2165 2166 2167 2168
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2169
			if (mapping->start == saddr)
2170 2171 2172
				break;
		}

2173
		if (&mapping->list == &bo_va->invalids)
2174
			return -ENOENT;
A
Alex Deucher 已提交
2175
	}
2176

A
Alex Deucher 已提交
2177
	list_del(&mapping->list);
2178
	amdgpu_vm_it_remove(mapping, &vm->va);
2179
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2180

2181
	if (valid)
A
Alex Deucher 已提交
2182
		list_add(&mapping->list, &vm->freed);
2183
	else
2184 2185
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2186 2187 2188 2189

	return 0;
}

2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2217
	INIT_LIST_HEAD(&before->list);
2218 2219 2220 2221 2222 2223

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2224
	INIT_LIST_HEAD(&after->list);
2225 2226

	/* Now gather all removed mappings */
2227 2228
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2229
		/* Remember mapping split at the start */
2230 2231 2232
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2233 2234 2235 2236 2237 2238
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2239 2240 2241
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2242
			after->offset = tmp->offset;
2243
			after->offset += after->start - tmp->start;
2244 2245 2246 2247 2248 2249
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2250 2251

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2252 2253 2254 2255
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2256
		amdgpu_vm_it_remove(tmp, &vm->va);
2257 2258
		list_del(&tmp->list);

2259 2260 2261 2262
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2263 2264 2265 2266 2267

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2268 2269
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2270
		amdgpu_vm_it_insert(before, &vm->va);
2271 2272 2273 2274 2275 2276 2277
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2278
	if (!list_empty(&after->list)) {
2279
		amdgpu_vm_it_insert(after, &vm->va);
2280 2281 2282 2283 2284 2285 2286 2287 2288
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2289 2290 2291 2292 2293 2294
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2295
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2311
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2312
		list_del(&mapping->list);
2313
		amdgpu_vm_it_remove(mapping, &vm->va);
2314
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2315 2316 2317 2318
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2319
		amdgpu_vm_it_remove(mapping, &vm->va);
2320 2321
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2322
	}
2323

2324
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2335
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2336 2337 2338 2339 2340 2341 2342
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2343 2344
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2345
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2346
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2347 2348 2349
	}
}

2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2388 2389 2390 2391 2392
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2393
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2394
 *
2395
 * Init @vm fields.
A
Alex Deucher 已提交
2396
 */
2397 2398
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2399 2400
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2401
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2402 2403
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2404
	struct amd_sched_rq *rq;
2405
	int r, i;
2406
	u64 flags;
A
Alex Deucher 已提交
2407 2408

	vm->va = RB_ROOT;
2409
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2410 2411
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2412 2413
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2414
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2415
	INIT_LIST_HEAD(&vm->freed);
2416

2417
	/* create scheduler entity for page table updates */
2418 2419 2420 2421

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2422 2423 2424 2425
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2426
		return r;
2427

2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	else
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2438
	vm->last_dir_update = NULL;
2439

2440 2441 2442 2443 2444 2445 2446 2447
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2448
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2449
			     AMDGPU_GEM_DOMAIN_VRAM,
2450
			     flags,
2451
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2452
	if (r)
2453 2454
		goto error_free_sched_entity;

2455
	r = amdgpu_bo_reserve(vm->root.bo, false);
2456
	if (r)
2457
		goto error_free_root;
2458

2459
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2460
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2461 2462

	return 0;
2463

2464 2465 2466 2467
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2468 2469 2470 2471 2472

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2473 2474
}

2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2495
	kvfree(level->entries);
2496 2497
}

A
Alex Deucher 已提交
2498 2499 2500 2501 2502 2503
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2504
 * Tear down @vm.
A
Alex Deucher 已提交
2505 2506 2507 2508 2509
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2510
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2511
	int i;
A
Alex Deucher 已提交
2512

2513
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2514

A
Alex Deucher 已提交
2515 2516 2517
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2518
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2519
		list_del(&mapping->list);
2520
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2521 2522 2523
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2524
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2525
			amdgpu_vm_prt_fini(adev, vm);
2526
			prt_fini_needed = false;
2527
		}
2528

A
Alex Deucher 已提交
2529
		list_del(&mapping->list);
2530
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2531 2532
	}

2533
	amdgpu_vm_free_levels(&vm->root);
2534
	dma_fence_put(vm->last_dir_update);
2535 2536
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2537
}
2538

2539 2540 2541 2542 2543 2544 2545 2546 2547
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2548 2549 2550 2551 2552
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2553

2554 2555
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2556
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2557

2558 2559 2560 2561 2562 2563
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2564
	}
2565

2566 2567
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2568 2569 2570
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2571
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2572
	atomic64_set(&adev->vm_manager.client_counter, 0);
2573
	spin_lock_init(&adev->vm_manager.prt_lock);
2574
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2592 2593
}

2594 2595 2596 2597 2598 2599 2600 2601 2602
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2603
	unsigned i, j;
2604

2605 2606 2607
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2608

2609 2610 2611 2612 2613 2614 2615 2616
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2617
	}
2618
}
C
Chunming Zhou 已提交
2619 2620 2621 2622

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2623 2624 2625
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2626 2627 2628

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2629 2630 2631 2632 2633 2634
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2635
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2636
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2637 2638 2639 2640 2641 2642 2643
		break;
	default:
		return -EINVAL;
	}

	return 0;
}