emulate.c 147.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2
/******************************************************************************
3
 * emulate.c
A
Avi Kivity 已提交
4 5 6 7 8 9
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
10
 * privileged instructions:
A
Avi Kivity 已提交
11 12
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
13
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
14 15 16 17 18 19 20
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

21
#include <linux/kvm_host.h>
22
#include "kvm_cache_regs.h"
23
#include "kvm_emulate.h"
24
#include <linux/stringify.h>
25
#include <asm/debugreg.h>
26
#include <asm/nospec-branch.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30
#include "mmu.h"
31
#include "pmu.h"
32

33 34 35
/*
 * Operand types
 */
36 37 38 39 40 41 42 43 44
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
45 46 47
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
48
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
49 50 51 52 53 54 55
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
56 57 58 59 60 61
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
62
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
63
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
64
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
65 66
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
67 68

#define OpBits             5  /* Width of operand field */
69
#define OpMask             ((1ull << OpBits) - 1)
70

A
Avi Kivity 已提交
71 72 73 74 75 76 77 78 79 80
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
81
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
82
/* Destination operand type. */
83 84 85 86 87 88 89
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
90
#define DstMem16    (OpMem16 << DstShift)
91 92
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
93
#define DstAccLo    (OpAccLo << DstShift)
94
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
95
/* Source operand type. */
96 97 98 99 100 101 102 103 104 105 106 107
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
108
#define SrcXLat     (OpXLat << SrcShift)
109 110 111 112
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
113
#define SrcImm64    (OpImm64 << SrcShift)
114
#define SrcDX       (OpDX << SrcShift)
115
#define SrcMem8     (OpMem8 << SrcShift)
116
#define SrcAccHi    (OpAccHi << SrcShift)
117
#define SrcMask     (OpMask << SrcShift)
118 119 120 121 122 123 124 125 126
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
127
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
128
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
129
#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
130
#define Sse         (1<<18)     /* SSE Vector instruction */
131 132 133 134
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
135
/* Misc flags */
136
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
137
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
138
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
139
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
140
#define Undefined   (1<<25) /* No Such Instruction */
141
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
142
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
143
#define No64	    (1<<28)
144
#define PageTable   (1 << 29)   /* instruction used to write page table */
145
#define NotImpl     (1 << 30)   /* instruction is not implemented */
146
/* Source 2 operand type */
147
#define Src2Shift   (31)
148
#define Src2None    (OpNone << Src2Shift)
149
#define Src2Mem     (OpMem << Src2Shift)
150 151 152 153
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
154 155 156 157 158 159
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
160
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
161
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
162
#define AlignMask   ((u64)7 << 41)
163
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
164 165 166
#define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
#define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
167
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
168
#define NoWrite     ((u64)1 << 45)  /* No writeback */
169
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
170
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
171 172
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
173
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
174
#define NearBranch  ((u64)1 << 52)  /* Near branches */
175
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
176
#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
177
#define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
A
Avi Kivity 已提交
178

179
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
180

181 182 183 184 185 186 187 188
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
189

190 191 192
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

193
struct opcode {
194 195
	u64 flags : 56;
	u64 intercept : 8;
196
	union {
197
		int (*execute)(struct x86_emulate_ctxt *ctxt);
198 199 200
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
201
		const struct escape *esc;
202
		const struct instr_dual *idual;
203
		const struct mode_dual *mdual;
204
		void (*fastop)(struct fastop *fake);
205
	} u;
206
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
207 208 209 210 211
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
212 213
};

214 215 216 217 218 219 220
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

221 222 223 224 225
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

226 227 228 229 230
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

231 232 233 234 235
struct mode_dual {
	struct opcode mode32;
	struct opcode mode64;
};

236 237
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a

238 239 240 241 242 243 244
enum x86_transfer_type {
	X86_TRANSFER_NONE,
	X86_TRANSFER_CALL_JMP,
	X86_TRANSFER_RET,
	X86_TRANSFER_TASK_SWITCH,
};

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
281 282 283 284
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
285 286
#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
		     X86_EFLAGS_PF|X86_EFLAGS_CF)
A
Avi Kivity 已提交
287

288 289 290 291 292 293
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

294 295 296 297 298 299 300 301 302 303 304 305 306
/*
 * fastop functions have a special calling convention:
 *
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 */
307
static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
308

309
#define __FOP_FUNC(name) \
310 311 312 313
	".align " __stringify(FASTOP_SIZE) " \n\t" \
	".type " name ", @function \n\t" \
	name ":\n\t"

314 315 316 317 318 319 320 321 322
#define FOP_FUNC(name) \
	__FOP_FUNC(#name)

#define __FOP_RET(name) \
	"ret \n\t" \
	".size " name ", .-" name "\n\t"

#define FOP_RET(name) \
	__FOP_RET(#name)
323 324 325 326 327

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
328 329
	    ".align " __stringify(FASTOP_SIZE) " \n\t" \
	    "em_" #op ":\n\t"
330 331 332 333

#define FOP_END \
	    ".popsection")

334 335 336 337
#define __FOPNOP(name) \
	__FOP_FUNC(name) \
	__FOP_RET(name)

338
#define FOPNOP() \
339
	__FOPNOP(__stringify(__UNIQUE_ID(nop)))
340

341
#define FOP1E(op,  dst) \
342 343 344
	__FOP_FUNC(#op "_" #dst) \
	"10: " #op " %" #dst " \n\t" \
	__FOP_RET(#op "_" #dst)
345 346 347

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
348 349 350 351 352 353 354 355 356

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

357 358 359 360 361 362 363 364 365
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

366 367 368 369 370 371 372 373 374
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

375
#define FOP2E(op,  dst, src)	   \
376 377 378
	__FOP_FUNC(#op "_" #dst "_" #src) \
	#op " %" #src ", %" #dst " \n\t" \
	__FOP_RET(#op "_" #dst "_" #src)
379 380 381

#define FASTOP2(op) \
	FOP_START(op) \
382 383 384 385
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
386 387
	FOP_END

388 389 390 391
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
392 393 394
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
395 396
	FOP_END

397 398 399 400 401 402 403 404 405
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

406 407 408 409 410 411 412 413 414
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

415
#define FOP3E(op,  dst, src, src2) \
416 417 418
	__FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
	#op " %" #src2 ", %" #src ", %" #dst " \n\t"\
	__FOP_RET(#op "_" #dst "_" #src "_" #src2)
419 420 421 422 423

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
424 425 426
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
427 428
	FOP_END

429
/* Special case for SETcc - 1 instruction per cc */
430 431 432 433 434
#define FOP_SETCC(op) \
	".align 4 \n\t" \
	".type " #op ", @function \n\t" \
	#op ": \n\t" \
	#op " %al \n\t" \
435
	__FOP_RET(#op)
436

437 438 439
asm(".pushsection .fixup, \"ax\"\n"
    "kvm_fastop_exception: xor %esi, %esi; ret\n"
    ".popsection");
440

441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

460 461 462 463
FOP_START(salc)
FOP_FUNC(salc)
"pushf; sbb %al, %al; popf \n\t"
FOP_RET(salc)
P
Paolo Bonzini 已提交
464 465
FOP_END;

R
Radim Krčmář 已提交
466 467
/*
 * XXX: inoutclob user must know where the argument is being expanded.
468
 *      Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
R
Radim Krčmář 已提交
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
 */
#define asm_safe(insn, inoutclob...) \
({ \
	int _fault = 0; \
 \
	asm volatile("1:" insn "\n" \
	             "2:\n" \
	             ".pushsection .fixup, \"ax\"\n" \
	             "3: movl $1, %[_fault]\n" \
	             "   jmp  2b\n" \
	             ".popsection\n" \
	             _ASM_EXTABLE(1b, 3b) \
	             : [_fault] "+qm"(_fault) inoutclob ); \
 \
	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
})

486 487 488 489 490 491
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
492 493 494 495 496
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
497
		.dst_val    = ctxt->dst.val64,
498 499 500
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
501 502 503
		.next_rip   = ctxt->eip,
	};

504
	return ctxt->ops->intercept(ctxt, &info, stage);
505 506
}

A
Avi Kivity 已提交
507 508 509 510 511
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
static void assign_register(unsigned long *reg, u64 val, int bytes)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (bytes) {
	case 1:
		*(u8 *)reg = (u8)val;
		break;
	case 2:
		*(u16 *)reg = (u16)val;
		break;
	case 4:
		*reg = (u32)val;
		break;	/* 64b: zero-extend */
	case 8:
		*reg = val;
		break;
	}
}

531
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
532
{
533
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
534 535
}

A
Avi Kivity 已提交
536 537 538 539 540 541 542 543 544 545 546
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
547 548 549 550 551
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
552
/* Access/update address held in a register, based on addressing mode. */
553
static inline unsigned long
554
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
555
{
556
	if (ctxt->ad_bytes == sizeof(unsigned long))
557 558
		return reg;
	else
559
		return reg & ad_mask(ctxt);
560 561 562
}

static inline unsigned long
563
register_address(struct x86_emulate_ctxt *ctxt, int reg)
564
{
565
	return address_mask(ctxt, reg_read(ctxt, reg));
566 567
}

568 569 570 571 572
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

573
static inline void
574
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
575
{
576
	ulong *preg = reg_rmw(ctxt, reg);
577

578
	assign_register(preg, *preg + inc, ctxt->ad_bytes);
579 580 581 582
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
583
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
584
}
A
Avi Kivity 已提交
585

586 587 588 589 590 591 592
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

593
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
594 595 596 597
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

598
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
599 600
}

601 602
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
603
{
604
	WARN_ON(vec > 0x1f);
605 606 607
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
608
	return X86EMUL_PROPAGATE_FAULT;
609 610
}

611 612 613 614 615
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

616
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
617
{
618
	return emulate_exception(ctxt, GP_VECTOR, err, true);
619 620
}

621 622 623 624 625
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

626
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
627
{
628
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
629 630
}

631
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
632
{
633
	return emulate_exception(ctxt, TS_VECTOR, err, true);
634 635
}

636 637
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
638
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
639 640
}

A
Avi Kivity 已提交
641 642 643 644 645
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

666 667 668 669 670 671 672 673 674 675 676
static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
{
	return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
}

static inline bool emul_is_noncanonical_address(u64 la,
						struct x86_emulate_ctxt *ctxt)
{
	return get_canonical(la, ctxt_virt_addr_bits(ctxt)) != la;
}

677 678 679 680 681 682
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
683 684
 * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
 * 512 bytes of data must be aligned to a 16 byte boundary.
685
 */
686
static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
687
{
688
	u64 alignment = ctxt->d & AlignMask;
689 690

	if (likely(size < 16))
691
		return 1;
692

693 694 695
	switch (alignment) {
	case Unaligned:
	case Avx:
696
		return 1;
697
	case Aligned16:
698
		return 16;
699 700
	case Aligned:
	default:
701
		return size;
702
	}
703 704
}

705 706 707 708
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
709
				       enum x86emul_mode mode, ulong *linear)
710
{
711 712
	struct desc_struct desc;
	bool usable;
713
	ulong la;
714
	u32 lim;
715
	u16 sel;
716
	u8  va_bits;
717

718
	la = seg_base(ctxt, addr.seg) + addr.ea;
719
	*max_size = 0;
720
	switch (mode) {
721
	case X86EMUL_MODE_PROT64:
722
		*linear = la;
723 724
		va_bits = ctxt_virt_addr_bits(ctxt);
		if (get_canonical(la, va_bits) != la)
725
			goto bad;
726

727
		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
728 729
		if (size > *max_size)
			goto bad;
730 731
		break;
	default:
732
		*linear = la = (u32)la;
733 734
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
735 736
		if (!usable)
			goto bad;
737 738 739
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
740 741
			goto bad;
		/* unreadable code segment */
742
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
743 744
			goto bad;
		lim = desc_limit_scaled(&desc);
745
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
746
			/* expand-down segment */
747
			if (addr.ea <= lim)
748 749 750
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
751 752
		if (addr.ea > lim)
			goto bad;
753 754 755 756 757 758 759
		if (lim == 0xffffffff)
			*max_size = ~0u;
		else {
			*max_size = (u64)lim + 1 - addr.ea;
			if (size > *max_size)
				goto bad;
		}
760 761
		break;
	}
762
	if (la & (insn_alignment(ctxt, size) - 1))
763
		return emulate_gp(ctxt, 0);
764
	return X86EMUL_CONTINUE;
765 766
bad:
	if (addr.seg == VCPU_SREG_SS)
767
		return emulate_ss(ctxt, 0);
768
	else
769
		return emulate_gp(ctxt, 0);
770 771
}

772 773 774 775 776
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
777
	unsigned max_size;
778 779
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
780 781
}

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
802 803
}

804 805 806 807
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;
808
	int rc;
809 810

#ifdef CONFIG_X86_64
811 812 813
	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
		if (cs_desc->l) {
			u64 efer = 0;
814

815 816 817 818 819
			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				mode = X86EMUL_MODE_PROT64;
		} else
			mode = X86EMUL_MODE_PROT32; /* temporary value */
820 821 822 823
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
824 825 826 827
	rc = assign_eip(ctxt, dst, mode);
	if (rc == X86EMUL_CONTINUE)
		ctxt->mode = mode;
	return rc;
828 829 830 831 832 833
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
834

835 836 837
static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
			      void *data, unsigned size)
{
838
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
839 840 841 842 843 844
}

static int linear_write_system(struct x86_emulate_ctxt *ctxt,
			       ulong linear, void *data,
			       unsigned int size)
{
845
	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
846 847
}

848 849 850 851 852
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
853 854 855
	int rc;
	ulong linear;

856
	rc = linearize(ctxt, addr, size, false, &linear);
857 858
	if (rc != X86EMUL_CONTINUE)
		return rc;
859
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
860 861
}

862 863 864 865 866 867 868 869 870 871 872
static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
			       struct segmented_address addr,
			       void *data,
			       unsigned int size)
{
	int rc;
	ulong linear;

	rc = linearize(ctxt, addr, size, true, &linear);
	if (rc != X86EMUL_CONTINUE)
		return rc;
873
	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
874 875
}

876
/*
877
 * Prefetch the remaining bytes of the instruction without crossing page
878 879
 * boundary if they are not in fetch_cache yet.
 */
880
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
881 882
{
	int rc;
883
	unsigned size, max_size;
884
	unsigned long linear;
885
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
886
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
887 888
					   .ea = ctxt->eip + cur_size };

889 890 891 892 893 894 895 896 897 898
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
899 900
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
901 902 903
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

904
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
905
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
906 907 908 909 910 911 912 913

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
914 915
		return emulate_gp(ctxt, 0);

916
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
917 918 919
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
920
	ctxt->fetch.end += size;
921
	return X86EMUL_CONTINUE;
922 923
}

924 925
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
926
{
927 928 929 930
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
931 932
	else
		return X86EMUL_CONTINUE;
933 934
}

935
/* Fetch next part of the instruction being emulated. */
936
#define insn_fetch(_type, _ctxt)					\
937 938 939
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
940 941
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
942
	ctxt->_eip += sizeof(_type);					\
943
	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
944
	ctxt->fetch.ptr += sizeof(_type);				\
945
	_x;								\
946 947
})

948
#define insn_fetch_arr(_arr, _size, _ctxt)				\
949 950
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
951 952
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
953
	ctxt->_eip += (_size);						\
954 955
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
956 957
})

958 959 960 961 962
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
963
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
964
			     int byteop)
A
Avi Kivity 已提交
965 966
{
	void *p;
967
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
968 969

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
970 971 972
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
973 974 975 976
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
977
			   struct segmented_address addr,
A
Avi Kivity 已提交
978 979 980 981 982 983 984
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
985
	rc = segmented_read_std(ctxt, addr, size, 2);
986
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
987
		return rc;
988
	addr.ea += 2;
989
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
990 991 992
	return rc;
}

993 994 995 996 997 998 999 1000 1001 1002
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

1003 1004
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
1005 1006
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
1007

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1033 1034
FASTOP2(xadd);

1035 1036
FASTOP2R(cmp, cmp_r);

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsf);
}

static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsr);
}

1053
static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1054
{
1055 1056
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1057

1058
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1059 1060
	asm("push %[flags]; popf; " CALL_NOSPEC
	    : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
1061
	return rc;
1062 1063
}

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

1082 1083 1084 1085 1086
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1087
	kvm_fpu_get();
1088
	asm volatile("fninit");
1089
	kvm_fpu_put();
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1100
	kvm_fpu_get();
1101
	asm volatile("fnstcw %0": "+m"(fcw));
1102
	kvm_fpu_put();
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1116
	kvm_fpu_get();
1117
	asm volatile("fnstsw %0": "+m"(fsw));
1118
	kvm_fpu_put();
1119 1120 1121 1122 1123 1124

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1125
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1126
				    struct operand *op)
1127
{
1128
	unsigned reg = ctxt->modrm_reg;
1129

1130 1131
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1132

1133
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1134 1135 1136
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
1137
		kvm_read_sse_reg(reg, &op->vec_val);
A
Avi Kivity 已提交
1138 1139
		return;
	}
A
Avi Kivity 已提交
1140 1141 1142 1143 1144 1145 1146
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1147

1148
	op->type = OP_REG;
1149 1150 1151
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1152
	fetch_register_operand(op);
1153 1154 1155
	op->orig_val = op->val;
}

1156 1157 1158 1159 1160 1161
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1162
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1163
			struct operand *op)
1164 1165
{
	u8 sib;
B
Bandan Das 已提交
1166
	int index_reg, base_reg, scale;
1167
	int rc = X86EMUL_CONTINUE;
1168
	ulong modrm_ea = 0;
1169

B
Bandan Das 已提交
1170 1171 1172
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1173

B
Bandan Das 已提交
1174
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1175
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1176
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1177
	ctxt->modrm_seg = VCPU_SREG_DS;
1178

1179
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1180
		op->type = OP_REG;
1181
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1182
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1183
				ctxt->d & ByteOp);
1184
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1185 1186
			op->type = OP_XMM;
			op->bytes = 16;
1187
			op->addr.xmm = ctxt->modrm_rm;
1188
			kvm_read_sse_reg(ctxt->modrm_rm, &op->vec_val);
A
Avi Kivity 已提交
1189 1190
			return rc;
		}
A
Avi Kivity 已提交
1191 1192 1193
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1194
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1195 1196
			return rc;
		}
1197
		fetch_register_operand(op);
1198 1199 1200
		return rc;
	}

1201 1202
	op->type = OP_MEM;

1203
	if (ctxt->ad_bytes == 2) {
1204 1205 1206 1207
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1208 1209

		/* 16-bit ModR/M decode. */
1210
		switch (ctxt->modrm_mod) {
1211
		case 0:
1212
			if (ctxt->modrm_rm == 6)
1213
				modrm_ea += insn_fetch(u16, ctxt);
1214 1215
			break;
		case 1:
1216
			modrm_ea += insn_fetch(s8, ctxt);
1217 1218
			break;
		case 2:
1219
			modrm_ea += insn_fetch(u16, ctxt);
1220 1221
			break;
		}
1222
		switch (ctxt->modrm_rm) {
1223
		case 0:
1224
			modrm_ea += bx + si;
1225 1226
			break;
		case 1:
1227
			modrm_ea += bx + di;
1228 1229
			break;
		case 2:
1230
			modrm_ea += bp + si;
1231 1232
			break;
		case 3:
1233
			modrm_ea += bp + di;
1234 1235
			break;
		case 4:
1236
			modrm_ea += si;
1237 1238
			break;
		case 5:
1239
			modrm_ea += di;
1240 1241
			break;
		case 6:
1242
			if (ctxt->modrm_mod != 0)
1243
				modrm_ea += bp;
1244 1245
			break;
		case 7:
1246
			modrm_ea += bx;
1247 1248
			break;
		}
1249 1250 1251
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1252
		modrm_ea = (u16)modrm_ea;
1253 1254
	} else {
		/* 32/64-bit ModR/M decode. */
1255
		if ((ctxt->modrm_rm & 7) == 4) {
1256
			sib = insn_fetch(u8, ctxt);
1257 1258 1259 1260
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1261
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1262
				modrm_ea += insn_fetch(s32, ctxt);
1263
			else {
1264
				modrm_ea += reg_read(ctxt, base_reg);
1265
				adjust_modrm_seg(ctxt, base_reg);
1266 1267 1268 1269
				/* Increment ESP on POP [ESP] */
				if ((ctxt->d & IncSP) &&
				    base_reg == VCPU_REGS_RSP)
					modrm_ea += ctxt->op_bytes;
1270
			}
1271
			if (index_reg != 4)
1272
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1273
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1274
			modrm_ea += insn_fetch(s32, ctxt);
1275
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1276
				ctxt->rip_relative = 1;
1277 1278
		} else {
			base_reg = ctxt->modrm_rm;
1279
			modrm_ea += reg_read(ctxt, base_reg);
1280 1281
			adjust_modrm_seg(ctxt, base_reg);
		}
1282
		switch (ctxt->modrm_mod) {
1283
		case 1:
1284
			modrm_ea += insn_fetch(s8, ctxt);
1285 1286
			break;
		case 2:
1287
			modrm_ea += insn_fetch(s32, ctxt);
1288 1289 1290
			break;
		}
	}
1291
	op->addr.mem.ea = modrm_ea;
1292 1293 1294
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1295 1296 1297 1298 1299
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1300
		      struct operand *op)
1301
{
1302
	int rc = X86EMUL_CONTINUE;
1303

1304
	op->type = OP_MEM;
1305
	switch (ctxt->ad_bytes) {
1306
	case 2:
1307
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1308 1309
		break;
	case 4:
1310
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1311 1312
		break;
	case 8:
1313
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1314 1315 1316 1317 1318 1319
		break;
	}
done:
	return rc;
}

1320
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1321
{
1322
	long sv = 0, mask;
1323

1324
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1325
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1326

1327 1328 1329 1330
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1331 1332
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1333

1334 1335
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1336
	}
1337 1338

	/* only subword offset */
1339
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1340 1341
}

1342 1343
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1344
{
1345
	int rc;
1346
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1347

1348 1349
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1350

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1363 1364
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1365

1366 1367 1368 1369 1370
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1371 1372 1373
	int rc;
	ulong linear;

1374
	rc = linearize(ctxt, addr, size, false, &linear);
1375 1376
	if (rc != X86EMUL_CONTINUE)
		return rc;
1377
	return read_emulated(ctxt, linear, data, size);
1378 1379 1380 1381 1382 1383 1384
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1385 1386 1387
	int rc;
	ulong linear;

1388
	rc = linearize(ctxt, addr, size, true, &linear);
1389 1390
	if (rc != X86EMUL_CONTINUE)
		return rc;
1391 1392
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1393 1394 1395 1396 1397 1398 1399
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1400 1401 1402
	int rc;
	ulong linear;

1403
	rc = linearize(ctxt, addr, size, true, &linear);
1404 1405
	if (rc != X86EMUL_CONTINUE)
		return rc;
1406 1407
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1408 1409
}

1410 1411 1412 1413
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1414
	struct read_cache *rc = &ctxt->io_read;
1415

1416 1417
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1418
		unsigned int count = ctxt->rep_prefix ?
1419
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1420
		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1421 1422
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1423
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1424 1425 1426
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1427
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1428 1429
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1430 1431
	}

1432
	if (ctxt->rep_prefix && (ctxt->d & String) &&
1433
	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1434 1435 1436 1437 1438 1439 1440 1441
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1442 1443
	return 1;
}
A
Avi Kivity 已提交
1444

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
1457
	return linear_read_system(ctxt, addr, desc, sizeof(*desc));
1458 1459
}

1460 1461 1462
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1463
	const struct x86_emulate_ops *ops = ctxt->ops;
1464
	u32 base3 = 0;
1465

1466 1467
	if (selector & 1 << 2) {
		struct desc_struct desc;
1468 1469
		u16 sel;

1470
		memset(dt, 0, sizeof(*dt));
1471 1472
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1473
			return;
1474

1475
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1476
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1477
	} else
1478
		ops->get_gdt(ctxt, dt);
1479
}
1480

1481 1482
static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
			      u16 selector, ulong *desc_addr_p)
1483 1484 1485 1486
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1487

1488
	get_descriptor_table_ptr(ctxt, selector, &dt);
1489

1490 1491
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1492

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	addr = dt.address + index * 8;

#ifdef CONFIG_X86_64
	if (addr >> 32 != 0) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (!(efer & EFER_LMA))
			addr &= (u32)-1;
	}
#endif

	*desc_addr_p = addr;
	return X86EMUL_CONTINUE;
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
{
	int rc;

	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
	if (rc != X86EMUL_CONTINUE)
		return rc;

1520
	return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1521
}
1522

1523 1524 1525 1526
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
1527
	int rc;
1528
	ulong addr;
A
Avi Kivity 已提交
1529

1530 1531 1532
	rc = get_descriptor_ptr(ctxt, selector, &addr);
	if (rc != X86EMUL_CONTINUE)
		return rc;
A
Avi Kivity 已提交
1533

1534
	return linear_write_system(ctxt, addr, desc, sizeof(*desc));
1535
}
1536

1537
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1538
				     u16 selector, int seg, u8 cpl,
1539
				     enum x86_transfer_type transfer,
1540
				     struct desc_struct *desc)
1541
{
1542
	struct desc_struct seg_desc, old_desc;
1543
	u8 dpl, rpl;
1544 1545 1546
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1547
	ulong desc_addr;
1548
	int ret;
1549
	u16 dummy;
1550
	u32 base3 = 0;
1551

1552
	memset(&seg_desc, 0, sizeof(seg_desc));
1553

1554 1555 1556
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1557
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1558 1559
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1560 1561 1562 1563 1564 1565 1566 1567 1568
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1569 1570
	}

1571 1572
	rpl = selector & 3;

1573 1574 1575 1576
	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
	if (null_selector) {
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
			goto exception;

		if (seg == VCPU_SREG_SS) {
			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
				goto exception;

			/*
			 * ctxt->ops->set_segment expects the CPL to be in
			 * SS.DPL, so fake an expand-up 32-bit data segment.
			 */
			seg_desc.type = 3;
			seg_desc.p = 1;
			seg_desc.s = 1;
			seg_desc.dpl = cpl;
			seg_desc.d = 1;
			seg_desc.g = 1;
		}

		/* Skip all following checks */
1599
		goto load;
1600
	}
1601

1602
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1603 1604 1605 1606
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1607 1608
	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
							   GP_VECTOR;
1609

G
Guo Chao 已提交
1610
	/* can't load system descriptor into segment selector */
1611 1612 1613
	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
		if (transfer == X86_TRANSFER_CALL_JMP)
			return X86EMUL_UNHANDLEABLE;
1614
		goto exception;
1615
	}
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1632
		break;
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1646 1647 1648 1649 1650 1651 1652 1653 1654
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1655 1656
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1657
		break;
1658 1659 1660
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1661 1662 1663 1664 1665 1666
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1667 1668 1669 1670 1671 1672
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1673
		/*
1674 1675 1676
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1677
		 */
1678 1679 1680 1681
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1682
		break;
1683 1684 1685 1686
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
1687 1688 1689 1690 1691 1692 1693
		if (!(seg_desc.type & 1)) {
			seg_desc.type |= 1;
			ret = write_segment_descriptor(ctxt, selector,
						       &seg_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;
		}
1694
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1695
		ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1696 1697
		if (ret != X86EMUL_CONTINUE)
			return ret;
1698 1699
		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
				((u64)base3 << 32), ctxt))
1700
			return emulate_gp(ctxt, 0);
1701 1702
	}
load:
1703
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1704 1705
	if (desc)
		*desc = seg_desc;
1706 1707
	return X86EMUL_CONTINUE;
exception:
1708
	return emulate_exception(ctxt, err_vec, err_code, true);
1709 1710
}

1711 1712 1713 1714
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729

	/*
	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
	 * they can load it at CPL<3 (Intel's manual says only LSS can,
	 * but it's wrong).
	 *
	 * However, the Intel manual says that putting IST=1/DPL=3 in
	 * an interrupt gate will result in SS=3 (the AMD manual instead
	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
	 * and only forbid it here.
	 */
	if (seg == VCPU_SREG_SS && selector == 3 &&
	    ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_exception(ctxt, GP_VECTOR, 0, true);

1730 1731
	return __load_segment_descriptor(ctxt, selector, seg, cpl,
					 X86_TRANSFER_NONE, NULL);
1732 1733
}

1734 1735
static void write_register_operand(struct operand *op)
{
1736
	return assign_register(op->addr.reg, op->val, op->bytes);
1737 1738
}

1739
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1740
{
1741
	switch (op->type) {
1742
	case OP_REG:
1743
		write_register_operand(op);
A
Avi Kivity 已提交
1744
		break;
1745
	case OP_MEM:
1746
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1747 1748 1749 1750 1751 1752 1753
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1754 1755 1756
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1757
		break;
1758
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1759 1760 1761 1762
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1763
		break;
A
Avi Kivity 已提交
1764
	case OP_XMM:
1765
		kvm_write_sse_reg(op->addr.xmm, &op->vec_val);
A
Avi Kivity 已提交
1766
		break;
A
Avi Kivity 已提交
1767
	case OP_MM:
1768
		kvm_write_mmx_reg(op->addr.mm, &op->mm_val);
A
Avi Kivity 已提交
1769
		break;
1770 1771
	case OP_NONE:
		/* no writeback */
1772
		break;
1773
	default:
1774
		break;
A
Avi Kivity 已提交
1775
	}
1776 1777
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1778

1779
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1780
{
1781
	struct segmented_address addr;
1782

1783
	rsp_increment(ctxt, -bytes);
1784
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1785 1786
	addr.seg = VCPU_SREG_SS;

1787 1788 1789 1790 1791
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1792
	/* Disable writeback. */
1793
	ctxt->dst.type = OP_NONE;
1794
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1795
}
1796

1797 1798 1799 1800
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1801
	struct segmented_address addr;
1802

1803
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1804
	addr.seg = VCPU_SREG_SS;
1805
	rc = segmented_read(ctxt, addr, dest, len);
1806 1807 1808
	if (rc != X86EMUL_CONTINUE)
		return rc;

1809
	rsp_increment(ctxt, len);
1810
	return rc;
1811 1812
}

1813 1814
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1815
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1816 1817
}

1818
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1819
			void *dest, int len)
1820 1821
{
	int rc;
1822
	unsigned long val, change_mask;
1823
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1824
	int cpl = ctxt->ops->cpl(ctxt);
1825

1826
	rc = emulate_pop(ctxt, &val, len);
1827 1828
	if (rc != X86EMUL_CONTINUE)
		return rc;
1829

1830 1831 1832 1833
	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1834

1835 1836 1837 1838 1839
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
1840
			change_mask |= X86_EFLAGS_IOPL;
1841
		if (cpl <= iopl)
1842
			change_mask |= X86_EFLAGS_IF;
1843 1844
		break;
	case X86EMUL_MODE_VM86:
1845 1846
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1847
		change_mask |= X86_EFLAGS_IF;
1848 1849
		break;
	default: /* real mode */
1850
		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1851
		break;
1852
	}
1853 1854 1855 1856 1857

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1858 1859
}

1860 1861
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1862 1863 1864 1865
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1866 1867
}

A
Avi Kivity 已提交
1868 1869 1870 1871 1872
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1873
	ulong rbp;
A
Avi Kivity 已提交
1874 1875 1876 1877

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1878 1879
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1880 1881
	if (rc != X86EMUL_CONTINUE)
		return rc;
1882
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1883
		      stack_mask(ctxt));
1884 1885
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1886 1887 1888 1889
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1890 1891
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1892
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1893
		      stack_mask(ctxt));
1894
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1895 1896
}

1897
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1898
{
1899 1900
	int seg = ctxt->src2.val;

1901
	ctxt->src.val = get_segment_selector(ctxt, seg);
1902 1903 1904 1905
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1906

1907
	return em_push(ctxt);
1908 1909
}

1910
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1911
{
1912
	int seg = ctxt->src2.val;
1913 1914
	unsigned long selector;
	int rc;
1915

1916
	rc = emulate_pop(ctxt, &selector, 2);
1917 1918 1919
	if (rc != X86EMUL_CONTINUE)
		return rc;

1920 1921
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1922 1923
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
1924

1925
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1926
	return rc;
1927 1928
}

1929
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1930
{
1931
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1932 1933
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1934

1935 1936
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1937
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1938

1939
		rc = em_push(ctxt);
1940 1941
		if (rc != X86EMUL_CONTINUE)
			return rc;
1942

1943
		++reg;
1944 1945
	}

1946
	return rc;
1947 1948
}

1949 1950
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1951
	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
1952 1953 1954
	return em_push(ctxt);
}

1955
static int em_popa(struct x86_emulate_ctxt *ctxt)
1956
{
1957 1958
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1959
	u32 val;
1960

1961 1962
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1963
			rsp_increment(ctxt, ctxt->op_bytes);
1964 1965
			--reg;
		}
1966

1967
		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
1968 1969
		if (rc != X86EMUL_CONTINUE)
			break;
1970
		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
1971
		--reg;
1972
	}
1973
	return rc;
1974 1975
}

1976
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1977
{
1978
	const struct x86_emulate_ops *ops = ctxt->ops;
1979
	int rc;
1980 1981 1982 1983 1984 1985
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1986
	ctxt->src.val = ctxt->eflags;
1987
	rc = em_push(ctxt);
1988 1989
	if (rc != X86EMUL_CONTINUE)
		return rc;
1990

1991
	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
1992

1993
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1994
	rc = em_push(ctxt);
1995 1996
	if (rc != X86EMUL_CONTINUE)
		return rc;
1997

1998
	ctxt->src.val = ctxt->_eip;
1999
	rc = em_push(ctxt);
2000 2001 2002
	if (rc != X86EMUL_CONTINUE)
		return rc;

2003
	ops->get_idt(ctxt, &dt);
2004 2005 2006 2007

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

2008
	rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2009 2010 2011
	if (rc != X86EMUL_CONTINUE)
		return rc;

2012
	rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2013 2014 2015
	if (rc != X86EMUL_CONTINUE)
		return rc;

2016
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2017 2018 2019
	if (rc != X86EMUL_CONTINUE)
		return rc;

2020
	ctxt->_eip = eip;
2021 2022 2023 2024

	return rc;
}

2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2036
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2037 2038 2039
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2040
		return __emulate_int_real(ctxt, irq);
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2051
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2052
{
2053 2054 2055 2056
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
2057 2058 2059 2060 2061
	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
			     X86_EFLAGS_AC | X86_EFLAGS_ID |
W
Wanpeng Li 已提交
2062
			     X86_EFLAGS_FIXED;
2063 2064
	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
				  X86_EFLAGS_VIP;
2065

2066
	/* TODO: Add stack limit check */
2067

2068
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2069

2070 2071
	if (rc != X86EMUL_CONTINUE)
		return rc;
2072

2073 2074
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2075

2076
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2077

2078 2079
	if (rc != X86EMUL_CONTINUE)
		return rc;
2080

2081
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2082

2083 2084
	if (rc != X86EMUL_CONTINUE)
		return rc;
2085

2086
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2087

2088 2089
	if (rc != X86EMUL_CONTINUE)
		return rc;
2090

2091
	ctxt->_eip = temp_eip;
2092

2093
	if (ctxt->op_bytes == 4)
2094
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2095
	else if (ctxt->op_bytes == 2) {
2096 2097
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2098
	}
2099 2100

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
W
Wanpeng Li 已提交
2101
	ctxt->eflags |= X86_EFLAGS_FIXED;
2102
	ctxt->ops->set_nmi_mask(ctxt, false);
2103 2104

	return rc;
2105 2106
}

2107
static int em_iret(struct x86_emulate_ctxt *ctxt)
2108
{
2109 2110
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2111
		return emulate_iret_real(ctxt);
2112 2113 2114 2115
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2116
	default:
2117 2118
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2119 2120 2121
	}
}

2122 2123 2124
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2125 2126
	unsigned short sel;
	struct desc_struct new_desc;
2127 2128
	u8 cpl = ctxt->ops->cpl(ctxt);

2129
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2130

2131 2132
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP,
2133
				       &new_desc);
2134 2135 2136
	if (rc != X86EMUL_CONTINUE)
		return rc;

2137
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2138 2139 2140 2141
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2142
	return rc;
2143 2144
}

2145
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2146
{
2147 2148
	return assign_eip_near(ctxt, ctxt->src.val);
}
2149

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2161
	return rc;
2162 2163
}

2164
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2165
{
2166
	u64 old = ctxt->dst.orig_val64;
2167

2168 2169 2170
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2171 2172 2173 2174
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2175
		ctxt->eflags &= ~X86_EFLAGS_ZF;
2176
	} else {
2177 2178
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2179

2180
		ctxt->eflags |= X86_EFLAGS_ZF;
2181
	}
2182
	return X86EMUL_CONTINUE;
2183 2184
}

2185 2186
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2187 2188 2189 2190 2191 2192 2193 2194
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2195 2196
}

2197
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2198 2199
{
	int rc;
2200
	unsigned long eip, cs;
2201
	int cpl = ctxt->ops->cpl(ctxt);
2202
	struct desc_struct new_desc;
2203

2204
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2205
	if (rc != X86EMUL_CONTINUE)
2206
		return rc;
2207
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2208
	if (rc != X86EMUL_CONTINUE)
2209
		return rc;
2210 2211 2212
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2213 2214
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_RET,
2215 2216 2217
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2218
	rc = assign_eip_far(ctxt, eip, &new_desc);
2219 2220 2221 2222
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2223 2224 2225
	return rc;
}

2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2237 2238 2239
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2240 2241
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2242
	ctxt->src.orig_val = ctxt->src.val;
2243
	ctxt->src.val = ctxt->dst.orig_val;
2244
	fastop(ctxt, em_cmp);
2245

2246
	if (ctxt->eflags & X86_EFLAGS_ZF) {
2247 2248
		/* Success: write back to memory; no update of EAX */
		ctxt->src.type = OP_NONE;
2249 2250 2251
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
2252 2253 2254 2255
		ctxt->src.type = OP_REG;
		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		ctxt->src.val = ctxt->dst.orig_val;
		/* Create write-cycle to dest by writing the same value */
2256
		ctxt->dst.val = ctxt->dst.orig_val;
2257 2258 2259 2260
	}
	return X86EMUL_CONTINUE;
}

2261
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2262
{
2263
	int seg = ctxt->src2.val;
2264 2265 2266
	unsigned short sel;
	int rc;

2267
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2268

2269
	rc = load_segment_descriptor(ctxt, sel, seg);
2270 2271 2272
	if (rc != X86EMUL_CONTINUE)
		return rc;

2273
	ctxt->dst.val = ctxt->src.val;
2274 2275 2276
	return rc;
}

2277 2278
static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
{
2279
#ifdef CONFIG_X86_64
2280
	return ctxt->ops->guest_has_long_mode(ctxt);
2281 2282 2283
#else
	return false;
#endif
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
}

static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
{
	desc->g    = (flags >> 23) & 1;
	desc->d    = (flags >> 22) & 1;
	desc->l    = (flags >> 21) & 1;
	desc->avl  = (flags >> 20) & 1;
	desc->p    = (flags >> 15) & 1;
	desc->dpl  = (flags >> 13) & 3;
	desc->s    = (flags >> 12) & 1;
	desc->type = (flags >>  8) & 15;
}

2298 2299
static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
			   int n)
2300 2301 2302 2303 2304
{
	struct desc_struct desc;
	int offset;
	u16 selector;

2305
	selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
2306 2307 2308 2309 2310 2311

	if (n < 3)
		offset = 0x7f84 + n * 12;
	else
		offset = 0x7f2c + (n - 3) * 12;

2312 2313 2314
	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
2315 2316 2317 2318
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
	return X86EMUL_CONTINUE;
}

2319
#ifdef CONFIG_X86_64
2320 2321
static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
			   int n)
2322 2323 2324 2325 2326 2327 2328 2329
{
	struct desc_struct desc;
	int offset;
	u16 selector;
	u32 base3;

	offset = 0x7e00 + n * 16;

2330 2331 2332 2333 2334
	selector =                GET_SMSTATE(u16, smstate, offset);
	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
	base3 =                   GET_SMSTATE(u32, smstate, offset + 12);
2335 2336 2337 2338

	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
	return X86EMUL_CONTINUE;
}
2339
#endif
2340 2341

static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
2342
				    u64 cr0, u64 cr3, u64 cr4)
2343 2344
{
	int bad;
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
	u64 pcid;

	/* In order to later set CR4.PCIDE, CR3[11:0] must be zero.  */
	pcid = 0;
	if (cr4 & X86_CR4_PCIDE) {
		pcid = cr3 & 0xfff;
		cr3 &= ~0xfff;
	}

	bad = ctxt->ops->set_cr(ctxt, 3, cr3);
	if (bad)
		return X86EMUL_UNHANDLEABLE;
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374

	/*
	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
	 * Then enable protected mode.	However, PCID cannot be enabled
	 * if EFER.LMA=0, so set it separately.
	 */
	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	if (cr4 & X86_CR4_PCIDE) {
		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
		if (bad)
			return X86EMUL_UNHANDLEABLE;
2375 2376 2377 2378 2379 2380
		if (pcid) {
			bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
			if (bad)
				return X86EMUL_UNHANDLEABLE;
		}

2381 2382 2383 2384 2385
	}

	return X86EMUL_CONTINUE;
}

2386 2387
static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
			     const char *smstate)
2388 2389 2390 2391
{
	struct desc_struct desc;
	struct desc_ptr dt;
	u16 selector;
2392
	u32 val, cr0, cr3, cr4;
2393 2394
	int i;

2395 2396 2397 2398
	cr0 =                      GET_SMSTATE(u32, smstate, 0x7ffc);
	cr3 =                      GET_SMSTATE(u32, smstate, 0x7ff8);
	ctxt->eflags =             GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
	ctxt->_eip =               GET_SMSTATE(u32, smstate, 0x7ff0);
2399 2400

	for (i = 0; i < 8; i++)
2401
		*reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
2402

2403
	val = GET_SMSTATE(u32, smstate, 0x7fcc);
2404

2405
	if (ctxt->ops->set_dr(ctxt, 6, val))
2406 2407
		return X86EMUL_UNHANDLEABLE;

2408
	val = GET_SMSTATE(u32, smstate, 0x7fc8);
2409

2410
	if (ctxt->ops->set_dr(ctxt, 7, val))
2411
		return X86EMUL_UNHANDLEABLE;
2412

2413 2414 2415 2416
	selector =                 GET_SMSTATE(u32, smstate, 0x7fc4);
	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f64));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f60));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f5c));
2417 2418
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);

2419 2420 2421 2422
	selector =                 GET_SMSTATE(u32, smstate, 0x7fc0);
	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f80));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f7c));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f78));
2423 2424
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);

2425 2426
	dt.address =               GET_SMSTATE(u32, smstate, 0x7f74);
	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f70);
2427 2428
	ctxt->ops->set_gdt(ctxt, &dt);

2429 2430
	dt.address =               GET_SMSTATE(u32, smstate, 0x7f58);
	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f54);
2431 2432 2433
	ctxt->ops->set_idt(ctxt, &dt);

	for (i = 0; i < 6; i++) {
2434
		int r = rsm_load_seg_32(ctxt, smstate, i);
2435 2436 2437 2438
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2439
	cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
2440

2441
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
2442

2443
	return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2444 2445
}

2446
#ifdef CONFIG_X86_64
2447 2448
static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
			     const char *smstate)
2449 2450 2451
{
	struct desc_struct desc;
	struct desc_ptr dt;
2452
	u64 val, cr0, cr3, cr4;
2453 2454
	u32 base3;
	u16 selector;
2455
	int i, r;
2456 2457

	for (i = 0; i < 16; i++)
2458
		*reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
2459

2460 2461
	ctxt->_eip   = GET_SMSTATE(u64, smstate, 0x7f78);
	ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
2462

2463
	val = GET_SMSTATE(u64, smstate, 0x7f68);
2464

2465
	if (ctxt->ops->set_dr(ctxt, 6, val))
2466 2467
		return X86EMUL_UNHANDLEABLE;

2468
	val = GET_SMSTATE(u64, smstate, 0x7f60);
2469

2470
	if (ctxt->ops->set_dr(ctxt, 7, val))
2471
		return X86EMUL_UNHANDLEABLE;
2472

2473 2474 2475 2476 2477
	cr0 =                       GET_SMSTATE(u64, smstate, 0x7f58);
	cr3 =                       GET_SMSTATE(u64, smstate, 0x7f50);
	cr4 =                       GET_SMSTATE(u64, smstate, 0x7f48);
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
	val =                       GET_SMSTATE(u64, smstate, 0x7ed0);
2478 2479 2480

	if (ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA))
		return X86EMUL_UNHANDLEABLE;
2481

2482 2483 2484 2485 2486
	selector =                  GET_SMSTATE(u32, smstate, 0x7e90);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e92) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e94));
	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e98));
	base3 =                     GET_SMSTATE(u32, smstate, 0x7e9c);
2487 2488
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);

2489 2490
	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e84);
	dt.address =                GET_SMSTATE(u64, smstate, 0x7e88);
2491 2492
	ctxt->ops->set_idt(ctxt, &dt);

2493 2494 2495 2496 2497
	selector =                  GET_SMSTATE(u32, smstate, 0x7e70);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e72) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e74));
	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e78));
	base3 =                     GET_SMSTATE(u32, smstate, 0x7e7c);
2498 2499
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);

2500 2501
	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e64);
	dt.address =                GET_SMSTATE(u64, smstate, 0x7e68);
2502 2503
	ctxt->ops->set_gdt(ctxt, &dt);

2504
	r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2505 2506 2507
	if (r != X86EMUL_CONTINUE)
		return r;

2508
	for (i = 0; i < 6; i++) {
2509
		r = rsm_load_seg_64(ctxt, smstate, i);
2510 2511 2512 2513
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2514
	return X86EMUL_CONTINUE;
2515
}
2516
#endif
2517

P
Paolo Bonzini 已提交
2518 2519
static int em_rsm(struct x86_emulate_ctxt *ctxt)
{
2520
	unsigned long cr0, cr4, efer;
2521
	char buf[512];
2522 2523 2524
	u64 smbase;
	int ret;

2525
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
P
Paolo Bonzini 已提交
2526 2527
		return emulate_ud(ctxt);

2528 2529 2530 2531 2532 2533
	smbase = ctxt->ops->get_smbase(ctxt);

	ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
	if (ret != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2534 2535 2536
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
		ctxt->ops->set_nmi_mask(ctxt, false);

2537
	ctxt->ops->exiting_smm(ctxt);
2538

2539 2540
	/*
	 * Get back to real mode, to prepare a safe state in which to load
2541 2542
	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
	 * supports long mode.
2543
	 */
2544 2545 2546 2547
	if (emulator_has_longmode(ctxt)) {
		struct desc_struct cs_desc;

		/* Zero CR4.PCIDE before CR0.PG.  */
2548 2549
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		if (cr4 & X86_CR4_PCIDE)
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);

		/* A 32-bit code segment is required to clear EFER.LMA.  */
		memset(&cs_desc, 0, sizeof(cs_desc));
		cs_desc.type = 0xb;
		cs_desc.s = cs_desc.g = cs_desc.p = 1;
		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
	}

	/* For the 64-bit case, this will clear EFER.LMA.  */
2560 2561 2562
	cr0 = ctxt->ops->get_cr(ctxt, 0);
	if (cr0 & X86_CR0_PE)
		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2563

2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	if (emulator_has_longmode(ctxt)) {
		/* Clear CR4.PAE before clearing EFER.LME. */
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		if (cr4 & X86_CR4_PAE)
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);

		/* And finally go back to 32-bit mode.  */
		efer = 0;
		ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
	}
2574

2575
	/*
2576 2577
	 * Give leave_smm() a chance to make ISA-specific changes to the vCPU
	 * state (e.g. enter guest mode) before loading state from the SMM
2578 2579
	 * state-save area.
	 */
2580
	if (ctxt->ops->leave_smm(ctxt, buf))
2581
		goto emulate_shutdown;
2582

2583
#ifdef CONFIG_X86_64
2584
	if (emulator_has_longmode(ctxt))
2585
		ret = rsm_load_state_64(ctxt, buf);
2586
	else
2587
#endif
2588
		ret = rsm_load_state_32(ctxt, buf);
2589

2590 2591
	if (ret != X86EMUL_CONTINUE)
		goto emulate_shutdown;
2592

2593 2594 2595 2596 2597 2598 2599 2600
	/*
	 * Note, the ctxt->ops callbacks are responsible for handling side
	 * effects when writing MSRs and CRs, e.g. MMU context resets, CPUID
	 * runtime updates, etc...  If that changes, e.g. this flow is moved
	 * out of the emulator to make it look more like enter_smm(), then
	 * those side effects need to be explicitly handled for both success
	 * and shutdown.
	 */
2601
	return X86EMUL_CONTINUE;
2602 2603 2604 2605

emulate_shutdown:
	ctxt->ops->triple_fault(ctxt);
	return X86EMUL_CONTINUE;
P
Paolo Bonzini 已提交
2606 2607
}

2608
static void
2609
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2610
			struct desc_struct *cs, struct desc_struct *ss)
2611 2612
{
	cs->l = 0;		/* will be adjusted later */
2613
	set_desc_base(cs, 0);	/* flat segment */
2614
	cs->g = 1;		/* 4kb granularity */
2615
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2616 2617 2618
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2619 2620
	cs->p = 1;
	cs->d = 1;
2621
	cs->avl = 0;
2622

2623 2624
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2625 2626 2627
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2628
	ss->d = 1;		/* 32bit stack segment */
2629
	ss->dpl = 0;
2630
	ss->p = 1;
2631 2632
	ss->l = 0;
	ss->avl = 0;
2633 2634
}

2635 2636 2637 2638 2639
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2640
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2641
	return is_guest_vendor_intel(ebx, ecx, edx);
2642 2643
}

2644 2645
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2646
	const struct x86_emulate_ops *ops = ctxt->ops;
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2658
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2659
	/*
2660 2661 2662 2663
	 * remark: Intel CPUs only support "syscall" in 64bit longmode. Also a
	 * 64bit guest with a 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD response - CPUs of
	 * AMD can't behave like Intel.
2664
	 */
2665
	if (is_guest_vendor_intel(ebx, ecx, edx))
2666 2667
		return false;

2668 2669
	if (is_guest_vendor_amd(ebx, ecx, edx) ||
	    is_guest_vendor_hygon(ebx, ecx, edx))
2670 2671 2672 2673 2674 2675
		return true;

	/*
	 * default: (not Intel, not AMD, not Hygon), apply Intel's
	 * stricter rules...
	 */
2676 2677 2678
	return false;
}

2679
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2680
{
2681
	const struct x86_emulate_ops *ops = ctxt->ops;
2682
	struct desc_struct cs, ss;
2683
	u64 msr_data;
2684
	u16 cs_sel, ss_sel;
2685
	u64 efer = 0;
2686 2687

	/* syscall is not available in real mode */
2688
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2689 2690
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2691

2692 2693 2694
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2695
	ops->get_msr(ctxt, MSR_EFER, &efer);
2696 2697 2698
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2699
	setup_syscalls_segments(ctxt, &cs, &ss);
2700
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2701
	msr_data >>= 32;
2702 2703
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2704

2705
	if (efer & EFER_LMA) {
2706
		cs.d = 0;
2707 2708
		cs.l = 1;
	}
2709 2710
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2711

2712
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2713
	if (efer & EFER_LMA) {
2714
#ifdef CONFIG_X86_64
2715
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2716

2717
		ops->get_msr(ctxt,
2718 2719
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2720
		ctxt->_eip = msr_data;
2721

2722
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2723
		ctxt->eflags &= ~msr_data;
W
Wanpeng Li 已提交
2724
		ctxt->eflags |= X86_EFLAGS_FIXED;
2725 2726 2727
#endif
	} else {
		/* legacy mode */
2728
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2729
		ctxt->_eip = (u32)msr_data;
2730

2731
		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2732 2733
	}

2734
	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2735
	return X86EMUL_CONTINUE;
2736 2737
}

2738
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2739
{
2740
	const struct x86_emulate_ops *ops = ctxt->ops;
2741
	struct desc_struct cs, ss;
2742
	u64 msr_data;
2743
	u16 cs_sel, ss_sel;
2744
	u64 efer = 0;
2745

2746
	ops->get_msr(ctxt, MSR_EFER, &efer);
2747
	/* inject #GP if in real mode */
2748 2749
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2750

2751 2752 2753 2754
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
2755
	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2756 2757 2758
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2759
	/* sysenter/sysexit have not been tested in 64bit mode. */
2760
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2761
		return X86EMUL_UNHANDLEABLE;
2762

2763
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2764 2765
	if ((msr_data & 0xfffc) == 0x0)
		return emulate_gp(ctxt, 0);
2766

2767
	setup_syscalls_segments(ctxt, &cs, &ss);
2768
	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2769
	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2770
	ss_sel = cs_sel + 8;
2771
	if (efer & EFER_LMA) {
2772
		cs.d = 0;
2773 2774 2775
		cs.l = 1;
	}

2776 2777
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2778

2779
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2780
	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2781

2782
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2783 2784
	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
							      (u32)msr_data;
2785 2786
	if (efer & EFER_LMA)
		ctxt->mode = X86EMUL_MODE_PROT64;
2787

2788
	return X86EMUL_CONTINUE;
2789 2790
}

2791
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2792
{
2793
	const struct x86_emulate_ops *ops = ctxt->ops;
2794
	struct desc_struct cs, ss;
2795
	u64 msr_data, rcx, rdx;
2796
	int usermode;
X
Xiao Guangrong 已提交
2797
	u16 cs_sel = 0, ss_sel = 0;
2798

2799 2800
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2801 2802
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2803

2804
	setup_syscalls_segments(ctxt, &cs, &ss);
2805

2806
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2807 2808 2809 2810
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2811 2812 2813
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2814 2815
	cs.dpl = 3;
	ss.dpl = 3;
2816
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2817 2818
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2819
		cs_sel = (u16)(msr_data + 16);
2820 2821
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2822
		ss_sel = (u16)(msr_data + 24);
2823 2824
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2825 2826
		break;
	case X86EMUL_MODE_PROT64:
2827
		cs_sel = (u16)(msr_data + 32);
2828 2829
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2830 2831
		ss_sel = cs_sel + 8;
		cs.d = 0;
2832
		cs.l = 1;
2833 2834
		if (emul_is_noncanonical_address(rcx, ctxt) ||
		    emul_is_noncanonical_address(rdx, ctxt))
2835
			return emulate_gp(ctxt, 0);
2836 2837
		break;
	}
2838 2839
	cs_sel |= SEGMENT_RPL_MASK;
	ss_sel |= SEGMENT_RPL_MASK;
2840

2841 2842
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2843

2844 2845
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2846

2847
	return X86EMUL_CONTINUE;
2848 2849
}

2850
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2851 2852 2853 2854 2855 2856
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
2857
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2858
	return ctxt->ops->cpl(ctxt) > iopl;
2859 2860
}

2861 2862 2863
#define VMWARE_PORT_VMPORT	(0x5658)
#define VMWARE_PORT_VMRPC	(0x5659)

2864 2865 2866
static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2867
	const struct x86_emulate_ops *ops = ctxt->ops;
2868
	struct desc_struct tr_seg;
2869
	u32 base3;
2870
	int r;
2871
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2872
	unsigned mask = (1 << len) - 1;
2873
	unsigned long base;
2874

2875 2876 2877 2878 2879 2880 2881 2882
	/*
	 * VMware allows access to these ports even if denied
	 * by TSS I/O permission bitmap. Mimic behavior.
	 */
	if (enable_vmware_backdoor &&
	    ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
		return true;

2883
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2884
	if (!tr_seg.p)
2885
		return false;
2886
	if (desc_limit_scaled(&tr_seg) < 103)
2887
		return false;
2888 2889 2890 2891
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2892
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
2893 2894
	if (r != X86EMUL_CONTINUE)
		return false;
2895
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2896
		return false;
2897
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2908 2909 2910
	if (ctxt->perm_ok)
		return true;

2911 2912
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2913
			return false;
2914 2915 2916

	ctxt->perm_ok = true;

2917 2918 2919
	return true;
}

2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
{
	/*
	 * Intel CPUs mask the counter and pointers in quite strange
	 * manner when ECX is zero due to REP-string optimizations.
	 */
#ifdef CONFIG_X86_64
	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
		return;

	*reg_write(ctxt, VCPU_REGS_RCX) = 0;

	switch (ctxt->b) {
	case 0xa4:	/* movsb */
	case 0xa5:	/* movsd/w */
		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
2936
		fallthrough;
2937 2938 2939 2940 2941 2942 2943
	case 0xaa:	/* stosb */
	case 0xab:	/* stosd/w */
		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
	}
#endif
}

2944 2945 2946
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2947
	tss->ip = ctxt->_eip;
2948
	tss->flag = ctxt->eflags;
2949 2950 2951 2952 2953 2954 2955 2956
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2957

2958 2959 2960 2961 2962
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2963 2964 2965 2966 2967 2968
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2969
	u8 cpl;
2970

2971
	ctxt->_eip = tss->ip;
2972
	ctxt->eflags = tss->flag | 2;
2973 2974 2975 2976 2977 2978 2979 2980
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2981 2982 2983 2984 2985

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2986 2987 2988 2989 2990
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2991

2992 2993
	cpl = tss->cs & 3;

2994
	/*
G
Guo Chao 已提交
2995
	 * Now load segment descriptors. If fault happens at this stage
2996 2997
	 * it is handled in a context of new task
	 */
2998
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2999
					X86_TRANSFER_TASK_SWITCH, NULL);
3000 3001
	if (ret != X86EMUL_CONTINUE)
		return ret;
3002
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3003
					X86_TRANSFER_TASK_SWITCH, NULL);
3004 3005
	if (ret != X86EMUL_CONTINUE)
		return ret;
3006
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3007
					X86_TRANSFER_TASK_SWITCH, NULL);
3008 3009
	if (ret != X86EMUL_CONTINUE)
		return ret;
3010
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3011
					X86_TRANSFER_TASK_SWITCH, NULL);
3012 3013
	if (ret != X86EMUL_CONTINUE)
		return ret;
3014
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3015
					X86_TRANSFER_TASK_SWITCH, NULL);
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
3028
	u32 new_tss_base = get_desc_base(new_desc);
3029

3030
	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3031
	if (ret != X86EMUL_CONTINUE)
3032 3033
		return ret;

3034
	save_state_to_tss16(ctxt, &tss_seg);
3035

3036
	ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3037
	if (ret != X86EMUL_CONTINUE)
3038 3039
		return ret;

3040
	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3041
	if (ret != X86EMUL_CONTINUE)
3042 3043 3044 3045 3046
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3047 3048
		ret = linear_write_system(ctxt, new_tss_base,
					  &tss_seg.prev_task_link,
3049
					  sizeof(tss_seg.prev_task_link));
3050
		if (ret != X86EMUL_CONTINUE)
3051 3052 3053
			return ret;
	}

3054
	return load_state_from_tss16(ctxt, &tss_seg);
3055 3056 3057 3058 3059
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
3060
	/* CR3 and ldt selector are not saved intentionally */
3061
	tss->eip = ctxt->_eip;
3062
	tss->eflags = ctxt->eflags;
3063 3064 3065 3066 3067 3068 3069 3070
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3071

3072 3073 3074 3075 3076 3077
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3078 3079 3080 3081 3082 3083
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
3084
	u8 cpl;
3085

3086
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3087
		return emulate_gp(ctxt, 0);
3088
	ctxt->_eip = tss->eip;
3089
	ctxt->eflags = tss->eflags | 2;
3090 3091

	/* General purpose registers */
3092 3093 3094 3095 3096 3097 3098 3099
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3100 3101 3102

	/*
	 * SDM says that segment selectors are loaded before segment
3103 3104
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
3105
	 */
3106 3107 3108 3109 3110 3111 3112
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3113

3114 3115 3116 3117 3118
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
3119
	if (ctxt->eflags & X86_EFLAGS_VM) {
3120
		ctxt->mode = X86EMUL_MODE_VM86;
3121 3122
		cpl = 3;
	} else {
3123
		ctxt->mode = X86EMUL_MODE_PROT32;
3124 3125
		cpl = tss->cs & 3;
	}
3126

3127
	/*
I
Ingo Molnar 已提交
3128
	 * Now load segment descriptors. If fault happens at this stage
3129 3130
	 * it is handled in a context of new task
	 */
3131
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3132
					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3133 3134
	if (ret != X86EMUL_CONTINUE)
		return ret;
3135
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3136
					X86_TRANSFER_TASK_SWITCH, NULL);
3137 3138
	if (ret != X86EMUL_CONTINUE)
		return ret;
3139
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3140
					X86_TRANSFER_TASK_SWITCH, NULL);
3141 3142
	if (ret != X86EMUL_CONTINUE)
		return ret;
3143
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3144
					X86_TRANSFER_TASK_SWITCH, NULL);
3145 3146
	if (ret != X86EMUL_CONTINUE)
		return ret;
3147
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3148
					X86_TRANSFER_TASK_SWITCH, NULL);
3149 3150
	if (ret != X86EMUL_CONTINUE)
		return ret;
3151
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3152
					X86_TRANSFER_TASK_SWITCH, NULL);
3153 3154
	if (ret != X86EMUL_CONTINUE)
		return ret;
3155
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3156
					X86_TRANSFER_TASK_SWITCH, NULL);
3157

3158
	return ret;
3159 3160 3161 3162 3163 3164 3165 3166
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
3167
	u32 new_tss_base = get_desc_base(new_desc);
3168 3169
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3170

3171
	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3172
	if (ret != X86EMUL_CONTINUE)
3173 3174
		return ret;

3175
	save_state_to_tss32(ctxt, &tss_seg);
3176

3177
	/* Only GP registers and segment selectors are saved */
3178 3179
	ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
				  ldt_sel_offset - eip_offset);
3180
	if (ret != X86EMUL_CONTINUE)
3181 3182
		return ret;

3183
	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3184
	if (ret != X86EMUL_CONTINUE)
3185 3186 3187 3188 3189
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3190 3191
		ret = linear_write_system(ctxt, new_tss_base,
					  &tss_seg.prev_task_link,
3192
					  sizeof(tss_seg.prev_task_link));
3193
		if (ret != X86EMUL_CONTINUE)
3194 3195 3196
			return ret;
	}

3197
	return load_state_from_tss32(ctxt, &tss_seg);
3198 3199 3200
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3201
				   u16 tss_selector, int idt_index, int reason,
3202
				   bool has_error_code, u32 error_code)
3203
{
3204
	const struct x86_emulate_ops *ops = ctxt->ops;
3205 3206
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
3207
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3208
	ulong old_tss_base =
3209
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3210
	u32 desc_limit;
3211
	ulong desc_addr, dr7;
3212 3213 3214

	/* FIXME: old_tss_base == ~0 ? */

3215
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3216 3217
	if (ret != X86EMUL_CONTINUE)
		return ret;
3218
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3219 3220 3221 3222 3223
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

3224 3225 3226 3227 3228
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
3229 3230
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
3247 3248
	}

3249 3250 3251 3252
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
3253
		return emulate_ts(ctxt, tss_selector & 0xfffc);
3254 3255 3256 3257
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3258
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3259 3260 3261 3262 3263 3264
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
3265
	   note that old_tss_sel is not used after this point */
3266 3267 3268 3269
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
3270
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3271 3272
				     old_tss_base, &next_tss_desc);
	else
3273
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3274
				     old_tss_base, &next_tss_desc);
3275 3276
	if (ret != X86EMUL_CONTINUE)
		return ret;
3277 3278 3279 3280 3281 3282

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
3283
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3284 3285
	}

3286
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3287
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3288

3289
	if (has_error_code) {
3290 3291 3292
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
3293
		ret = em_push(ctxt);
3294 3295
	}

3296 3297 3298
	ops->get_dr(ctxt, 7, &dr7);
	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));

3299 3300 3301 3302
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3303
			 u16 tss_selector, int idt_index, int reason,
3304
			 bool has_error_code, u32 error_code)
3305 3306 3307
{
	int rc;

3308
	invalidate_registers(ctxt);
3309 3310
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
3311

3312
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3313
				     has_error_code, error_code);
3314

3315
	if (rc == X86EMUL_CONTINUE) {
3316
		ctxt->eip = ctxt->_eip;
3317 3318
		writeback_registers(ctxt);
	}
3319

3320
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3321 3322
}

3323 3324
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
3325
{
3326
	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3327

3328 3329
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
3330 3331
}

3332 3333 3334 3335 3336 3337
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
3338
	al = ctxt->dst.val;
3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

3356
	ctxt->dst.val = al;
3357
	/* Set PF, ZF, SF */
3358 3359 3360
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
3361
	fastop(ctxt, em_or);
3362 3363 3364 3365 3366 3367 3368 3369
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3392 3393 3394 3395 3396 3397 3398 3399 3400
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3401 3402 3403 3404 3405
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3406 3407 3408 3409

	return X86EMUL_CONTINUE;
}

3410 3411
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3412
	int rc;
3413 3414 3415
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3416 3417 3418
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3419 3420 3421
	return em_push(ctxt);
}

3422 3423 3424 3425 3426
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3427 3428 3429
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3430
	enum x86emul_mode prev_mode = ctxt->mode;
3431

3432
	old_eip = ctxt->_eip;
3433
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3434

3435
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3436 3437
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP, &new_desc);
3438
	if (rc != X86EMUL_CONTINUE)
3439
		return rc;
3440

3441
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3442 3443
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3444

3445
	ctxt->src.val = old_cs;
3446
	rc = em_push(ctxt);
3447
	if (rc != X86EMUL_CONTINUE)
3448
		goto fail;
3449

3450
	ctxt->src.val = old_eip;
3451 3452 3453
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
3454 3455
	if (rc != X86EMUL_CONTINUE) {
		pr_warn_once("faulting far call emulation tainted memory\n");
3456
		goto fail;
3457
	}
3458 3459 3460
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3461
	ctxt->mode = prev_mode;
3462 3463
	return rc;

3464 3465
}

3466 3467 3468
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3469
	unsigned long eip;
3470

3471 3472 3473 3474
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3475 3476
	if (rc != X86EMUL_CONTINUE)
		return rc;
3477
	rsp_increment(ctxt, ctxt->src.val);
3478 3479 3480
	return X86EMUL_CONTINUE;
}

3481 3482 3483
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3484 3485
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3486 3487

	/* Write back the memory destination with implicit LOCK prefix. */
3488 3489
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3490 3491 3492
	return X86EMUL_CONTINUE;
}

3493 3494
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3495
	ctxt->dst.val = ctxt->src2.val;
3496
	return fastop(ctxt, em_imul);
3497 3498
}

3499 3500
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3501 3502
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3503
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3504
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3505 3506 3507 3508

	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3509 3510 3511 3512 3513
static int em_rdpid(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc_aux = 0;

	if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
3514
		return emulate_ud(ctxt);
P
Paolo Bonzini 已提交
3515 3516 3517 3518
	ctxt->dst.val = tsc_aux;
	return X86EMUL_CONTINUE;
}

3519 3520 3521 3522
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3523
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3524 3525
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3526 3527 3528
	return X86EMUL_CONTINUE;
}

3529 3530 3531 3532
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3533
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3534
		return emulate_gp(ctxt, 0);
3535 3536
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3537 3538 3539
	return X86EMUL_CONTINUE;
}

3540 3541
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3542
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3543 3544 3545
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3546 3547 3548 3549
static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u16 tmp;

3550
	if (!ctxt->ops->guest_has_movbe(ctxt))
B
Borislav Petkov 已提交
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3574
		BUG();
B
Borislav Petkov 已提交
3575 3576 3577 3578
	}
	return X86EMUL_CONTINUE;
}

3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3607 3608
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
3609
	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3610
	u64 msr_data;
3611
	int r;
3612

3613 3614
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3615 3616 3617 3618 3619
	r = ctxt->ops->set_msr(ctxt, msr_index, msr_data);

	if (r == X86EMUL_IO_NEEDED)
		return r;

3620
	if (r > 0)
3621 3622
		return emulate_gp(ctxt, 0);

3623
	return r < 0 ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
3624 3625 3626 3627
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
3628
	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3629
	u64 msr_data;
3630 3631 3632 3633 3634 3635
	int r;

	r = ctxt->ops->get_msr(ctxt, msr_index, &msr_data);

	if (r == X86EMUL_IO_NEEDED)
		return r;
3636

3637
	if (r)
3638 3639
		return emulate_gp(ctxt, 0);

3640 3641
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3642 3643 3644
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3645
static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3646
{
P
Paolo Bonzini 已提交
3647 3648 3649 3650
	if (segment > VCPU_SREG_GS &&
	    (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);
3651

P
Paolo Bonzini 已提交
3652
	ctxt->dst.val = get_segment_selector(ctxt, segment);
3653 3654
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3655 3656 3657
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3658 3659 3660 3661 3662 3663 3664 3665
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->modrm_reg > VCPU_SREG_GS)
		return emulate_ud(ctxt);

	return em_store_sreg(ctxt, ctxt->modrm_reg);
}

3666 3667
static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3668
	u16 sel = ctxt->src.val;
3669

3670
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3671 3672
		return emulate_ud(ctxt);

3673
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3674 3675 3676
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3677 3678
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3679 3680
}

P
Paolo Bonzini 已提交
3681 3682 3683 3684 3685
static int em_sldt(struct x86_emulate_ctxt *ctxt)
{
	return em_store_sreg(ctxt, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3686 3687 3688 3689 3690 3691 3692 3693 3694
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

P
Paolo Bonzini 已提交
3695 3696 3697 3698 3699
static int em_str(struct x86_emulate_ctxt *ctxt)
{
	return em_store_sreg(ctxt, VCPU_SREG_TR);
}

A
Avi Kivity 已提交
3700 3701 3702 3703 3704 3705 3706 3707 3708
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3709 3710
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3711 3712 3713
	int rc;
	ulong linear;

3714
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3715
	if (rc == X86EMUL_CONTINUE)
3716
		ctxt->ops->invlpg(ctxt, linear);
3717
	/* Disable writeback. */
3718
	ctxt->dst.type = OP_NONE;
3719 3720 3721
	return X86EMUL_CONTINUE;
}

3722 3723 3724 3725 3726 3727 3728 3729 3730 3731
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3732
static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3733
{
3734
	int rc = ctxt->ops->fix_hypercall(ctxt);
3735 3736 3737 3738 3739

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3740
	ctxt->_eip = ctxt->eip;
3741
	/* Disable writeback. */
3742
	ctxt->dst.type = OP_NONE;
3743 3744 3745
	return X86EMUL_CONTINUE;
}

3746 3747 3748 3749 3750 3751
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

P
Paolo Bonzini 已提交
3752 3753 3754 3755
	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);

3756 3757 3758 3759 3760 3761 3762 3763 3764
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
3765 3766
	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
				   &desc_ptr, 2 + ctxt->op_bytes);
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3779
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3780 3781 3782 3783
{
	struct desc_ptr desc_ptr;
	int rc;

3784 3785
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3786
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3787
			     &desc_ptr.size, &desc_ptr.address,
3788
			     ctxt->op_bytes);
3789 3790
	if (rc != X86EMUL_CONTINUE)
		return rc;
3791
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3792
	    emul_is_noncanonical_address(desc_ptr.address, ctxt))
3793
		return emulate_gp(ctxt, 0);
3794 3795 3796 3797
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3798
	/* Disable writeback. */
3799
	ctxt->dst.type = OP_NONE;
3800 3801 3802
	return X86EMUL_CONTINUE;
}

3803 3804 3805 3806 3807
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3808 3809
static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3810
	return em_lgdt_lidt(ctxt, false);
3811 3812 3813 3814
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
P
Paolo Bonzini 已提交
3815 3816 3817 3818
	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);

3819 3820
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3821
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3822 3823 3824 3825 3826 3827
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3828 3829
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3830 3831 3832
	return X86EMUL_CONTINUE;
}

3833 3834
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3835 3836
	int rc = X86EMUL_CONTINUE;

3837
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3838
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3839
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3840
		rc = jmp_rel(ctxt, ctxt->src.val);
3841

3842
	return rc;
3843 3844 3845 3846
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3847 3848
	int rc = X86EMUL_CONTINUE;

3849
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3850
		rc = jmp_rel(ctxt, ctxt->src.val);
3851

3852
	return rc;
3853 3854
}

3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3892 3893 3894
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;
K
Kyle Huey 已提交
3895 3896 3897 3898 3899 3900 3901
	u64 msr = 0;

	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
	    ctxt->ops->cpl(ctxt)) {
		return emulate_gp(ctxt, 0);
	}
A
Avi Kivity 已提交
3902

3903 3904
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
3905
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
3906 3907 3908 3909
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3910 3911 3912
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3913 3914 3915 3916
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

3917 3918
	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
		X86_EFLAGS_SF;
P
Paolo Bonzini 已提交
3919 3920 3921 3922 3923 3924 3925
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3926 3927
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3928 3929
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3930 3931 3932
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3948 3949 3950 3951 3952 3953
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3954 3955 3956 3957 3958 3959
static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflushopt regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3960 3961 3962 3963 3964 3965
static int em_movsxd(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = (s32) ctxt->src.val;
	return X86EMUL_CONTINUE;
}

3966 3967
static int check_fxsr(struct x86_emulate_ctxt *ctxt)
{
3968
	if (!ctxt->ops->guest_has_fxsr(ctxt))
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
		return emulate_ud(ctxt);

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	/*
	 * Don't emulate a case that should never be hit, instead of working
	 * around a lack of fxsave64/fxrstor64 on old compilers.
	 */
	if (ctxt->mode >= X86EMUL_MODE_PROT64)
		return X86EMUL_UNHANDLEABLE;

	return X86EMUL_CONTINUE;
}

3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
/*
 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
 * and restore MXCSR.
 */
static size_t __fxstate_size(int nregs)
{
	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
}

static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
{
	bool cr4_osfxsr;
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return __fxstate_size(16);

	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
	return __fxstate_size(cr4_osfxsr ? 8 : 0);
}

4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
/*
 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
 *  1) 16 bit mode
 *  2) 32 bit mode
 *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
 *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
 *       save and restore
 *  3) 64-bit mode with REX.W prefix
 *     - like (2), but XMM 8-15 are being saved and restored
 *  4) 64-bit mode without REX.W prefix
 *     - like (3), but FIP and FDP are 64 bit
 *
 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
 * desired result.  (4) is not emulated.
 *
 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
 * and FPU DS) should match.
 */
static int em_fxsave(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4030
	kvm_fpu_get();
4031

4032 4033
	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));

4034
	kvm_fpu_put();
4035

4036 4037 4038
	if (rc != X86EMUL_CONTINUE)
		return rc;

4039 4040
	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
		                   fxstate_size(ctxt));
4041 4042
}

4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062
/*
 * FXRSTOR might restore XMM registers not provided by the guest. Fill
 * in the host registers (via FXSAVE) instead, so they won't be modified.
 * (preemption has to stay disabled until FXRSTOR).
 *
 * Use noinline to keep the stack for other functions called by callers small.
 */
static noinline int fxregs_fixup(struct fxregs_state *fx_state,
				 const size_t used_size)
{
	struct fxregs_state fx_tmp;
	int rc;

	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
	memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
	       __fxstate_size(16) - used_size);

	return rc;
}

4063 4064 4065 4066
static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;
4067
	size_t size;
4068 4069 4070 4071 4072

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4073 4074 4075 4076 4077
	size = fxstate_size(ctxt);
	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4078
	kvm_fpu_get();
4079

4080
	if (size < __fxstate_size(16)) {
4081
		rc = fxregs_fixup(&fx_state, size);
4082 4083 4084
		if (rc != X86EMUL_CONTINUE)
			goto out;
	}
4085

4086 4087 4088 4089
	if (fx_state.mxcsr >> 16) {
		rc = emulate_gp(ctxt, 0);
		goto out;
	}
4090 4091 4092 4093

	if (rc == X86EMUL_CONTINUE)
		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));

4094
out:
4095
	kvm_fpu_put();
4096

4097 4098 4099
	return rc;
}

4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ecx, edx;

	eax = reg_read(ctxt, VCPU_REGS_RAX);
	edx = reg_read(ctxt, VCPU_REGS_RDX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);

	if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

4126
static int check_cr_access(struct x86_emulate_ctxt *ctxt)
4127
{
4128
	if (!valid_cr(ctxt->modrm_reg))
4129 4130 4131 4132 4133
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

4134 4135 4136 4137
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

4138
	ctxt->ops->get_dr(ctxt, 7, &dr7);
4139 4140 4141 4142 4143 4144 4145

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
4146
	int dr = ctxt->modrm_reg;
4147 4148 4149 4150 4151
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

4152
	cr4 = ctxt->ops->get_cr(ctxt, 4);
4153 4154 4155
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

4156 4157 4158 4159
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
4160
		dr6 &= ~DR_TRAP_BITS;
4161
		dr6 |= DR6_BD | DR6_ACTIVE_LOW;
4162
		ctxt->ops->set_dr(ctxt, 6, dr6);
4163
		return emulate_db(ctxt);
4164
	}
4165 4166 4167 4168 4169 4170

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
4171 4172
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
4173 4174 4175 4176 4177 4178 4179

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

4180 4181
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
4182
	u64 efer = 0;
4183

4184
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4185 4186 4187 4188 4189 4190 4191 4192 4193

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
4194
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4195 4196

	/* Valid physical address? */
4197
	if (rax & 0xffff000000000000ULL)
4198 4199 4200 4201 4202
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

4203 4204
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
4205
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4206

4207
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4208
		return emulate_gp(ctxt, 0);
4209 4210 4211 4212

	return X86EMUL_CONTINUE;
}

4213 4214
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
4215
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4216
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4217

4218 4219 4220 4221 4222 4223 4224
	/*
	 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
	 * in Ring3 when CR4.PCE=0.
	 */
	if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
		return X86EMUL_CONTINUE;

4225
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4226
	    ctxt->ops->check_pmc(ctxt, rcx))
4227 4228 4229 4230 4231
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4232 4233
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
4234 4235
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4236 4237 4238 4239 4240 4241 4242
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
4243 4244
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4245 4246 4247 4248 4249
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4250
#define D(_y) { .flags = (_y) }
4251 4252 4253
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4254
#define N    D(NotImpl)
4255
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4256 4257
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4258
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4259
#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4260
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4261
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4262
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4263
#define II(_f, _e, _i) \
4264
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4265
#define IIP(_f, _e, _i, _p) \
4266 4267
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4268
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4269

4270
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
4271
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4272
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4273
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4274 4275
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4276

4277 4278 4279
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4280

4281 4282
static const struct opcode group7_rm0[] = {
	N,
4283
	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4284 4285 4286
	N, N, N, N, N, N,
};

4287
static const struct opcode group7_rm1[] = {
4288 4289
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
4290 4291 4292
	N, N, N, N, N, N,
};

4293 4294 4295 4296 4297 4298
static const struct opcode group7_rm2[] = {
	N,
	II(ImplicitOps | Priv,			em_xsetbv,	xsetbv),
	N, N, N, N, N, N,
};

4299
static const struct opcode group7_rm3[] = {
4300
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4301
	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4302 4303 4304 4305 4306 4307
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4308
};
4309

4310
static const struct opcode group7_rm7[] = {
4311
	N,
4312
	DIP(SrcNone, rdtscp, check_rdtsc),
4313 4314
	N, N, N, N, N, N,
};
4315

4316
static const struct opcode group1[] = {
4317 4318 4319 4320 4321 4322 4323 4324
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
4325 4326
};

4327
static const struct opcode group1A[] = {
4328
	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4329 4330
};

4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

4342
static const struct opcode group3[] = {
4343 4344
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
4345 4346
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
4347 4348
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
4349 4350
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
4351 4352
};

4353
static const struct opcode group4[] = {
4354 4355
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4356 4357 4358
	N, N, N, N, N, N,
};

4359
static const struct opcode group5[] = {
4360 4361
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
4362
	I(SrcMem | NearBranch,			em_call_near_abs),
4363
	I(SrcMemFAddr | ImplicitOps,		em_call_far),
4364
	I(SrcMem | NearBranch,			em_jmp_abs),
4365
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
4366
	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4367 4368
};

4369
static const struct opcode group6[] = {
P
Paolo Bonzini 已提交
4370 4371
	II(Prot | DstMem,	   em_sldt, sldt),
	II(Prot | DstMem,	   em_str, str),
A
Avi Kivity 已提交
4372
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
4373
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4374 4375 4376
	N, N, N, N,
};

4377
static const struct group_dual group7 = { {
4378 4379
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
4380 4381 4382 4383 4384
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4385
}, {
4386
	EXT(0, group7_rm0),
4387
	EXT(0, group7_rm1),
4388 4389
	EXT(0, group7_rm2),
	EXT(0, group7_rm3),
4390 4391 4392
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
4393 4394
} };

4395
static const struct opcode group8[] = {
4396
	N, N, N, N,
4397 4398 4399 4400
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4401 4402
};

P
Paolo Bonzini 已提交
4403 4404 4405 4406 4407
/*
 * The "memory" destination is actually always a register, since we come
 * from the register case of group9.
 */
static const struct gprefix pfx_0f_c7_7 = {
4408
	N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
P
Paolo Bonzini 已提交
4409 4410 4411
};


4412
static const struct group_dual group9 = { {
4413
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4414
}, {
P
Paolo Bonzini 已提交
4415 4416
	N, N, N, N, N, N, N,
	GP(0, &pfx_0f_c7_7),
4417 4418
} };

4419
static const struct opcode group11[] = {
4420
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4421
	X7(D(Undefined)),
4422 4423
};

4424
static const struct gprefix pfx_0f_ae_7 = {
4425
	I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
4426 4427 4428
};

static const struct group_dual group15 = { {
4429 4430 4431
	I(ModRM | Aligned16, em_fxsave),
	I(ModRM | Aligned16, em_fxrstor),
	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4432 4433 4434 4435
}, {
	N, N, N, N, N, N, N, N,
} };

4436
static const struct gprefix pfx_0f_6f_0f_7f = {
4437
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4438 4439
};

4440 4441 4442 4443
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

4444
static const struct gprefix pfx_0f_2b = {
4445
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4446 4447
};

4448 4449 4450 4451
static const struct gprefix pfx_0f_10_0f_11 = {
	I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
};

4452
static const struct gprefix pfx_0f_28_0f_29 = {
4453
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4454 4455
};

4456 4457 4458 4459
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

4460
static const struct escape escape_d9 = { {
4461
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
4503
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

4523 4524 4525 4526
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

4527 4528 4529 4530
static const struct mode_dual mode_dual_63 = {
	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
};

4531
static const struct opcode opcode_table[256] = {
4532
	/* 0x00 - 0x07 */
4533
	F6ALU(Lock, em_add),
4534 4535
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4536
	/* 0x08 - 0x0F */
4537
	F6ALU(Lock | PageTable, em_or),
4538 4539
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
4540
	/* 0x10 - 0x17 */
4541
	F6ALU(Lock, em_adc),
4542 4543
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4544
	/* 0x18 - 0x1F */
4545
	F6ALU(Lock, em_sbb),
4546 4547
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4548
	/* 0x20 - 0x27 */
4549
	F6ALU(Lock | PageTable, em_and), N, N,
4550
	/* 0x28 - 0x2F */
4551
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4552
	/* 0x30 - 0x37 */
4553
	F6ALU(Lock, em_xor), N, N,
4554
	/* 0x38 - 0x3F */
4555
	F6ALU(NoWrite, em_cmp), N, N,
4556
	/* 0x40 - 0x4F */
4557
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4558
	/* 0x50 - 0x57 */
4559
	X8(I(SrcReg | Stack, em_push)),
4560
	/* 0x58 - 0x5F */
4561
	X8(I(DstReg | Stack, em_pop)),
4562
	/* 0x60 - 0x67 */
4563 4564
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
4565
	N, MD(ModRM, &mode_dual_63),
4566 4567
	N, N, N, N,
	/* 0x68 - 0x6F */
4568 4569
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4570 4571
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4572
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4573
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4574
	/* 0x70 - 0x7F */
4575
	X16(D(SrcImmByte | NearBranch)),
4576
	/* 0x80 - 0x87 */
4577 4578 4579 4580
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
4581
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4582
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4583
	/* 0x88 - 0x8F */
4584
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4585
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4586
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4587 4588 4589
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4590
	/* 0x90 - 0x97 */
4591
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4592
	/* 0x98 - 0x9F */
4593
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4594
	I(SrcImmFAddr | No64, em_call_far), N,
4595
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4596 4597
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4598
	/* 0xA0 - 0xA7 */
4599
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4600
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4601 4602
	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4603
	/* 0xA8 - 0xAF */
4604
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4605 4606
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4607
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4608
	/* 0xB0 - 0xB7 */
4609
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4610
	/* 0xB8 - 0xBF */
4611
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4612
	/* 0xC0 - 0xC7 */
4613
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4614 4615
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4616 4617
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4618
	G(ByteOp, group11), G(0, group11),
4619
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4620
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4621 4622
	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps, em_ret_far),
4623
	D(ImplicitOps), DI(SrcImmByte, intn),
4624
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4625
	/* 0xD0 - 0xD7 */
4626 4627
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4628
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4629 4630
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4631
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4632
	/* 0xD8 - 0xDF */
4633
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4634
	/* 0xE0 - 0xE7 */
4635 4636
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4637 4638
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4639
	/* 0xE8 - 0xEF */
4640 4641 4642
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4643 4644
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4645
	/* 0xF0 - 0xF7 */
4646
	N, DI(ImplicitOps, icebp), N, N,
4647 4648
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4649
	/* 0xF8 - 0xFF */
4650 4651
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4652 4653 4654
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4655
static const struct opcode twobyte_table[256] = {
4656
	/* 0x00 - 0x0F */
4657
	G(0, group6), GD(0, &group7), N, N,
4658
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4659
	II(ImplicitOps | Priv, em_clts, clts), N,
4660
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4661
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4662
	/* 0x10 - 0x1F */
4663 4664 4665
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
	N, N, N, N, N, N,
4666 4667 4668 4669 4670 4671
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
4672
	/* 0x20 - 0x2F */
4673
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
4674 4675
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4676
						check_cr_access),
4677 4678
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4679
	N, N, N, N,
4680 4681
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4682
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4683
	N, N, N, N,
4684
	/* 0x30 - 0x3F */
4685
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4686
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4687
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4688
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4689 4690
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4691
	N, N,
4692 4693
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4694
	X16(D(DstReg | SrcMem | ModRM)),
4695 4696 4697
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4698 4699 4700 4701
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4702
	/* 0x70 - 0x7F */
4703 4704 4705 4706
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4707
	/* 0x80 - 0x8F */
4708
	X16(D(SrcImm | NearBranch)),
4709
	/* 0x90 - 0x9F */
4710
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4711
	/* 0xA0 - 0xA7 */
4712
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4713 4714
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4715 4716
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4717
	/* 0xA8 - 0xAF */
4718
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4719
	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4720
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4721 4722
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4723
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4724
	/* 0xB0 - 0xB7 */
4725
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4726
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4727
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4728 4729
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4730
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4731 4732
	/* 0xB8 - 0xBF */
	N, N,
4733
	G(BitOp, group8),
4734
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4735 4736
	I(DstReg | SrcMem | ModRM, em_bsf_c),
	I(DstReg | SrcMem | ModRM, em_bsr_c),
4737
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4738
	/* 0xC0 - 0xC7 */
4739
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4740
	N, ID(0, &instr_dual_0f_c3),
4741
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4742 4743
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4744 4745 4746
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4747 4748
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4749 4750 4751 4752
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4753 4754 4755 4756 4757 4758 4759 4760
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4761
static const struct gprefix three_byte_0f_38_f0 = {
4762
	ID(0, &instr_dual_0f_38_f0), N, N, N
4763 4764 4765
};

static const struct gprefix three_byte_0f_38_f1 = {
4766
	ID(0, &instr_dual_0f_38_f1), N, N, N
4767 4768 4769 4770 4771 4772 4773 4774 4775
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4776 4777 4778
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4779 4780
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4781 4782
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4783 4784
};

4785 4786 4787 4788 4789
#undef D
#undef N
#undef G
#undef GD
#undef I
4790
#undef GP
4791
#undef EXT
4792
#undef MD
N
Nadav Amit 已提交
4793
#undef ID
4794

4795
#undef D2bv
4796
#undef D2bvIP
4797
#undef I2bv
4798
#undef I2bvIP
4799
#undef I6ALU
4800

4801
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4802 4803 4804
{
	unsigned size;

4805
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4818
	op->addr.mem.ea = ctxt->_eip;
4819 4820 4821
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4822
		op->val = insn_fetch(s8, ctxt);
4823 4824
		break;
	case 2:
4825
		op->val = insn_fetch(s16, ctxt);
4826 4827
		break;
	case 4:
4828
		op->val = insn_fetch(s32, ctxt);
4829
		break;
4830 4831 4832
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4851 4852 4853 4854 4855 4856 4857
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4858
		decode_register_operand(ctxt, op);
4859 4860
		break;
	case OpImmUByte:
4861
		rc = decode_imm(ctxt, op, 1, false);
4862 4863
		break;
	case OpMem:
4864
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4865 4866 4867
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4868
		if (ctxt->d & BitOp)
4869 4870 4871
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4872
	case OpMem64:
4873
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4874
		goto mem_common;
4875 4876 4877
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4878
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4879 4880 4881
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4900 4901 4902 4903
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4904
			register_address(ctxt, VCPU_REGS_RDI);
4905 4906
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4907
		op->count = 1;
4908 4909 4910 4911
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4912
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4913 4914
		fetch_register_operand(op);
		break;
4915
	case OpCL:
4916
		op->type = OP_IMM;
4917
		op->bytes = 1;
4918
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4919 4920 4921 4922 4923
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
4924
		op->type = OP_IMM;
4925 4926 4927 4928 4929 4930
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4931 4932 4933
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4934 4935
	case OpMem8:
		ctxt->memop.bytes = 1;
4936
		if (ctxt->memop.type == OP_REG) {
4937 4938
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4939 4940
			fetch_register_operand(&ctxt->memop);
		}
4941
		goto mem_common;
4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4958
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4959
		op->addr.mem.seg = ctxt->seg_override;
4960
		op->val = 0;
4961
		op->count = 1;
4962
		break;
P
Paolo Bonzini 已提交
4963 4964 4965 4966
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4967
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4968 4969
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4970
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4971 4972
		op->val = 0;
		break;
4973 4974 4975 4976 4977 4978 4979 4980 4981
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4982
	case OpES:
4983
		op->type = OP_IMM;
4984 4985 4986
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
4987
		op->type = OP_IMM;
4988 4989 4990
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
4991
		op->type = OP_IMM;
4992 4993 4994
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
4995
		op->type = OP_IMM;
4996 4997 4998
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
4999
		op->type = OP_IMM;
5000 5001 5002
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
5003
		op->type = OP_IMM;
5004 5005
		op->val = VCPU_SREG_GS;
		break;
5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

W
Wanpeng Li 已提交
5017
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len, int emulation_type)
5018 5019 5020
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
5021
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
5022
	bool op_prefix = false;
B
Bandan Das 已提交
5023
	bool has_seg_override = false;
5024
	struct opcode opcode;
5025 5026
	u16 dummy;
	struct desc_struct desc;
5027

5028 5029
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
5030
	ctxt->_eip = ctxt->eip;
5031 5032
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
5033
	ctxt->opcode_len = 1;
5034
	ctxt->intercept = x86_intercept_none;
5035
	if (insn_len > 0)
5036
		memcpy(ctxt->fetch.data, insn, insn_len);
5037
	else {
5038
		rc = __do_insn_fetch_bytes(ctxt, 1);
5039
		if (rc != X86EMUL_CONTINUE)
5040
			goto done;
5041
	}
5042 5043 5044 5045

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
5046 5047 5048 5049 5050
		def_op_bytes = def_ad_bytes = 2;
		ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
		if (desc.d)
			def_op_bytes = def_ad_bytes = 4;
		break;
5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
5064
		return EMULATION_FAILED;
5065 5066
	}

5067 5068
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
5069 5070 5071

	/* Legacy prefixes. */
	for (;;) {
5072
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
5073
		case 0x66:	/* operand-size override */
5074
			op_prefix = true;
5075
			/* switch between 2/4 bytes */
5076
			ctxt->op_bytes = def_op_bytes ^ 6;
5077 5078 5079 5080
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
5081
				ctxt->ad_bytes = def_ad_bytes ^ 12;
5082 5083
			else
				/* switch between 2/4 bytes */
5084
				ctxt->ad_bytes = def_ad_bytes ^ 6;
5085 5086
			break;
		case 0x26:	/* ES override */
5087 5088 5089
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_ES;
			break;
5090
		case 0x2e:	/* CS override */
5091 5092 5093
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_CS;
			break;
5094
		case 0x36:	/* SS override */
5095 5096 5097
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_SS;
			break;
5098
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
5099
			has_seg_override = true;
5100
			ctxt->seg_override = VCPU_SREG_DS;
5101 5102
			break;
		case 0x64:	/* FS override */
5103 5104 5105
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_FS;
			break;
5106
		case 0x65:	/* GS override */
B
Bandan Das 已提交
5107
			has_seg_override = true;
5108
			ctxt->seg_override = VCPU_SREG_GS;
5109 5110 5111 5112
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
5113
			ctxt->rex_prefix = ctxt->b;
5114 5115
			continue;
		case 0xf0:	/* LOCK */
5116
			ctxt->lock_prefix = 1;
5117 5118 5119
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
5120
			ctxt->rep_prefix = ctxt->b;
5121 5122 5123 5124 5125 5126 5127
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

5128
		ctxt->rex_prefix = 0;
5129 5130 5131 5132 5133
	}

done_prefixes:

	/* REX prefix. */
5134 5135
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
5136 5137

	/* Opcode byte(s). */
5138
	opcode = opcode_table[ctxt->b];
5139
	/* Two-byte opcode? */
5140
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
5141
		ctxt->opcode_len = 2;
5142
		ctxt->b = insn_fetch(u8, ctxt);
5143
		opcode = twobyte_table[ctxt->b];
5144 5145 5146 5147 5148 5149 5150

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
5151
	}
5152
	ctxt->d = opcode.flags;
5153

5154 5155 5156
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

5157 5158
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5159
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5160 5161 5162
		ctxt->d = NotImpl;
	}

5163 5164
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
5165
		case Group:
5166
			goffset = (ctxt->modrm >> 3) & 7;
5167 5168 5169
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
5170 5171
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
5172 5173 5174 5175 5176
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
5177
			goffset = ctxt->modrm & 7;
5178
			opcode = opcode.u.group[goffset];
5179 5180
			break;
		case Prefix:
5181
			if (ctxt->rep_prefix && op_prefix)
5182
				return EMULATION_FAILED;
5183
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5184 5185 5186 5187 5188 5189 5190
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
5191
		case Escape:
5192 5193 5194 5195 5196 5197 5198
			if (ctxt->modrm > 0xbf) {
				size_t size = ARRAY_SIZE(opcode.u.esc->high);
				u32 index = array_index_nospec(
					ctxt->modrm - 0xc0, size);

				opcode = opcode.u.esc->high[index];
			} else {
5199
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
5200
			}
5201
			break;
5202 5203 5204 5205 5206 5207
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
5208 5209 5210 5211 5212 5213
		case ModeDual:
			if (ctxt->mode == X86EMUL_MODE_PROT64)
				opcode = opcode.u.mdual->mode64;
			else
				opcode = opcode.u.mdual->mode32;
			break;
5214
		default:
5215
			return EMULATION_FAILED;
5216
		}
5217

5218
		ctxt->d &= ~(u64)GroupMask;
5219
		ctxt->d |= opcode.flags;
5220 5221
	}

5222 5223 5224 5225
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

5226
	ctxt->execute = opcode.u.execute;
5227

W
Wanpeng Li 已提交
5228 5229
	if (unlikely(emulation_type & EMULTYPE_TRAP_UD) &&
	    likely(!(ctxt->d & EmulateOnUD)))
5230 5231
		return EMULATION_FAILED;

5232
	if (unlikely(ctxt->d &
5233 5234
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
5235 5236 5237 5238 5239 5240
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
5241

5242 5243
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
5244

5245 5246 5247 5248 5249 5250
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
5251

5252 5253 5254 5255 5256 5257 5258
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

5259 5260 5261
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

5262 5263 5264 5265 5266
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
5267

5268
	/* ModRM and SIB bytes. */
5269
	if (ctxt->d & ModRM) {
5270
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
5271 5272 5273 5274
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
5275
	} else if (ctxt->d & MemAbs)
5276
		rc = decode_abs(ctxt, &ctxt->memop);
5277 5278 5279
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
5280 5281
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
5282

B
Bandan Das 已提交
5283
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5284 5285 5286 5287 5288

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
5289
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5290 5291 5292
	if (rc != X86EMUL_CONTINUE)
		goto done;

5293 5294 5295 5296
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
5297
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5298 5299 5300
	if (rc != X86EMUL_CONTINUE)
		goto done;

5301
	/* Decode and fetch the destination operand: register or memory. */
5302
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5303

5304
	if (ctxt->rip_relative && likely(ctxt->memopp))
5305 5306
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5307

5308
done:
5309 5310
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
5311
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5312 5313
}

5314 5315 5316 5317 5318
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

5319 5320 5321 5322 5323 5324 5325 5326 5327
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
5328 5329 5330
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5331
		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5332
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5333
		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5334 5335 5336 5337 5338
		return true;

	return false;
}

A
Avi Kivity 已提交
5339 5340
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
R
Radim Krčmář 已提交
5341
	int rc;
A
Avi Kivity 已提交
5342

5343
	kvm_fpu_get();
R
Radim Krčmář 已提交
5344
	rc = asm_safe("fwait");
5345
	kvm_fpu_put();
A
Avi Kivity 已提交
5346

R
Radim Krčmář 已提交
5347
	if (unlikely(rc != X86EMUL_CONTINUE))
A
Avi Kivity 已提交
5348 5349 5350 5351 5352
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

5353
static void fetch_possible_mmx_operand(struct operand *op)
A
Avi Kivity 已提交
5354 5355
{
	if (op->type == OP_MM)
5356
		kvm_read_mmx_reg(op->addr.mm, &op->mm_val);
A
Avi Kivity 已提交
5357 5358
}

5359
static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
5360 5361
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5362

5363 5364
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5365

5366
	asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5367
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5368
	      [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5369
	    : "c"(ctxt->src2.val));
5370

5371
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5372 5373
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
5374 5375
	return X86EMUL_CONTINUE;
}
5376

5377 5378
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
5379 5380
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5381 5382 5383 5384 5385 5386

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

5387
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5388
{
5389
	const struct x86_emulate_ops *ops = ctxt->ops;
5390
	int rc = X86EMUL_CONTINUE;
5391
	int saved_dst_type = ctxt->dst.type;
5392
	unsigned emul_flags;
5393

5394
	ctxt->mem_read.pos = 0;
5395

5396 5397
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5398
		rc = emulate_ud(ctxt);
5399 5400 5401
		goto done;
	}

5402
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5403
		rc = emulate_ud(ctxt);
5404 5405 5406
		goto done;
	}

5407
	emul_flags = ctxt->ops->get_hflags(ctxt);
5408 5409 5410 5411 5412 5413 5414
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
5415

5416 5417 5418
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
5419
			goto done;
5420
		}
A
Avi Kivity 已提交
5421

5422 5423
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
5424
			goto done;
5425
		}
5426

5427 5428 5429 5430 5431 5432 5433 5434
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
5435 5436
			fetch_possible_mmx_operand(&ctxt->src);
			fetch_possible_mmx_operand(&ctxt->src2);
5437
			if (!(ctxt->d & Mov))
5438
				fetch_possible_mmx_operand(&ctxt->dst);
5439
		}
5440

5441
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5442 5443 5444 5445 5446
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
5447

5448 5449 5450 5451 5452 5453
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

5454 5455
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5456 5457 5458 5459
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
5460
			goto done;
5461
		}
5462

5463
		/* Do instruction specific permission checks */
5464
		if (ctxt->d & CheckPerm) {
5465 5466 5467 5468 5469
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

5470
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5471 5472 5473 5474 5475 5476 5477 5478 5479
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5480
				string_registers_quirk(ctxt);
5481
				ctxt->eip = ctxt->_eip;
5482
				ctxt->eflags &= ~X86_EFLAGS_RF;
5483 5484
				goto done;
			}
5485 5486 5487
		}
	}

5488 5489 5490
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
5491
		if (rc != X86EMUL_CONTINUE)
5492
			goto done;
5493
		ctxt->src.orig_val64 = ctxt->src.val64;
5494 5495
	}

5496 5497 5498
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
5499 5500 5501 5502
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5503
	if ((ctxt->d & DstMask) == ImplicitOps)
5504 5505 5506
		goto special_insn;


5507
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5508
		/* optimisation - avoid slow emulated read if Mov */
5509 5510
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
5511
		if (rc != X86EMUL_CONTINUE) {
5512 5513
			if (!(ctxt->d & NoWrite) &&
			    rc == X86EMUL_PROPAGATE_FAULT &&
5514 5515
			    ctxt->exception.vector == PF_VECTOR)
				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5516
			goto done;
5517
		}
5518
	}
5519 5520
	/* Copy full 64-bit value for CMPXCHG8B.  */
	ctxt->dst.orig_val64 = ctxt->dst.val64;
5521

5522 5523
special_insn:

5524
	if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5525
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5526
					      X86_ICPT_POST_MEMACCESS);
5527 5528 5529 5530
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5531
	if (ctxt->rep_prefix && (ctxt->d & String))
5532
		ctxt->eflags |= X86_EFLAGS_RF;
5533
	else
5534
		ctxt->eflags &= ~X86_EFLAGS_RF;
5535

5536
	if (ctxt->execute) {
5537
		if (ctxt->d & Fastop)
5538
			rc = fastop(ctxt, ctxt->fop);
5539
		else
5540
			rc = ctxt->execute(ctxt);
5541 5542 5543 5544 5545
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
5546
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
5547
		goto twobyte_insn;
5548 5549
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
5550

5551
	switch (ctxt->b) {
5552
	case 0x70 ... 0x7f: /* jcc (short) */
5553
		if (test_cc(ctxt->b, ctxt->eflags))
5554
			rc = jmp_rel(ctxt, ctxt->src.val);
5555
		break;
N
Nitin A Kamble 已提交
5556
	case 0x8d: /* lea r16/r32, m */
5557
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
5558
		break;
5559
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5560
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5561 5562 5563
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
5564
		break;
5565
	case 0x98: /* cbw/cwde/cdqe */
5566 5567 5568 5569
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5570 5571
		}
		break;
5572
	case 0xcc:		/* int3 */
5573 5574
		rc = emulate_int(ctxt, 3);
		break;
5575
	case 0xcd:		/* int n */
5576
		rc = emulate_int(ctxt, ctxt->src.val);
5577 5578
		break;
	case 0xce:		/* into */
5579
		if (ctxt->eflags & X86_EFLAGS_OF)
5580
			rc = emulate_int(ctxt, 4);
5581
		break;
5582
	case 0xe9: /* jmp rel */
5583
	case 0xeb: /* jmp rel short */
5584
		rc = jmp_rel(ctxt, ctxt->src.val);
5585
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5586
		break;
5587
	case 0xf4:              /* hlt */
5588
		ctxt->ops->halt(ctxt);
5589
		break;
5590 5591
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
5592
		ctxt->eflags ^= X86_EFLAGS_CF;
5593 5594
		break;
	case 0xf8: /* clc */
5595
		ctxt->eflags &= ~X86_EFLAGS_CF;
5596
		break;
5597
	case 0xf9: /* stc */
5598
		ctxt->eflags |= X86_EFLAGS_CF;
5599
		break;
5600
	case 0xfc: /* cld */
5601
		ctxt->eflags &= ~X86_EFLAGS_DF;
5602 5603
		break;
	case 0xfd: /* std */
5604
		ctxt->eflags |= X86_EFLAGS_DF;
5605
		break;
5606 5607
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5608
	}
5609

5610 5611 5612
	if (rc != X86EMUL_CONTINUE)
		goto done;

5613
writeback:
5614 5615 5616 5617 5618 5619
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5620 5621 5622 5623 5624
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5625

5626 5627 5628 5629
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
5630
	ctxt->dst.type = saved_dst_type;
5631

5632
	if ((ctxt->d & SrcMask) == SrcSI)
5633
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5634

5635
	if ((ctxt->d & DstMask) == DstDI)
5636
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5637

5638
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5639
		unsigned int count;
5640
		struct read_cache *r = &ctxt->io_read;
5641 5642 5643 5644
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5645
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5646

5647 5648 5649 5650 5651
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5652
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5653 5654 5655 5656 5657 5658
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5659
				ctxt->mem_read.end = 0;
5660
				writeback_registers(ctxt);
5661 5662 5663
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5664
		}
5665
		ctxt->eflags &= ~X86_EFLAGS_RF;
5666
	}
5667

5668
	ctxt->eip = ctxt->_eip;
5669 5670
	if (ctxt->mode != X86EMUL_MODE_PROT64)
		ctxt->eip = (u32)ctxt->_eip;
5671 5672

done:
5673 5674
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5675
		ctxt->have_exception = true;
5676
	}
5677 5678 5679
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5680 5681 5682
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5683
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5684 5685

twobyte_insn:
5686
	switch (ctxt->b) {
5687
	case 0x09:		/* wbinvd */
5688
		(ctxt->ops->wbinvd)(ctxt);
5689 5690
		break;
	case 0x08:		/* invd */
5691 5692
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5693
	case 0x1f:		/* nop */
5694 5695
		break;
	case 0x20: /* mov cr, reg */
5696
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5697
		break;
A
Avi Kivity 已提交
5698
	case 0x21: /* mov from dr to reg */
5699
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5700 5701
		break;
	case 0x40 ... 0x4f:	/* cmov */
5702 5703
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
5704
		else if (ctxt->op_bytes != 4)
5705
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5706
		break;
5707
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5708
		if (test_cc(ctxt->b, ctxt->eflags))
5709
			rc = jmp_rel(ctxt, ctxt->src.val);
5710
		break;
5711
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5712
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5713
		break;
A
Avi Kivity 已提交
5714
	case 0xb6 ... 0xb7:	/* movzx */
5715
		ctxt->dst.bytes = ctxt->op_bytes;
5716
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5717
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5718 5719
		break;
	case 0xbe ... 0xbf:	/* movsx */
5720
		ctxt->dst.bytes = ctxt->op_bytes;
5721
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5722
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5723
		break;
5724 5725
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5726
	}
5727

5728 5729
threebyte_insn:

5730 5731 5732
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5733 5734 5735
	goto writeback;

cannot_emulate:
5736
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5737
}
5738 5739 5740 5741 5742 5743 5744 5745 5746 5747

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}
5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758

bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->rep_prefix && (ctxt->d & String))
		return false;

	if (ctxt->d & TwoMemOp)
		return false;

	return true;
}