emulate.c 147.1 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
25
#include <asm/kvm_emulate.h>
26
#include <linux/stringify.h>
27
#include <asm/debugreg.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31
#include "mmu.h"
32

33 34 35
/*
 * Operand types
 */
36 37 38 39 40 41 42 43 44
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
45 46 47
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
48
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
49 50 51 52 53 54 55
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
56 57 58 59 60 61
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
62
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
63
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
64
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
65 66
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
67 68

#define OpBits             5  /* Width of operand field */
69
#define OpMask             ((1ull << OpBits) - 1)
70

A
Avi Kivity 已提交
71 72 73 74 75 76 77 78 79 80
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
81
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
82
/* Destination operand type. */
83 84 85 86 87 88 89
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
90
#define DstMem16    (OpMem16 << DstShift)
91 92
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
93
#define DstAccLo    (OpAccLo << DstShift)
94
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
95
/* Source operand type. */
96 97 98 99 100 101 102 103 104 105 106 107
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
108
#define SrcXLat     (OpXLat << SrcShift)
109 110 111 112
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
113
#define SrcImm64    (OpImm64 << SrcShift)
114
#define SrcDX       (OpDX << SrcShift)
115
#define SrcMem8     (OpMem8 << SrcShift)
116
#define SrcAccHi    (OpAccHi << SrcShift)
117
#define SrcMask     (OpMask << SrcShift)
118 119 120 121 122 123 124 125 126
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
127
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
128
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
129
#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
130
#define Sse         (1<<18)     /* SSE Vector instruction */
131 132 133 134
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
135
/* Misc flags */
136
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
137
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
138
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
139
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
140
#define Undefined   (1<<25) /* No Such Instruction */
141
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
142
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
143
#define No64	    (1<<28)
144
#define PageTable   (1 << 29)   /* instruction used to write page table */
145
#define NotImpl     (1 << 30)   /* instruction is not implemented */
146
/* Source 2 operand type */
147
#define Src2Shift   (31)
148
#define Src2None    (OpNone << Src2Shift)
149
#define Src2Mem     (OpMem << Src2Shift)
150 151 152 153
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
154 155 156 157 158 159
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
160
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
161
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
162
#define AlignMask   ((u64)7 << 41)
163
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
164 165 166
#define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
#define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
167
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
168
#define NoWrite     ((u64)1 << 45)  /* No writeback */
169
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
170
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
171 172
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
173
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
174
#define NearBranch  ((u64)1 << 52)  /* Near branches */
175
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
176
#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
177
#define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
A
Avi Kivity 已提交
178

179
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
180

181 182 183 184 185 186 187 188
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
189

190 191 192 193 194 195
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
196 197
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
198 199
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
200
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
201 202 203 204 205 206 207 208 209 210 211
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

212
struct opcode {
213 214
	u64 flags : 56;
	u64 intercept : 8;
215
	union {
216
		int (*execute)(struct x86_emulate_ctxt *ctxt);
217 218 219
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
220
		const struct escape *esc;
221
		const struct instr_dual *idual;
222
		const struct mode_dual *mdual;
223
		void (*fastop)(struct fastop *fake);
224
	} u;
225
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
226 227 228 229 230
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
231 232
};

233 234 235 236 237 238 239
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

240 241 242 243 244
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

245 246 247 248 249
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

250 251 252 253 254
struct mode_dual {
	struct opcode mode32;
	struct opcode mode64;
};

255 256
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a

257 258 259 260 261 262 263
enum x86_transfer_type {
	X86_TRANSFER_NONE,
	X86_TRANSFER_CALL_JMP,
	X86_TRANSFER_RET,
	X86_TRANSFER_TASK_SWITCH,
};

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
300 301 302 303
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
304 305
#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
		     X86_EFLAGS_PF|X86_EFLAGS_CF)
A
Avi Kivity 已提交
306

307 308 309 310 311 312
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

313 314
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

315 316 317 318 319
#define FOP_FUNC(name) \
	".align " __stringify(FASTOP_SIZE) " \n\t" \
	".type " name ", @function \n\t" \
	name ":\n\t"

320 321 322 323 324 325
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
326
	    FOP_FUNC("em_" #op)
327 328 329 330

#define FOP_END \
	    ".popsection")

331 332 333
#define FOPNOP() \
	FOP_FUNC(__stringify(__UNIQUE_ID(nop))) \
	FOP_RET
334

335
#define FOP1E(op,  dst) \
336 337
	FOP_FUNC(#op "_" #dst) \
	"10: " #op " %" #dst " \n\t" FOP_RET
338 339 340

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
341 342 343 344 345 346 347 348 349

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

350 351 352 353 354 355 356 357 358
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

359 360 361 362 363 364 365 366 367
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

368
#define FOP2E(op,  dst, src)	   \
369 370
	FOP_FUNC(#op "_" #dst "_" #src) \
	#op " %" #src ", %" #dst " \n\t" FOP_RET
371 372 373

#define FASTOP2(op) \
	FOP_START(op) \
374 375 376 377
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
378 379
	FOP_END

380 381 382 383
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
384 385 386
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
387 388
	FOP_END

389 390 391 392 393 394 395 396 397
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

398 399 400 401 402 403 404 405 406
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

407
#define FOP3E(op,  dst, src, src2) \
408 409
	FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
	#op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
410 411 412 413 414

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
415 416 417
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
418 419
	FOP_END

420
/* Special case for SETcc - 1 instruction per cc */
421 422 423 424 425 426
#define FOP_SETCC(op) \
	".align 4 \n\t" \
	".type " #op ", @function \n\t" \
	#op ": \n\t" \
	#op " %al \n\t" \
	FOP_RET
427

428 429 430 431
asm(".pushsection .fixup, \"ax\"\n"
    ".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret\n"
    ".popsection");
432

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
452 453 454
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

R
Radim Krčmář 已提交
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
/*
 * XXX: inoutclob user must know where the argument is being expanded.
 *      Relying on CC_HAVE_ASM_GOTO would allow us to remove _fault.
 */
#define asm_safe(insn, inoutclob...) \
({ \
	int _fault = 0; \
 \
	asm volatile("1:" insn "\n" \
	             "2:\n" \
	             ".pushsection .fixup, \"ax\"\n" \
	             "3: movl $1, %[_fault]\n" \
	             "   jmp  2b\n" \
	             ".popsection\n" \
	             _ASM_EXTABLE(1b, 3b) \
	             : [_fault] "+qm"(_fault) inoutclob ); \
 \
	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
})

475 476 477 478 479 480
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
481 482 483 484 485
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
486
		.dst_val    = ctxt->dst.val64,
487 488 489
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
490 491 492
		.next_rip   = ctxt->eip,
	};

493
	return ctxt->ops->intercept(ctxt, &info, stage);
494 495
}

A
Avi Kivity 已提交
496 497 498 499 500
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
static void assign_register(unsigned long *reg, u64 val, int bytes)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (bytes) {
	case 1:
		*(u8 *)reg = (u8)val;
		break;
	case 2:
		*(u16 *)reg = (u16)val;
		break;
	case 4:
		*reg = (u32)val;
		break;	/* 64b: zero-extend */
	case 8:
		*reg = val;
		break;
	}
}

520
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
521
{
522
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
523 524
}

A
Avi Kivity 已提交
525 526 527 528 529 530 531 532 533 534 535
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
536 537 538 539 540
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
541
/* Access/update address held in a register, based on addressing mode. */
542
static inline unsigned long
543
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
544
{
545
	if (ctxt->ad_bytes == sizeof(unsigned long))
546 547
		return reg;
	else
548
		return reg & ad_mask(ctxt);
549 550 551
}

static inline unsigned long
552
register_address(struct x86_emulate_ctxt *ctxt, int reg)
553
{
554
	return address_mask(ctxt, reg_read(ctxt, reg));
555 556
}

557 558 559 560 561
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

562
static inline void
563
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
564
{
565
	ulong *preg = reg_rmw(ctxt, reg);
566

567
	assign_register(preg, *preg + inc, ctxt->ad_bytes);
568 569 570 571
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
572
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
573
}
A
Avi Kivity 已提交
574

575 576 577 578 579 580 581
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

582
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
583 584 585 586
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

587
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
588 589
}

590 591
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
592
{
593
	WARN_ON(vec > 0x1f);
594 595 596
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
597
	return X86EMUL_PROPAGATE_FAULT;
598 599
}

600 601 602 603 604
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

605
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
606
{
607
	return emulate_exception(ctxt, GP_VECTOR, err, true);
608 609
}

610 611 612 613 614
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

615
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
616
{
617
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
618 619
}

620
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
621
{
622
	return emulate_exception(ctxt, TS_VECTOR, err, true);
623 624
}

625 626
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
627
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
628 629
}

A
Avi Kivity 已提交
630 631 632 633 634
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

655 656 657 658 659 660
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
661 662
 * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
 * 512 bytes of data must be aligned to a 16 byte boundary.
663
 */
664
static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
665
{
666
	u64 alignment = ctxt->d & AlignMask;
667 668

	if (likely(size < 16))
669
		return 1;
670

671 672 673
	switch (alignment) {
	case Unaligned:
	case Avx:
674
		return 1;
675
	case Aligned16:
676
		return 16;
677 678
	case Aligned:
	default:
679
		return size;
680
	}
681 682
}

683 684 685 686
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
687
				       enum x86emul_mode mode, ulong *linear)
688
{
689 690
	struct desc_struct desc;
	bool usable;
691
	ulong la;
692
	u32 lim;
693
	u16 sel;
694
	u8  va_bits;
695

696
	la = seg_base(ctxt, addr.seg) + addr.ea;
697
	*max_size = 0;
698
	switch (mode) {
699
	case X86EMUL_MODE_PROT64:
700
		*linear = la;
701 702
		va_bits = ctxt_virt_addr_bits(ctxt);
		if (get_canonical(la, va_bits) != la)
703
			goto bad;
704

705
		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
706 707
		if (size > *max_size)
			goto bad;
708 709
		break;
	default:
710
		*linear = la = (u32)la;
711 712
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
713 714
		if (!usable)
			goto bad;
715 716 717
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
718 719
			goto bad;
		/* unreadable code segment */
720
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
721 722
			goto bad;
		lim = desc_limit_scaled(&desc);
723
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
724
			/* expand-down segment */
725
			if (addr.ea <= lim)
726 727 728
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
729 730
		if (addr.ea > lim)
			goto bad;
731 732 733 734 735 736 737
		if (lim == 0xffffffff)
			*max_size = ~0u;
		else {
			*max_size = (u64)lim + 1 - addr.ea;
			if (size > *max_size)
				goto bad;
		}
738 739
		break;
	}
740
	if (la & (insn_alignment(ctxt, size) - 1))
741
		return emulate_gp(ctxt, 0);
742
	return X86EMUL_CONTINUE;
743 744
bad:
	if (addr.seg == VCPU_SREG_SS)
745
		return emulate_ss(ctxt, 0);
746
	else
747
		return emulate_gp(ctxt, 0);
748 749
}

750 751 752 753 754
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
755
	unsigned max_size;
756 757
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
758 759
}

760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
780 781
}

782 783 784 785
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;
786
	int rc;
787 788

#ifdef CONFIG_X86_64
789 790 791
	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
		if (cs_desc->l) {
			u64 efer = 0;
792

793 794 795 796 797
			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				mode = X86EMUL_MODE_PROT64;
		} else
			mode = X86EMUL_MODE_PROT32; /* temporary value */
798 799 800 801
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
802 803 804 805
	rc = assign_eip(ctxt, dst, mode);
	if (rc == X86EMUL_CONTINUE)
		ctxt->mode = mode;
	return rc;
806 807 808 809 810 811
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
812

813 814 815 816 817
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
818 819 820
	int rc;
	ulong linear;

821
	rc = linearize(ctxt, addr, size, false, &linear);
822 823
	if (rc != X86EMUL_CONTINUE)
		return rc;
824
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
825 826
}

827 828 829 830 831 832 833 834 835 836 837 838 839 840
static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
			       struct segmented_address addr,
			       void *data,
			       unsigned int size)
{
	int rc;
	ulong linear;

	rc = linearize(ctxt, addr, size, true, &linear);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception);
}

841
/*
842
 * Prefetch the remaining bytes of the instruction without crossing page
843 844
 * boundary if they are not in fetch_cache yet.
 */
845
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
846 847
{
	int rc;
848
	unsigned size, max_size;
849
	unsigned long linear;
850
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
851
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
852 853
					   .ea = ctxt->eip + cur_size };

854 855 856 857 858 859 860 861 862 863
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
864 865
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
866 867 868
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

869
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
870
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
871 872 873 874 875 876 877 878

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
879 880
		return emulate_gp(ctxt, 0);

881
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
882 883 884
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
885
	ctxt->fetch.end += size;
886
	return X86EMUL_CONTINUE;
887 888
}

889 890
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
891
{
892 893 894 895
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
896 897
	else
		return X86EMUL_CONTINUE;
898 899
}

900
/* Fetch next part of the instruction being emulated. */
901
#define insn_fetch(_type, _ctxt)					\
902 903 904
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
905 906
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
907
	ctxt->_eip += sizeof(_type);					\
908
	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
909
	ctxt->fetch.ptr += sizeof(_type);				\
910
	_x;								\
911 912
})

913
#define insn_fetch_arr(_arr, _size, _ctxt)				\
914 915
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
916 917
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
918
	ctxt->_eip += (_size);						\
919 920
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
921 922
})

923 924 925 926 927
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
928
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
929
			     int byteop)
A
Avi Kivity 已提交
930 931
{
	void *p;
932
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
933 934

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
935 936 937
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
938 939 940 941
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
942
			   struct segmented_address addr,
A
Avi Kivity 已提交
943 944 945 946 947 948 949
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
950
	rc = segmented_read_std(ctxt, addr, size, 2);
951
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
952
		return rc;
953
	addr.ea += 2;
954
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
955 956 957
	return rc;
}

958 959 960 961 962 963 964 965 966 967
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

968 969
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
970 971
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
972

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

998 999
FASTOP2(xadd);

1000 1001
FASTOP2R(cmp, cmp_r);

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsf);
}

static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsr);
}

1018
static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1019
{
1020 1021
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1022

1023
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1024
	asm("push %[flags]; popf; call *%[fastop]"
1025 1026
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
1027 1028
}

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1047 1048 1049 1050
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1051 1052 1053 1054 1055 1056 1057 1058
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1059
#ifdef CONFIG_X86_64
1060 1061 1062 1063 1064 1065 1066 1067
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1079 1080 1081 1082 1083 1084 1085 1086
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1087
#ifdef CONFIG_X86_64
1088 1089 1090 1091 1092 1093 1094 1095
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1096 1097 1098 1099 1100 1101
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1179
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1180
				    struct operand *op)
1181
{
1182
	unsigned reg = ctxt->modrm_reg;
1183

1184 1185
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1186

1187
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1188 1189 1190 1191 1192 1193
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1194 1195 1196 1197 1198 1199 1200
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1201

1202
	op->type = OP_REG;
1203 1204 1205
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1206
	fetch_register_operand(op);
1207 1208 1209
	op->orig_val = op->val;
}

1210 1211 1212 1213 1214 1215
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1216
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1217
			struct operand *op)
1218 1219
{
	u8 sib;
B
Bandan Das 已提交
1220
	int index_reg, base_reg, scale;
1221
	int rc = X86EMUL_CONTINUE;
1222
	ulong modrm_ea = 0;
1223

B
Bandan Das 已提交
1224 1225 1226
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1227

B
Bandan Das 已提交
1228
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1229
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1230
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1231
	ctxt->modrm_seg = VCPU_SREG_DS;
1232

1233
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1234
		op->type = OP_REG;
1235
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1236
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1237
				ctxt->d & ByteOp);
1238
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1239 1240
			op->type = OP_XMM;
			op->bytes = 16;
1241 1242
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1243 1244
			return rc;
		}
A
Avi Kivity 已提交
1245 1246 1247
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1248
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1249 1250
			return rc;
		}
1251
		fetch_register_operand(op);
1252 1253 1254
		return rc;
	}

1255 1256
	op->type = OP_MEM;

1257
	if (ctxt->ad_bytes == 2) {
1258 1259 1260 1261
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1262 1263

		/* 16-bit ModR/M decode. */
1264
		switch (ctxt->modrm_mod) {
1265
		case 0:
1266
			if (ctxt->modrm_rm == 6)
1267
				modrm_ea += insn_fetch(u16, ctxt);
1268 1269
			break;
		case 1:
1270
			modrm_ea += insn_fetch(s8, ctxt);
1271 1272
			break;
		case 2:
1273
			modrm_ea += insn_fetch(u16, ctxt);
1274 1275
			break;
		}
1276
		switch (ctxt->modrm_rm) {
1277
		case 0:
1278
			modrm_ea += bx + si;
1279 1280
			break;
		case 1:
1281
			modrm_ea += bx + di;
1282 1283
			break;
		case 2:
1284
			modrm_ea += bp + si;
1285 1286
			break;
		case 3:
1287
			modrm_ea += bp + di;
1288 1289
			break;
		case 4:
1290
			modrm_ea += si;
1291 1292
			break;
		case 5:
1293
			modrm_ea += di;
1294 1295
			break;
		case 6:
1296
			if (ctxt->modrm_mod != 0)
1297
				modrm_ea += bp;
1298 1299
			break;
		case 7:
1300
			modrm_ea += bx;
1301 1302
			break;
		}
1303 1304 1305
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1306
		modrm_ea = (u16)modrm_ea;
1307 1308
	} else {
		/* 32/64-bit ModR/M decode. */
1309
		if ((ctxt->modrm_rm & 7) == 4) {
1310
			sib = insn_fetch(u8, ctxt);
1311 1312 1313 1314
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1315
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1316
				modrm_ea += insn_fetch(s32, ctxt);
1317
			else {
1318
				modrm_ea += reg_read(ctxt, base_reg);
1319
				adjust_modrm_seg(ctxt, base_reg);
1320 1321 1322 1323
				/* Increment ESP on POP [ESP] */
				if ((ctxt->d & IncSP) &&
				    base_reg == VCPU_REGS_RSP)
					modrm_ea += ctxt->op_bytes;
1324
			}
1325
			if (index_reg != 4)
1326
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1327
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1328
			modrm_ea += insn_fetch(s32, ctxt);
1329
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1330
				ctxt->rip_relative = 1;
1331 1332
		} else {
			base_reg = ctxt->modrm_rm;
1333
			modrm_ea += reg_read(ctxt, base_reg);
1334 1335
			adjust_modrm_seg(ctxt, base_reg);
		}
1336
		switch (ctxt->modrm_mod) {
1337
		case 1:
1338
			modrm_ea += insn_fetch(s8, ctxt);
1339 1340
			break;
		case 2:
1341
			modrm_ea += insn_fetch(s32, ctxt);
1342 1343 1344
			break;
		}
	}
1345
	op->addr.mem.ea = modrm_ea;
1346 1347 1348
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1349 1350 1351 1352 1353
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1354
		      struct operand *op)
1355
{
1356
	int rc = X86EMUL_CONTINUE;
1357

1358
	op->type = OP_MEM;
1359
	switch (ctxt->ad_bytes) {
1360
	case 2:
1361
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1362 1363
		break;
	case 4:
1364
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1365 1366
		break;
	case 8:
1367
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1368 1369 1370 1371 1372 1373
		break;
	}
done:
	return rc;
}

1374
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1375
{
1376
	long sv = 0, mask;
1377

1378
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1379
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1380

1381 1382 1383 1384
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1385 1386
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1387

1388 1389
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1390
	}
1391 1392

	/* only subword offset */
1393
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1394 1395
}

1396 1397
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1398
{
1399
	int rc;
1400
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1401

1402 1403
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1404

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1417 1418
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1419

1420 1421 1422 1423 1424
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1425 1426 1427
	int rc;
	ulong linear;

1428
	rc = linearize(ctxt, addr, size, false, &linear);
1429 1430
	if (rc != X86EMUL_CONTINUE)
		return rc;
1431
	return read_emulated(ctxt, linear, data, size);
1432 1433 1434 1435 1436 1437 1438
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1439 1440 1441
	int rc;
	ulong linear;

1442
	rc = linearize(ctxt, addr, size, true, &linear);
1443 1444
	if (rc != X86EMUL_CONTINUE)
		return rc;
1445 1446
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1447 1448 1449 1450 1451 1452 1453
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1454 1455 1456
	int rc;
	ulong linear;

1457
	rc = linearize(ctxt, addr, size, true, &linear);
1458 1459
	if (rc != X86EMUL_CONTINUE)
		return rc;
1460 1461
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1462 1463
}

1464 1465 1466 1467
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1468
	struct read_cache *rc = &ctxt->io_read;
1469

1470 1471
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1472
		unsigned int count = ctxt->rep_prefix ?
1473
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1474
		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1475 1476
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1477
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1478 1479 1480
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1481
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1482 1483
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1484 1485
	}

1486
	if (ctxt->rep_prefix && (ctxt->d & String) &&
1487
	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1488 1489 1490 1491 1492 1493 1494 1495
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1496 1497
	return 1;
}
A
Avi Kivity 已提交
1498

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1515 1516 1517
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1518
	const struct x86_emulate_ops *ops = ctxt->ops;
1519
	u32 base3 = 0;
1520

1521 1522
	if (selector & 1 << 2) {
		struct desc_struct desc;
1523 1524
		u16 sel;

1525
		memset (dt, 0, sizeof *dt);
1526 1527
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1528
			return;
1529

1530
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1531
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1532
	} else
1533
		ops->get_gdt(ctxt, dt);
1534
}
1535

1536 1537
static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
			      u16 selector, ulong *desc_addr_p)
1538 1539 1540 1541
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1542

1543
	get_descriptor_table_ptr(ctxt, selector, &dt);
1544

1545 1546
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1547

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	addr = dt.address + index * 8;

#ifdef CONFIG_X86_64
	if (addr >> 32 != 0) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (!(efer & EFER_LMA))
			addr &= (u32)-1;
	}
#endif

	*desc_addr_p = addr;
	return X86EMUL_CONTINUE;
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
{
	int rc;

	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
1576
				   &ctxt->exception);
1577
}
1578

1579 1580 1581 1582
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
1583
	int rc;
1584
	ulong addr;
A
Avi Kivity 已提交
1585

1586 1587 1588
	rc = get_descriptor_ptr(ctxt, selector, &addr);
	if (rc != X86EMUL_CONTINUE)
		return rc;
A
Avi Kivity 已提交
1589

1590 1591
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1592
}
1593

1594
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1595
				     u16 selector, int seg, u8 cpl,
1596
				     enum x86_transfer_type transfer,
1597
				     struct desc_struct *desc)
1598
{
1599
	struct desc_struct seg_desc, old_desc;
1600
	u8 dpl, rpl;
1601 1602 1603
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1604
	ulong desc_addr;
1605
	int ret;
1606
	u16 dummy;
1607
	u32 base3 = 0;
1608

1609
	memset(&seg_desc, 0, sizeof seg_desc);
1610

1611 1612 1613
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1614
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1615 1616
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1617 1618 1619 1620 1621 1622 1623 1624 1625
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1626 1627
	}

1628 1629
	rpl = selector & 3;

1630 1631 1632 1633
	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
	if (null_selector) {
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
			goto exception;

		if (seg == VCPU_SREG_SS) {
			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
				goto exception;

			/*
			 * ctxt->ops->set_segment expects the CPL to be in
			 * SS.DPL, so fake an expand-up 32-bit data segment.
			 */
			seg_desc.type = 3;
			seg_desc.p = 1;
			seg_desc.s = 1;
			seg_desc.dpl = cpl;
			seg_desc.d = 1;
			seg_desc.g = 1;
		}

		/* Skip all following checks */
1656
		goto load;
1657
	}
1658

1659
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1660 1661 1662 1663
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1664 1665
	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
							   GP_VECTOR;
1666

G
Guo Chao 已提交
1667
	/* can't load system descriptor into segment selector */
1668 1669 1670
	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
		if (transfer == X86_TRANSFER_CALL_JMP)
			return X86EMUL_UNHANDLEABLE;
1671
		goto exception;
1672
	}
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1689
		break;
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1703 1704 1705 1706 1707 1708 1709 1710 1711
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1712 1713
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1714
		break;
1715 1716 1717
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1718 1719 1720 1721 1722 1723
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1724 1725 1726 1727 1728 1729
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1730
		/*
1731 1732 1733
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1734
		 */
1735 1736 1737 1738
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1739
		break;
1740 1741 1742 1743
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
1744 1745 1746 1747 1748 1749 1750
		if (!(seg_desc.type & 1)) {
			seg_desc.type |= 1;
			ret = write_segment_descriptor(ctxt, selector,
						       &seg_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;
		}
1751 1752 1753 1754 1755
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1756 1757
		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
				((u64)base3 << 32), ctxt))
1758
			return emulate_gp(ctxt, 0);
1759 1760
	}
load:
1761
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1762 1763
	if (desc)
		*desc = seg_desc;
1764 1765
	return X86EMUL_CONTINUE;
exception:
1766
	return emulate_exception(ctxt, err_vec, err_code, true);
1767 1768
}

1769 1770 1771 1772
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787

	/*
	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
	 * they can load it at CPL<3 (Intel's manual says only LSS can,
	 * but it's wrong).
	 *
	 * However, the Intel manual says that putting IST=1/DPL=3 in
	 * an interrupt gate will result in SS=3 (the AMD manual instead
	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
	 * and only forbid it here.
	 */
	if (seg == VCPU_SREG_SS && selector == 3 &&
	    ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_exception(ctxt, GP_VECTOR, 0, true);

1788 1789
	return __load_segment_descriptor(ctxt, selector, seg, cpl,
					 X86_TRANSFER_NONE, NULL);
1790 1791
}

1792 1793
static void write_register_operand(struct operand *op)
{
1794
	return assign_register(op->addr.reg, op->val, op->bytes);
1795 1796
}

1797
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1798
{
1799
	switch (op->type) {
1800
	case OP_REG:
1801
		write_register_operand(op);
A
Avi Kivity 已提交
1802
		break;
1803
	case OP_MEM:
1804
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1805 1806 1807 1808 1809 1810 1811
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1812 1813 1814
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1815
		break;
1816
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1817 1818 1819 1820
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1821
		break;
A
Avi Kivity 已提交
1822
	case OP_XMM:
1823
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1824
		break;
A
Avi Kivity 已提交
1825
	case OP_MM:
1826
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1827
		break;
1828 1829
	case OP_NONE:
		/* no writeback */
1830
		break;
1831
	default:
1832
		break;
A
Avi Kivity 已提交
1833
	}
1834 1835
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1836

1837
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1838
{
1839
	struct segmented_address addr;
1840

1841
	rsp_increment(ctxt, -bytes);
1842
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1843 1844
	addr.seg = VCPU_SREG_SS;

1845 1846 1847 1848 1849
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1850
	/* Disable writeback. */
1851
	ctxt->dst.type = OP_NONE;
1852
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1853
}
1854

1855 1856 1857 1858
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1859
	struct segmented_address addr;
1860

1861
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1862
	addr.seg = VCPU_SREG_SS;
1863
	rc = segmented_read(ctxt, addr, dest, len);
1864 1865 1866
	if (rc != X86EMUL_CONTINUE)
		return rc;

1867
	rsp_increment(ctxt, len);
1868
	return rc;
1869 1870
}

1871 1872
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1873
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1874 1875
}

1876
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1877
			void *dest, int len)
1878 1879
{
	int rc;
1880
	unsigned long val, change_mask;
1881
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1882
	int cpl = ctxt->ops->cpl(ctxt);
1883

1884
	rc = emulate_pop(ctxt, &val, len);
1885 1886
	if (rc != X86EMUL_CONTINUE)
		return rc;
1887

1888 1889 1890 1891
	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1892

1893 1894 1895 1896 1897
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
1898
			change_mask |= X86_EFLAGS_IOPL;
1899
		if (cpl <= iopl)
1900
			change_mask |= X86_EFLAGS_IF;
1901 1902
		break;
	case X86EMUL_MODE_VM86:
1903 1904
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1905
		change_mask |= X86_EFLAGS_IF;
1906 1907
		break;
	default: /* real mode */
1908
		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1909
		break;
1910
	}
1911 1912 1913 1914 1915

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1916 1917
}

1918 1919
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1920 1921 1922 1923
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1924 1925
}

A
Avi Kivity 已提交
1926 1927 1928 1929 1930
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1931
	ulong rbp;
A
Avi Kivity 已提交
1932 1933 1934 1935

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1936 1937
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1938 1939
	if (rc != X86EMUL_CONTINUE)
		return rc;
1940
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1941
		      stack_mask(ctxt));
1942 1943
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1944 1945 1946 1947
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1948 1949
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1950
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1951
		      stack_mask(ctxt));
1952
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1953 1954
}

1955
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1956
{
1957 1958
	int seg = ctxt->src2.val;

1959
	ctxt->src.val = get_segment_selector(ctxt, seg);
1960 1961 1962 1963
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1964

1965
	return em_push(ctxt);
1966 1967
}

1968
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1969
{
1970
	int seg = ctxt->src2.val;
1971 1972
	unsigned long selector;
	int rc;
1973

1974
	rc = emulate_pop(ctxt, &selector, 2);
1975 1976 1977
	if (rc != X86EMUL_CONTINUE)
		return rc;

1978 1979
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1980 1981
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
1982

1983
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1984
	return rc;
1985 1986
}

1987
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1988
{
1989
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1990 1991
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1992

1993 1994
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1995
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1996

1997
		rc = em_push(ctxt);
1998 1999
		if (rc != X86EMUL_CONTINUE)
			return rc;
2000

2001
		++reg;
2002 2003
	}

2004
	return rc;
2005 2006
}

2007 2008
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
2009
	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
2010 2011 2012
	return em_push(ctxt);
}

2013
static int em_popa(struct x86_emulate_ctxt *ctxt)
2014
{
2015 2016
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
2017
	u32 val;
2018

2019 2020
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
2021
			rsp_increment(ctxt, ctxt->op_bytes);
2022 2023
			--reg;
		}
2024

2025
		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
2026 2027
		if (rc != X86EMUL_CONTINUE)
			break;
2028
		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
2029
		--reg;
2030
	}
2031
	return rc;
2032 2033
}

2034
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2035
{
2036
	const struct x86_emulate_ops *ops = ctxt->ops;
2037
	int rc;
2038 2039 2040 2041 2042 2043
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
2044
	ctxt->src.val = ctxt->eflags;
2045
	rc = em_push(ctxt);
2046 2047
	if (rc != X86EMUL_CONTINUE)
		return rc;
2048

2049
	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
2050

2051
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
2052
	rc = em_push(ctxt);
2053 2054
	if (rc != X86EMUL_CONTINUE)
		return rc;
2055

2056
	ctxt->src.val = ctxt->_eip;
2057
	rc = em_push(ctxt);
2058 2059 2060
	if (rc != X86EMUL_CONTINUE)
		return rc;

2061
	ops->get_idt(ctxt, &dt);
2062 2063 2064 2065

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

2066
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
2067 2068 2069
	if (rc != X86EMUL_CONTINUE)
		return rc;

2070
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
2071 2072 2073
	if (rc != X86EMUL_CONTINUE)
		return rc;

2074
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2075 2076 2077
	if (rc != X86EMUL_CONTINUE)
		return rc;

2078
	ctxt->_eip = eip;
2079 2080 2081 2082

	return rc;
}

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2094
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2095 2096 2097
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2098
		return __emulate_int_real(ctxt, irq);
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2109
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2110
{
2111 2112 2113 2114
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
2115 2116 2117 2118 2119
	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
			     X86_EFLAGS_AC | X86_EFLAGS_ID |
W
Wanpeng Li 已提交
2120
			     X86_EFLAGS_FIXED;
2121 2122
	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
				  X86_EFLAGS_VIP;
2123

2124
	/* TODO: Add stack limit check */
2125

2126
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2127

2128 2129
	if (rc != X86EMUL_CONTINUE)
		return rc;
2130

2131 2132
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2133

2134
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2135

2136 2137
	if (rc != X86EMUL_CONTINUE)
		return rc;
2138

2139
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2140

2141 2142
	if (rc != X86EMUL_CONTINUE)
		return rc;
2143

2144
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2145

2146 2147
	if (rc != X86EMUL_CONTINUE)
		return rc;
2148

2149
	ctxt->_eip = temp_eip;
2150

2151
	if (ctxt->op_bytes == 4)
2152
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2153
	else if (ctxt->op_bytes == 2) {
2154 2155
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2156
	}
2157 2158

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
W
Wanpeng Li 已提交
2159
	ctxt->eflags |= X86_EFLAGS_FIXED;
2160
	ctxt->ops->set_nmi_mask(ctxt, false);
2161 2162

	return rc;
2163 2164
}

2165
static int em_iret(struct x86_emulate_ctxt *ctxt)
2166
{
2167 2168
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2169
		return emulate_iret_real(ctxt);
2170 2171 2172 2173
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2174
	default:
2175 2176
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2177 2178 2179
	}
}

2180 2181 2182
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2183 2184
	unsigned short sel;
	struct desc_struct new_desc;
2185 2186
	u8 cpl = ctxt->ops->cpl(ctxt);

2187
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2188

2189 2190
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP,
2191
				       &new_desc);
2192 2193 2194
	if (rc != X86EMUL_CONTINUE)
		return rc;

2195
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2196 2197 2198 2199
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2200
	return rc;
2201 2202
}

2203
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2204
{
2205 2206
	return assign_eip_near(ctxt, ctxt->src.val);
}
2207

2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2219
	return rc;
2220 2221
}

2222
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2223
{
2224
	u64 old = ctxt->dst.orig_val64;
2225

2226 2227 2228
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2229 2230 2231 2232
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2233
		ctxt->eflags &= ~X86_EFLAGS_ZF;
2234
	} else {
2235 2236
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2237

2238
		ctxt->eflags |= X86_EFLAGS_ZF;
2239
	}
2240
	return X86EMUL_CONTINUE;
2241 2242
}

2243 2244
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2245 2246 2247 2248 2249 2250 2251 2252
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2253 2254
}

2255
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2256 2257
{
	int rc;
2258
	unsigned long eip, cs;
2259
	int cpl = ctxt->ops->cpl(ctxt);
2260
	struct desc_struct new_desc;
2261

2262
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2263
	if (rc != X86EMUL_CONTINUE)
2264
		return rc;
2265
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2266
	if (rc != X86EMUL_CONTINUE)
2267
		return rc;
2268 2269 2270
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2271 2272
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_RET,
2273 2274 2275
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2276
	rc = assign_eip_far(ctxt, eip, &new_desc);
2277 2278 2279 2280
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2281 2282 2283
	return rc;
}

2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2295 2296 2297
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2298 2299
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2300
	ctxt->src.orig_val = ctxt->src.val;
2301
	ctxt->src.val = ctxt->dst.orig_val;
2302
	fastop(ctxt, em_cmp);
2303

2304
	if (ctxt->eflags & X86_EFLAGS_ZF) {
2305 2306
		/* Success: write back to memory; no update of EAX */
		ctxt->src.type = OP_NONE;
2307 2308 2309
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
2310 2311 2312 2313
		ctxt->src.type = OP_REG;
		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		ctxt->src.val = ctxt->dst.orig_val;
		/* Create write-cycle to dest by writing the same value */
2314
		ctxt->dst.val = ctxt->dst.orig_val;
2315 2316 2317 2318
	}
	return X86EMUL_CONTINUE;
}

2319
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2320
{
2321
	int seg = ctxt->src2.val;
2322 2323 2324
	unsigned short sel;
	int rc;

2325
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2326

2327
	rc = load_segment_descriptor(ctxt, sel, seg);
2328 2329 2330
	if (rc != X86EMUL_CONTINUE)
		return rc;

2331
	ctxt->dst.val = ctxt->src.val;
2332 2333 2334
	return rc;
}

2335 2336 2337 2338 2339 2340
static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = 0x80000001;
	ecx = 0;
2341
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2342 2343 2344 2345 2346 2347
	return edx & bit(X86_FEATURE_LM);
}

#define GET_SMSTATE(type, smbase, offset)				  \
	({								  \
	 type __val;							  \
2348 2349
	 int r = ctxt->ops->read_phys(ctxt, smbase + offset, &__val,      \
				      sizeof(__val));			  \
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
	 if (r != X86EMUL_CONTINUE)					  \
		 return X86EMUL_UNHANDLEABLE;				  \
	 __val;								  \
	})

static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
{
	desc->g    = (flags >> 23) & 1;
	desc->d    = (flags >> 22) & 1;
	desc->l    = (flags >> 21) & 1;
	desc->avl  = (flags >> 20) & 1;
	desc->p    = (flags >> 15) & 1;
	desc->dpl  = (flags >> 13) & 3;
	desc->s    = (flags >> 12) & 1;
	desc->type = (flags >>  8) & 15;
}

static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
{
	struct desc_struct desc;
	int offset;
	u16 selector;

	selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);

	if (n < 3)
		offset = 0x7f84 + n * 12;
	else
		offset = 0x7f2c + (n - 3) * 12;

	set_desc_base(&desc,      GET_SMSTATE(u32, smbase, offset + 8));
	set_desc_limit(&desc,     GET_SMSTATE(u32, smbase, offset + 4));
	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
	return X86EMUL_CONTINUE;
}

static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
{
	struct desc_struct desc;
	int offset;
	u16 selector;
	u32 base3;

	offset = 0x7e00 + n * 16;

	selector =                GET_SMSTATE(u16, smbase, offset);
	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
	set_desc_limit(&desc,     GET_SMSTATE(u32, smbase, offset + 4));
	set_desc_base(&desc,      GET_SMSTATE(u32, smbase, offset + 8));
	base3 =                   GET_SMSTATE(u32, smbase, offset + 12);

	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
	return X86EMUL_CONTINUE;
}

static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
				     u64 cr0, u64 cr4)
{
	int bad;

	/*
	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
	 * Then enable protected mode.	However, PCID cannot be enabled
	 * if EFER.LMA=0, so set it separately.
	 */
	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	if (cr4 & X86_CR4_PCIDE) {
		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
		if (bad)
			return X86EMUL_UNHANDLEABLE;
	}

	return X86EMUL_CONTINUE;
}

static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
{
	struct desc_struct desc;
	struct desc_ptr dt;
	u16 selector;
	u32 val, cr0, cr4;
	int i;

	cr0 =                      GET_SMSTATE(u32, smbase, 0x7ffc);
	ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
	ctxt->eflags =             GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
	ctxt->_eip =               GET_SMSTATE(u32, smbase, 0x7ff0);

	for (i = 0; i < 8; i++)
		*reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);

	val = GET_SMSTATE(u32, smbase, 0x7fcc);
	ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
	val = GET_SMSTATE(u32, smbase, 0x7fc8);
	ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);

	selector =                 GET_SMSTATE(u32, smbase, 0x7fc4);
	set_desc_base(&desc,       GET_SMSTATE(u32, smbase, 0x7f64));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smbase, 0x7f60));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smbase, 0x7f5c));
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);

	selector =                 GET_SMSTATE(u32, smbase, 0x7fc0);
	set_desc_base(&desc,       GET_SMSTATE(u32, smbase, 0x7f80));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smbase, 0x7f7c));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smbase, 0x7f78));
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);

	dt.address =               GET_SMSTATE(u32, smbase, 0x7f74);
	dt.size =                  GET_SMSTATE(u32, smbase, 0x7f70);
	ctxt->ops->set_gdt(ctxt, &dt);

	dt.address =               GET_SMSTATE(u32, smbase, 0x7f58);
	dt.size =                  GET_SMSTATE(u32, smbase, 0x7f54);
	ctxt->ops->set_idt(ctxt, &dt);

	for (i = 0; i < 6; i++) {
		int r = rsm_load_seg_32(ctxt, smbase, i);
		if (r != X86EMUL_CONTINUE)
			return r;
	}

	cr4 = GET_SMSTATE(u32, smbase, 0x7f14);

	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));

	return rsm_enter_protected_mode(ctxt, cr0, cr4);
}

static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
{
	struct desc_struct desc;
	struct desc_ptr dt;
	u64 val, cr0, cr4;
	u32 base3;
	u16 selector;
2494
	int i, r;
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535

	for (i = 0; i < 16; i++)
		*reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);

	ctxt->_eip   = GET_SMSTATE(u64, smbase, 0x7f78);
	ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;

	val = GET_SMSTATE(u32, smbase, 0x7f68);
	ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
	val = GET_SMSTATE(u32, smbase, 0x7f60);
	ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);

	cr0 =                       GET_SMSTATE(u64, smbase, 0x7f58);
	ctxt->ops->set_cr(ctxt, 3,  GET_SMSTATE(u64, smbase, 0x7f50));
	cr4 =                       GET_SMSTATE(u64, smbase, 0x7f48);
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
	val =                       GET_SMSTATE(u64, smbase, 0x7ed0);
	ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);

	selector =                  GET_SMSTATE(u32, smbase, 0x7e90);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smbase, 0x7e92) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smbase, 0x7e94));
	set_desc_base(&desc,        GET_SMSTATE(u32, smbase, 0x7e98));
	base3 =                     GET_SMSTATE(u32, smbase, 0x7e9c);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);

	dt.size =                   GET_SMSTATE(u32, smbase, 0x7e84);
	dt.address =                GET_SMSTATE(u64, smbase, 0x7e88);
	ctxt->ops->set_idt(ctxt, &dt);

	selector =                  GET_SMSTATE(u32, smbase, 0x7e70);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smbase, 0x7e72) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smbase, 0x7e74));
	set_desc_base(&desc,        GET_SMSTATE(u32, smbase, 0x7e78));
	base3 =                     GET_SMSTATE(u32, smbase, 0x7e7c);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);

	dt.size =                   GET_SMSTATE(u32, smbase, 0x7e64);
	dt.address =                GET_SMSTATE(u64, smbase, 0x7e68);
	ctxt->ops->set_gdt(ctxt, &dt);

2536 2537 2538 2539
	r = rsm_enter_protected_mode(ctxt, cr0, cr4);
	if (r != X86EMUL_CONTINUE)
		return r;

2540
	for (i = 0; i < 6; i++) {
2541
		r = rsm_load_seg_64(ctxt, smbase, i);
2542 2543 2544 2545
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2546
	return X86EMUL_CONTINUE;
2547 2548
}

P
Paolo Bonzini 已提交
2549 2550
static int em_rsm(struct x86_emulate_ctxt *ctxt)
{
2551 2552 2553 2554
	unsigned long cr0, cr4, efer;
	u64 smbase;
	int ret;

2555
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
P
Paolo Bonzini 已提交
2556 2557
		return emulate_ud(ctxt);

2558 2559
	/*
	 * Get back to real mode, to prepare a safe state in which to load
2560 2561
	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
	 * supports long mode.
2562
	 */
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	cr4 = ctxt->ops->get_cr(ctxt, 4);
	if (emulator_has_longmode(ctxt)) {
		struct desc_struct cs_desc;

		/* Zero CR4.PCIDE before CR0.PG.  */
		if (cr4 & X86_CR4_PCIDE) {
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
			cr4 &= ~X86_CR4_PCIDE;
		}

		/* A 32-bit code segment is required to clear EFER.LMA.  */
		memset(&cs_desc, 0, sizeof(cs_desc));
		cs_desc.type = 0xb;
		cs_desc.s = cs_desc.g = cs_desc.p = 1;
		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
	}

	/* For the 64-bit case, this will clear EFER.LMA.  */
2581 2582 2583
	cr0 = ctxt->ops->get_cr(ctxt, 0);
	if (cr0 & X86_CR0_PE)
		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2584 2585

	/* Now clear CR4.PAE (which must be done before clearing EFER.LME).  */
2586 2587
	if (cr4 & X86_CR4_PAE)
		ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
2588 2589

	/* And finally go back to 32-bit mode.  */
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
	efer = 0;
	ctxt->ops->set_msr(ctxt, MSR_EFER, efer);

	smbase = ctxt->ops->get_smbase(ctxt);
	if (emulator_has_longmode(ctxt))
		ret = rsm_load_state_64(ctxt, smbase + 0x8000);
	else
		ret = rsm_load_state_32(ctxt, smbase + 0x8000);

	if (ret != X86EMUL_CONTINUE) {
		/* FIXME: should triple fault */
		return X86EMUL_UNHANDLEABLE;
	}

2604
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
2605 2606
		ctxt->ops->set_nmi_mask(ctxt, false);

2607 2608
	ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
		~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));
2609
	return X86EMUL_CONTINUE;
P
Paolo Bonzini 已提交
2610 2611
}

2612
static void
2613
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2614
			struct desc_struct *cs, struct desc_struct *ss)
2615 2616
{
	cs->l = 0;		/* will be adjusted later */
2617
	set_desc_base(cs, 0);	/* flat segment */
2618
	cs->g = 1;		/* 4kb granularity */
2619
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2620 2621 2622
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2623 2624
	cs->p = 1;
	cs->d = 1;
2625
	cs->avl = 0;
2626

2627 2628
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2629 2630 2631
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2632
	ss->d = 1;		/* 32bit stack segment */
2633
	ss->dpl = 0;
2634
	ss->p = 1;
2635 2636
	ss->l = 0;
	ss->avl = 0;
2637 2638
}

2639 2640 2641 2642 2643
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2644
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2645
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2646 2647 2648 2649
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2650 2651
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2652
	const struct x86_emulate_ops *ops = ctxt->ops;
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2664
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2689 2690 2691 2692 2693

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2694
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2695
{
2696
	const struct x86_emulate_ops *ops = ctxt->ops;
2697
	struct desc_struct cs, ss;
2698
	u64 msr_data;
2699
	u16 cs_sel, ss_sel;
2700
	u64 efer = 0;
2701 2702

	/* syscall is not available in real mode */
2703
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2704 2705
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2706

2707 2708 2709
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2710
	ops->get_msr(ctxt, MSR_EFER, &efer);
2711
	setup_syscalls_segments(ctxt, &cs, &ss);
2712

2713 2714 2715
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2716
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2717
	msr_data >>= 32;
2718 2719
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2720

2721
	if (efer & EFER_LMA) {
2722
		cs.d = 0;
2723 2724
		cs.l = 1;
	}
2725 2726
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2727

2728
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2729
	if (efer & EFER_LMA) {
2730
#ifdef CONFIG_X86_64
2731
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2732

2733
		ops->get_msr(ctxt,
2734 2735
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2736
		ctxt->_eip = msr_data;
2737

2738
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2739
		ctxt->eflags &= ~msr_data;
W
Wanpeng Li 已提交
2740
		ctxt->eflags |= X86_EFLAGS_FIXED;
2741 2742 2743
#endif
	} else {
		/* legacy mode */
2744
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2745
		ctxt->_eip = (u32)msr_data;
2746

2747
		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2748 2749
	}

2750
	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2751
	return X86EMUL_CONTINUE;
2752 2753
}

2754
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2755
{
2756
	const struct x86_emulate_ops *ops = ctxt->ops;
2757
	struct desc_struct cs, ss;
2758
	u64 msr_data;
2759
	u16 cs_sel, ss_sel;
2760
	u64 efer = 0;
2761

2762
	ops->get_msr(ctxt, MSR_EFER, &efer);
2763
	/* inject #GP if in real mode */
2764 2765
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2766

2767 2768 2769 2770
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
2771
	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2772 2773 2774
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2775
	/* sysenter/sysexit have not been tested in 64bit mode. */
2776
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2777
		return X86EMUL_UNHANDLEABLE;
2778

2779
	setup_syscalls_segments(ctxt, &cs, &ss);
2780

2781
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2782 2783
	if ((msr_data & 0xfffc) == 0x0)
		return emulate_gp(ctxt, 0);
2784

2785
	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2786
	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2787
	ss_sel = cs_sel + 8;
2788
	if (efer & EFER_LMA) {
2789
		cs.d = 0;
2790 2791 2792
		cs.l = 1;
	}

2793 2794
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2795

2796
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2797
	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2798

2799
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2800 2801
	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
							      (u32)msr_data;
2802

2803
	return X86EMUL_CONTINUE;
2804 2805
}

2806
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2807
{
2808
	const struct x86_emulate_ops *ops = ctxt->ops;
2809
	struct desc_struct cs, ss;
2810
	u64 msr_data, rcx, rdx;
2811
	int usermode;
X
Xiao Guangrong 已提交
2812
	u16 cs_sel = 0, ss_sel = 0;
2813

2814 2815
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2816 2817
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2818

2819
	setup_syscalls_segments(ctxt, &cs, &ss);
2820

2821
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2822 2823 2824 2825
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2826 2827 2828
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2829 2830
	cs.dpl = 3;
	ss.dpl = 3;
2831
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2832 2833
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2834
		cs_sel = (u16)(msr_data + 16);
2835 2836
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2837
		ss_sel = (u16)(msr_data + 24);
2838 2839
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2840 2841
		break;
	case X86EMUL_MODE_PROT64:
2842
		cs_sel = (u16)(msr_data + 32);
2843 2844
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2845 2846
		ss_sel = cs_sel + 8;
		cs.d = 0;
2847
		cs.l = 1;
2848 2849
		if (emul_is_noncanonical_address(rcx, ctxt) ||
		    emul_is_noncanonical_address(rdx, ctxt))
2850
			return emulate_gp(ctxt, 0);
2851 2852
		break;
	}
2853 2854
	cs_sel |= SEGMENT_RPL_MASK;
	ss_sel |= SEGMENT_RPL_MASK;
2855

2856 2857
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2858

2859 2860
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2861

2862
	return X86EMUL_CONTINUE;
2863 2864
}

2865
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2866 2867 2868 2869 2870 2871
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
2872
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2873
	return ctxt->ops->cpl(ctxt) > iopl;
2874 2875 2876 2877 2878
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2879
	const struct x86_emulate_ops *ops = ctxt->ops;
2880
	struct desc_struct tr_seg;
2881
	u32 base3;
2882
	int r;
2883
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2884
	unsigned mask = (1 << len) - 1;
2885
	unsigned long base;
2886

2887
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2888
	if (!tr_seg.p)
2889
		return false;
2890
	if (desc_limit_scaled(&tr_seg) < 103)
2891
		return false;
2892 2893 2894 2895
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2896
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2897 2898
	if (r != X86EMUL_CONTINUE)
		return false;
2899
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2900
		return false;
2901
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2912 2913 2914
	if (ctxt->perm_ok)
		return true;

2915 2916
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2917
			return false;
2918 2919 2920

	ctxt->perm_ok = true;

2921 2922 2923
	return true;
}

2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
{
	/*
	 * Intel CPUs mask the counter and pointers in quite strange
	 * manner when ECX is zero due to REP-string optimizations.
	 */
#ifdef CONFIG_X86_64
	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
		return;

	*reg_write(ctxt, VCPU_REGS_RCX) = 0;

	switch (ctxt->b) {
	case 0xa4:	/* movsb */
	case 0xa5:	/* movsd/w */
		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
		/* fall through */
	case 0xaa:	/* stosb */
	case 0xab:	/* stosd/w */
		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
	}
#endif
}

2948 2949 2950
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2951
	tss->ip = ctxt->_eip;
2952
	tss->flag = ctxt->eflags;
2953 2954 2955 2956 2957 2958 2959 2960
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2961

2962 2963 2964 2965 2966
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2967 2968 2969 2970 2971 2972
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2973
	u8 cpl;
2974

2975
	ctxt->_eip = tss->ip;
2976
	ctxt->eflags = tss->flag | 2;
2977 2978 2979 2980 2981 2982 2983 2984
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2985 2986 2987 2988 2989

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2990 2991 2992 2993 2994
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2995

2996 2997
	cpl = tss->cs & 3;

2998
	/*
G
Guo Chao 已提交
2999
	 * Now load segment descriptors. If fault happens at this stage
3000 3001
	 * it is handled in a context of new task
	 */
3002
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
3003
					X86_TRANSFER_TASK_SWITCH, NULL);
3004 3005
	if (ret != X86EMUL_CONTINUE)
		return ret;
3006
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3007
					X86_TRANSFER_TASK_SWITCH, NULL);
3008 3009
	if (ret != X86EMUL_CONTINUE)
		return ret;
3010
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3011
					X86_TRANSFER_TASK_SWITCH, NULL);
3012 3013
	if (ret != X86EMUL_CONTINUE)
		return ret;
3014
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3015
					X86_TRANSFER_TASK_SWITCH, NULL);
3016 3017
	if (ret != X86EMUL_CONTINUE)
		return ret;
3018
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3019
					X86_TRANSFER_TASK_SWITCH, NULL);
3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
3030
	const struct x86_emulate_ops *ops = ctxt->ops;
3031 3032
	struct tss_segment_16 tss_seg;
	int ret;
3033
	u32 new_tss_base = get_desc_base(new_desc);
3034

3035
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
3036
			    &ctxt->exception);
3037
	if (ret != X86EMUL_CONTINUE)
3038 3039
		return ret;

3040
	save_state_to_tss16(ctxt, &tss_seg);
3041

3042
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
3043
			     &ctxt->exception);
3044
	if (ret != X86EMUL_CONTINUE)
3045 3046
		return ret;

3047
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
3048
			    &ctxt->exception);
3049
	if (ret != X86EMUL_CONTINUE)
3050 3051 3052 3053 3054
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3055
		ret = ops->write_std(ctxt, new_tss_base,
3056 3057
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
3058
				     &ctxt->exception);
3059
		if (ret != X86EMUL_CONTINUE)
3060 3061 3062
			return ret;
	}

3063
	return load_state_from_tss16(ctxt, &tss_seg);
3064 3065 3066 3067 3068
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
3069
	/* CR3 and ldt selector are not saved intentionally */
3070
	tss->eip = ctxt->_eip;
3071
	tss->eflags = ctxt->eflags;
3072 3073 3074 3075 3076 3077 3078 3079
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3080

3081 3082 3083 3084 3085 3086
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3087 3088 3089 3090 3091 3092
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
3093
	u8 cpl;
3094

3095
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3096
		return emulate_gp(ctxt, 0);
3097
	ctxt->_eip = tss->eip;
3098
	ctxt->eflags = tss->eflags | 2;
3099 3100

	/* General purpose registers */
3101 3102 3103 3104 3105 3106 3107 3108
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3109 3110 3111

	/*
	 * SDM says that segment selectors are loaded before segment
3112 3113
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
3114
	 */
3115 3116 3117 3118 3119 3120 3121
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3122

3123 3124 3125 3126 3127
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
3128
	if (ctxt->eflags & X86_EFLAGS_VM) {
3129
		ctxt->mode = X86EMUL_MODE_VM86;
3130 3131
		cpl = 3;
	} else {
3132
		ctxt->mode = X86EMUL_MODE_PROT32;
3133 3134
		cpl = tss->cs & 3;
	}
3135

3136 3137 3138 3139
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
3140
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3141
					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3142 3143
	if (ret != X86EMUL_CONTINUE)
		return ret;
3144
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3145
					X86_TRANSFER_TASK_SWITCH, NULL);
3146 3147
	if (ret != X86EMUL_CONTINUE)
		return ret;
3148
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3149
					X86_TRANSFER_TASK_SWITCH, NULL);
3150 3151
	if (ret != X86EMUL_CONTINUE)
		return ret;
3152
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3153
					X86_TRANSFER_TASK_SWITCH, NULL);
3154 3155
	if (ret != X86EMUL_CONTINUE)
		return ret;
3156
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3157
					X86_TRANSFER_TASK_SWITCH, NULL);
3158 3159
	if (ret != X86EMUL_CONTINUE)
		return ret;
3160
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3161
					X86_TRANSFER_TASK_SWITCH, NULL);
3162 3163
	if (ret != X86EMUL_CONTINUE)
		return ret;
3164
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3165
					X86_TRANSFER_TASK_SWITCH, NULL);
3166

3167
	return ret;
3168 3169 3170 3171 3172 3173
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
3174
	const struct x86_emulate_ops *ops = ctxt->ops;
3175 3176
	struct tss_segment_32 tss_seg;
	int ret;
3177
	u32 new_tss_base = get_desc_base(new_desc);
3178 3179
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3180

3181
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
3182
			    &ctxt->exception);
3183
	if (ret != X86EMUL_CONTINUE)
3184 3185
		return ret;

3186
	save_state_to_tss32(ctxt, &tss_seg);
3187

3188 3189 3190
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
3191
	if (ret != X86EMUL_CONTINUE)
3192 3193
		return ret;

3194
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
3195
			    &ctxt->exception);
3196
	if (ret != X86EMUL_CONTINUE)
3197 3198 3199 3200 3201
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3202
		ret = ops->write_std(ctxt, new_tss_base,
3203 3204
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
3205
				     &ctxt->exception);
3206
		if (ret != X86EMUL_CONTINUE)
3207 3208 3209
			return ret;
	}

3210
	return load_state_from_tss32(ctxt, &tss_seg);
3211 3212 3213
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3214
				   u16 tss_selector, int idt_index, int reason,
3215
				   bool has_error_code, u32 error_code)
3216
{
3217
	const struct x86_emulate_ops *ops = ctxt->ops;
3218 3219
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
3220
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3221
	ulong old_tss_base =
3222
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3223
	u32 desc_limit;
3224
	ulong desc_addr, dr7;
3225 3226 3227

	/* FIXME: old_tss_base == ~0 ? */

3228
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3229 3230
	if (ret != X86EMUL_CONTINUE)
		return ret;
3231
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3232 3233 3234 3235 3236
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

3237 3238 3239 3240 3241
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
3242 3243
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
3260 3261
	}

3262 3263 3264 3265
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
3266
		return emulate_ts(ctxt, tss_selector & 0xfffc);
3267 3268 3269 3270
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3271
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3272 3273 3274 3275 3276 3277
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
3278
	   note that old_tss_sel is not used after this point */
3279 3280 3281 3282
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
3283
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3284 3285
				     old_tss_base, &next_tss_desc);
	else
3286
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3287
				     old_tss_base, &next_tss_desc);
3288 3289
	if (ret != X86EMUL_CONTINUE)
		return ret;
3290 3291 3292 3293 3294 3295

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
3296
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3297 3298
	}

3299
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3300
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3301

3302
	if (has_error_code) {
3303 3304 3305
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
3306
		ret = em_push(ctxt);
3307 3308
	}

3309 3310 3311
	ops->get_dr(ctxt, 7, &dr7);
	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));

3312 3313 3314 3315
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3316
			 u16 tss_selector, int idt_index, int reason,
3317
			 bool has_error_code, u32 error_code)
3318 3319 3320
{
	int rc;

3321
	invalidate_registers(ctxt);
3322 3323
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
3324

3325
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3326
				     has_error_code, error_code);
3327

3328
	if (rc == X86EMUL_CONTINUE) {
3329
		ctxt->eip = ctxt->_eip;
3330 3331
		writeback_registers(ctxt);
	}
3332

3333
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3334 3335
}

3336 3337
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
3338
{
3339
	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3340

3341 3342
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
3343 3344
}

3345 3346 3347 3348 3349 3350
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
3351
	al = ctxt->dst.val;
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

3369
	ctxt->dst.val = al;
3370
	/* Set PF, ZF, SF */
3371 3372 3373
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
3374
	fastop(ctxt, em_or);
3375 3376 3377 3378 3379 3380 3381 3382
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3405 3406 3407 3408 3409 3410 3411 3412 3413
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3414 3415 3416 3417 3418
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3419 3420 3421 3422

	return X86EMUL_CONTINUE;
}

3423 3424
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3425
	int rc;
3426 3427 3428
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3429 3430 3431
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3432 3433 3434
	return em_push(ctxt);
}

3435 3436 3437 3438 3439
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3440 3441 3442
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3443
	enum x86emul_mode prev_mode = ctxt->mode;
3444

3445
	old_eip = ctxt->_eip;
3446
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3447

3448
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3449 3450
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP, &new_desc);
3451
	if (rc != X86EMUL_CONTINUE)
3452
		return rc;
3453

3454
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3455 3456
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3457

3458
	ctxt->src.val = old_cs;
3459
	rc = em_push(ctxt);
3460
	if (rc != X86EMUL_CONTINUE)
3461
		goto fail;
3462

3463
	ctxt->src.val = old_eip;
3464 3465 3466
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
3467 3468
	if (rc != X86EMUL_CONTINUE) {
		pr_warn_once("faulting far call emulation tainted memory\n");
3469
		goto fail;
3470
	}
3471 3472 3473
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3474
	ctxt->mode = prev_mode;
3475 3476
	return rc;

3477 3478
}

3479 3480 3481
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3482
	unsigned long eip;
3483

3484 3485 3486 3487
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3488 3489
	if (rc != X86EMUL_CONTINUE)
		return rc;
3490
	rsp_increment(ctxt, ctxt->src.val);
3491 3492 3493
	return X86EMUL_CONTINUE;
}

3494 3495 3496
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3497 3498
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3499 3500

	/* Write back the memory destination with implicit LOCK prefix. */
3501 3502
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3503 3504 3505
	return X86EMUL_CONTINUE;
}

3506 3507
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3508
	ctxt->dst.val = ctxt->src2.val;
3509
	return fastop(ctxt, em_imul);
3510 3511
}

3512 3513
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3514 3515
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3516
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3517
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3518 3519 3520 3521

	return X86EMUL_CONTINUE;
}

3522 3523 3524 3525
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3526
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3527 3528
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3529 3530 3531
	return X86EMUL_CONTINUE;
}

3532 3533 3534 3535
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3536
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3537
		return emulate_gp(ctxt, 0);
3538 3539
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3540 3541 3542
	return X86EMUL_CONTINUE;
}

3543 3544
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3545
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3546 3547 3548
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
3559
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
B
Borislav Petkov 已提交
3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3584
		BUG();
B
Borislav Petkov 已提交
3585 3586 3587 3588
	}
	return X86EMUL_CONTINUE;
}

3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3617 3618 3619 3620
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3621 3622 3623
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3624 3625 3626 3627 3628 3629 3630 3631 3632
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3633
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3634 3635
		return emulate_gp(ctxt, 0);

3636 3637
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3638 3639 3640
	return X86EMUL_CONTINUE;
}

3641 3642
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3643
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3644 3645
		return emulate_ud(ctxt);

3646
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3647 3648
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3649 3650 3651 3652 3653
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3654
	u16 sel = ctxt->src.val;
3655

3656
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3657 3658
		return emulate_ud(ctxt);

3659
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3660 3661 3662
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3663 3664
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3665 3666
}

A
Avi Kivity 已提交
3667 3668 3669 3670 3671 3672 3673 3674 3675
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3676 3677 3678 3679 3680 3681 3682 3683 3684
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3685 3686
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3687 3688 3689
	int rc;
	ulong linear;

3690
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3691
	if (rc == X86EMUL_CONTINUE)
3692
		ctxt->ops->invlpg(ctxt, linear);
3693
	/* Disable writeback. */
3694
	ctxt->dst.type = OP_NONE;
3695 3696 3697
	return X86EMUL_CONTINUE;
}

3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3708
static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3709
{
3710
	int rc = ctxt->ops->fix_hypercall(ctxt);
3711 3712 3713 3714 3715

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3716
	ctxt->_eip = ctxt->eip;
3717
	/* Disable writeback. */
3718
	ctxt->dst.type = OP_NONE;
3719 3720 3721
	return X86EMUL_CONTINUE;
}

3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
3737 3738
	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
				   &desc_ptr, 2 + ctxt->op_bytes);
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3751
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3752 3753 3754 3755
{
	struct desc_ptr desc_ptr;
	int rc;

3756 3757
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3758
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3759
			     &desc_ptr.size, &desc_ptr.address,
3760
			     ctxt->op_bytes);
3761 3762
	if (rc != X86EMUL_CONTINUE)
		return rc;
3763
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3764
	    emul_is_noncanonical_address(desc_ptr.address, ctxt))
3765
		return emulate_gp(ctxt, 0);
3766 3767 3768 3769
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3770
	/* Disable writeback. */
3771
	ctxt->dst.type = OP_NONE;
3772 3773 3774
	return X86EMUL_CONTINUE;
}

3775 3776 3777 3778 3779
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3780 3781
static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3782
	return em_lgdt_lidt(ctxt, false);
3783 3784 3785 3786
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3787 3788
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3789
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3790 3791 3792 3793 3794 3795
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3796 3797
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3798 3799 3800
	return X86EMUL_CONTINUE;
}

3801 3802
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3803 3804
	int rc = X86EMUL_CONTINUE;

3805
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3806
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3807
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3808
		rc = jmp_rel(ctxt, ctxt->src.val);
3809

3810
	return rc;
3811 3812 3813 3814
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3815 3816
	int rc = X86EMUL_CONTINUE;

3817
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3818
		rc = jmp_rel(ctxt, ctxt->src.val);
3819

3820
	return rc;
3821 3822
}

3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3860 3861 3862
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;
K
Kyle Huey 已提交
3863 3864 3865 3866 3867 3868 3869
	u64 msr = 0;

	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
	    ctxt->ops->cpl(ctxt)) {
		return emulate_gp(ctxt, 0);
	}
A
Avi Kivity 已提交
3870

3871 3872
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
3873
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
3874 3875 3876 3877
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3878 3879 3880
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3881 3882 3883 3884
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

3885 3886
	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
		X86_EFLAGS_SF;
P
Paolo Bonzini 已提交
3887 3888 3889 3890 3891 3892 3893
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3894 3895
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3896 3897
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3898 3899 3900
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3916 3917 3918 3919 3920 3921
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3922 3923 3924 3925 3926 3927
static int em_movsxd(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = (s32) ctxt->src.val;
	return X86EMUL_CONTINUE;
}

3928 3929 3930 3931
static int check_fxsr(struct x86_emulate_ctxt *ctxt)
{
	u32 eax = 1, ebx, ecx = 0, edx;

3932
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948
	if (!(edx & FFL(FXSR)))
		return emulate_ud(ctxt);

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	/*
	 * Don't emulate a case that should never be hit, instead of working
	 * around a lack of fxsave64/fxrstor64 on old compilers.
	 */
	if (ctxt->mode >= X86EMUL_MODE_PROT64)
		return X86EMUL_UNHANDLEABLE;

	return X86EMUL_CONTINUE;
}

3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
/*
 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
 * and restore MXCSR.
 */
static size_t __fxstate_size(int nregs)
{
	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
}

static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
{
	bool cr4_osfxsr;
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return __fxstate_size(16);

	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
	return __fxstate_size(cr4_osfxsr ? 8 : 0);
}

3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003
/*
 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
 *  1) 16 bit mode
 *  2) 32 bit mode
 *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
 *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
 *       save and restore
 *  3) 64-bit mode with REX.W prefix
 *     - like (2), but XMM 8-15 are being saved and restored
 *  4) 64-bit mode without REX.W prefix
 *     - like (3), but FIP and FDP are 64 bit
 *
 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
 * desired result.  (4) is not emulated.
 *
 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
 * and FPU DS) should match.
 */
static int em_fxsave(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	ctxt->ops->get_fpu(ctxt);

	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));

	ctxt->ops->put_fpu(ctxt);

	if (rc != X86EMUL_CONTINUE)
		return rc;

4004 4005
	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
		                   fxstate_size(ctxt));
4006 4007 4008 4009 4010 4011
}

static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;
4012
	size_t size;
4013 4014 4015 4016 4017

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4018
	ctxt->ops->get_fpu(ctxt);
4019

4020 4021 4022 4023 4024 4025
	size = fxstate_size(ctxt);
	if (size < __fxstate_size(16)) {
		rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
		if (rc != X86EMUL_CONTINUE)
			goto out;
	}
4026

4027 4028 4029
	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
	if (rc != X86EMUL_CONTINUE)
		goto out;
4030

4031 4032 4033 4034
	if (fx_state.mxcsr >> 16) {
		rc = emulate_gp(ctxt, 0);
		goto out;
	}
4035 4036 4037 4038

	if (rc == X86EMUL_CONTINUE)
		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));

4039
out:
4040 4041 4042 4043 4044
	ctxt->ops->put_fpu(ctxt);

	return rc;
}

4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
4059
	if (!valid_cr(ctxt->modrm_reg))
4060 4061 4062 4063 4064 4065 4066
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
4067 4068
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
4069
	u64 efer = 0;
4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
4087
		u64 cr4;
4088 4089 4090 4091
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

4092 4093
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4094 4095 4096 4097 4098 4099 4100 4101 4102 4103

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

4104
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4105 4106
		if (efer & EFER_LMA) {
			u64 maxphyaddr;
4107
			u32 eax, ebx, ecx, edx;
4108

4109 4110 4111 4112
			eax = 0x80000008;
			ecx = 0;
			if (ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx,
						 &edx, false))
4113 4114 4115 4116 4117
				maxphyaddr = eax & 0xff;
			else
				maxphyaddr = 36;
			rsvd = rsvd_bits(maxphyaddr, 62);
		}
4118 4119 4120 4121 4122 4123 4124

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
4125
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

4137 4138 4139 4140
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

4141
	ctxt->ops->get_dr(ctxt, 7, &dr7);
4142 4143 4144 4145 4146 4147 4148

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
4149
	int dr = ctxt->modrm_reg;
4150 4151 4152 4153 4154
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

4155
	cr4 = ctxt->ops->get_cr(ctxt, 4);
4156 4157 4158
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

4159 4160 4161 4162 4163 4164 4165
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
4166
		return emulate_db(ctxt);
4167
	}
4168 4169 4170 4171 4172 4173

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
4174 4175
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
4176 4177 4178 4179 4180 4181 4182

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

4183 4184
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
4185
	u64 efer = 0;
4186

4187
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4188 4189 4190 4191 4192 4193 4194 4195 4196

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
4197
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4198 4199

	/* Valid physical address? */
4200
	if (rax & 0xffff000000000000ULL)
4201 4202 4203 4204 4205
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

4206 4207
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
4208
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4209

4210
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4211 4212 4213 4214 4215
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

4216 4217
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
4218
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4219
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4220

4221
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4222
	    ctxt->ops->check_pmc(ctxt, rcx))
4223 4224 4225 4226 4227
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4228 4229
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
4230 4231
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4232 4233 4234 4235 4236 4237 4238
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
4239 4240
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4241 4242 4243 4244 4245
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4246
#define D(_y) { .flags = (_y) }
4247 4248 4249
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4250
#define N    D(NotImpl)
4251
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4252 4253
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4254
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4255
#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4256
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4257
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4258
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4259
#define II(_f, _e, _i) \
4260
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4261
#define IIP(_f, _e, _i, _p) \
4262 4263
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4264
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4265

4266
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
4267
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4268
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4269
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4270 4271
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4272

4273 4274 4275
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4276

4277 4278
static const struct opcode group7_rm0[] = {
	N,
4279
	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4280 4281 4282
	N, N, N, N, N, N,
};

4283
static const struct opcode group7_rm1[] = {
4284 4285
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
4286 4287 4288
	N, N, N, N, N, N,
};

4289
static const struct opcode group7_rm3[] = {
4290
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4291
	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4292 4293 4294 4295 4296 4297
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4298
};
4299

4300
static const struct opcode group7_rm7[] = {
4301
	N,
4302
	DIP(SrcNone, rdtscp, check_rdtsc),
4303 4304
	N, N, N, N, N, N,
};
4305

4306
static const struct opcode group1[] = {
4307 4308 4309 4310 4311 4312 4313 4314
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
4315 4316
};

4317
static const struct opcode group1A[] = {
4318
	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4319 4320
};

4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

4332
static const struct opcode group3[] = {
4333 4334
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
4335 4336
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
4337 4338
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
4339 4340
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
4341 4342
};

4343
static const struct opcode group4[] = {
4344 4345
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4346 4347 4348
	N, N, N, N, N, N,
};

4349
static const struct opcode group5[] = {
4350 4351
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
4352
	I(SrcMem | NearBranch,			em_call_near_abs),
4353
	I(SrcMemFAddr | ImplicitOps,		em_call_far),
4354
	I(SrcMem | NearBranch,			em_jmp_abs),
4355
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
4356
	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4357 4358
};

4359
static const struct opcode group6[] = {
4360 4361
	DI(Prot | DstMem,	sldt),
	DI(Prot | DstMem,	str),
A
Avi Kivity 已提交
4362
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
4363
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4364 4365 4366
	N, N, N, N,
};

4367
static const struct group_dual group7 = { {
4368 4369
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
4370 4371 4372 4373 4374
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4375
}, {
4376
	EXT(0, group7_rm0),
4377
	EXT(0, group7_rm1),
4378
	N, EXT(0, group7_rm3),
4379 4380 4381
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
4382 4383
} };

4384
static const struct opcode group8[] = {
4385
	N, N, N, N,
4386 4387 4388 4389
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4390 4391
};

4392
static const struct group_dual group9 = { {
4393
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4394 4395 4396 4397
}, {
	N, N, N, N, N, N, N, N,
} };

4398
static const struct opcode group11[] = {
4399
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4400
	X7(D(Undefined)),
4401 4402
};

4403
static const struct gprefix pfx_0f_ae_7 = {
4404
	I(SrcMem | ByteOp, em_clflush), N, N, N,
4405 4406 4407
};

static const struct group_dual group15 = { {
4408 4409 4410
	I(ModRM | Aligned16, em_fxsave),
	I(ModRM | Aligned16, em_fxrstor),
	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4411 4412 4413 4414
}, {
	N, N, N, N, N, N, N, N,
} };

4415
static const struct gprefix pfx_0f_6f_0f_7f = {
4416
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4417 4418
};

4419 4420 4421 4422
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

4423
static const struct gprefix pfx_0f_2b = {
4424
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4425 4426
};

4427
static const struct gprefix pfx_0f_28_0f_29 = {
4428
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4429 4430
};

4431 4432 4433 4434
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

4435
static const struct escape escape_d9 = { {
4436
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
4478
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

4498 4499 4500 4501
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

4502 4503 4504 4505
static const struct mode_dual mode_dual_63 = {
	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
};

4506
static const struct opcode opcode_table[256] = {
4507
	/* 0x00 - 0x07 */
4508
	F6ALU(Lock, em_add),
4509 4510
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4511
	/* 0x08 - 0x0F */
4512
	F6ALU(Lock | PageTable, em_or),
4513 4514
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
4515
	/* 0x10 - 0x17 */
4516
	F6ALU(Lock, em_adc),
4517 4518
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4519
	/* 0x18 - 0x1F */
4520
	F6ALU(Lock, em_sbb),
4521 4522
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4523
	/* 0x20 - 0x27 */
4524
	F6ALU(Lock | PageTable, em_and), N, N,
4525
	/* 0x28 - 0x2F */
4526
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4527
	/* 0x30 - 0x37 */
4528
	F6ALU(Lock, em_xor), N, N,
4529
	/* 0x38 - 0x3F */
4530
	F6ALU(NoWrite, em_cmp), N, N,
4531
	/* 0x40 - 0x4F */
4532
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4533
	/* 0x50 - 0x57 */
4534
	X8(I(SrcReg | Stack, em_push)),
4535
	/* 0x58 - 0x5F */
4536
	X8(I(DstReg | Stack, em_pop)),
4537
	/* 0x60 - 0x67 */
4538 4539
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
4540
	N, MD(ModRM, &mode_dual_63),
4541 4542
	N, N, N, N,
	/* 0x68 - 0x6F */
4543 4544
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4545 4546
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4547
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4548
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4549
	/* 0x70 - 0x7F */
4550
	X16(D(SrcImmByte | NearBranch)),
4551
	/* 0x80 - 0x87 */
4552 4553 4554 4555
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
4556
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4557
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4558
	/* 0x88 - 0x8F */
4559
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4560
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4561
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4562 4563 4564
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4565
	/* 0x90 - 0x97 */
4566
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4567
	/* 0x98 - 0x9F */
4568
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4569
	I(SrcImmFAddr | No64, em_call_far), N,
4570
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4571 4572
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4573
	/* 0xA0 - 0xA7 */
4574
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4575
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4576 4577
	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4578
	/* 0xA8 - 0xAF */
4579
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4580 4581
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4582
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4583
	/* 0xB0 - 0xB7 */
4584
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4585
	/* 0xB8 - 0xBF */
4586
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4587
	/* 0xC0 - 0xC7 */
4588
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4589 4590
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4591 4592
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4593
	G(ByteOp, group11), G(0, group11),
4594
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4595
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4596 4597
	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps, em_ret_far),
4598
	D(ImplicitOps), DI(SrcImmByte, intn),
4599
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4600
	/* 0xD0 - 0xD7 */
4601 4602
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4603
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4604 4605
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4606
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4607
	/* 0xD8 - 0xDF */
4608
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4609
	/* 0xE0 - 0xE7 */
4610 4611
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4612 4613
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4614
	/* 0xE8 - 0xEF */
4615 4616 4617
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4618 4619
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4620
	/* 0xF0 - 0xF7 */
4621
	N, DI(ImplicitOps, icebp), N, N,
4622 4623
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4624
	/* 0xF8 - 0xFF */
4625 4626
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4627 4628 4629
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4630
static const struct opcode twobyte_table[256] = {
4631
	/* 0x00 - 0x0F */
4632
	G(0, group6), GD(0, &group7), N, N,
4633
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4634
	II(ImplicitOps | Priv, em_clts, clts), N,
4635
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4636
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4637
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4638
	N, N, N, N, N, N, N, N,
4639 4640
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4641
	/* 0x20 - 0x2F */
4642 4643 4644 4645 4646 4647
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4648
	N, N, N, N,
4649 4650
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4651
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4652
	N, N, N, N,
4653
	/* 0x30 - 0x3F */
4654
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4655
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4656
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4657
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4658 4659
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4660
	N, N,
4661 4662
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4663
	X16(D(DstReg | SrcMem | ModRM)),
4664 4665 4666
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4667 4668 4669 4670
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4671
	/* 0x70 - 0x7F */
4672 4673 4674 4675
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4676
	/* 0x80 - 0x8F */
4677
	X16(D(SrcImm | NearBranch)),
4678
	/* 0x90 - 0x9F */
4679
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4680
	/* 0xA0 - 0xA7 */
4681
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4682 4683
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4684 4685
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4686
	/* 0xA8 - 0xAF */
4687
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4688
	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4689
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4690 4691
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4692
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4693
	/* 0xB0 - 0xB7 */
4694
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4695
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4696
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4697 4698
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4699
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4700 4701
	/* 0xB8 - 0xBF */
	N, N,
4702
	G(BitOp, group8),
4703
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4704 4705
	I(DstReg | SrcMem | ModRM, em_bsf_c),
	I(DstReg | SrcMem | ModRM, em_bsr_c),
4706
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4707
	/* 0xC0 - 0xC7 */
4708
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4709
	N, ID(0, &instr_dual_0f_c3),
4710
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4711 4712
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4713 4714 4715
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4716 4717
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4718 4719 4720 4721
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4722 4723 4724 4725 4726 4727 4728 4729
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4730
static const struct gprefix three_byte_0f_38_f0 = {
4731
	ID(0, &instr_dual_0f_38_f0), N, N, N
4732 4733 4734
};

static const struct gprefix three_byte_0f_38_f1 = {
4735
	ID(0, &instr_dual_0f_38_f1), N, N, N
4736 4737 4738 4739 4740 4741 4742 4743 4744
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4745 4746 4747
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4748 4749
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4750 4751
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4752 4753
};

4754 4755 4756 4757 4758
#undef D
#undef N
#undef G
#undef GD
#undef I
4759
#undef GP
4760
#undef EXT
4761
#undef MD
N
Nadav Amit 已提交
4762
#undef ID
4763

4764
#undef D2bv
4765
#undef D2bvIP
4766
#undef I2bv
4767
#undef I2bvIP
4768
#undef I6ALU
4769

4770
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4771 4772 4773
{
	unsigned size;

4774
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4787
	op->addr.mem.ea = ctxt->_eip;
4788 4789 4790
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4791
		op->val = insn_fetch(s8, ctxt);
4792 4793
		break;
	case 2:
4794
		op->val = insn_fetch(s16, ctxt);
4795 4796
		break;
	case 4:
4797
		op->val = insn_fetch(s32, ctxt);
4798
		break;
4799 4800 4801
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4820 4821 4822 4823 4824 4825 4826
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4827
		decode_register_operand(ctxt, op);
4828 4829
		break;
	case OpImmUByte:
4830
		rc = decode_imm(ctxt, op, 1, false);
4831 4832
		break;
	case OpMem:
4833
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4834 4835 4836
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4837
		if (ctxt->d & BitOp)
4838 4839 4840
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4841
	case OpMem64:
4842
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4843
		goto mem_common;
4844 4845 4846
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4847
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4848 4849 4850
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4869 4870 4871 4872
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4873
			register_address(ctxt, VCPU_REGS_RDI);
4874 4875
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4876
		op->count = 1;
4877 4878 4879 4880
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4881
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4882 4883
		fetch_register_operand(op);
		break;
4884
	case OpCL:
4885
		op->type = OP_IMM;
4886
		op->bytes = 1;
4887
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4888 4889 4890 4891 4892
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
4893
		op->type = OP_IMM;
4894 4895 4896 4897 4898 4899
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4900 4901 4902
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4903 4904
	case OpMem8:
		ctxt->memop.bytes = 1;
4905
		if (ctxt->memop.type == OP_REG) {
4906 4907
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4908 4909
			fetch_register_operand(&ctxt->memop);
		}
4910
		goto mem_common;
4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4927
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4928
		op->addr.mem.seg = ctxt->seg_override;
4929
		op->val = 0;
4930
		op->count = 1;
4931
		break;
P
Paolo Bonzini 已提交
4932 4933 4934 4935
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4936
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4937 4938
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4939
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4940 4941
		op->val = 0;
		break;
4942 4943 4944 4945 4946 4947 4948 4949 4950
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4951
	case OpES:
4952
		op->type = OP_IMM;
4953 4954 4955
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
4956
		op->type = OP_IMM;
4957 4958 4959
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
4960
		op->type = OP_IMM;
4961 4962 4963
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
4964
		op->type = OP_IMM;
4965 4966 4967
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
4968
		op->type = OP_IMM;
4969 4970 4971
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
4972
		op->type = OP_IMM;
4973 4974
		op->val = VCPU_SREG_GS;
		break;
4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4986
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4987 4988 4989
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4990
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4991
	bool op_prefix = false;
B
Bandan Das 已提交
4992
	bool has_seg_override = false;
4993
	struct opcode opcode;
4994

4995 4996
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4997
	ctxt->_eip = ctxt->eip;
4998 4999
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
5000
	ctxt->opcode_len = 1;
5001
	if (insn_len > 0)
5002
		memcpy(ctxt->fetch.data, insn, insn_len);
5003
	else {
5004
		rc = __do_insn_fetch_bytes(ctxt, 1);
5005 5006 5007
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
5025
		return EMULATION_FAILED;
5026 5027
	}

5028 5029
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
5030 5031 5032

	/* Legacy prefixes. */
	for (;;) {
5033
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
5034
		case 0x66:	/* operand-size override */
5035
			op_prefix = true;
5036
			/* switch between 2/4 bytes */
5037
			ctxt->op_bytes = def_op_bytes ^ 6;
5038 5039 5040 5041
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
5042
				ctxt->ad_bytes = def_ad_bytes ^ 12;
5043 5044
			else
				/* switch between 2/4 bytes */
5045
				ctxt->ad_bytes = def_ad_bytes ^ 6;
5046 5047 5048 5049 5050
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
5051 5052
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
5053 5054 5055
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
5056 5057
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
5058 5059 5060 5061
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
5062
			ctxt->rex_prefix = ctxt->b;
5063 5064
			continue;
		case 0xf0:	/* LOCK */
5065
			ctxt->lock_prefix = 1;
5066 5067 5068
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
5069
			ctxt->rep_prefix = ctxt->b;
5070 5071 5072 5073 5074 5075 5076
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

5077
		ctxt->rex_prefix = 0;
5078 5079 5080 5081 5082
	}

done_prefixes:

	/* REX prefix. */
5083 5084
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
5085 5086

	/* Opcode byte(s). */
5087
	opcode = opcode_table[ctxt->b];
5088
	/* Two-byte opcode? */
5089
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
5090
		ctxt->opcode_len = 2;
5091
		ctxt->b = insn_fetch(u8, ctxt);
5092
		opcode = twobyte_table[ctxt->b];
5093 5094 5095 5096 5097 5098 5099

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
5100
	}
5101
	ctxt->d = opcode.flags;
5102

5103 5104 5105
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

5106 5107
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5108
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5109 5110 5111
		ctxt->d = NotImpl;
	}

5112 5113
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
5114
		case Group:
5115
			goffset = (ctxt->modrm >> 3) & 7;
5116 5117 5118
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
5119 5120
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
5121 5122 5123 5124 5125
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
5126
			goffset = ctxt->modrm & 7;
5127
			opcode = opcode.u.group[goffset];
5128 5129
			break;
		case Prefix:
5130
			if (ctxt->rep_prefix && op_prefix)
5131
				return EMULATION_FAILED;
5132
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5133 5134 5135 5136 5137 5138 5139
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
5140 5141 5142 5143 5144 5145
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
5146 5147 5148 5149 5150 5151
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
5152 5153 5154 5155 5156 5157
		case ModeDual:
			if (ctxt->mode == X86EMUL_MODE_PROT64)
				opcode = opcode.u.mdual->mode64;
			else
				opcode = opcode.u.mdual->mode32;
			break;
5158
		default:
5159
			return EMULATION_FAILED;
5160
		}
5161

5162
		ctxt->d &= ~(u64)GroupMask;
5163
		ctxt->d |= opcode.flags;
5164 5165
	}

5166 5167 5168 5169
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

5170
	ctxt->execute = opcode.u.execute;
5171

5172 5173 5174
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

5175
	if (unlikely(ctxt->d &
5176 5177
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
5178 5179 5180 5181 5182 5183
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
5184

5185 5186
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
5187

5188 5189 5190 5191 5192 5193
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
5194

5195 5196 5197 5198 5199 5200 5201
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

5202 5203 5204
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

5205 5206 5207 5208 5209
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
5210

5211
	/* ModRM and SIB bytes. */
5212
	if (ctxt->d & ModRM) {
5213
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
5214 5215 5216 5217
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
5218
	} else if (ctxt->d & MemAbs)
5219
		rc = decode_abs(ctxt, &ctxt->memop);
5220 5221 5222
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
5223 5224
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
5225

B
Bandan Das 已提交
5226
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5227 5228 5229 5230 5231

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
5232
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5233 5234 5235
	if (rc != X86EMUL_CONTINUE)
		goto done;

5236 5237 5238 5239
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
5240
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5241 5242 5243
	if (rc != X86EMUL_CONTINUE)
		goto done;

5244
	/* Decode and fetch the destination operand: register or memory. */
5245
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5246

5247
	if (ctxt->rip_relative && likely(ctxt->memopp))
5248 5249
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5250

5251
done:
5252
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5253 5254
}

5255 5256 5257 5258 5259
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

5260 5261 5262 5263 5264 5265 5266 5267 5268
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
5269 5270 5271
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5272
		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5273
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5274
		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5275 5276 5277 5278 5279
		return true;

	return false;
}

A
Avi Kivity 已提交
5280 5281
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
R
Radim Krčmář 已提交
5282
	int rc;
A
Avi Kivity 已提交
5283 5284

	ctxt->ops->get_fpu(ctxt);
R
Radim Krčmář 已提交
5285
	rc = asm_safe("fwait");
A
Avi Kivity 已提交
5286 5287
	ctxt->ops->put_fpu(ctxt);

R
Radim Krčmář 已提交
5288
	if (unlikely(rc != X86EMUL_CONTINUE))
A
Avi Kivity 已提交
5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

5301 5302 5303
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5304

5305 5306
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5307

5308
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
5309
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5310
	      [fastop]"+S"(fop), ASM_CALL_CONSTRAINT
5311
	    : "c"(ctxt->src2.val));
5312

5313
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5314 5315
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
5316 5317
	return X86EMUL_CONTINUE;
}
5318

5319 5320
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
5321 5322
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5323 5324 5325 5326 5327 5328

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

5329
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5330
{
5331
	const struct x86_emulate_ops *ops = ctxt->ops;
5332
	int rc = X86EMUL_CONTINUE;
5333
	int saved_dst_type = ctxt->dst.type;
5334
	unsigned emul_flags;
5335

5336
	ctxt->mem_read.pos = 0;
5337

5338 5339
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5340
		rc = emulate_ud(ctxt);
5341 5342 5343
		goto done;
	}

5344
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5345
		rc = emulate_ud(ctxt);
5346 5347 5348
		goto done;
	}

5349
	emul_flags = ctxt->ops->get_hflags(ctxt);
5350 5351 5352 5353 5354 5355 5356
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
5357

5358 5359 5360
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
5361
			goto done;
5362
		}
A
Avi Kivity 已提交
5363

5364 5365
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
5366
			goto done;
5367
		}
5368

5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
5382

5383
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5384 5385 5386 5387 5388
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
5389

5390 5391 5392 5393 5394 5395
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

5396 5397
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5398 5399 5400 5401
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
5402
			goto done;
5403
		}
5404

5405
		/* Do instruction specific permission checks */
5406
		if (ctxt->d & CheckPerm) {
5407 5408 5409 5410 5411
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

5412
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5413 5414 5415 5416 5417 5418 5419 5420 5421
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5422
				string_registers_quirk(ctxt);
5423
				ctxt->eip = ctxt->_eip;
5424
				ctxt->eflags &= ~X86_EFLAGS_RF;
5425 5426
				goto done;
			}
5427 5428 5429
		}
	}

5430 5431 5432
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
5433
		if (rc != X86EMUL_CONTINUE)
5434
			goto done;
5435
		ctxt->src.orig_val64 = ctxt->src.val64;
5436 5437
	}

5438 5439 5440
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
5441 5442 5443 5444
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5445
	if ((ctxt->d & DstMask) == ImplicitOps)
5446 5447 5448
		goto special_insn;


5449
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5450
		/* optimisation - avoid slow emulated read if Mov */
5451 5452
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
5453
		if (rc != X86EMUL_CONTINUE) {
5454 5455
			if (!(ctxt->d & NoWrite) &&
			    rc == X86EMUL_PROPAGATE_FAULT &&
5456 5457
			    ctxt->exception.vector == PF_VECTOR)
				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5458
			goto done;
5459
		}
5460
	}
5461 5462
	/* Copy full 64-bit value for CMPXCHG8B.  */
	ctxt->dst.orig_val64 = ctxt->dst.val64;
5463

5464 5465
special_insn:

5466
	if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5467
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5468
					      X86_ICPT_POST_MEMACCESS);
5469 5470 5471 5472
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5473
	if (ctxt->rep_prefix && (ctxt->d & String))
5474
		ctxt->eflags |= X86_EFLAGS_RF;
5475
	else
5476
		ctxt->eflags &= ~X86_EFLAGS_RF;
5477

5478
	if (ctxt->execute) {
5479 5480 5481 5482 5483 5484 5485
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
5486
		rc = ctxt->execute(ctxt);
5487 5488 5489 5490 5491
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
5492
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
5493
		goto twobyte_insn;
5494 5495
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
5496

5497
	switch (ctxt->b) {
5498
	case 0x70 ... 0x7f: /* jcc (short) */
5499
		if (test_cc(ctxt->b, ctxt->eflags))
5500
			rc = jmp_rel(ctxt, ctxt->src.val);
5501
		break;
N
Nitin A Kamble 已提交
5502
	case 0x8d: /* lea r16/r32, m */
5503
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
5504
		break;
5505
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5506
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5507 5508 5509
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
5510
		break;
5511
	case 0x98: /* cbw/cwde/cdqe */
5512 5513 5514 5515
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5516 5517
		}
		break;
5518
	case 0xcc:		/* int3 */
5519 5520
		rc = emulate_int(ctxt, 3);
		break;
5521
	case 0xcd:		/* int n */
5522
		rc = emulate_int(ctxt, ctxt->src.val);
5523 5524
		break;
	case 0xce:		/* into */
5525
		if (ctxt->eflags & X86_EFLAGS_OF)
5526
			rc = emulate_int(ctxt, 4);
5527
		break;
5528
	case 0xe9: /* jmp rel */
5529
	case 0xeb: /* jmp rel short */
5530
		rc = jmp_rel(ctxt, ctxt->src.val);
5531
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5532
		break;
5533
	case 0xf4:              /* hlt */
5534
		ctxt->ops->halt(ctxt);
5535
		break;
5536 5537
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
5538
		ctxt->eflags ^= X86_EFLAGS_CF;
5539 5540
		break;
	case 0xf8: /* clc */
5541
		ctxt->eflags &= ~X86_EFLAGS_CF;
5542
		break;
5543
	case 0xf9: /* stc */
5544
		ctxt->eflags |= X86_EFLAGS_CF;
5545
		break;
5546
	case 0xfc: /* cld */
5547
		ctxt->eflags &= ~X86_EFLAGS_DF;
5548 5549
		break;
	case 0xfd: /* std */
5550
		ctxt->eflags |= X86_EFLAGS_DF;
5551
		break;
5552 5553
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5554
	}
5555

5556 5557 5558
	if (rc != X86EMUL_CONTINUE)
		goto done;

5559
writeback:
5560 5561 5562 5563 5564 5565
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5566 5567 5568 5569 5570
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5571

5572 5573 5574 5575
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
5576
	ctxt->dst.type = saved_dst_type;
5577

5578
	if ((ctxt->d & SrcMask) == SrcSI)
5579
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5580

5581
	if ((ctxt->d & DstMask) == DstDI)
5582
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5583

5584
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5585
		unsigned int count;
5586
		struct read_cache *r = &ctxt->io_read;
5587 5588 5589 5590
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5591
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5592

5593 5594 5595 5596 5597
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5598
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5599 5600 5601 5602 5603 5604
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5605
				ctxt->mem_read.end = 0;
5606
				writeback_registers(ctxt);
5607 5608 5609
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5610
		}
5611
		ctxt->eflags &= ~X86_EFLAGS_RF;
5612
	}
5613

5614
	ctxt->eip = ctxt->_eip;
5615 5616

done:
5617 5618
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5619
		ctxt->have_exception = true;
5620
	}
5621 5622 5623
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5624 5625 5626
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5627
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5628 5629

twobyte_insn:
5630
	switch (ctxt->b) {
5631
	case 0x09:		/* wbinvd */
5632
		(ctxt->ops->wbinvd)(ctxt);
5633 5634
		break;
	case 0x08:		/* invd */
5635 5636
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5637
	case 0x1f:		/* nop */
5638 5639
		break;
	case 0x20: /* mov cr, reg */
5640
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5641
		break;
A
Avi Kivity 已提交
5642
	case 0x21: /* mov from dr to reg */
5643
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5644 5645
		break;
	case 0x40 ... 0x4f:	/* cmov */
5646 5647
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
5648
		else if (ctxt->op_bytes != 4)
5649
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5650
		break;
5651
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5652
		if (test_cc(ctxt->b, ctxt->eflags))
5653
			rc = jmp_rel(ctxt, ctxt->src.val);
5654
		break;
5655
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5656
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5657
		break;
A
Avi Kivity 已提交
5658
	case 0xb6 ... 0xb7:	/* movzx */
5659
		ctxt->dst.bytes = ctxt->op_bytes;
5660
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5661
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5662 5663
		break;
	case 0xbe ... 0xbf:	/* movsx */
5664
		ctxt->dst.bytes = ctxt->op_bytes;
5665
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5666
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5667
		break;
5668 5669
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5670
	}
5671

5672 5673
threebyte_insn:

5674 5675 5676
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5677 5678 5679
	goto writeback;

cannot_emulate:
5680
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5681
}
5682 5683 5684 5685 5686 5687 5688 5689 5690 5691

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}
5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702

bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->rep_prefix && (ctxt->d & String))
		return false;

	if (ctxt->d & TwoMemOp)
		return false;

	return true;
}