emulate.c 126.0 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65

#define OpBits             5  /* Width of operand field */
66
#define OpMask             ((1ull << OpBits) - 1)
67

A
Avi Kivity 已提交
68 69 70 71 72 73 74 75 76 77
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
78
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
79
/* Destination operand type. */
80 81 82 83 84 85 86 87 88 89
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
90
/* Source operand type. */
91 92 93 94 95 96 97 98 99 100 101 102
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
103
#define SrcXLat     (OpXLat << SrcShift)
104 105 106 107
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
108
#define SrcImm64    (OpImm64 << SrcShift)
109
#define SrcDX       (OpDX << SrcShift)
110
#define SrcMem8     (OpMem8 << SrcShift)
111
#define SrcMask     (OpMask << SrcShift)
112 113 114 115 116 117 118 119 120
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
121
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
122
#define Sse         (1<<18)     /* SSE Vector instruction */
123 124 125 126
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
127
/* Misc flags */
128
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
129
#define VendorSpecific (1<<22) /* Vendor specific instruction */
130
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
131
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
132
#define Undefined   (1<<25) /* No Such Instruction */
133
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
134
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
135
#define No64	    (1<<28)
136
#define PageTable   (1 << 29)   /* instruction used to write page table */
137
#define NotImpl     (1 << 30)   /* instruction is not implemented */
138
/* Source 2 operand type */
139
#define Src2Shift   (31)
140 141 142 143 144
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
145 146 147 148 149 150
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
151
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
152
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
153 154 155
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
156
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
157
#define NoWrite     ((u64)1 << 45)  /* No writeback */
158
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
A
Avi Kivity 已提交
159

160 161 162 163 164 165 166 167
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
168

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
 * dst:    [rdx]:rax  (in/out)
 * src:    rbx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

190
struct opcode {
191 192
	u64 flags : 56;
	u64 intercept : 8;
193
	union {
194
		int (*execute)(struct x86_emulate_ctxt *ctxt);
195 196 197
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
198
		const struct escape *esc;
199
		void (*fastop)(struct fastop *fake);
200
	} u;
201
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
202 203 204 205 206
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
207 208
};

209 210 211 212 213 214 215
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

216 217 218 219 220
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
221
/* EFLAGS bit definitions. */
222 223 224 225
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
226 227
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
228 229
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
230 231
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
232
#define EFLG_IF (1<<9)
233
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
234 235 236 237 238 239
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

240 241 242
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
279 280 281 282 283 284 285
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

286
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
287 288 289 290 291 292 293 294 295 296 297 298 299 300
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
316 317 318 319 320 321 322 323 324

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

325 326 327 328 329 330
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

331
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
332 333 334 335 336
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
337 338
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
339
			  "=&r" (_tmp)					\
340
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
341
	} while (0)
342 343


A
Avi Kivity 已提交
344
/* Raw emulation: instruction has two explicit operands. */
345
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
346 347 348
	do {								\
		unsigned long _tmp;					\
									\
349
		switch ((ctxt)->dst.bytes) {				\
350
		case 2:							\
351
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
352 353
			break;						\
		case 4:							\
354
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
355 356
			break;						\
		case 8:							\
357
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
358 359
			break;						\
		}							\
A
Avi Kivity 已提交
360 361
	} while (0)

362
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
363
	do {								     \
364
		unsigned long _tmp;					     \
365
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
366
		case 1:							     \
367
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
368 369
			break;						     \
		default:						     \
370
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
371 372 373 374 375 376
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
377 378
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
379 380

/* Source operand is byte, word, long or quad sized. */
381 382
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
383 384

/* Source operand is word, long or quad sized. */
385 386
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
387

388
/* Instruction has three operands and one operand is stored in ECX register */
389
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
390 391
	do {								\
		unsigned long _tmp;					\
392 393 394
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
395 396 397 398 399
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
400
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
401 402 403
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
404 405 406
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
407 408
	} while (0)

409
#define emulate_2op_cl(ctxt, _op)					\
410
	do {								\
411
		switch ((ctxt)->dst.bytes) {				\
412
		case 2:							\
413
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
414 415
			break;						\
		case 4:							\
416
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
417 418
			break;						\
		case 8:							\
419
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
420 421
			break;						\
		}							\
422 423
	} while (0)

424
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
425 426 427
	do {								\
		unsigned long _tmp;					\
									\
428 429 430 431
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
432
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
433 434 435 436 437
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
438
#define emulate_1op(ctxt, _op)						\
439
	do {								\
440 441 442 443 444
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
445 446 447
		}							\
	} while (0)

448 449
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

450 451 452 453 454 455 456 457 458 459 460 461 462
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

463 464
#define FOPNOP() FOP_ALIGN FOP_RET

465 466 467 468 469 470 471 472 473 474 475
#define FOP1E(op,  dst) \
	FOP_ALIGN #op " %" #dst " \n\t" FOP_RET

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

476 477 478 479 480 481 482 483 484 485 486
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
	FOP2E(op##b, al, bl) \
	FOP2E(op##w, ax, bx) \
	FOP2E(op##l, eax, ebx) \
	ON64(FOP2E(op##q, rax, rbx)) \
	FOP_END

487 488 489 490 491 492 493 494 495
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
	FOP2E(op##w, ax, bx) \
	FOP2E(op##l, eax, ebx) \
	ON64(FOP2E(op##q, rax, rbx)) \
	FOP_END

496 497 498 499 500 501 502 503 504
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

505 506 507 508 509 510 511 512 513 514 515 516
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
	FOP3E(op##w, ax, bx, cl) \
	FOP3E(op##l, eax, ebx, cl) \
	ON64(FOP3E(op##q, rax, rbx, cl)) \
	FOP_END

517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
539 540 541
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

542
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
543 544
	do {								\
		unsigned long _tmp;					\
545 546
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
547 548 549 550 551 552 553 554 555 556 557 558
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
559 560
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
561
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
562 563
	} while (0)

564
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
565
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
566
	do {								\
567
		switch((ctxt)->src.bytes) {				\
568
		case 1:							\
569
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
570 571
			break;						\
		case 2:							\
572
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
573 574
			break;						\
		case 4:							\
575
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
576 577
			break;						\
		case 8: ON64(						\
578
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
579 580 581 582
			break;						\
		}							\
	} while (0)

583 584 585 586 587 588
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
589 590 591 592 593 594 595 596
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
597 598 599
		.next_rip   = ctxt->eip,
	};

600
	return ctxt->ops->intercept(ctxt, &info, stage);
601 602
}

A
Avi Kivity 已提交
603 604 605 606 607
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

608
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
609
{
610
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
611 612
}

A
Avi Kivity 已提交
613 614 615 616 617 618 619 620 621 622 623
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
624 625 626 627 628
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
629
/* Access/update address held in a register, based on addressing mode. */
630
static inline unsigned long
631
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
632
{
633
	if (ctxt->ad_bytes == sizeof(unsigned long))
634 635
		return reg;
	else
636
		return reg & ad_mask(ctxt);
637 638 639
}

static inline unsigned long
640
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
641
{
642
	return address_mask(ctxt, reg);
643 644
}

645 646 647 648 649
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

650
static inline void
651
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
652
{
653 654
	ulong mask;

655
	if (ctxt->ad_bytes == sizeof(unsigned long))
656
		mask = ~0UL;
657
	else
658 659 660 661 662 663
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
664
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
665
}
A
Avi Kivity 已提交
666

667
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
668
{
669
	register_address_increment(ctxt, &ctxt->_eip, rel);
670
}
671

672 673 674 675 676 677 678
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

679
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
680
{
681 682
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
683 684
}

685
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
686 687 688 689
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

690
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
691 692
}

693
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
694
{
695
	if (!ctxt->has_seg_override)
696 697
		return 0;

698
	return ctxt->seg_override;
699 700
}

701 702
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
703
{
704 705 706
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
707
	return X86EMUL_PROPAGATE_FAULT;
708 709
}

710 711 712 713 714
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

715
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
716
{
717
	return emulate_exception(ctxt, GP_VECTOR, err, true);
718 719
}

720 721 722 723 724
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

725
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
726
{
727
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
728 729
}

730
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
731
{
732
	return emulate_exception(ctxt, TS_VECTOR, err, true);
733 734
}

735 736
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
737
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
738 739
}

A
Avi Kivity 已提交
740 741 742 743 744
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

788
static int __linearize(struct x86_emulate_ctxt *ctxt,
789
		     struct segmented_address addr,
790
		     unsigned size, bool write, bool fetch,
791 792
		     ulong *linear)
{
793 794
	struct desc_struct desc;
	bool usable;
795
	ulong la;
796
	u32 lim;
797
	u16 sel;
798
	unsigned cpl;
799

800
	la = seg_base(ctxt, addr.seg) + addr.ea;
801 802 803 804 805 806
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
807 808
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
809 810
		if (!usable)
			goto bad;
811 812 813
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
814 815
			goto bad;
		/* unreadable code segment */
816
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
817 818 819 820 821 822 823
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
824
			/* expand-down segment */
825 826 827 828 829 830
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
831
		cpl = ctxt->ops->cpl(ctxt);
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
847
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
848
		la &= (u32)-1;
849 850
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
851 852
	*linear = la;
	return X86EMUL_CONTINUE;
853 854
bad:
	if (addr.seg == VCPU_SREG_SS)
855
		return emulate_ss(ctxt, sel);
856
	else
857
		return emulate_gp(ctxt, sel);
858 859
}

860 861 862 863 864 865 866 867 868
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


869 870 871 872 873
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
874 875 876
	int rc;
	ulong linear;

877
	rc = linearize(ctxt, addr, size, false, &linear);
878 879
	if (rc != X86EMUL_CONTINUE)
		return rc;
880
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
881 882
}

883 884 885 886 887 888 889 890
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
891
{
892
	struct fetch_cache *fc = &ctxt->fetch;
893
	int rc;
894
	int size, cur_size;
895

896
	if (ctxt->_eip == fc->end) {
897
		unsigned long linear;
898 899
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
900
		cur_size = fc->end - fc->start;
901 902
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
903
		rc = __linearize(ctxt, addr, size, false, true, &linear);
904
		if (unlikely(rc != X86EMUL_CONTINUE))
905
			return rc;
906 907
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
908
		if (unlikely(rc != X86EMUL_CONTINUE))
909
			return rc;
910
		fc->end += size;
911
	}
912 913
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
914
	return X86EMUL_CONTINUE;
915 916 917
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
918
			 void *dest, unsigned size)
919
{
920
	int rc;
921

922
	/* x86 instructions are limited to 15 bytes. */
923
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
924
		return X86EMUL_UNHANDLEABLE;
925
	while (size--) {
926
		rc = do_insn_fetch_byte(ctxt, dest++);
927
		if (rc != X86EMUL_CONTINUE)
928 929
			return rc;
	}
930
	return X86EMUL_CONTINUE;
931 932
}

933
/* Fetch next part of the instruction being emulated. */
934
#define insn_fetch(_type, _ctxt)					\
935
({	unsigned long _x;						\
936
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
937 938 939 940 941
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

942 943
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
944 945 946 947
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

948 949 950 951 952
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
953
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
954
			     int highbyte_regs)
A
Avi Kivity 已提交
955 956 957 958
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
959 960 961
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
962 963 964 965
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
966
			   struct segmented_address addr,
A
Avi Kivity 已提交
967 968 969 970 971 972 973
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
974
	rc = segmented_read_std(ctxt, addr, size, 2);
975
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
976
		return rc;
977
	addr.ea += 2;
978
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
979 980 981
	return rc;
}

982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1017
static u8 test_cc(unsigned int condition, unsigned long flags)
1018
{
1019 1020
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1021

1022
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1023
	asm("push %[flags]; popf; call *%[fastop]"
1024 1025
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
1026 1027
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1046 1047 1048 1049
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1050 1051 1052 1053 1054 1055 1056 1057
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1058
#ifdef CONFIG_X86_64
1059 1060 1061 1062 1063 1064 1065 1066
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1078 1079 1080 1081 1082 1083 1084 1085
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1086
#ifdef CONFIG_X86_64
1087 1088 1089 1090 1091 1092 1093 1094
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1095 1096 1097 1098 1099 1100
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1182
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1183
				    struct operand *op)
1184
{
1185 1186
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1187

1188 1189
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1190

1191
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1192 1193 1194 1195 1196 1197
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1198 1199 1200 1201 1202 1203 1204
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1205

1206
	op->type = OP_REG;
1207
	if (ctxt->d & ByteOp) {
1208
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1209 1210
		op->bytes = 1;
	} else {
1211
		op->addr.reg = decode_register(ctxt, reg, 0);
1212
		op->bytes = ctxt->op_bytes;
1213
	}
1214
	fetch_register_operand(op);
1215 1216 1217
	op->orig_val = op->val;
}

1218 1219 1220 1221 1222 1223
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1224
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1225
			struct operand *op)
1226 1227
{
	u8 sib;
1228
	int index_reg = 0, base_reg = 0, scale;
1229
	int rc = X86EMUL_CONTINUE;
1230
	ulong modrm_ea = 0;
1231

1232 1233 1234 1235
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1236 1237
	}

1238 1239 1240 1241
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1242

1243
	if (ctxt->modrm_mod == 3) {
1244
		op->type = OP_REG;
1245
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1246
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1247
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1248 1249
			op->type = OP_XMM;
			op->bytes = 16;
1250 1251
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1252 1253
			return rc;
		}
A
Avi Kivity 已提交
1254 1255 1256 1257 1258 1259
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1260
		fetch_register_operand(op);
1261 1262 1263
		return rc;
	}

1264 1265
	op->type = OP_MEM;

1266
	if (ctxt->ad_bytes == 2) {
1267 1268 1269 1270
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1271 1272

		/* 16-bit ModR/M decode. */
1273
		switch (ctxt->modrm_mod) {
1274
		case 0:
1275
			if (ctxt->modrm_rm == 6)
1276
				modrm_ea += insn_fetch(u16, ctxt);
1277 1278
			break;
		case 1:
1279
			modrm_ea += insn_fetch(s8, ctxt);
1280 1281
			break;
		case 2:
1282
			modrm_ea += insn_fetch(u16, ctxt);
1283 1284
			break;
		}
1285
		switch (ctxt->modrm_rm) {
1286
		case 0:
1287
			modrm_ea += bx + si;
1288 1289
			break;
		case 1:
1290
			modrm_ea += bx + di;
1291 1292
			break;
		case 2:
1293
			modrm_ea += bp + si;
1294 1295
			break;
		case 3:
1296
			modrm_ea += bp + di;
1297 1298
			break;
		case 4:
1299
			modrm_ea += si;
1300 1301
			break;
		case 5:
1302
			modrm_ea += di;
1303 1304
			break;
		case 6:
1305
			if (ctxt->modrm_mod != 0)
1306
				modrm_ea += bp;
1307 1308
			break;
		case 7:
1309
			modrm_ea += bx;
1310 1311
			break;
		}
1312 1313 1314
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1315
		modrm_ea = (u16)modrm_ea;
1316 1317
	} else {
		/* 32/64-bit ModR/M decode. */
1318
		if ((ctxt->modrm_rm & 7) == 4) {
1319
			sib = insn_fetch(u8, ctxt);
1320 1321 1322 1323
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1324
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1325
				modrm_ea += insn_fetch(s32, ctxt);
1326
			else {
1327
				modrm_ea += reg_read(ctxt, base_reg);
1328 1329
				adjust_modrm_seg(ctxt, base_reg);
			}
1330
			if (index_reg != 4)
1331
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1332
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1333
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1334
				ctxt->rip_relative = 1;
1335 1336
		} else {
			base_reg = ctxt->modrm_rm;
1337
			modrm_ea += reg_read(ctxt, base_reg);
1338 1339
			adjust_modrm_seg(ctxt, base_reg);
		}
1340
		switch (ctxt->modrm_mod) {
1341
		case 0:
1342
			if (ctxt->modrm_rm == 5)
1343
				modrm_ea += insn_fetch(s32, ctxt);
1344 1345
			break;
		case 1:
1346
			modrm_ea += insn_fetch(s8, ctxt);
1347 1348
			break;
		case 2:
1349
			modrm_ea += insn_fetch(s32, ctxt);
1350 1351 1352
			break;
		}
	}
1353
	op->addr.mem.ea = modrm_ea;
1354 1355 1356 1357 1358
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1359
		      struct operand *op)
1360
{
1361
	int rc = X86EMUL_CONTINUE;
1362

1363
	op->type = OP_MEM;
1364
	switch (ctxt->ad_bytes) {
1365
	case 2:
1366
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1367 1368
		break;
	case 4:
1369
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1370 1371
		break;
	case 8:
1372
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1373 1374 1375 1376 1377 1378
		break;
	}
done:
	return rc;
}

1379
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1380
{
1381
	long sv = 0, mask;
1382

1383 1384
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1385

1386 1387 1388 1389
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1390

1391
		ctxt->dst.addr.mem.ea += (sv >> 3);
1392
	}
1393 1394

	/* only subword offset */
1395
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1396 1397
}

1398 1399
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1400
{
1401
	int rc;
1402
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1403

1404 1405
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1406

1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1419 1420
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1421

1422 1423 1424 1425 1426
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1427 1428 1429
	int rc;
	ulong linear;

1430
	rc = linearize(ctxt, addr, size, false, &linear);
1431 1432
	if (rc != X86EMUL_CONTINUE)
		return rc;
1433
	return read_emulated(ctxt, linear, data, size);
1434 1435 1436 1437 1438 1439 1440
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1441 1442 1443
	int rc;
	ulong linear;

1444
	rc = linearize(ctxt, addr, size, true, &linear);
1445 1446
	if (rc != X86EMUL_CONTINUE)
		return rc;
1447 1448
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1449 1450 1451 1452 1453 1454 1455
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1456 1457 1458
	int rc;
	ulong linear;

1459
	rc = linearize(ctxt, addr, size, true, &linear);
1460 1461
	if (rc != X86EMUL_CONTINUE)
		return rc;
1462 1463
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1464 1465
}

1466 1467 1468 1469
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1470
	struct read_cache *rc = &ctxt->io_read;
1471

1472 1473
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1474
		unsigned int count = ctxt->rep_prefix ?
1475
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1476
		in_page = (ctxt->eflags & EFLG_DF) ?
1477 1478
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1479 1480 1481 1482 1483
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1484
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1485 1486
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1487 1488
	}

1489 1490 1491 1492 1493 1494 1495 1496 1497
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1498 1499
	return 1;
}
A
Avi Kivity 已提交
1500

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1517 1518 1519
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1520
	const struct x86_emulate_ops *ops = ctxt->ops;
1521

1522 1523
	if (selector & 1 << 2) {
		struct desc_struct desc;
1524 1525
		u16 sel;

1526
		memset (dt, 0, sizeof *dt);
1527
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1528
			return;
1529

1530 1531 1532
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1533
		ops->get_gdt(ctxt, dt);
1534
}
1535

1536 1537
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1538 1539
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1540 1541 1542 1543
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1544

1545
	get_descriptor_table_ptr(ctxt, selector, &dt);
1546

1547 1548
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1549

1550
	*desc_addr_p = addr = dt.address + index * 8;
1551 1552
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1553
}
1554

1555 1556 1557 1558 1559 1560 1561
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1562

1563
	get_descriptor_table_ptr(ctxt, selector, &dt);
1564

1565 1566
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1567

1568
	addr = dt.address + index * 8;
1569 1570
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1571
}
1572

1573
/* Does not support long mode */
1574 1575 1576
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1577
	struct desc_struct seg_desc, old_desc;
1578 1579 1580 1581
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1582
	ulong desc_addr;
1583
	int ret;
1584
	u16 dummy;
1585

1586
	memset(&seg_desc, 0, sizeof seg_desc);
1587

1588 1589 1590
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1591
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1592 1593
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1594 1595 1596 1597 1598 1599 1600 1601 1602
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1603 1604
	}

1605 1606 1607 1608 1609 1610 1611 1612
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1623
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1624 1625 1626 1627 1628 1629
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1630
	/* can't load system descriptor into segment selector */
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1649
		break;
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1665
		break;
1666 1667 1668
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1669 1670 1671 1672 1673 1674
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1675 1676 1677 1678 1679 1680
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1681
		/*
1682 1683 1684
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1685
		 */
1686 1687 1688 1689
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1690
		break;
1691 1692 1693 1694 1695
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1696
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1697 1698 1699 1700
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1701
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1702 1703 1704 1705 1706 1707
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1727
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1728 1729 1730
{
	int rc;

1731
	switch (op->type) {
1732
	case OP_REG:
1733
		write_register_operand(op);
A
Avi Kivity 已提交
1734
		break;
1735
	case OP_MEM:
1736
		if (ctxt->lock_prefix)
1737
			rc = segmented_cmpxchg(ctxt,
1738 1739 1740 1741
					       op->addr.mem,
					       &op->orig_val,
					       &op->val,
					       op->bytes);
1742
		else
1743
			rc = segmented_write(ctxt,
1744 1745 1746
					     op->addr.mem,
					     &op->val,
					     op->bytes);
1747 1748
		if (rc != X86EMUL_CONTINUE)
			return rc;
1749
		break;
1750 1751
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
1752 1753 1754
				op->addr.mem,
				op->data,
				op->bytes * op->count);
1755 1756 1757
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1758
	case OP_XMM:
1759
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1760
		break;
A
Avi Kivity 已提交
1761
	case OP_MM:
1762
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1763
		break;
1764 1765
	case OP_NONE:
		/* no writeback */
1766
		break;
1767
	default:
1768
		break;
A
Avi Kivity 已提交
1769
	}
1770 1771
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1772

1773
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1774
{
1775
	struct segmented_address addr;
1776

1777
	rsp_increment(ctxt, -bytes);
1778
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1779 1780
	addr.seg = VCPU_SREG_SS;

1781 1782 1783 1784 1785
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1786
	/* Disable writeback. */
1787
	ctxt->dst.type = OP_NONE;
1788
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1789
}
1790

1791 1792 1793 1794
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1795
	struct segmented_address addr;
1796

1797
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1798
	addr.seg = VCPU_SREG_SS;
1799
	rc = segmented_read(ctxt, addr, dest, len);
1800 1801 1802
	if (rc != X86EMUL_CONTINUE)
		return rc;

1803
	rsp_increment(ctxt, len);
1804
	return rc;
1805 1806
}

1807 1808
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1809
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1810 1811
}

1812
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1813
			void *dest, int len)
1814 1815
{
	int rc;
1816 1817
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1818
	int cpl = ctxt->ops->cpl(ctxt);
1819

1820
	rc = emulate_pop(ctxt, &val, len);
1821 1822
	if (rc != X86EMUL_CONTINUE)
		return rc;
1823

1824 1825
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1826

1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1837 1838
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1839 1840 1841 1842 1843
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1844
	}
1845 1846 1847 1848 1849

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1850 1851
}

1852 1853
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1854 1855 1856 1857
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1858 1859
}

A
Avi Kivity 已提交
1860 1861 1862 1863 1864
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1865
	ulong rbp;
A
Avi Kivity 已提交
1866 1867 1868 1869

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1870 1871
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1872 1873
	if (rc != X86EMUL_CONTINUE)
		return rc;
1874
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1875
		      stack_mask(ctxt));
1876 1877
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1878 1879 1880 1881
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1882 1883
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1884
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1885
		      stack_mask(ctxt));
1886
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1887 1888
}

1889
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1890
{
1891 1892
	int seg = ctxt->src2.val;

1893
	ctxt->src.val = get_segment_selector(ctxt, seg);
1894

1895
	return em_push(ctxt);
1896 1897
}

1898
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1899
{
1900
	int seg = ctxt->src2.val;
1901 1902
	unsigned long selector;
	int rc;
1903

1904
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1905 1906 1907
	if (rc != X86EMUL_CONTINUE)
		return rc;

1908
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1909
	return rc;
1910 1911
}

1912
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1913
{
1914
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1915 1916
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1917

1918 1919
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1920
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1921

1922
		rc = em_push(ctxt);
1923 1924
		if (rc != X86EMUL_CONTINUE)
			return rc;
1925

1926
		++reg;
1927 1928
	}

1929
	return rc;
1930 1931
}

1932 1933
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1934
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1935 1936 1937
	return em_push(ctxt);
}

1938
static int em_popa(struct x86_emulate_ctxt *ctxt)
1939
{
1940 1941
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1942

1943 1944
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1945
			rsp_increment(ctxt, ctxt->op_bytes);
1946 1947
			--reg;
		}
1948

1949
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1950 1951 1952
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1953
	}
1954
	return rc;
1955 1956
}

1957
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1958
{
1959
	const struct x86_emulate_ops *ops = ctxt->ops;
1960
	int rc;
1961 1962 1963 1964 1965 1966
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1967
	ctxt->src.val = ctxt->eflags;
1968
	rc = em_push(ctxt);
1969 1970
	if (rc != X86EMUL_CONTINUE)
		return rc;
1971 1972 1973

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1974
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1975
	rc = em_push(ctxt);
1976 1977
	if (rc != X86EMUL_CONTINUE)
		return rc;
1978

1979
	ctxt->src.val = ctxt->_eip;
1980
	rc = em_push(ctxt);
1981 1982 1983
	if (rc != X86EMUL_CONTINUE)
		return rc;

1984
	ops->get_idt(ctxt, &dt);
1985 1986 1987 1988

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1989
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1990 1991 1992
	if (rc != X86EMUL_CONTINUE)
		return rc;

1993
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1994 1995 1996
	if (rc != X86EMUL_CONTINUE)
		return rc;

1997
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1998 1999 2000
	if (rc != X86EMUL_CONTINUE)
		return rc;

2001
	ctxt->_eip = eip;
2002 2003 2004 2005

	return rc;
}

2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2017
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2018 2019 2020
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2021
		return __emulate_int_real(ctxt, irq);
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2032
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2033
{
2034 2035 2036 2037 2038 2039 2040 2041
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2042

2043
	/* TODO: Add stack limit check */
2044

2045
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2046

2047 2048
	if (rc != X86EMUL_CONTINUE)
		return rc;
2049

2050 2051
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2052

2053
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2054

2055 2056
	if (rc != X86EMUL_CONTINUE)
		return rc;
2057

2058
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2059

2060 2061
	if (rc != X86EMUL_CONTINUE)
		return rc;
2062

2063
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2064

2065 2066
	if (rc != X86EMUL_CONTINUE)
		return rc;
2067

2068
	ctxt->_eip = temp_eip;
2069 2070


2071
	if (ctxt->op_bytes == 4)
2072
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2073
	else if (ctxt->op_bytes == 2) {
2074 2075
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2076
	}
2077 2078 2079 2080 2081

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2082 2083
}

2084
static int em_iret(struct x86_emulate_ctxt *ctxt)
2085
{
2086 2087
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2088
		return emulate_iret_real(ctxt);
2089 2090 2091 2092
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2093
	default:
2094 2095
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2096 2097 2098
	}
}

2099 2100 2101 2102 2103
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

2104
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2105

2106
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
2107 2108 2109
	if (rc != X86EMUL_CONTINUE)
		return rc;

2110 2111
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2112 2113 2114
	return X86EMUL_CONTINUE;
}

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2132
{
2133
	u8 de = 0;
2134

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2146 2147
	if (de)
		return emulate_de(ctxt);
2148
	return X86EMUL_CONTINUE;
2149 2150
}

2151
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2152
{
2153
	int rc = X86EMUL_CONTINUE;
2154

2155
	switch (ctxt->modrm_reg) {
2156 2157
	case 2: /* call near abs */ {
		long int old_eip;
2158 2159 2160
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2161
		rc = em_push(ctxt);
2162 2163
		break;
	}
2164
	case 4: /* jmp abs */
2165
		ctxt->_eip = ctxt->src.val;
2166
		break;
2167 2168 2169
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2170
	case 6:	/* push */
2171
		rc = em_push(ctxt);
2172 2173
		break;
	}
2174
	return rc;
2175 2176
}

2177
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2178
{
2179
	u64 old = ctxt->dst.orig_val64;
2180

2181 2182 2183 2184
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2185
		ctxt->eflags &= ~EFLG_ZF;
2186
	} else {
2187 2188
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2189

2190
		ctxt->eflags |= EFLG_ZF;
2191
	}
2192
	return X86EMUL_CONTINUE;
2193 2194
}

2195 2196
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2197 2198 2199
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2200 2201 2202
	return em_pop(ctxt);
}

2203
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2204 2205 2206 2207
{
	int rc;
	unsigned long cs;

2208
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2209
	if (rc != X86EMUL_CONTINUE)
2210
		return rc;
2211 2212 2213
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2214
	if (rc != X86EMUL_CONTINUE)
2215
		return rc;
2216
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2217 2218 2219
	return rc;
}

2220 2221 2222 2223
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2224
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2225
	fastop(ctxt, em_cmp);
2226 2227 2228 2229 2230 2231 2232

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2233
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2234 2235 2236 2237
	}
	return X86EMUL_CONTINUE;
}

2238
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2239
{
2240
	int seg = ctxt->src2.val;
2241 2242 2243
	unsigned short sel;
	int rc;

2244
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2245

2246
	rc = load_segment_descriptor(ctxt, sel, seg);
2247 2248 2249
	if (rc != X86EMUL_CONTINUE)
		return rc;

2250
	ctxt->dst.val = ctxt->src.val;
2251 2252 2253
	return rc;
}

2254
static void
2255
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2256
			struct desc_struct *cs, struct desc_struct *ss)
2257 2258
{
	cs->l = 0;		/* will be adjusted later */
2259
	set_desc_base(cs, 0);	/* flat segment */
2260
	cs->g = 1;		/* 4kb granularity */
2261
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2262 2263 2264
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2265 2266
	cs->p = 1;
	cs->d = 1;
2267
	cs->avl = 0;
2268

2269 2270
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2271 2272 2273
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2274
	ss->d = 1;		/* 32bit stack segment */
2275
	ss->dpl = 0;
2276
	ss->p = 1;
2277 2278
	ss->l = 0;
	ss->avl = 0;
2279 2280
}

2281 2282 2283 2284 2285
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2286 2287
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2288 2289 2290 2291
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2292 2293
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2294
	const struct x86_emulate_ops *ops = ctxt->ops;
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2331 2332 2333 2334 2335

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2336
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2337
{
2338
	const struct x86_emulate_ops *ops = ctxt->ops;
2339
	struct desc_struct cs, ss;
2340
	u64 msr_data;
2341
	u16 cs_sel, ss_sel;
2342
	u64 efer = 0;
2343 2344

	/* syscall is not available in real mode */
2345
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2346 2347
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2348

2349 2350 2351
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2352
	ops->get_msr(ctxt, MSR_EFER, &efer);
2353
	setup_syscalls_segments(ctxt, &cs, &ss);
2354

2355 2356 2357
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2358
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2359
	msr_data >>= 32;
2360 2361
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2362

2363
	if (efer & EFER_LMA) {
2364
		cs.d = 0;
2365 2366
		cs.l = 1;
	}
2367 2368
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2369

2370
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2371
	if (efer & EFER_LMA) {
2372
#ifdef CONFIG_X86_64
2373
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2374

2375
		ops->get_msr(ctxt,
2376 2377
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2378
		ctxt->_eip = msr_data;
2379

2380
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2381 2382 2383 2384
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2385
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2386
		ctxt->_eip = (u32)msr_data;
2387 2388 2389 2390

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2391
	return X86EMUL_CONTINUE;
2392 2393
}

2394
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2395
{
2396
	const struct x86_emulate_ops *ops = ctxt->ops;
2397
	struct desc_struct cs, ss;
2398
	u64 msr_data;
2399
	u16 cs_sel, ss_sel;
2400
	u64 efer = 0;
2401

2402
	ops->get_msr(ctxt, MSR_EFER, &efer);
2403
	/* inject #GP if in real mode */
2404 2405
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2406

2407 2408 2409 2410 2411 2412 2413 2414
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2415 2416 2417
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2418 2419
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2420

2421
	setup_syscalls_segments(ctxt, &cs, &ss);
2422

2423
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2424 2425
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2426 2427
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2428 2429
		break;
	case X86EMUL_MODE_PROT64:
2430 2431
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2432
		break;
2433 2434
	default:
		break;
2435 2436 2437
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2438 2439 2440 2441
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2442
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2443
		cs.d = 0;
2444 2445 2446
		cs.l = 1;
	}

2447 2448
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2449

2450
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2451
	ctxt->_eip = msr_data;
2452

2453
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2454
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2455

2456
	return X86EMUL_CONTINUE;
2457 2458
}

2459
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2460
{
2461
	const struct x86_emulate_ops *ops = ctxt->ops;
2462
	struct desc_struct cs, ss;
2463 2464
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2465
	u16 cs_sel = 0, ss_sel = 0;
2466

2467 2468
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2469 2470
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2471

2472
	setup_syscalls_segments(ctxt, &cs, &ss);
2473

2474
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2475 2476 2477 2478 2479 2480
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2481
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2482 2483
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2484
		cs_sel = (u16)(msr_data + 16);
2485 2486
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2487
		ss_sel = (u16)(msr_data + 24);
2488 2489
		break;
	case X86EMUL_MODE_PROT64:
2490
		cs_sel = (u16)(msr_data + 32);
2491 2492
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2493 2494
		ss_sel = cs_sel + 8;
		cs.d = 0;
2495 2496 2497
		cs.l = 1;
		break;
	}
2498 2499
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2500

2501 2502
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2503

2504 2505
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2506

2507
	return X86EMUL_CONTINUE;
2508 2509
}

2510
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2511 2512 2513 2514 2515 2516 2517
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2518
	return ctxt->ops->cpl(ctxt) > iopl;
2519 2520 2521 2522 2523
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2524
	const struct x86_emulate_ops *ops = ctxt->ops;
2525
	struct desc_struct tr_seg;
2526
	u32 base3;
2527
	int r;
2528
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2529
	unsigned mask = (1 << len) - 1;
2530
	unsigned long base;
2531

2532
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2533
	if (!tr_seg.p)
2534
		return false;
2535
	if (desc_limit_scaled(&tr_seg) < 103)
2536
		return false;
2537 2538 2539 2540
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2541
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2542 2543
	if (r != X86EMUL_CONTINUE)
		return false;
2544
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2545
		return false;
2546
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2557 2558 2559
	if (ctxt->perm_ok)
		return true;

2560 2561
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2562
			return false;
2563 2564 2565

	ctxt->perm_ok = true;

2566 2567 2568
	return true;
}

2569 2570 2571
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2572
	tss->ip = ctxt->_eip;
2573
	tss->flag = ctxt->eflags;
2574 2575 2576 2577 2578 2579 2580 2581
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2582

2583 2584 2585 2586 2587
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2588 2589 2590 2591 2592 2593 2594
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2595
	ctxt->_eip = tss->ip;
2596
	ctxt->eflags = tss->flag | 2;
2597 2598 2599 2600 2601 2602 2603 2604
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2605 2606 2607 2608 2609

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2610 2611 2612 2613 2614
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2615 2616

	/*
G
Guo Chao 已提交
2617
	 * Now load segment descriptors. If fault happens at this stage
2618 2619
	 * it is handled in a context of new task
	 */
2620
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2621 2622
	if (ret != X86EMUL_CONTINUE)
		return ret;
2623
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2624 2625
	if (ret != X86EMUL_CONTINUE)
		return ret;
2626
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2627 2628
	if (ret != X86EMUL_CONTINUE)
		return ret;
2629
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2630 2631
	if (ret != X86EMUL_CONTINUE)
		return ret;
2632
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2643
	const struct x86_emulate_ops *ops = ctxt->ops;
2644 2645
	struct tss_segment_16 tss_seg;
	int ret;
2646
	u32 new_tss_base = get_desc_base(new_desc);
2647

2648
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2649
			    &ctxt->exception);
2650
	if (ret != X86EMUL_CONTINUE)
2651 2652 2653
		/* FIXME: need to provide precise fault address */
		return ret;

2654
	save_state_to_tss16(ctxt, &tss_seg);
2655

2656
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2657
			     &ctxt->exception);
2658
	if (ret != X86EMUL_CONTINUE)
2659 2660 2661
		/* FIXME: need to provide precise fault address */
		return ret;

2662
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2663
			    &ctxt->exception);
2664
	if (ret != X86EMUL_CONTINUE)
2665 2666 2667 2668 2669 2670
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2671
		ret = ops->write_std(ctxt, new_tss_base,
2672 2673
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2674
				     &ctxt->exception);
2675
		if (ret != X86EMUL_CONTINUE)
2676 2677 2678 2679
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2680
	return load_state_from_tss16(ctxt, &tss_seg);
2681 2682 2683 2684 2685
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2686
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2687
	tss->eip = ctxt->_eip;
2688
	tss->eflags = ctxt->eflags;
2689 2690 2691 2692 2693 2694 2695 2696
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2697

2698 2699 2700 2701 2702 2703 2704
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2705 2706 2707 2708 2709 2710 2711
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2712
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2713
		return emulate_gp(ctxt, 0);
2714
	ctxt->_eip = tss->eip;
2715
	ctxt->eflags = tss->eflags | 2;
2716 2717

	/* General purpose registers */
2718 2719 2720 2721 2722 2723 2724 2725
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2726 2727 2728 2729 2730

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2731 2732 2733 2734 2735 2736 2737
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2738

2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2757 2758 2759 2760
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2761
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2762 2763
	if (ret != X86EMUL_CONTINUE)
		return ret;
2764
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2765 2766
	if (ret != X86EMUL_CONTINUE)
		return ret;
2767
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2768 2769
	if (ret != X86EMUL_CONTINUE)
		return ret;
2770
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2771 2772
	if (ret != X86EMUL_CONTINUE)
		return ret;
2773
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2774 2775
	if (ret != X86EMUL_CONTINUE)
		return ret;
2776
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2777 2778
	if (ret != X86EMUL_CONTINUE)
		return ret;
2779
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2790
	const struct x86_emulate_ops *ops = ctxt->ops;
2791 2792
	struct tss_segment_32 tss_seg;
	int ret;
2793
	u32 new_tss_base = get_desc_base(new_desc);
2794

2795
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2796
			    &ctxt->exception);
2797
	if (ret != X86EMUL_CONTINUE)
2798 2799 2800
		/* FIXME: need to provide precise fault address */
		return ret;

2801
	save_state_to_tss32(ctxt, &tss_seg);
2802

2803
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2804
			     &ctxt->exception);
2805
	if (ret != X86EMUL_CONTINUE)
2806 2807 2808
		/* FIXME: need to provide precise fault address */
		return ret;

2809
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2810
			    &ctxt->exception);
2811
	if (ret != X86EMUL_CONTINUE)
2812 2813 2814 2815 2816 2817
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2818
		ret = ops->write_std(ctxt, new_tss_base,
2819 2820
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2821
				     &ctxt->exception);
2822
		if (ret != X86EMUL_CONTINUE)
2823 2824 2825 2826
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2827
	return load_state_from_tss32(ctxt, &tss_seg);
2828 2829 2830
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2831
				   u16 tss_selector, int idt_index, int reason,
2832
				   bool has_error_code, u32 error_code)
2833
{
2834
	const struct x86_emulate_ops *ops = ctxt->ops;
2835 2836
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2837
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2838
	ulong old_tss_base =
2839
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2840
	u32 desc_limit;
2841
	ulong desc_addr;
2842 2843 2844

	/* FIXME: old_tss_base == ~0 ? */

2845
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2846 2847
	if (ret != X86EMUL_CONTINUE)
		return ret;
2848
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2849 2850 2851 2852 2853
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2854 2855 2856 2857 2858
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2859
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2880 2881
	}

2882

2883 2884 2885 2886
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2887
		emulate_ts(ctxt, tss_selector & 0xfffc);
2888 2889 2890 2891 2892
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2893
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2894 2895 2896 2897 2898 2899
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2900
	   note that old_tss_sel is not used after this point */
2901 2902 2903 2904
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2905
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2906 2907
				     old_tss_base, &next_tss_desc);
	else
2908
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2909
				     old_tss_base, &next_tss_desc);
2910 2911
	if (ret != X86EMUL_CONTINUE)
		return ret;
2912 2913 2914 2915 2916 2917

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2918
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2919 2920
	}

2921
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2922
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2923

2924
	if (has_error_code) {
2925 2926 2927
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2928
		ret = em_push(ctxt);
2929 2930
	}

2931 2932 2933 2934
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2935
			 u16 tss_selector, int idt_index, int reason,
2936
			 bool has_error_code, u32 error_code)
2937 2938 2939
{
	int rc;

2940
	invalidate_registers(ctxt);
2941 2942
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2943

2944
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2945
				     has_error_code, error_code);
2946

2947
	if (rc == X86EMUL_CONTINUE) {
2948
		ctxt->eip = ctxt->_eip;
2949 2950
		writeback_registers(ctxt);
	}
2951

2952
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2953 2954
}

2955 2956
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2957
{
2958
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2959

2960 2961
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2962 2963
}

2964 2965 2966 2967 2968 2969
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2970
	al = ctxt->dst.val;
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2988
	ctxt->dst.val = al;
2989
	/* Set PF, ZF, SF */
2990 2991 2992
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2993
	fastop(ctxt, em_or);
2994 2995 2996 2997 2998 2999 3000 3001
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3024 3025 3026 3027 3028 3029 3030 3031 3032
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3033 3034 3035 3036 3037
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3038 3039 3040 3041

	return X86EMUL_CONTINUE;
}

3042 3043 3044 3045 3046 3047 3048 3049 3050
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

3051 3052 3053 3054 3055 3056
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

3057
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3058
	old_eip = ctxt->_eip;
3059

3060
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3061
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
3062 3063
		return X86EMUL_CONTINUE;

3064 3065
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
3066

3067
	ctxt->src.val = old_cs;
3068
	rc = em_push(ctxt);
3069 3070 3071
	if (rc != X86EMUL_CONTINUE)
		return rc;

3072
	ctxt->src.val = old_eip;
3073
	return em_push(ctxt);
3074 3075
}

3076 3077 3078 3079
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3080 3081 3082 3083
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
3084 3085
	if (rc != X86EMUL_CONTINUE)
		return rc;
3086
	rsp_increment(ctxt, ctxt->src.val);
3087 3088 3089
	return X86EMUL_CONTINUE;
}

3090 3091 3092
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3093 3094
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3095 3096

	/* Write back the memory destination with implicit LOCK prefix. */
3097 3098
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3099 3100 3101
	return X86EMUL_CONTINUE;
}

3102 3103
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3104
	ctxt->dst.val = ctxt->src2.val;
3105
	return fastop(ctxt, em_imul);
3106 3107
}

3108 3109
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3110 3111
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3112
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3113
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3114 3115 3116 3117

	return X86EMUL_CONTINUE;
}

3118 3119 3120 3121
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3122
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3123 3124
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3125 3126 3127
	return X86EMUL_CONTINUE;
}

3128 3129 3130 3131
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3132
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3133
		return emulate_gp(ctxt, 0);
3134 3135
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3136 3137 3138
	return X86EMUL_CONTINUE;
}

3139 3140
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3141
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3142 3143 3144
	return X86EMUL_CONTINUE;
}

3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3173 3174 3175 3176
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3177 3178 3179
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3180 3181 3182 3183 3184 3185 3186 3187 3188
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3189
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3190 3191
		return emulate_gp(ctxt, 0);

3192 3193
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3194 3195 3196
	return X86EMUL_CONTINUE;
}

3197 3198
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3199
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3200 3201
		return emulate_ud(ctxt);

3202
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3203 3204 3205 3206 3207
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3208
	u16 sel = ctxt->src.val;
3209

3210
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3211 3212
		return emulate_ud(ctxt);

3213
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3214 3215 3216
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3217 3218
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3219 3220
}

A
Avi Kivity 已提交
3221 3222 3223 3224 3225 3226 3227 3228 3229
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3230 3231 3232 3233 3234 3235 3236 3237 3238
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3239 3240
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3241 3242 3243
	int rc;
	ulong linear;

3244
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3245
	if (rc == X86EMUL_CONTINUE)
3246
		ctxt->ops->invlpg(ctxt, linear);
3247
	/* Disable writeback. */
3248
	ctxt->dst.type = OP_NONE;
3249 3250 3251
	return X86EMUL_CONTINUE;
}

3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3262 3263 3264 3265
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3266
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3267 3268 3269 3270 3271 3272 3273
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3274
	ctxt->_eip = ctxt->eip;
3275
	/* Disable writeback. */
3276
	ctxt->dst.type = OP_NONE;
3277 3278 3279
	return X86EMUL_CONTINUE;
}

3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3309 3310 3311 3312 3313
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3314 3315
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3316
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3317
			     &desc_ptr.size, &desc_ptr.address,
3318
			     ctxt->op_bytes);
3319 3320 3321 3322
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3323
	ctxt->dst.type = OP_NONE;
3324 3325 3326
	return X86EMUL_CONTINUE;
}

3327
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3328 3329 3330
{
	int rc;

3331 3332
	rc = ctxt->ops->fix_hypercall(ctxt);

3333
	/* Disable writeback. */
3334
	ctxt->dst.type = OP_NONE;
3335 3336 3337 3338 3339 3340 3341 3342
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3343 3344
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3345
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3346
			     &desc_ptr.size, &desc_ptr.address,
3347
			     ctxt->op_bytes);
3348 3349 3350 3351
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3352
	ctxt->dst.type = OP_NONE;
3353 3354 3355 3356 3357
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3358 3359
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3360 3361 3362 3363 3364 3365
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3366 3367
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3368 3369 3370
	return X86EMUL_CONTINUE;
}

3371 3372
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3373 3374
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3375 3376
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3377 3378 3379 3380 3381 3382

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3383
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3384
		jmp_rel(ctxt, ctxt->src.val);
3385 3386 3387 3388

	return X86EMUL_CONTINUE;
}

3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3426 3427 3428 3429
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3430 3431
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3432
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3433 3434 3435 3436
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3437 3438 3439
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3440 3441
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3442 3443
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3444 3445 3446
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3476
	if (!valid_cr(ctxt->modrm_reg))
3477 3478 3479 3480 3481 3482 3483
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3484 3485
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3486
	u64 efer = 0;
3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3504
		u64 cr4;
3505 3506 3507 3508
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3509 3510
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3521 3522
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3523
			rsvd = CR3_L_MODE_RESERVED_BITS;
3524
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3525
			rsvd = CR3_PAE_RESERVED_BITS;
3526
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3527 3528 3529 3530 3531 3532 3533 3534
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3535
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3547 3548 3549 3550
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3551
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3552 3553 3554 3555 3556 3557 3558

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3559
	int dr = ctxt->modrm_reg;
3560 3561 3562 3563 3564
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3565
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3577 3578
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3579 3580 3581 3582 3583 3584 3585

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3586 3587 3588 3589
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3590
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3591 3592 3593 3594 3595 3596 3597 3598 3599

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3600
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3601 3602

	/* Valid physical address? */
3603
	if (rax & 0xffff000000000000ULL)
3604 3605 3606 3607 3608
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3609 3610
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3611
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3612

3613
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3614 3615 3616 3617 3618
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3619 3620
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3621
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3622
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3623

3624
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3625 3626 3627 3628 3629 3630
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3631 3632
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3633 3634
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3635 3636 3637 3638 3639 3640 3641
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3642 3643
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3644 3645 3646 3647 3648
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3649
#define D(_y) { .flags = (_y) }
3650
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3651 3652
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3653
#define N    D(NotImpl)
3654
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3655 3656
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3657
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3658
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3659
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3660 3661
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3662 3663 3664
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3665
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3666

3667
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3668
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3669
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3670
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3671 3672
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3673

3674 3675 3676
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3677

3678
static const struct opcode group7_rm1[] = {
3679 3680
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3681 3682 3683
	N, N, N, N, N, N,
};

3684
static const struct opcode group7_rm3[] = {
3685 3686 3687 3688 3689 3690 3691 3692
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3693
};
3694

3695
static const struct opcode group7_rm7[] = {
3696
	N,
3697
	DIP(SrcNone, rdtscp, check_rdtsc),
3698 3699
	N, N, N, N, N, N,
};
3700

3701
static const struct opcode group1[] = {
3702 3703 3704 3705 3706 3707 3708 3709
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3710 3711
};

3712
static const struct opcode group1A[] = {
3713
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3714 3715
};

3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3727
static const struct opcode group3[] = {
3728 3729
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3730 3731
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3732 3733 3734 3735
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3736 3737
};

3738
static const struct opcode group4[] = {
3739 3740
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3741 3742 3743
	N, N, N, N, N, N,
};

3744
static const struct opcode group5[] = {
3745 3746
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3747 3748 3749 3750
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3751
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3752 3753
};

3754
static const struct opcode group6[] = {
3755 3756
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3757
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3758
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3759 3760 3761
	N, N, N, N,
};

3762
static const struct group_dual group7 = { {
3763 3764
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3765 3766 3767 3768 3769
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3770
}, {
3771
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3772
	EXT(0, group7_rm1),
3773
	N, EXT(0, group7_rm3),
3774 3775 3776
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3777 3778
} };

3779
static const struct opcode group8[] = {
3780
	N, N, N, N,
3781 3782 3783 3784
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3785 3786
};

3787
static const struct group_dual group9 = { {
3788
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3789 3790 3791 3792
}, {
	N, N, N, N, N, N, N, N,
} };

3793
static const struct opcode group11[] = {
3794
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3795
	X7(D(Undefined)),
3796 3797
};

3798
static const struct gprefix pfx_0f_6f_0f_7f = {
3799
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3800 3801
};

3802
static const struct gprefix pfx_vmovntpx = {
3803 3804 3805
	I(0, em_mov), N, N, N,
};

3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3869
static const struct opcode opcode_table[256] = {
3870
	/* 0x00 - 0x07 */
3871
	F6ALU(Lock, em_add),
3872 3873
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3874
	/* 0x08 - 0x0F */
3875
	F6ALU(Lock | PageTable, em_or),
3876 3877
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3878
	/* 0x10 - 0x17 */
3879
	F6ALU(Lock, em_adc),
3880 3881
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3882
	/* 0x18 - 0x1F */
3883
	F6ALU(Lock, em_sbb),
3884 3885
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3886
	/* 0x20 - 0x27 */
3887
	F6ALU(Lock | PageTable, em_and), N, N,
3888
	/* 0x28 - 0x2F */
3889
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3890
	/* 0x30 - 0x37 */
3891
	F6ALU(Lock, em_xor), N, N,
3892
	/* 0x38 - 0x3F */
3893
	F6ALU(NoWrite, em_cmp), N, N,
3894
	/* 0x40 - 0x4F */
3895
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3896
	/* 0x50 - 0x57 */
3897
	X8(I(SrcReg | Stack, em_push)),
3898
	/* 0x58 - 0x5F */
3899
	X8(I(DstReg | Stack, em_pop)),
3900
	/* 0x60 - 0x67 */
3901 3902
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3903 3904 3905
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3906 3907
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3908 3909
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3910
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3911
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3912 3913 3914
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3915 3916 3917 3918
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3919
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3920
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3921
	/* 0x88 - 0x8F */
3922
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3923
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3924
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3925 3926 3927
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3928
	/* 0x90 - 0x97 */
3929
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3930
	/* 0x98 - 0x9F */
3931
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3932
	I(SrcImmFAddr | No64, em_call_far), N,
3933
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3934
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3935
	/* 0xA0 - 0xA7 */
3936
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3937
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3938
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3939
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3940
	/* 0xA8 - 0xAF */
3941
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3942 3943
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3944
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3945
	/* 0xB0 - 0xB7 */
3946
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3947
	/* 0xB8 - 0xBF */
3948
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3949
	/* 0xC0 - 0xC7 */
3950
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3951
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3952
	I(ImplicitOps | Stack, em_ret),
3953 3954
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3955
	G(ByteOp, group11), G(0, group11),
3956
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3957 3958
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3959
	D(ImplicitOps), DI(SrcImmByte, intn),
3960
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3961
	/* 0xD0 - 0xD7 */
3962 3963
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3964
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3965 3966
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3967
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3968
	/* 0xD8 - 0xDF */
3969
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3970
	/* 0xE0 - 0xE7 */
3971 3972
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3973 3974
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3975
	/* 0xE8 - 0xEF */
3976
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3977
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3978 3979
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3980
	/* 0xF0 - 0xF7 */
3981
	N, DI(ImplicitOps, icebp), N, N,
3982 3983
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3984
	/* 0xF8 - 0xFF */
3985 3986
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3987 3988 3989
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3990
static const struct opcode twobyte_table[256] = {
3991
	/* 0x00 - 0x0F */
3992
	G(0, group6), GD(0, &group7), N, N,
3993 3994
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3995
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3996 3997 3998 3999
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
4000
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
4001
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
4002 4003
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
4004
	N, N, N, N,
4005 4006
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
4007
	/* 0x30 - 0x3F */
4008
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4009
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4010
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4011
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4012 4013
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
4014
	N, N,
4015 4016 4017 4018 4019 4020
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4021 4022 4023 4024
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4025
	/* 0x70 - 0x7F */
4026 4027 4028 4029
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4030 4031 4032
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4033
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4034
	/* 0xA0 - 0xA7 */
4035
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4036 4037
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4038 4039
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4040
	/* 0xA8 - 0xAF */
4041
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4042
	DI(ImplicitOps, rsm),
4043
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4044 4045
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4046
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
4047
	/* 0xB0 - 0xB7 */
4048
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4049
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4050
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4051 4052
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4053
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4054 4055
	/* 0xB8 - 0xBF */
	N, N,
4056
	G(BitOp, group8),
4057 4058
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4059
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4060
	/* 0xC0 - 0xC7 */
4061
	D2bv(DstMem | SrcReg | ModRM | Lock),
4062
	N, D(DstMem | SrcReg | ModRM | Mov),
4063
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4064 4065
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4079
#undef GP
4080
#undef EXT
4081

4082
#undef D2bv
4083
#undef D2bvIP
4084
#undef I2bv
4085
#undef I2bvIP
4086
#undef I6ALU
4087

4088
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4089 4090 4091
{
	unsigned size;

4092
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4105
	op->addr.mem.ea = ctxt->_eip;
4106 4107 4108
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4109
		op->val = insn_fetch(s8, ctxt);
4110 4111
		break;
	case 2:
4112
		op->val = insn_fetch(s16, ctxt);
4113 4114
		break;
	case 4:
4115
		op->val = insn_fetch(s32, ctxt);
4116
		break;
4117 4118 4119
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4138 4139 4140 4141 4142 4143 4144
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4145
		decode_register_operand(ctxt, op);
4146 4147
		break;
	case OpImmUByte:
4148
		rc = decode_imm(ctxt, op, 1, false);
4149 4150
		break;
	case OpMem:
4151
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4152 4153 4154 4155
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4156 4157 4158
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4159 4160 4161
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4162 4163 4164
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4165
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4166 4167 4168 4169 4170 4171 4172
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4173
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4174 4175
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4176
		op->count = 1;
4177 4178 4179 4180
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4181
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4182 4183
		fetch_register_operand(op);
		break;
4184 4185
	case OpCL:
		op->bytes = 1;
4186
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4198 4199 4200
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4201 4202
	case OpMem8:
		ctxt->memop.bytes = 1;
4203 4204 4205 4206
		if (ctxt->memop.type == OP_REG) {
			ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
			fetch_register_operand(&ctxt->memop);
		}
4207
		goto mem_common;
4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4224
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4225 4226
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4227
		op->count = 1;
4228
		break;
P
Paolo Bonzini 已提交
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4239 4240 4241 4242 4243 4244 4245 4246 4247
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4277
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4278 4279 4280
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4281
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4282
	bool op_prefix = false;
4283
	struct opcode opcode;
4284

4285 4286
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4287 4288 4289
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4290
	if (insn_len > 0)
4291
		memcpy(ctxt->fetch.data, insn, insn_len);
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4309
		return EMULATION_FAILED;
4310 4311
	}

4312 4313
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4314 4315 4316

	/* Legacy prefixes. */
	for (;;) {
4317
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4318
		case 0x66:	/* operand-size override */
4319
			op_prefix = true;
4320
			/* switch between 2/4 bytes */
4321
			ctxt->op_bytes = def_op_bytes ^ 6;
4322 4323 4324 4325
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4326
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4327 4328
			else
				/* switch between 2/4 bytes */
4329
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4330 4331 4332 4333 4334
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4335
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4336 4337 4338
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4339
			set_seg_override(ctxt, ctxt->b & 7);
4340 4341 4342 4343
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4344
			ctxt->rex_prefix = ctxt->b;
4345 4346
			continue;
		case 0xf0:	/* LOCK */
4347
			ctxt->lock_prefix = 1;
4348 4349 4350
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4351
			ctxt->rep_prefix = ctxt->b;
4352 4353 4354 4355 4356 4357 4358
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4359
		ctxt->rex_prefix = 0;
4360 4361 4362 4363 4364
	}

done_prefixes:

	/* REX prefix. */
4365 4366
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4367 4368

	/* Opcode byte(s). */
4369
	opcode = opcode_table[ctxt->b];
4370
	/* Two-byte opcode? */
4371 4372
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4373
		ctxt->b = insn_fetch(u8, ctxt);
4374
		opcode = twobyte_table[ctxt->b];
4375
	}
4376
	ctxt->d = opcode.flags;
4377

4378 4379 4380
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4381 4382
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4383
		case Group:
4384
			goffset = (ctxt->modrm >> 3) & 7;
4385 4386 4387
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4388 4389
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4390 4391 4392 4393 4394
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4395
			goffset = ctxt->modrm & 7;
4396
			opcode = opcode.u.group[goffset];
4397 4398
			break;
		case Prefix:
4399
			if (ctxt->rep_prefix && op_prefix)
4400
				return EMULATION_FAILED;
4401
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4402 4403 4404 4405 4406 4407 4408
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4409 4410 4411 4412 4413 4414
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4415
		default:
4416
			return EMULATION_FAILED;
4417
		}
4418

4419
		ctxt->d &= ~(u64)GroupMask;
4420
		ctxt->d |= opcode.flags;
4421 4422
	}

4423 4424 4425
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4426 4427

	/* Unrecognised? */
4428
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4429
		return EMULATION_FAILED;
4430

4431
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4432
		return EMULATION_FAILED;
4433

4434 4435
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4436

4437
	if (ctxt->d & Op3264) {
4438
		if (mode == X86EMUL_MODE_PROT64)
4439
			ctxt->op_bytes = 8;
4440
		else
4441
			ctxt->op_bytes = 4;
4442 4443
	}

4444 4445
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4446 4447
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4448

4449
	/* ModRM and SIB bytes. */
4450
	if (ctxt->d & ModRM) {
4451
		rc = decode_modrm(ctxt, &ctxt->memop);
4452 4453 4454
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4455
		rc = decode_abs(ctxt, &ctxt->memop);
4456 4457 4458
	if (rc != X86EMUL_CONTINUE)
		goto done;

4459 4460
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4461

4462
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4463

4464 4465
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4466 4467 4468 4469 4470

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4471
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4472 4473 4474
	if (rc != X86EMUL_CONTINUE)
		goto done;

4475 4476 4477 4478
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4479
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4480 4481 4482
	if (rc != X86EMUL_CONTINUE)
		goto done;

4483
	/* Decode and fetch the destination operand: register or memory. */
4484
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4485 4486

done:
4487 4488
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4489

4490
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4491 4492
}

4493 4494 4495 4496 4497
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4498 4499 4500 4501 4502 4503 4504 4505 4506
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4507 4508 4509
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4510
		 ((ctxt->eflags & EFLG_ZF) == 0))
4511
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4512 4513 4514 4515 4516 4517
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4531
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
	fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
	    : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
	: "c"(ctxt->src2.val), [fastop]"S"(fop));
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
	return X86EMUL_CONTINUE;
}
4557

4558
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4559
{
4560
	const struct x86_emulate_ops *ops = ctxt->ops;
4561
	int rc = X86EMUL_CONTINUE;
4562
	int saved_dst_type = ctxt->dst.type;
4563

4564
	ctxt->mem_read.pos = 0;
4565

4566 4567
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4568
		rc = emulate_ud(ctxt);
4569 4570 4571
		goto done;
	}

4572
	/* LOCK prefix is allowed only with some instructions */
4573
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4574
		rc = emulate_ud(ctxt);
4575 4576 4577
		goto done;
	}

4578
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4579
		rc = emulate_ud(ctxt);
4580 4581 4582
		goto done;
	}

A
Avi Kivity 已提交
4583 4584
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4585 4586 4587 4588
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4589
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4590 4591 4592 4593
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4608 4609
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4610
					      X86_ICPT_PRE_EXCEPT);
4611 4612 4613 4614
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4615
	/* Privileged instruction can be executed only in CPL=0 */
4616
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4617
		rc = emulate_gp(ctxt, 0);
4618 4619 4620
		goto done;
	}

4621
	/* Instruction can only be executed in protected mode */
4622
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4623 4624 4625 4626
		rc = emulate_ud(ctxt);
		goto done;
	}

4627
	/* Do instruction specific permission checks */
4628 4629
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4630 4631 4632 4633
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4634 4635
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4636
					      X86_ICPT_POST_EXCEPT);
4637 4638 4639 4640
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4641
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4642
		/* All REP prefixes have the same first termination condition */
4643
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4644
			ctxt->eip = ctxt->_eip;
4645 4646 4647 4648
			goto done;
		}
	}

4649 4650 4651
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4652
		if (rc != X86EMUL_CONTINUE)
4653
			goto done;
4654
		ctxt->src.orig_val64 = ctxt->src.val64;
4655 4656
	}

4657 4658 4659
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4660 4661 4662 4663
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4664
	if ((ctxt->d & DstMask) == ImplicitOps)
4665 4666 4667
		goto special_insn;


4668
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4669
		/* optimisation - avoid slow emulated read if Mov */
4670 4671
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4672 4673
		if (rc != X86EMUL_CONTINUE)
			goto done;
4674
	}
4675
	ctxt->dst.orig_val = ctxt->dst.val;
4676

4677 4678
special_insn:

4679 4680
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4681
					      X86_ICPT_POST_MEMACCESS);
4682 4683 4684 4685
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4686
	if (ctxt->execute) {
4687 4688 4689 4690 4691 4692 4693
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4694
		rc = ctxt->execute(ctxt);
4695 4696 4697 4698 4699
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4700
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4701 4702
		goto twobyte_insn;

4703
	switch (ctxt->b) {
A
Avi Kivity 已提交
4704
	case 0x63:		/* movsxd */
4705
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4706
			goto cannot_emulate;
4707
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4708
		break;
4709
	case 0x70 ... 0x7f: /* jcc (short) */
4710 4711
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4712
		break;
N
Nitin A Kamble 已提交
4713
	case 0x8d: /* lea r16/r32, m */
4714
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4715
		break;
4716
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4717
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4718
			break;
4719 4720
		rc = em_xchg(ctxt);
		break;
4721
	case 0x98: /* cbw/cwde/cdqe */
4722 4723 4724 4725
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4726 4727
		}
		break;
4728
	case 0xcc:		/* int3 */
4729 4730
		rc = emulate_int(ctxt, 3);
		break;
4731
	case 0xcd:		/* int n */
4732
		rc = emulate_int(ctxt, ctxt->src.val);
4733 4734
		break;
	case 0xce:		/* into */
4735 4736
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4737
		break;
4738
	case 0xe9: /* jmp rel */
4739
	case 0xeb: /* jmp rel short */
4740 4741
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4742
		break;
4743
	case 0xf4:              /* hlt */
4744
		ctxt->ops->halt(ctxt);
4745
		break;
4746 4747 4748 4749 4750 4751 4752
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4753 4754 4755
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4756 4757 4758 4759 4760 4761
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4762 4763
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4764
	}
4765

4766 4767 4768
	if (rc != X86EMUL_CONTINUE)
		goto done;

4769
writeback:
4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4781

4782 4783 4784 4785
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4786
	ctxt->dst.type = saved_dst_type;
4787

4788
	if ((ctxt->d & SrcMask) == SrcSI)
4789
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4790

4791
	if ((ctxt->d & DstMask) == DstDI)
4792
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4793

4794
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4795
		unsigned int count;
4796
		struct read_cache *r = &ctxt->io_read;
4797 4798 4799 4800 4801 4802
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4803

4804 4805 4806 4807 4808
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4809
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4810 4811 4812 4813 4814 4815
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4816
				ctxt->mem_read.end = 0;
4817
				writeback_registers(ctxt);
4818 4819 4820
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4821
		}
4822
	}
4823

4824
	ctxt->eip = ctxt->_eip;
4825 4826

done:
4827 4828
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4829 4830 4831
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4832 4833 4834
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4835
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4836 4837

twobyte_insn:
4838
	switch (ctxt->b) {
4839
	case 0x09:		/* wbinvd */
4840
		(ctxt->ops->wbinvd)(ctxt);
4841 4842
		break;
	case 0x08:		/* invd */
4843 4844 4845 4846
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4847
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4848
		break;
A
Avi Kivity 已提交
4849
	case 0x21: /* mov from dr to reg */
4850
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4851 4852
		break;
	case 0x40 ... 0x4f:	/* cmov */
4853 4854 4855
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4856
		break;
4857
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4858 4859
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4860
		break;
4861
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4862
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4863
		break;
4864 4865
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4866
	case 0xb6 ... 0xb7:	/* movzx */
4867
		ctxt->dst.bytes = ctxt->op_bytes;
4868
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4869
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4870 4871
		break;
	case 0xbe ... 0xbf:	/* movsx */
4872
		ctxt->dst.bytes = ctxt->op_bytes;
4873
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4874
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4875
		break;
4876
	case 0xc0 ... 0xc1:	/* xadd */
4877
		fastop(ctxt, em_add);
4878
		/* Write back the register source. */
4879 4880
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4881
		break;
4882
	case 0xc3:		/* movnti */
4883 4884 4885
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4886
		break;
4887 4888
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4889
	}
4890 4891 4892 4893

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4894 4895 4896
	goto writeback;

cannot_emulate:
4897
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4898
}
4899 4900 4901 4902 4903 4904 4905 4906 4907 4908

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}