emulate.c 132.2 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
89
#define DstMem16    (OpMem16 << DstShift)
90 91
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
92
#define DstAccLo    (OpAccLo << DstShift)
93
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
94
/* Source operand type. */
95 96 97 98 99 100 101 102 103 104 105 106
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
107
#define SrcXLat     (OpXLat << SrcShift)
108 109 110 111
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
112
#define SrcImm64    (OpImm64 << SrcShift)
113
#define SrcDX       (OpDX << SrcShift)
114
#define SrcMem8     (OpMem8 << SrcShift)
115
#define SrcAccHi    (OpAccHi << SrcShift)
116
#define SrcMask     (OpMask << SrcShift)
117 118 119 120 121 122 123 124 125
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
126
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
127
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
128
#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
129
#define Sse         (1<<18)     /* SSE Vector instruction */
130 131 132 133
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
134
/* Misc flags */
135
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
136
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
137
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
138
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
139
#define Undefined   (1<<25) /* No Such Instruction */
140
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
141
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
142
#define No64	    (1<<28)
143
#define PageTable   (1 << 29)   /* instruction used to write page table */
144
#define NotImpl     (1 << 30)   /* instruction is not implemented */
145
/* Source 2 operand type */
146
#define Src2Shift   (31)
147
#define Src2None    (OpNone << Src2Shift)
148
#define Src2Mem     (OpMem << Src2Shift)
149 150 151 152
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
153 154 155 156 157 158
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
159
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
160
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
161 162 163
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
164
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
165
#define NoWrite     ((u64)1 << 45)  /* No writeback */
166
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
167
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
168 169
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
170
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
171
#define NearBranch  ((u64)1 << 52)  /* Near branches */
172
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
173
#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
A
Avi Kivity 已提交
174

175
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
176

177 178 179 180 181 182 183 184
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
185

186 187 188 189 190 191
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
192 193
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
194 195
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
196
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
197 198 199 200 201 202 203 204 205 206 207
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

208
struct opcode {
209 210
	u64 flags : 56;
	u64 intercept : 8;
211
	union {
212
		int (*execute)(struct x86_emulate_ctxt *ctxt);
213 214 215
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
216
		const struct escape *esc;
217
		const struct instr_dual *idual;
218
		const struct mode_dual *mdual;
219
		void (*fastop)(struct fastop *fake);
220
	} u;
221
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
222 223 224 225 226
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
227 228
};

229 230 231 232 233 234 235
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

236 237 238 239 240
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

241 242 243 244 245
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

246 247 248 249 250
struct mode_dual {
	struct opcode mode32;
	struct opcode mode64;
};

A
Avi Kivity 已提交
251
/* EFLAGS bit definitions. */
252 253 254 255
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
256 257
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
258 259
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
260 261
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
262
#define EFLG_IF (1<<9)
263
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
264 265 266 267 268 269
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

270 271 272
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

273 274 275 276 277 278 279
enum x86_transfer_type {
	X86_TRANSFER_NONE,
	X86_TRANSFER_CALL_JMP,
	X86_TRANSFER_RET,
	X86_TRANSFER_TASK_SWITCH,
};

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
316 317 318 319 320 321
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

322 323 324 325 326 327
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

328 329
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

330 331 332 333 334 335 336 337 338 339 340 341 342
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

343 344
#define FOPNOP() FOP_ALIGN FOP_RET

345
#define FOP1E(op,  dst) \
346 347 348 349
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
350 351 352 353 354 355 356 357 358

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

359 360 361 362 363 364 365 366 367
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

368 369 370 371 372 373 374 375 376
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

377 378 379 380 381
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
382 383 384 385
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
386 387
	FOP_END

388 389 390 391
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
392 393 394
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
395 396
	FOP_END

397 398 399 400 401 402 403 404 405
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

406 407 408 409 410 411 412 413 414
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

415 416 417 418 419 420 421
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
422 423 424
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
425 426
	FOP_END

427 428 429
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

430 431 432
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
452 453 454
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

455 456 457 458 459 460
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
461 462 463 464 465
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
466
		.dst_val    = ctxt->dst.val64,
467 468 469
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
470 471 472
		.next_rip   = ctxt->eip,
	};

473
	return ctxt->ops->intercept(ctxt, &info, stage);
474 475
}

A
Avi Kivity 已提交
476 477 478 479 480
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

481
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
482
{
483
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
484 485
}

A
Avi Kivity 已提交
486 487 488 489 490 491 492 493 494 495 496
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
497 498 499 500 501
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
502
/* Access/update address held in a register, based on addressing mode. */
503
static inline unsigned long
504
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
505
{
506
	if (ctxt->ad_bytes == sizeof(unsigned long))
507 508
		return reg;
	else
509
		return reg & ad_mask(ctxt);
510 511 512
}

static inline unsigned long
513
register_address(struct x86_emulate_ctxt *ctxt, int reg)
514
{
515
	return address_mask(ctxt, reg_read(ctxt, reg));
516 517
}

518 519 520 521 522
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

523
static inline void
524
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
525
{
526 527
	ulong mask;

528
	if (ctxt->ad_bytes == sizeof(unsigned long))
529
		mask = ~0UL;
530
	else
531
		mask = ad_mask(ctxt);
532
	masked_increment(reg_rmw(ctxt, reg), mask, inc);
533 534 535 536
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
537
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
538
}
A
Avi Kivity 已提交
539

540 541 542 543 544 545 546
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

547
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
548 549 550 551
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

552
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
553 554
}

555 556
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
557
{
558
	WARN_ON(vec > 0x1f);
559 560 561
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
562
	return X86EMUL_PROPAGATE_FAULT;
563 564
}

565 566 567 568 569
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

570
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
571
{
572
	return emulate_exception(ctxt, GP_VECTOR, err, true);
573 574
}

575 576 577 578 579
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

580
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
581
{
582
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
583 584
}

585
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
586
{
587
	return emulate_exception(ctxt, TS_VECTOR, err, true);
588 589
}

590 591
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
592
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
593 594
}

A
Avi Kivity 已提交
595 596 597 598 599
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

643 644 645 646
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
647
				       enum x86emul_mode mode, ulong *linear)
648
{
649 650
	struct desc_struct desc;
	bool usable;
651
	ulong la;
652
	u32 lim;
653
	u16 sel;
654

655
	la = seg_base(ctxt, addr.seg) + addr.ea;
656
	*max_size = 0;
657
	switch (mode) {
658
	case X86EMUL_MODE_PROT64:
659
		if (is_noncanonical_address(la))
660
			goto bad;
661 662 663 664

		*max_size = min_t(u64, ~0u, (1ull << 48) - la);
		if (size > *max_size)
			goto bad;
665 666
		break;
	default:
667 668
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
669 670
		if (!usable)
			goto bad;
671 672 673
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
674 675
			goto bad;
		/* unreadable code segment */
676
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
677 678
			goto bad;
		lim = desc_limit_scaled(&desc);
679
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
680
			/* expand-down segment */
681
			if (addr.ea <= lim)
682 683 684
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
685 686 687
		if (addr.ea > lim)
			goto bad;
		*max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
688 689
		if (size > *max_size)
			goto bad;
690
		la &= (u32)-1;
691 692
		break;
	}
693 694
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
695 696
	*linear = la;
	return X86EMUL_CONTINUE;
697 698
bad:
	if (addr.seg == VCPU_SREG_SS)
699
		return emulate_ss(ctxt, 0);
700
	else
701
		return emulate_gp(ctxt, 0);
702 703
}

704 705 706 707 708
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
709
	unsigned max_size;
710 711
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
712 713
}

714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
734 735
}

736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;

#ifdef CONFIG_X86_64
	if (ctxt->mode >= X86EMUL_MODE_PROT32 && cs_desc->l) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
			mode = X86EMUL_MODE_PROT64;
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
	return assign_eip(ctxt, dst, mode);
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
759

760 761 762 763 764
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
765 766 767
	int rc;
	ulong linear;

768
	rc = linearize(ctxt, addr, size, false, &linear);
769 770
	if (rc != X86EMUL_CONTINUE)
		return rc;
771
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
772 773
}

774
/*
775
 * Prefetch the remaining bytes of the instruction without crossing page
776 777
 * boundary if they are not in fetch_cache yet.
 */
778
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
779 780
{
	int rc;
781
	unsigned size, max_size;
782
	unsigned long linear;
783
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
784
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
785 786
					   .ea = ctxt->eip + cur_size };

787 788 789 790 791 792 793 794 795 796
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
797 798
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
799 800 801
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

802
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
803
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
804 805 806 807 808 809 810 811

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
812 813
		return emulate_gp(ctxt, 0);

814
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
815 816 817
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
818
	ctxt->fetch.end += size;
819
	return X86EMUL_CONTINUE;
820 821
}

822 823
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
824
{
825 826 827 828
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
829 830
	else
		return X86EMUL_CONTINUE;
831 832
}

833
/* Fetch next part of the instruction being emulated. */
834
#define insn_fetch(_type, _ctxt)					\
835 836 837
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
838 839
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
840
	ctxt->_eip += sizeof(_type);					\
841 842
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
843
	_x;								\
844 845
})

846
#define insn_fetch_arr(_arr, _size, _ctxt)				\
847 848
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
849 850
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
851
	ctxt->_eip += (_size);						\
852 853
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
854 855
})

856 857 858 859 860
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
861
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
862
			     int byteop)
A
Avi Kivity 已提交
863 864
{
	void *p;
865
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
866 867

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
868 869 870
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
871 872 873 874
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
875
			   struct segmented_address addr,
A
Avi Kivity 已提交
876 877 878 879 880 881 882
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
883
	rc = segmented_read_std(ctxt, addr, size, 2);
884
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
885
		return rc;
886
	addr.ea += 2;
887
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
888 889 890
	return rc;
}

891 892 893 894 895 896 897 898 899 900
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

901 902
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
903 904
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
905

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

931 932
FASTOP2(xadd);

933 934
FASTOP2R(cmp, cmp_r);

935
static u8 test_cc(unsigned int condition, unsigned long flags)
936
{
937 938
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
939

940
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
941
	asm("push %[flags]; popf; call *%[fastop]"
942 943
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
944 945
}

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
964 965 966 967
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
968 969 970 971 972 973 974 975
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
976
#ifdef CONFIG_X86_64
977 978 979 980 981 982 983 984
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
985 986 987 988 989 990 991 992 993 994 995
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
996 997 998 999 1000 1001 1002 1003
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1004
#ifdef CONFIG_X86_64
1005 1006 1007 1008 1009 1010 1011 1012
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1013 1014 1015 1016 1017 1018
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1096
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1097
				    struct operand *op)
1098
{
1099
	unsigned reg = ctxt->modrm_reg;
1100

1101 1102
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1103

1104
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1105 1106 1107 1108 1109 1110
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1111 1112 1113 1114 1115 1116 1117
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1118

1119
	op->type = OP_REG;
1120 1121 1122
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1123
	fetch_register_operand(op);
1124 1125 1126
	op->orig_val = op->val;
}

1127 1128 1129 1130 1131 1132
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1133
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1134
			struct operand *op)
1135 1136
{
	u8 sib;
B
Bandan Das 已提交
1137
	int index_reg, base_reg, scale;
1138
	int rc = X86EMUL_CONTINUE;
1139
	ulong modrm_ea = 0;
1140

B
Bandan Das 已提交
1141 1142 1143
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1144

B
Bandan Das 已提交
1145
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1146
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1147
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1148
	ctxt->modrm_seg = VCPU_SREG_DS;
1149

1150
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1151
		op->type = OP_REG;
1152
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1153
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1154
				ctxt->d & ByteOp);
1155
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1156 1157
			op->type = OP_XMM;
			op->bytes = 16;
1158 1159
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1160 1161
			return rc;
		}
A
Avi Kivity 已提交
1162 1163 1164
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1165
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1166 1167
			return rc;
		}
1168
		fetch_register_operand(op);
1169 1170 1171
		return rc;
	}

1172 1173
	op->type = OP_MEM;

1174
	if (ctxt->ad_bytes == 2) {
1175 1176 1177 1178
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1179 1180

		/* 16-bit ModR/M decode. */
1181
		switch (ctxt->modrm_mod) {
1182
		case 0:
1183
			if (ctxt->modrm_rm == 6)
1184
				modrm_ea += insn_fetch(u16, ctxt);
1185 1186
			break;
		case 1:
1187
			modrm_ea += insn_fetch(s8, ctxt);
1188 1189
			break;
		case 2:
1190
			modrm_ea += insn_fetch(u16, ctxt);
1191 1192
			break;
		}
1193
		switch (ctxt->modrm_rm) {
1194
		case 0:
1195
			modrm_ea += bx + si;
1196 1197
			break;
		case 1:
1198
			modrm_ea += bx + di;
1199 1200
			break;
		case 2:
1201
			modrm_ea += bp + si;
1202 1203
			break;
		case 3:
1204
			modrm_ea += bp + di;
1205 1206
			break;
		case 4:
1207
			modrm_ea += si;
1208 1209
			break;
		case 5:
1210
			modrm_ea += di;
1211 1212
			break;
		case 6:
1213
			if (ctxt->modrm_mod != 0)
1214
				modrm_ea += bp;
1215 1216
			break;
		case 7:
1217
			modrm_ea += bx;
1218 1219
			break;
		}
1220 1221 1222
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1223
		modrm_ea = (u16)modrm_ea;
1224 1225
	} else {
		/* 32/64-bit ModR/M decode. */
1226
		if ((ctxt->modrm_rm & 7) == 4) {
1227
			sib = insn_fetch(u8, ctxt);
1228 1229 1230 1231
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1232
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1233
				modrm_ea += insn_fetch(s32, ctxt);
1234
			else {
1235
				modrm_ea += reg_read(ctxt, base_reg);
1236
				adjust_modrm_seg(ctxt, base_reg);
1237 1238 1239 1240
				/* Increment ESP on POP [ESP] */
				if ((ctxt->d & IncSP) &&
				    base_reg == VCPU_REGS_RSP)
					modrm_ea += ctxt->op_bytes;
1241
			}
1242
			if (index_reg != 4)
1243
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1244
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1245
			modrm_ea += insn_fetch(s32, ctxt);
1246
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1247
				ctxt->rip_relative = 1;
1248 1249
		} else {
			base_reg = ctxt->modrm_rm;
1250
			modrm_ea += reg_read(ctxt, base_reg);
1251 1252
			adjust_modrm_seg(ctxt, base_reg);
		}
1253
		switch (ctxt->modrm_mod) {
1254
		case 1:
1255
			modrm_ea += insn_fetch(s8, ctxt);
1256 1257
			break;
		case 2:
1258
			modrm_ea += insn_fetch(s32, ctxt);
1259 1260 1261
			break;
		}
	}
1262
	op->addr.mem.ea = modrm_ea;
1263 1264 1265
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1266 1267 1268 1269 1270
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1271
		      struct operand *op)
1272
{
1273
	int rc = X86EMUL_CONTINUE;
1274

1275
	op->type = OP_MEM;
1276
	switch (ctxt->ad_bytes) {
1277
	case 2:
1278
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1279 1280
		break;
	case 4:
1281
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1282 1283
		break;
	case 8:
1284
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1285 1286 1287 1288 1289 1290
		break;
	}
done:
	return rc;
}

1291
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1292
{
1293
	long sv = 0, mask;
1294

1295
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1296
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1297

1298 1299 1300 1301
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1302 1303
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1304

1305 1306
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1307
	}
1308 1309

	/* only subword offset */
1310
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1311 1312
}

1313 1314
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1315
{
1316
	int rc;
1317
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1318

1319 1320
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1321

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1334 1335
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1336

1337 1338 1339 1340 1341
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1342 1343 1344
	int rc;
	ulong linear;

1345
	rc = linearize(ctxt, addr, size, false, &linear);
1346 1347
	if (rc != X86EMUL_CONTINUE)
		return rc;
1348
	return read_emulated(ctxt, linear, data, size);
1349 1350 1351 1352 1353 1354 1355
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1356 1357 1358
	int rc;
	ulong linear;

1359
	rc = linearize(ctxt, addr, size, true, &linear);
1360 1361
	if (rc != X86EMUL_CONTINUE)
		return rc;
1362 1363
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1364 1365 1366 1367 1368 1369 1370
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1371 1372 1373
	int rc;
	ulong linear;

1374
	rc = linearize(ctxt, addr, size, true, &linear);
1375 1376
	if (rc != X86EMUL_CONTINUE)
		return rc;
1377 1378
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1379 1380
}

1381 1382 1383 1384
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1385
	struct read_cache *rc = &ctxt->io_read;
1386

1387 1388
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1389
		unsigned int count = ctxt->rep_prefix ?
1390
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1391
		in_page = (ctxt->eflags & EFLG_DF) ?
1392 1393
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1394
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1395 1396 1397
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1398
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1399 1400
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1401 1402
	}

1403 1404
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1405 1406 1407 1408 1409 1410 1411 1412
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1413 1414
	return 1;
}
A
Avi Kivity 已提交
1415

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1432 1433 1434
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1435
	const struct x86_emulate_ops *ops = ctxt->ops;
1436
	u32 base3 = 0;
1437

1438 1439
	if (selector & 1 << 2) {
		struct desc_struct desc;
1440 1441
		u16 sel;

1442
		memset (dt, 0, sizeof *dt);
1443 1444
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1445
			return;
1446

1447
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1448
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1449
	} else
1450
		ops->get_gdt(ctxt, dt);
1451
}
1452

1453 1454
static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
			      u16 selector, ulong *desc_addr_p)
1455 1456 1457 1458
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1459

1460
	get_descriptor_table_ptr(ctxt, selector, &dt);
1461

1462 1463
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1464

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	addr = dt.address + index * 8;

#ifdef CONFIG_X86_64
	if (addr >> 32 != 0) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (!(efer & EFER_LMA))
			addr &= (u32)-1;
	}
#endif

	*desc_addr_p = addr;
	return X86EMUL_CONTINUE;
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
{
	int rc;

	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
1493
				   &ctxt->exception);
1494
}
1495

1496 1497 1498 1499
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
1500
	int rc;
1501
	ulong addr;
A
Avi Kivity 已提交
1502

1503 1504 1505
	rc = get_descriptor_ptr(ctxt, selector, &addr);
	if (rc != X86EMUL_CONTINUE)
		return rc;
A
Avi Kivity 已提交
1506

1507 1508
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1509
}
1510

1511
/* Does not support long mode */
1512
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1513
				     u16 selector, int seg, u8 cpl,
1514
				     enum x86_transfer_type transfer,
1515
				     struct desc_struct *desc)
1516
{
1517
	struct desc_struct seg_desc, old_desc;
1518
	u8 dpl, rpl;
1519 1520 1521
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1522
	ulong desc_addr;
1523
	int ret;
1524
	u16 dummy;
1525
	u32 base3 = 0;
1526

1527
	memset(&seg_desc, 0, sizeof seg_desc);
1528

1529 1530 1531
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1532
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1533 1534
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1535 1536 1537 1538 1539 1540 1541 1542 1543
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1544 1545
	}

1546 1547 1548 1549 1550 1551 1552
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1563
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1564 1565 1566 1567
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1568 1569
	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
							   GP_VECTOR;
1570

G
Guo Chao 已提交
1571
	/* can't load system descriptor into segment selector */
1572 1573 1574
	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
		if (transfer == X86_TRANSFER_CALL_JMP)
			return X86EMUL_UNHANDLEABLE;
1575
		goto exception;
1576
	}
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1593
		break;
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1607 1608 1609 1610 1611 1612 1613 1614 1615
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1616 1617
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1618
		break;
1619 1620 1621
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1622 1623 1624 1625 1626 1627
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1628 1629 1630 1631 1632 1633
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1634
		/*
1635 1636 1637
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1638
		 */
1639 1640 1641 1642
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1643
		break;
1644 1645 1646 1647
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
1648 1649 1650 1651 1652 1653 1654
		if (!(seg_desc.type & 1)) {
			seg_desc.type |= 1;
			ret = write_segment_descriptor(ctxt, selector,
						       &seg_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;
		}
1655 1656 1657 1658 1659
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1660 1661 1662
		if (is_noncanonical_address(get_desc_base(&seg_desc) |
					     ((u64)base3 << 32)))
			return emulate_gp(ctxt, 0);
1663 1664
	}
load:
1665
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1666 1667
	if (desc)
		*desc = seg_desc;
1668 1669
	return X86EMUL_CONTINUE;
exception:
1670
	return emulate_exception(ctxt, err_vec, err_code, true);
1671 1672
}

1673 1674 1675 1676
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1677 1678
	return __load_segment_descriptor(ctxt, selector, seg, cpl,
					 X86_TRANSFER_NONE, NULL);
1679 1680
}

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1700
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1701
{
1702
	switch (op->type) {
1703
	case OP_REG:
1704
		write_register_operand(op);
A
Avi Kivity 已提交
1705
		break;
1706
	case OP_MEM:
1707
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1708 1709 1710 1711 1712 1713 1714
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1715 1716 1717
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1718
		break;
1719
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1720 1721 1722 1723
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1724
		break;
A
Avi Kivity 已提交
1725
	case OP_XMM:
1726
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1727
		break;
A
Avi Kivity 已提交
1728
	case OP_MM:
1729
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1730
		break;
1731 1732
	case OP_NONE:
		/* no writeback */
1733
		break;
1734
	default:
1735
		break;
A
Avi Kivity 已提交
1736
	}
1737 1738
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1739

1740
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1741
{
1742
	struct segmented_address addr;
1743

1744
	rsp_increment(ctxt, -bytes);
1745
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1746 1747
	addr.seg = VCPU_SREG_SS;

1748 1749 1750 1751 1752
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1753
	/* Disable writeback. */
1754
	ctxt->dst.type = OP_NONE;
1755
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1756
}
1757

1758 1759 1760 1761
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1762
	struct segmented_address addr;
1763

1764
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1765
	addr.seg = VCPU_SREG_SS;
1766
	rc = segmented_read(ctxt, addr, dest, len);
1767 1768 1769
	if (rc != X86EMUL_CONTINUE)
		return rc;

1770
	rsp_increment(ctxt, len);
1771
	return rc;
1772 1773
}

1774 1775
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1776
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1777 1778
}

1779
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1780
			void *dest, int len)
1781 1782
{
	int rc;
1783 1784
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1785
	int cpl = ctxt->ops->cpl(ctxt);
1786

1787
	rc = emulate_pop(ctxt, &val, len);
1788 1789
	if (rc != X86EMUL_CONTINUE)
		return rc;
1790

1791
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1792
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1793

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1804 1805
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1806 1807 1808 1809 1810
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1811
	}
1812 1813 1814 1815 1816

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1817 1818
}

1819 1820
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1821 1822 1823 1824
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1825 1826
}

A
Avi Kivity 已提交
1827 1828 1829 1830 1831
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1832
	ulong rbp;
A
Avi Kivity 已提交
1833 1834 1835 1836

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1837 1838
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1839 1840
	if (rc != X86EMUL_CONTINUE)
		return rc;
1841
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1842
		      stack_mask(ctxt));
1843 1844
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1845 1846 1847 1848
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1849 1850
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1851
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1852
		      stack_mask(ctxt));
1853
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1854 1855
}

1856
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1857
{
1858 1859
	int seg = ctxt->src2.val;

1860
	ctxt->src.val = get_segment_selector(ctxt, seg);
1861 1862 1863 1864
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1865

1866
	return em_push(ctxt);
1867 1868
}

1869
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1870
{
1871
	int seg = ctxt->src2.val;
1872 1873
	unsigned long selector;
	int rc;
1874

1875
	rc = emulate_pop(ctxt, &selector, 2);
1876 1877 1878
	if (rc != X86EMUL_CONTINUE)
		return rc;

1879 1880
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1881 1882
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
1883

1884
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1885
	return rc;
1886 1887
}

1888
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1889
{
1890
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1891 1892
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1893

1894 1895
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1896
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1897

1898
		rc = em_push(ctxt);
1899 1900
		if (rc != X86EMUL_CONTINUE)
			return rc;
1901

1902
		++reg;
1903 1904
	}

1905
	return rc;
1906 1907
}

1908 1909
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1910
	ctxt->src.val = (unsigned long)ctxt->eflags & ~EFLG_VM;
1911 1912 1913
	return em_push(ctxt);
}

1914
static int em_popa(struct x86_emulate_ctxt *ctxt)
1915
{
1916 1917
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1918

1919 1920
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1921
			rsp_increment(ctxt, ctxt->op_bytes);
1922 1923
			--reg;
		}
1924

1925
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1926 1927 1928
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1929
	}
1930
	return rc;
1931 1932
}

1933
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1934
{
1935
	const struct x86_emulate_ops *ops = ctxt->ops;
1936
	int rc;
1937 1938 1939 1940 1941 1942
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1943
	ctxt->src.val = ctxt->eflags;
1944
	rc = em_push(ctxt);
1945 1946
	if (rc != X86EMUL_CONTINUE)
		return rc;
1947 1948 1949

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1950
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1951
	rc = em_push(ctxt);
1952 1953
	if (rc != X86EMUL_CONTINUE)
		return rc;
1954

1955
	ctxt->src.val = ctxt->_eip;
1956
	rc = em_push(ctxt);
1957 1958 1959
	if (rc != X86EMUL_CONTINUE)
		return rc;

1960
	ops->get_idt(ctxt, &dt);
1961 1962 1963 1964

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1965
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1966 1967 1968
	if (rc != X86EMUL_CONTINUE)
		return rc;

1969
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1970 1971 1972
	if (rc != X86EMUL_CONTINUE)
		return rc;

1973
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1974 1975 1976
	if (rc != X86EMUL_CONTINUE)
		return rc;

1977
	ctxt->_eip = eip;
1978 1979 1980 1981

	return rc;
}

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1993
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1994 1995 1996
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1997
		return __emulate_int_real(ctxt, irq);
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2008
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2009
{
2010 2011 2012 2013 2014 2015 2016 2017
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2018

2019
	/* TODO: Add stack limit check */
2020

2021
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2022

2023 2024
	if (rc != X86EMUL_CONTINUE)
		return rc;
2025

2026 2027
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2028

2029
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2030

2031 2032
	if (rc != X86EMUL_CONTINUE)
		return rc;
2033

2034
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2035

2036 2037
	if (rc != X86EMUL_CONTINUE)
		return rc;
2038

2039
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2040

2041 2042
	if (rc != X86EMUL_CONTINUE)
		return rc;
2043

2044
	ctxt->_eip = temp_eip;
2045 2046


2047
	if (ctxt->op_bytes == 4)
2048
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2049
	else if (ctxt->op_bytes == 2) {
2050 2051
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2052
	}
2053 2054 2055

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
2056
	ctxt->ops->set_nmi_mask(ctxt, false);
2057 2058

	return rc;
2059 2060
}

2061
static int em_iret(struct x86_emulate_ctxt *ctxt)
2062
{
2063 2064
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2065
		return emulate_iret_real(ctxt);
2066 2067 2068 2069
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2070
	default:
2071 2072
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2073 2074 2075
	}
}

2076 2077 2078
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2079 2080 2081 2082 2083 2084 2085 2086 2087
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2088

2089
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2090

2091 2092
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP,
2093
				       &new_desc);
2094 2095 2096
	if (rc != X86EMUL_CONTINUE)
		return rc;

2097
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2098
	if (rc != X86EMUL_CONTINUE) {
2099
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2100 2101 2102 2103 2104
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2105 2106
}

2107
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2108
{
2109 2110
	return assign_eip_near(ctxt, ctxt->src.val);
}
2111

2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2123
	return rc;
2124 2125
}

2126
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2127
{
2128
	u64 old = ctxt->dst.orig_val64;
2129

2130 2131 2132
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2133 2134 2135 2136
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2137
		ctxt->eflags &= ~EFLG_ZF;
2138
	} else {
2139 2140
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2141

2142
		ctxt->eflags |= EFLG_ZF;
2143
	}
2144
	return X86EMUL_CONTINUE;
2145 2146
}

2147 2148
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2149 2150 2151 2152 2153 2154 2155 2156
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2157 2158
}

2159
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2160 2161
{
	int rc;
2162 2163
	unsigned long eip, cs;
	u16 old_cs;
2164
	int cpl = ctxt->ops->cpl(ctxt);
2165 2166 2167 2168 2169 2170
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2171

2172
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2173
	if (rc != X86EMUL_CONTINUE)
2174
		return rc;
2175
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2176
	if (rc != X86EMUL_CONTINUE)
2177
		return rc;
2178 2179 2180
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2181 2182
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_RET,
2183 2184 2185
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2186
	rc = assign_eip_far(ctxt, eip, &new_desc);
2187
	if (rc != X86EMUL_CONTINUE) {
2188
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2189 2190
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2191 2192 2193
	return rc;
}

2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2205 2206 2207
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2208 2209
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2210
	ctxt->src.orig_val = ctxt->src.val;
2211
	ctxt->src.val = ctxt->dst.orig_val;
2212
	fastop(ctxt, em_cmp);
2213 2214

	if (ctxt->eflags & EFLG_ZF) {
2215 2216
		/* Success: write back to memory; no update of EAX */
		ctxt->src.type = OP_NONE;
2217 2218 2219
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
2220 2221 2222 2223
		ctxt->src.type = OP_REG;
		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		ctxt->src.val = ctxt->dst.orig_val;
		/* Create write-cycle to dest by writing the same value */
2224
		ctxt->dst.val = ctxt->dst.orig_val;
2225 2226 2227 2228
	}
	return X86EMUL_CONTINUE;
}

2229
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2230
{
2231
	int seg = ctxt->src2.val;
2232 2233 2234
	unsigned short sel;
	int rc;

2235
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2236

2237
	rc = load_segment_descriptor(ctxt, sel, seg);
2238 2239 2240
	if (rc != X86EMUL_CONTINUE)
		return rc;

2241
	ctxt->dst.val = ctxt->src.val;
2242 2243 2244
	return rc;
}

2245
static void
2246
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2247
			struct desc_struct *cs, struct desc_struct *ss)
2248 2249
{
	cs->l = 0;		/* will be adjusted later */
2250
	set_desc_base(cs, 0);	/* flat segment */
2251
	cs->g = 1;		/* 4kb granularity */
2252
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2253 2254 2255
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2256 2257
	cs->p = 1;
	cs->d = 1;
2258
	cs->avl = 0;
2259

2260 2261
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2262 2263 2264
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2265
	ss->d = 1;		/* 32bit stack segment */
2266
	ss->dpl = 0;
2267
	ss->p = 1;
2268 2269
	ss->l = 0;
	ss->avl = 0;
2270 2271
}

2272 2273 2274 2275 2276
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2277 2278
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2279 2280 2281 2282
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2283 2284
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2285
	const struct x86_emulate_ops *ops = ctxt->ops;
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2322 2323 2324 2325 2326

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2327
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2328
{
2329
	const struct x86_emulate_ops *ops = ctxt->ops;
2330
	struct desc_struct cs, ss;
2331
	u64 msr_data;
2332
	u16 cs_sel, ss_sel;
2333
	u64 efer = 0;
2334 2335

	/* syscall is not available in real mode */
2336
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2337 2338
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2339

2340 2341 2342
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2343
	ops->get_msr(ctxt, MSR_EFER, &efer);
2344
	setup_syscalls_segments(ctxt, &cs, &ss);
2345

2346 2347 2348
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2349
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2350
	msr_data >>= 32;
2351 2352
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2353

2354
	if (efer & EFER_LMA) {
2355
		cs.d = 0;
2356 2357
		cs.l = 1;
	}
2358 2359
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2360

2361
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2362
	if (efer & EFER_LMA) {
2363
#ifdef CONFIG_X86_64
2364
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2365

2366
		ops->get_msr(ctxt,
2367 2368
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2369
		ctxt->_eip = msr_data;
2370

2371
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2372
		ctxt->eflags &= ~msr_data;
2373
		ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
2374 2375 2376
#endif
	} else {
		/* legacy mode */
2377
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2378
		ctxt->_eip = (u32)msr_data;
2379

2380
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2381 2382
	}

2383
	return X86EMUL_CONTINUE;
2384 2385
}

2386
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2387
{
2388
	const struct x86_emulate_ops *ops = ctxt->ops;
2389
	struct desc_struct cs, ss;
2390
	u64 msr_data;
2391
	u16 cs_sel, ss_sel;
2392
	u64 efer = 0;
2393

2394
	ops->get_msr(ctxt, MSR_EFER, &efer);
2395
	/* inject #GP if in real mode */
2396 2397
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2398

2399 2400 2401 2402 2403 2404 2405 2406
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2407
	/* sysenter/sysexit have not been tested in 64bit mode. */
2408
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2409
		return X86EMUL_UNHANDLEABLE;
2410

2411
	setup_syscalls_segments(ctxt, &cs, &ss);
2412

2413
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2414 2415
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2416 2417
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2418 2419
		break;
	case X86EMUL_MODE_PROT64:
2420 2421
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2422
		break;
2423 2424
	default:
		break;
2425 2426
	}

2427
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2428 2429 2430 2431
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2432
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2433
		cs.d = 0;
2434 2435 2436
		cs.l = 1;
	}

2437 2438
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2439

2440
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2441
	ctxt->_eip = msr_data;
2442

2443
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2444
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2445

2446
	return X86EMUL_CONTINUE;
2447 2448
}

2449
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2450
{
2451
	const struct x86_emulate_ops *ops = ctxt->ops;
2452
	struct desc_struct cs, ss;
2453
	u64 msr_data, rcx, rdx;
2454
	int usermode;
X
Xiao Guangrong 已提交
2455
	u16 cs_sel = 0, ss_sel = 0;
2456

2457 2458
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2459 2460
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2461

2462
	setup_syscalls_segments(ctxt, &cs, &ss);
2463

2464
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2465 2466 2467 2468
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2469 2470 2471
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2472 2473
	cs.dpl = 3;
	ss.dpl = 3;
2474
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2475 2476
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2477
		cs_sel = (u16)(msr_data + 16);
2478 2479
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2480
		ss_sel = (u16)(msr_data + 24);
2481 2482
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2483 2484
		break;
	case X86EMUL_MODE_PROT64:
2485
		cs_sel = (u16)(msr_data + 32);
2486 2487
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2488 2489
		ss_sel = cs_sel + 8;
		cs.d = 0;
2490
		cs.l = 1;
2491 2492 2493
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2494 2495
		break;
	}
2496 2497
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2498

2499 2500
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2501

2502 2503
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2504

2505
	return X86EMUL_CONTINUE;
2506 2507
}

2508
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2509 2510 2511 2512 2513 2514 2515
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2516
	return ctxt->ops->cpl(ctxt) > iopl;
2517 2518 2519 2520 2521
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2522
	const struct x86_emulate_ops *ops = ctxt->ops;
2523
	struct desc_struct tr_seg;
2524
	u32 base3;
2525
	int r;
2526
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2527
	unsigned mask = (1 << len) - 1;
2528
	unsigned long base;
2529

2530
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2531
	if (!tr_seg.p)
2532
		return false;
2533
	if (desc_limit_scaled(&tr_seg) < 103)
2534
		return false;
2535 2536 2537 2538
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2539
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2540 2541
	if (r != X86EMUL_CONTINUE)
		return false;
2542
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2543
		return false;
2544
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2555 2556 2557
	if (ctxt->perm_ok)
		return true;

2558 2559
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2560
			return false;
2561 2562 2563

	ctxt->perm_ok = true;

2564 2565 2566
	return true;
}

2567 2568 2569
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2570
	tss->ip = ctxt->_eip;
2571
	tss->flag = ctxt->eflags;
2572 2573 2574 2575 2576 2577 2578 2579
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2580

2581 2582 2583 2584 2585
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2586 2587 2588 2589 2590 2591
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2592
	u8 cpl;
2593

2594
	ctxt->_eip = tss->ip;
2595
	ctxt->eflags = tss->flag | 2;
2596 2597 2598 2599 2600 2601 2602 2603
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2604 2605 2606 2607 2608

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2609 2610 2611 2612 2613
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2614

2615 2616
	cpl = tss->cs & 3;

2617
	/*
G
Guo Chao 已提交
2618
	 * Now load segment descriptors. If fault happens at this stage
2619 2620
	 * it is handled in a context of new task
	 */
2621
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2622
					X86_TRANSFER_TASK_SWITCH, NULL);
2623 2624
	if (ret != X86EMUL_CONTINUE)
		return ret;
2625
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2626
					X86_TRANSFER_TASK_SWITCH, NULL);
2627 2628
	if (ret != X86EMUL_CONTINUE)
		return ret;
2629
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2630
					X86_TRANSFER_TASK_SWITCH, NULL);
2631 2632
	if (ret != X86EMUL_CONTINUE)
		return ret;
2633
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2634
					X86_TRANSFER_TASK_SWITCH, NULL);
2635 2636
	if (ret != X86EMUL_CONTINUE)
		return ret;
2637
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2638
					X86_TRANSFER_TASK_SWITCH, NULL);
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2649
	const struct x86_emulate_ops *ops = ctxt->ops;
2650 2651
	struct tss_segment_16 tss_seg;
	int ret;
2652
	u32 new_tss_base = get_desc_base(new_desc);
2653

2654
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2655
			    &ctxt->exception);
2656
	if (ret != X86EMUL_CONTINUE)
2657 2658
		return ret;

2659
	save_state_to_tss16(ctxt, &tss_seg);
2660

2661
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2662
			     &ctxt->exception);
2663
	if (ret != X86EMUL_CONTINUE)
2664 2665
		return ret;

2666
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2667
			    &ctxt->exception);
2668
	if (ret != X86EMUL_CONTINUE)
2669 2670 2671 2672 2673
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2674
		ret = ops->write_std(ctxt, new_tss_base,
2675 2676
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2677
				     &ctxt->exception);
2678
		if (ret != X86EMUL_CONTINUE)
2679 2680 2681
			return ret;
	}

2682
	return load_state_from_tss16(ctxt, &tss_seg);
2683 2684 2685 2686 2687
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2688
	/* CR3 and ldt selector are not saved intentionally */
2689
	tss->eip = ctxt->_eip;
2690
	tss->eflags = ctxt->eflags;
2691 2692 2693 2694 2695 2696 2697 2698
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2699

2700 2701 2702 2703 2704 2705
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2706 2707 2708 2709 2710 2711
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2712
	u8 cpl;
2713

2714
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2715
		return emulate_gp(ctxt, 0);
2716
	ctxt->_eip = tss->eip;
2717
	ctxt->eflags = tss->eflags | 2;
2718 2719

	/* General purpose registers */
2720 2721 2722 2723 2724 2725 2726 2727
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2728 2729 2730

	/*
	 * SDM says that segment selectors are loaded before segment
2731 2732
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2733
	 */
2734 2735 2736 2737 2738 2739 2740
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2741

2742 2743 2744 2745 2746
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2747
	if (ctxt->eflags & X86_EFLAGS_VM) {
2748
		ctxt->mode = X86EMUL_MODE_VM86;
2749 2750
		cpl = 3;
	} else {
2751
		ctxt->mode = X86EMUL_MODE_PROT32;
2752 2753
		cpl = tss->cs & 3;
	}
2754

2755 2756 2757 2758
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2759
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
2760
					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
2761 2762
	if (ret != X86EMUL_CONTINUE)
		return ret;
2763
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2764
					X86_TRANSFER_TASK_SWITCH, NULL);
2765 2766
	if (ret != X86EMUL_CONTINUE)
		return ret;
2767
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2768
					X86_TRANSFER_TASK_SWITCH, NULL);
2769 2770
	if (ret != X86EMUL_CONTINUE)
		return ret;
2771
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2772
					X86_TRANSFER_TASK_SWITCH, NULL);
2773 2774
	if (ret != X86EMUL_CONTINUE)
		return ret;
2775
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2776
					X86_TRANSFER_TASK_SWITCH, NULL);
2777 2778
	if (ret != X86EMUL_CONTINUE)
		return ret;
2779
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
2780
					X86_TRANSFER_TASK_SWITCH, NULL);
2781 2782
	if (ret != X86EMUL_CONTINUE)
		return ret;
2783
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
2784
					X86_TRANSFER_TASK_SWITCH, NULL);
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2795
	const struct x86_emulate_ops *ops = ctxt->ops;
2796 2797
	struct tss_segment_32 tss_seg;
	int ret;
2798
	u32 new_tss_base = get_desc_base(new_desc);
2799 2800
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2801

2802
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2803
			    &ctxt->exception);
2804
	if (ret != X86EMUL_CONTINUE)
2805 2806
		return ret;

2807
	save_state_to_tss32(ctxt, &tss_seg);
2808

2809 2810 2811
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2812
	if (ret != X86EMUL_CONTINUE)
2813 2814
		return ret;

2815
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2816
			    &ctxt->exception);
2817
	if (ret != X86EMUL_CONTINUE)
2818 2819 2820 2821 2822
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2823
		ret = ops->write_std(ctxt, new_tss_base,
2824 2825
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2826
				     &ctxt->exception);
2827
		if (ret != X86EMUL_CONTINUE)
2828 2829 2830
			return ret;
	}

2831
	return load_state_from_tss32(ctxt, &tss_seg);
2832 2833 2834
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2835
				   u16 tss_selector, int idt_index, int reason,
2836
				   bool has_error_code, u32 error_code)
2837
{
2838
	const struct x86_emulate_ops *ops = ctxt->ops;
2839 2840
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2841
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2842
	ulong old_tss_base =
2843
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2844
	u32 desc_limit;
2845
	ulong desc_addr;
2846 2847 2848

	/* FIXME: old_tss_base == ~0 ? */

2849
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2850 2851
	if (ret != X86EMUL_CONTINUE)
		return ret;
2852
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2853 2854 2855 2856 2857
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2858 2859 2860 2861 2862
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
2863 2864
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
2881 2882
	}

2883 2884 2885 2886
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2887
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2888 2889 2890 2891
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2892
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2893 2894 2895 2896 2897 2898
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2899
	   note that old_tss_sel is not used after this point */
2900 2901 2902 2903
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2904
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2905 2906
				     old_tss_base, &next_tss_desc);
	else
2907
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2908
				     old_tss_base, &next_tss_desc);
2909 2910
	if (ret != X86EMUL_CONTINUE)
		return ret;
2911 2912 2913 2914 2915 2916

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2917
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2918 2919
	}

2920
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2921
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2922

2923
	if (has_error_code) {
2924 2925 2926
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2927
		ret = em_push(ctxt);
2928 2929
	}

2930 2931 2932 2933
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2934
			 u16 tss_selector, int idt_index, int reason,
2935
			 bool has_error_code, u32 error_code)
2936 2937 2938
{
	int rc;

2939
	invalidate_registers(ctxt);
2940 2941
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2942

2943
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2944
				     has_error_code, error_code);
2945

2946
	if (rc == X86EMUL_CONTINUE) {
2947
		ctxt->eip = ctxt->_eip;
2948 2949
		writeback_registers(ctxt);
	}
2950

2951
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2952 2953
}

2954 2955
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2956
{
2957
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2958

2959 2960
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
2961 2962
}

2963 2964 2965 2966 2967 2968
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2969
	al = ctxt->dst.val;
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2987
	ctxt->dst.val = al;
2988
	/* Set PF, ZF, SF */
2989 2990 2991
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2992
	fastop(ctxt, em_or);
2993 2994 2995 2996 2997 2998 2999 3000
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3023 3024 3025 3026 3027 3028 3029 3030 3031
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3032 3033 3034 3035 3036
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3037 3038 3039 3040

	return X86EMUL_CONTINUE;
}

3041 3042
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3043
	int rc;
3044 3045 3046
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3047 3048 3049
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3050 3051 3052
	return em_push(ctxt);
}

3053 3054 3055 3056 3057
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3058 3059 3060
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3061

3062
	old_eip = ctxt->_eip;
3063
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3064

3065
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3066 3067
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP, &new_desc);
3068
	if (rc != X86EMUL_CONTINUE)
3069
		return rc;
3070

3071
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3072 3073
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3074

3075
	ctxt->src.val = old_cs;
3076
	rc = em_push(ctxt);
3077
	if (rc != X86EMUL_CONTINUE)
3078
		goto fail;
3079

3080
	ctxt->src.val = old_eip;
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
	if (rc != X86EMUL_CONTINUE)
		goto fail;
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	return rc;

3091 3092
}

3093 3094 3095
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3096
	unsigned long eip;
3097

3098 3099 3100 3101
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3102 3103
	if (rc != X86EMUL_CONTINUE)
		return rc;
3104
	rsp_increment(ctxt, ctxt->src.val);
3105 3106 3107
	return X86EMUL_CONTINUE;
}

3108 3109 3110
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3111 3112
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3113 3114

	/* Write back the memory destination with implicit LOCK prefix. */
3115 3116
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3117 3118 3119
	return X86EMUL_CONTINUE;
}

3120 3121
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3122
	ctxt->dst.val = ctxt->src2.val;
3123
	return fastop(ctxt, em_imul);
3124 3125
}

3126 3127
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3128 3129
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3130
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3131
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3132 3133 3134 3135

	return X86EMUL_CONTINUE;
}

3136 3137 3138 3139
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3140
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3141 3142
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3143 3144 3145
	return X86EMUL_CONTINUE;
}

3146 3147 3148 3149
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3150
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3151
		return emulate_gp(ctxt, 0);
3152 3153
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3154 3155 3156
	return X86EMUL_CONTINUE;
}

3157 3158
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3159
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3160 3161 3162
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3198
		BUG();
B
Borislav Petkov 已提交
3199 3200 3201 3202
	}
	return X86EMUL_CONTINUE;
}

3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3231 3232 3233 3234
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3235 3236 3237
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3238 3239 3240 3241 3242 3243 3244 3245 3246
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3247
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3248 3249
		return emulate_gp(ctxt, 0);

3250 3251
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3252 3253 3254
	return X86EMUL_CONTINUE;
}

3255 3256
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3257
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3258 3259
		return emulate_ud(ctxt);

3260
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3261 3262
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3263 3264 3265 3266 3267
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3268
	u16 sel = ctxt->src.val;
3269

3270
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3271 3272
		return emulate_ud(ctxt);

3273
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3274 3275 3276
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3277 3278
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3279 3280
}

A
Avi Kivity 已提交
3281 3282 3283 3284 3285 3286 3287 3288 3289
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3290 3291 3292 3293 3294 3295 3296 3297 3298
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3299 3300
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3301 3302 3303
	int rc;
	ulong linear;

3304
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3305
	if (rc == X86EMUL_CONTINUE)
3306
		ctxt->ops->invlpg(ctxt, linear);
3307
	/* Disable writeback. */
3308
	ctxt->dst.type = OP_NONE;
3309 3310 3311
	return X86EMUL_CONTINUE;
}

3312 3313 3314 3315 3316 3317 3318 3319 3320 3321
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3322 3323
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
3324
	int rc = ctxt->ops->fix_hypercall(ctxt);
3325 3326 3327 3328 3329

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3330
	ctxt->_eip = ctxt->eip;
3331
	/* Disable writeback. */
3332
	ctxt->dst.type = OP_NONE;
3333 3334 3335
	return X86EMUL_CONTINUE;
}

3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3365
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3366 3367 3368 3369
{
	struct desc_ptr desc_ptr;
	int rc;

3370 3371
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3372
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3373
			     &desc_ptr.size, &desc_ptr.address,
3374
			     ctxt->op_bytes);
3375 3376
	if (rc != X86EMUL_CONTINUE)
		return rc;
3377 3378 3379
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
	    is_noncanonical_address(desc_ptr.address))
		return emulate_gp(ctxt, 0);
3380 3381 3382 3383
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3384
	/* Disable writeback. */
3385
	ctxt->dst.type = OP_NONE;
3386 3387 3388
	return X86EMUL_CONTINUE;
}

3389 3390 3391 3392 3393
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3394
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3395 3396 3397
{
	int rc;

3398 3399
	rc = ctxt->ops->fix_hypercall(ctxt);

3400
	/* Disable writeback. */
3401
	ctxt->dst.type = OP_NONE;
3402 3403 3404 3405 3406
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3407
	return em_lgdt_lidt(ctxt, false);
3408 3409 3410 3411
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3412 3413
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3414
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3415 3416 3417 3418 3419 3420
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3421 3422
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3423 3424 3425
	return X86EMUL_CONTINUE;
}

3426 3427
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3428 3429
	int rc = X86EMUL_CONTINUE;

3430
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3431
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3432
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3433
		rc = jmp_rel(ctxt, ctxt->src.val);
3434

3435
	return rc;
3436 3437 3438 3439
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3440 3441
	int rc = X86EMUL_CONTINUE;

3442
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3443
		rc = jmp_rel(ctxt, ctxt->src.val);
3444

3445
	return rc;
3446 3447
}

3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3485 3486 3487 3488
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3489 3490
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3491
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3492 3493 3494 3495
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3496 3497 3498
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3511 3512
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3513 3514
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3515 3516 3517
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3533 3534 3535 3536 3537 3538
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3539 3540 3541 3542 3543 3544
static int em_movsxd(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = (s32) ctxt->src.val;
	return X86EMUL_CONTINUE;
}

3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3559
	if (!valid_cr(ctxt->modrm_reg))
3560 3561 3562 3563 3564 3565 3566
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3567 3568
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3569
	u64 efer = 0;
3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3587
		u64 cr4;
3588 3589 3590 3591
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3592 3593
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3594 3595 3596 3597 3598 3599 3600 3601 3602 3603

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3604 3605
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
N
Nadav Amit 已提交
3606
			rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
3607 3608 3609 3610 3611 3612 3613

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3614
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3626 3627 3628 3629
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3630
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3631 3632 3633 3634 3635 3636 3637

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3638
	int dr = ctxt->modrm_reg;
3639 3640 3641 3642 3643
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3644
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3645 3646 3647
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

3648 3649 3650 3651 3652 3653 3654
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
3655
		return emulate_db(ctxt);
3656
	}
3657 3658 3659 3660 3661 3662

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3663 3664
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3665 3666 3667 3668 3669 3670 3671

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3672 3673 3674 3675
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3676
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3677 3678 3679 3680 3681 3682 3683 3684 3685

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3686
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3687 3688

	/* Valid physical address? */
3689
	if (rax & 0xffff000000000000ULL)
3690 3691 3692 3693 3694
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3695 3696
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3697
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3698

3699
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3700 3701 3702 3703 3704
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3705 3706
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3707
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3708
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3709

3710
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3711
	    ctxt->ops->check_pmc(ctxt, rcx))
3712 3713 3714 3715 3716
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3717 3718
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3719 3720
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3721 3722 3723 3724 3725 3726 3727
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3728 3729
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3730 3731 3732 3733 3734
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3735
#define D(_y) { .flags = (_y) }
3736 3737 3738
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3739
#define N    D(NotImpl)
3740
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3741 3742
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3743
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
3744
#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
3745
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3746
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3747
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3748
#define II(_f, _e, _i) \
3749
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3750
#define IIP(_f, _e, _i, _p) \
3751 3752
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3753
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3754

3755
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3756
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3757
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3758
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3759 3760
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3761

3762 3763 3764
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3765

3766 3767 3768 3769 3770 3771
static const struct opcode group7_rm0[] = {
	N,
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
	N, N, N, N, N, N,
};

3772
static const struct opcode group7_rm1[] = {
3773 3774
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3775 3776 3777
	N, N, N, N, N, N,
};

3778
static const struct opcode group7_rm3[] = {
3779
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3780
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3781 3782 3783 3784 3785 3786
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3787
};
3788

3789
static const struct opcode group7_rm7[] = {
3790
	N,
3791
	DIP(SrcNone, rdtscp, check_rdtsc),
3792 3793
	N, N, N, N, N, N,
};
3794

3795
static const struct opcode group1[] = {
3796 3797 3798 3799 3800 3801 3802 3803
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3804 3805
};

3806
static const struct opcode group1A[] = {
3807
	I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
3808 3809
};

3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3821
static const struct opcode group3[] = {
3822 3823
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3824 3825
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3826 3827
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3828 3829
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3830 3831
};

3832
static const struct opcode group4[] = {
3833 3834
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3835 3836 3837
	N, N, N, N, N, N,
};

3838
static const struct opcode group5[] = {
3839 3840
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3841
	I(SrcMem | NearBranch,			em_call_near_abs),
3842
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
3843
	I(SrcMem | NearBranch,			em_jmp_abs),
3844 3845
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
	I(SrcMem | Stack,			em_push), D(Undefined),
3846 3847
};

3848
static const struct opcode group6[] = {
3849 3850
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3851
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3852
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3853 3854 3855
	N, N, N, N,
};

3856
static const struct group_dual group7 = { {
3857 3858
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3859 3860 3861 3862 3863
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3864
}, {
3865
	EXT(0, group7_rm0),
3866
	EXT(0, group7_rm1),
3867
	N, EXT(0, group7_rm3),
3868 3869 3870
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3871 3872
} };

3873
static const struct opcode group8[] = {
3874
	N, N, N, N,
3875 3876 3877 3878
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3879 3880
};

3881
static const struct group_dual group9 = { {
3882
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3883 3884 3885 3886
}, {
	N, N, N, N, N, N, N, N,
} };

3887
static const struct opcode group11[] = {
3888
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3889
	X7(D(Undefined)),
3890 3891
};

3892
static const struct gprefix pfx_0f_ae_7 = {
3893
	I(SrcMem | ByteOp, em_clflush), N, N, N,
3894 3895 3896 3897 3898 3899 3900 3901
};

static const struct group_dual group15 = { {
	N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
}, {
	N, N, N, N, N, N, N, N,
} };

3902
static const struct gprefix pfx_0f_6f_0f_7f = {
3903
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3904 3905
};

3906 3907 3908 3909
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

3910
static const struct gprefix pfx_0f_2b = {
3911
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
3912 3913
};

3914
static const struct gprefix pfx_0f_28_0f_29 = {
3915
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3916 3917
};

3918 3919 3920 3921
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

3922
static const struct escape escape_d9 = { {
3923
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
3965
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3985 3986 3987 3988
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

3989 3990 3991 3992
static const struct mode_dual mode_dual_63 = {
	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
};

3993
static const struct opcode opcode_table[256] = {
3994
	/* 0x00 - 0x07 */
3995
	F6ALU(Lock, em_add),
3996 3997
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3998
	/* 0x08 - 0x0F */
3999
	F6ALU(Lock | PageTable, em_or),
4000 4001
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
4002
	/* 0x10 - 0x17 */
4003
	F6ALU(Lock, em_adc),
4004 4005
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4006
	/* 0x18 - 0x1F */
4007
	F6ALU(Lock, em_sbb),
4008 4009
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4010
	/* 0x20 - 0x27 */
4011
	F6ALU(Lock | PageTable, em_and), N, N,
4012
	/* 0x28 - 0x2F */
4013
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4014
	/* 0x30 - 0x37 */
4015
	F6ALU(Lock, em_xor), N, N,
4016
	/* 0x38 - 0x3F */
4017
	F6ALU(NoWrite, em_cmp), N, N,
4018
	/* 0x40 - 0x4F */
4019
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4020
	/* 0x50 - 0x57 */
4021
	X8(I(SrcReg | Stack, em_push)),
4022
	/* 0x58 - 0x5F */
4023
	X8(I(DstReg | Stack, em_pop)),
4024
	/* 0x60 - 0x67 */
4025 4026
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
4027
	N, MD(ModRM, &mode_dual_63),
4028 4029
	N, N, N, N,
	/* 0x68 - 0x6F */
4030 4031
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4032 4033
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4034
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4035
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4036
	/* 0x70 - 0x7F */
4037
	X16(D(SrcImmByte | NearBranch)),
4038
	/* 0x80 - 0x87 */
4039 4040 4041 4042
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
4043
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4044
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4045
	/* 0x88 - 0x8F */
4046
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4047
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4048
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4049 4050 4051
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4052
	/* 0x90 - 0x97 */
4053
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4054
	/* 0x98 - 0x9F */
4055
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4056
	I(SrcImmFAddr | No64, em_call_far), N,
4057
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4058 4059
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4060
	/* 0xA0 - 0xA7 */
4061
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4062
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4063
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
4064
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
4065
	/* 0xA8 - 0xAF */
4066
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4067 4068
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4069
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4070
	/* 0xB0 - 0xB7 */
4071
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4072
	/* 0xB8 - 0xBF */
4073
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4074
	/* 0xC0 - 0xC7 */
4075
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4076 4077
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4078 4079
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4080
	G(ByteOp, group11), G(0, group11),
4081
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4082
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4083 4084
	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps, em_ret_far),
4085
	D(ImplicitOps), DI(SrcImmByte, intn),
4086
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4087
	/* 0xD0 - 0xD7 */
4088 4089
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4090
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4091 4092
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4093
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4094
	/* 0xD8 - 0xDF */
4095
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4096
	/* 0xE0 - 0xE7 */
4097 4098
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4099 4100
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4101
	/* 0xE8 - 0xEF */
4102 4103 4104
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4105 4106
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4107
	/* 0xF0 - 0xF7 */
4108
	N, DI(ImplicitOps, icebp), N, N,
4109 4110
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4111
	/* 0xF8 - 0xFF */
4112 4113
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4114 4115 4116
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4117
static const struct opcode twobyte_table[256] = {
4118
	/* 0x00 - 0x0F */
4119
	G(0, group6), GD(0, &group7), N, N,
4120
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4121
	II(ImplicitOps | Priv, em_clts, clts), N,
4122
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4123
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4124
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4125
	N, N, N, N, N, N, N, N,
4126 4127
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4128
	/* 0x20 - 0x2F */
4129 4130 4131 4132 4133 4134
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4135
	N, N, N, N,
4136 4137
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4138
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4139
	N, N, N, N,
4140
	/* 0x30 - 0x3F */
4141
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4142
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4143
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4144
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4145 4146
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4147
	N, N,
4148 4149
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4150
	X16(D(DstReg | SrcMem | ModRM)),
4151 4152 4153
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4154 4155 4156 4157
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4158
	/* 0x70 - 0x7F */
4159 4160 4161 4162
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4163
	/* 0x80 - 0x8F */
4164
	X16(D(SrcImm | NearBranch)),
4165
	/* 0x90 - 0x9F */
4166
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4167
	/* 0xA0 - 0xA7 */
4168
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4169 4170
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4171 4172
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4173
	/* 0xA8 - 0xAF */
4174
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4175
	DI(ImplicitOps, rsm),
4176
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4177 4178
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4179
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4180
	/* 0xB0 - 0xB7 */
4181
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4182
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4183
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4184 4185
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4186
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4187 4188
	/* 0xB8 - 0xBF */
	N, N,
4189
	G(BitOp, group8),
4190 4191
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4192
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4193
	/* 0xC0 - 0xC7 */
4194
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4195
	N, ID(0, &instr_dual_0f_c3),
4196
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4197 4198
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4199 4200 4201
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4202 4203
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4204 4205 4206 4207
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4208 4209 4210 4211 4212 4213 4214 4215
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4216
static const struct gprefix three_byte_0f_38_f0 = {
4217
	ID(0, &instr_dual_0f_38_f0), N, N, N
4218 4219 4220
};

static const struct gprefix three_byte_0f_38_f1 = {
4221
	ID(0, &instr_dual_0f_38_f1), N, N, N
4222 4223 4224 4225 4226 4227 4228 4229 4230
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4231 4232 4233
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4234 4235
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4236 4237
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4238 4239
};

4240 4241 4242 4243 4244
#undef D
#undef N
#undef G
#undef GD
#undef I
4245
#undef GP
4246
#undef EXT
4247
#undef MD
N
Nadav Amit 已提交
4248
#undef ID
4249

4250
#undef D2bv
4251
#undef D2bvIP
4252
#undef I2bv
4253
#undef I2bvIP
4254
#undef I6ALU
4255

4256
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4257 4258 4259
{
	unsigned size;

4260
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4273
	op->addr.mem.ea = ctxt->_eip;
4274 4275 4276
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4277
		op->val = insn_fetch(s8, ctxt);
4278 4279
		break;
	case 2:
4280
		op->val = insn_fetch(s16, ctxt);
4281 4282
		break;
	case 4:
4283
		op->val = insn_fetch(s32, ctxt);
4284
		break;
4285 4286 4287
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4306 4307 4308 4309 4310 4311 4312
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4313
		decode_register_operand(ctxt, op);
4314 4315
		break;
	case OpImmUByte:
4316
		rc = decode_imm(ctxt, op, 1, false);
4317 4318
		break;
	case OpMem:
4319
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4320 4321 4322
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4323
		if (ctxt->d & BitOp)
4324 4325 4326
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4327
	case OpMem64:
4328
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4329
		goto mem_common;
4330 4331 4332
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4333
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4334 4335 4336
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4355 4356 4357 4358
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4359
			register_address(ctxt, VCPU_REGS_RDI);
4360 4361
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4362
		op->count = 1;
4363 4364 4365 4366
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4367
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4368 4369
		fetch_register_operand(op);
		break;
4370
	case OpCL:
4371
		op->type = OP_IMM;
4372
		op->bytes = 1;
4373
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4374 4375 4376 4377 4378
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
4379
		op->type = OP_IMM;
4380 4381 4382 4383 4384 4385
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4386 4387 4388
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4389 4390
	case OpMem8:
		ctxt->memop.bytes = 1;
4391
		if (ctxt->memop.type == OP_REG) {
4392 4393
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4394 4395
			fetch_register_operand(&ctxt->memop);
		}
4396
		goto mem_common;
4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4413
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4414
		op->addr.mem.seg = ctxt->seg_override;
4415
		op->val = 0;
4416
		op->count = 1;
4417
		break;
P
Paolo Bonzini 已提交
4418 4419 4420 4421
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4422
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4423 4424
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4425
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4426 4427
		op->val = 0;
		break;
4428 4429 4430 4431 4432 4433 4434 4435 4436
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4437
	case OpES:
4438
		op->type = OP_IMM;
4439 4440 4441
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
4442
		op->type = OP_IMM;
4443 4444 4445
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
4446
		op->type = OP_IMM;
4447 4448 4449
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
4450
		op->type = OP_IMM;
4451 4452 4453
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
4454
		op->type = OP_IMM;
4455 4456 4457
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
4458
		op->type = OP_IMM;
4459 4460
		op->val = VCPU_SREG_GS;
		break;
4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4472
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4473 4474 4475
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4476
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4477
	bool op_prefix = false;
B
Bandan Das 已提交
4478
	bool has_seg_override = false;
4479
	struct opcode opcode;
4480

4481 4482
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4483
	ctxt->_eip = ctxt->eip;
4484 4485
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4486
	ctxt->opcode_len = 1;
4487
	if (insn_len > 0)
4488
		memcpy(ctxt->fetch.data, insn, insn_len);
4489
	else {
4490
		rc = __do_insn_fetch_bytes(ctxt, 1);
4491 4492 4493
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4511
		return EMULATION_FAILED;
4512 4513
	}

4514 4515
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4516 4517 4518

	/* Legacy prefixes. */
	for (;;) {
4519
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4520
		case 0x66:	/* operand-size override */
4521
			op_prefix = true;
4522
			/* switch between 2/4 bytes */
4523
			ctxt->op_bytes = def_op_bytes ^ 6;
4524 4525 4526 4527
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4528
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4529 4530
			else
				/* switch between 2/4 bytes */
4531
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4532 4533 4534 4535 4536
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4537 4538
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4539 4540 4541
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4542 4543
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4544 4545 4546 4547
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4548
			ctxt->rex_prefix = ctxt->b;
4549 4550
			continue;
		case 0xf0:	/* LOCK */
4551
			ctxt->lock_prefix = 1;
4552 4553 4554
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4555
			ctxt->rep_prefix = ctxt->b;
4556 4557 4558 4559 4560 4561 4562
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4563
		ctxt->rex_prefix = 0;
4564 4565 4566 4567 4568
	}

done_prefixes:

	/* REX prefix. */
4569 4570
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4571 4572

	/* Opcode byte(s). */
4573
	opcode = opcode_table[ctxt->b];
4574
	/* Two-byte opcode? */
4575
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4576
		ctxt->opcode_len = 2;
4577
		ctxt->b = insn_fetch(u8, ctxt);
4578
		opcode = twobyte_table[ctxt->b];
4579 4580 4581 4582 4583 4584 4585

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4586
	}
4587
	ctxt->d = opcode.flags;
4588

4589 4590 4591
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4592 4593
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4594
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
4595 4596 4597
		ctxt->d = NotImpl;
	}

4598 4599
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4600
		case Group:
4601
			goffset = (ctxt->modrm >> 3) & 7;
4602 4603 4604
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4605 4606
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4607 4608 4609 4610 4611
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4612
			goffset = ctxt->modrm & 7;
4613
			opcode = opcode.u.group[goffset];
4614 4615
			break;
		case Prefix:
4616
			if (ctxt->rep_prefix && op_prefix)
4617
				return EMULATION_FAILED;
4618
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4619 4620 4621 4622 4623 4624 4625
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4626 4627 4628 4629 4630 4631
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4632 4633 4634 4635 4636 4637
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
4638 4639 4640 4641 4642 4643
		case ModeDual:
			if (ctxt->mode == X86EMUL_MODE_PROT64)
				opcode = opcode.u.mdual->mode64;
			else
				opcode = opcode.u.mdual->mode32;
			break;
4644
		default:
4645
			return EMULATION_FAILED;
4646
		}
4647

4648
		ctxt->d &= ~(u64)GroupMask;
4649
		ctxt->d |= opcode.flags;
4650 4651
	}

4652 4653 4654 4655
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4656
	ctxt->execute = opcode.u.execute;
4657

4658 4659 4660
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4661
	if (unlikely(ctxt->d &
4662 4663
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
4664 4665 4666 4667 4668 4669
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4670

4671 4672
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4673

4674 4675 4676 4677 4678 4679
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
4680

4681 4682 4683 4684 4685 4686 4687
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

4688 4689 4690
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

4691 4692 4693 4694 4695
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4696

4697
	/* ModRM and SIB bytes. */
4698
	if (ctxt->d & ModRM) {
4699
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4700 4701 4702 4703
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4704
	} else if (ctxt->d & MemAbs)
4705
		rc = decode_abs(ctxt, &ctxt->memop);
4706 4707 4708
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4709 4710
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4711

B
Bandan Das 已提交
4712
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4713 4714 4715 4716 4717

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4718
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4719 4720 4721
	if (rc != X86EMUL_CONTINUE)
		goto done;

4722 4723 4724 4725
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4726
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4727 4728 4729
	if (rc != X86EMUL_CONTINUE)
		goto done;

4730
	/* Decode and fetch the destination operand: register or memory. */
4731
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4732

4733
	if (ctxt->rip_relative)
4734 4735
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
4736

4737
done:
4738
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4739 4740
}

4741 4742 4743 4744 4745
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4746 4747 4748 4749 4750 4751 4752 4753 4754
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4755 4756 4757
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4758
		 ((ctxt->eflags & EFLG_ZF) == 0))
4759
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4760 4761 4762 4763 4764 4765
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4779
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4795 4796 4797
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4798 4799
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4800
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4801 4802 4803
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4804
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4805 4806
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4807 4808
	return X86EMUL_CONTINUE;
}
4809

4810 4811
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4812 4813
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4814 4815 4816 4817 4818 4819

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4820
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4821
{
4822
	const struct x86_emulate_ops *ops = ctxt->ops;
4823
	int rc = X86EMUL_CONTINUE;
4824
	int saved_dst_type = ctxt->dst.type;
4825

4826
	ctxt->mem_read.pos = 0;
4827

4828 4829
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4830
		rc = emulate_ud(ctxt);
4831 4832 4833
		goto done;
	}

4834
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4835
		rc = emulate_ud(ctxt);
4836 4837 4838
		goto done;
	}

4839 4840 4841 4842 4843 4844 4845
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4846

4847 4848 4849
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4850
			goto done;
4851
		}
A
Avi Kivity 已提交
4852

4853 4854
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4855
			goto done;
4856
		}
4857

4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4871

4872
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4873 4874 4875 4876 4877
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4878

4879 4880 4881 4882 4883 4884
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

4885 4886
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4887 4888 4889 4890
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4891
			goto done;
4892
		}
4893

4894
		/* Do instruction specific permission checks */
4895
		if (ctxt->d & CheckPerm) {
4896 4897 4898 4899 4900
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4901
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4912
				ctxt->eflags &= ~EFLG_RF;
4913 4914
				goto done;
			}
4915 4916 4917
		}
	}

4918 4919 4920
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4921
		if (rc != X86EMUL_CONTINUE)
4922
			goto done;
4923
		ctxt->src.orig_val64 = ctxt->src.val64;
4924 4925
	}

4926 4927 4928
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4929 4930 4931 4932
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4933
	if ((ctxt->d & DstMask) == ImplicitOps)
4934 4935 4936
		goto special_insn;


4937
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4938
		/* optimisation - avoid slow emulated read if Mov */
4939 4940
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4941 4942 4943 4944
		if (rc != X86EMUL_CONTINUE) {
			if (rc == X86EMUL_PROPAGATE_FAULT &&
			    ctxt->exception.vector == PF_VECTOR)
				ctxt->exception.error_code |= PFERR_WRITE_MASK;
4945
			goto done;
4946
		}
4947
	}
4948
	ctxt->dst.orig_val = ctxt->dst.val;
4949

4950 4951
special_insn:

4952
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4953
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4954
					      X86_ICPT_POST_MEMACCESS);
4955 4956 4957 4958
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4959 4960 4961 4962
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4963

4964
	if (ctxt->execute) {
4965 4966 4967 4968 4969 4970 4971
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4972
		rc = ctxt->execute(ctxt);
4973 4974 4975 4976 4977
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4978
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4979
		goto twobyte_insn;
4980 4981
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4982

4983
	switch (ctxt->b) {
4984
	case 0x70 ... 0x7f: /* jcc (short) */
4985
		if (test_cc(ctxt->b, ctxt->eflags))
4986
			rc = jmp_rel(ctxt, ctxt->src.val);
4987
		break;
N
Nitin A Kamble 已提交
4988
	case 0x8d: /* lea r16/r32, m */
4989
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4990
		break;
4991
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4992
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4993 4994 4995
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4996
		break;
4997
	case 0x98: /* cbw/cwde/cdqe */
4998 4999 5000 5001
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5002 5003
		}
		break;
5004
	case 0xcc:		/* int3 */
5005 5006
		rc = emulate_int(ctxt, 3);
		break;
5007
	case 0xcd:		/* int n */
5008
		rc = emulate_int(ctxt, ctxt->src.val);
5009 5010
		break;
	case 0xce:		/* into */
5011 5012
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
5013
		break;
5014
	case 0xe9: /* jmp rel */
5015
	case 0xeb: /* jmp rel short */
5016
		rc = jmp_rel(ctxt, ctxt->src.val);
5017
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5018
		break;
5019
	case 0xf4:              /* hlt */
5020
		ctxt->ops->halt(ctxt);
5021
		break;
5022 5023 5024 5025 5026 5027 5028
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
5029 5030 5031
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
5032 5033 5034 5035 5036 5037
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
5038 5039
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5040
	}
5041

5042 5043 5044
	if (rc != X86EMUL_CONTINUE)
		goto done;

5045
writeback:
5046 5047 5048 5049 5050 5051
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5052 5053 5054 5055 5056
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5057

5058 5059 5060 5061
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
5062
	ctxt->dst.type = saved_dst_type;
5063

5064
	if ((ctxt->d & SrcMask) == SrcSI)
5065
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5066

5067
	if ((ctxt->d & DstMask) == DstDI)
5068
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5069

5070
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5071
		unsigned int count;
5072
		struct read_cache *r = &ctxt->io_read;
5073 5074 5075 5076
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5077
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5078

5079 5080 5081 5082 5083
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5084
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5085 5086 5087 5088 5089 5090
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5091
				ctxt->mem_read.end = 0;
5092
				writeback_registers(ctxt);
5093 5094 5095
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5096
		}
5097
		ctxt->eflags &= ~EFLG_RF;
5098
	}
5099

5100
	ctxt->eip = ctxt->_eip;
5101 5102

done:
5103 5104
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5105
		ctxt->have_exception = true;
5106
	}
5107 5108 5109
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5110 5111 5112
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5113
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5114 5115

twobyte_insn:
5116
	switch (ctxt->b) {
5117
	case 0x09:		/* wbinvd */
5118
		(ctxt->ops->wbinvd)(ctxt);
5119 5120
		break;
	case 0x08:		/* invd */
5121 5122
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5123
	case 0x1f:		/* nop */
5124 5125
		break;
	case 0x20: /* mov cr, reg */
5126
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5127
		break;
A
Avi Kivity 已提交
5128
	case 0x21: /* mov from dr to reg */
5129
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5130 5131
		break;
	case 0x40 ... 0x4f:	/* cmov */
5132 5133 5134 5135
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
5136
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5137
		break;
5138
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5139
		if (test_cc(ctxt->b, ctxt->eflags))
5140
			rc = jmp_rel(ctxt, ctxt->src.val);
5141
		break;
5142
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5143
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5144
		break;
A
Avi Kivity 已提交
5145
	case 0xb6 ... 0xb7:	/* movzx */
5146
		ctxt->dst.bytes = ctxt->op_bytes;
5147
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5148
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5149 5150
		break;
	case 0xbe ... 0xbf:	/* movsx */
5151
		ctxt->dst.bytes = ctxt->op_bytes;
5152
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5153
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5154
		break;
5155 5156
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5157
	}
5158

5159 5160
threebyte_insn:

5161 5162 5163
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5164 5165 5166
	goto writeback;

cannot_emulate:
5167
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5168
}
5169 5170 5171 5172 5173 5174 5175 5176 5177 5178

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}