emulate.c 146.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2
/******************************************************************************
3
 * emulate.c
A
Avi Kivity 已提交
4 5 6 7 8 9
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
10
 * privileged instructions:
A
Avi Kivity 已提交
11 12
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
13
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
14 15 16 17 18 19 20
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

21
#include <linux/kvm_host.h>
22
#include "kvm_cache_regs.h"
23
#include "kvm_emulate.h"
24
#include <linux/stringify.h>
25
#include <asm/debugreg.h>
26
#include <asm/nospec-branch.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30
#include "mmu.h"
31
#include "pmu.h"
32

33 34 35
/*
 * Operand types
 */
36 37 38 39 40 41 42 43 44
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
45 46 47
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
48
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
49 50 51 52 53 54 55
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
56 57 58 59 60 61
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
62
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
63
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
64
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
65 66
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
67 68

#define OpBits             5  /* Width of operand field */
69
#define OpMask             ((1ull << OpBits) - 1)
70

A
Avi Kivity 已提交
71 72 73 74 75 76 77 78 79 80
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
81
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
82
/* Destination operand type. */
83 84 85 86 87 88 89
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
90
#define DstMem16    (OpMem16 << DstShift)
91 92
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
93
#define DstAccLo    (OpAccLo << DstShift)
94
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
95
/* Source operand type. */
96 97 98 99 100 101 102 103 104 105 106 107
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
108
#define SrcXLat     (OpXLat << SrcShift)
109 110 111 112
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
113
#define SrcImm64    (OpImm64 << SrcShift)
114
#define SrcDX       (OpDX << SrcShift)
115
#define SrcMem8     (OpMem8 << SrcShift)
116
#define SrcAccHi    (OpAccHi << SrcShift)
117
#define SrcMask     (OpMask << SrcShift)
118 119 120 121 122 123 124 125 126
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
127
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
128
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
129
#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
130
#define Sse         (1<<18)     /* SSE Vector instruction */
131 132 133 134
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
135
/* Misc flags */
136
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
137
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
138
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
139
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
140
#define Undefined   (1<<25) /* No Such Instruction */
141
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
142
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
143
#define No64	    (1<<28)
144
#define PageTable   (1 << 29)   /* instruction used to write page table */
145
#define NotImpl     (1 << 30)   /* instruction is not implemented */
146
/* Source 2 operand type */
147
#define Src2Shift   (31)
148
#define Src2None    (OpNone << Src2Shift)
149
#define Src2Mem     (OpMem << Src2Shift)
150 151 152 153
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
154 155 156 157 158 159
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
160
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
161
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
162
#define AlignMask   ((u64)7 << 41)
163
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
164 165 166
#define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
#define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
167
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
168
#define NoWrite     ((u64)1 << 45)  /* No writeback */
169
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
170
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
171 172
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
173
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
174
#define NearBranch  ((u64)1 << 52)  /* Near branches */
175
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
176
#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
177
#define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
A
Avi Kivity 已提交
178

179
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
180

181 182 183 184 185 186 187 188
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
189

190 191 192
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

193
struct opcode {
194 195
	u64 flags : 56;
	u64 intercept : 8;
196
	union {
197
		int (*execute)(struct x86_emulate_ctxt *ctxt);
198 199 200
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
201
		const struct escape *esc;
202
		const struct instr_dual *idual;
203
		const struct mode_dual *mdual;
204
		void (*fastop)(struct fastop *fake);
205
	} u;
206
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
207 208 209 210 211
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
212 213
};

214 215 216 217 218 219 220
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

221 222 223 224 225
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

226 227 228 229 230
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

231 232 233 234 235
struct mode_dual {
	struct opcode mode32;
	struct opcode mode64;
};

236 237
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a

238 239 240 241 242 243 244
enum x86_transfer_type {
	X86_TRANSFER_NONE,
	X86_TRANSFER_CALL_JMP,
	X86_TRANSFER_RET,
	X86_TRANSFER_TASK_SWITCH,
};

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
281 282 283 284
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
285 286
#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
		     X86_EFLAGS_PF|X86_EFLAGS_CF)
A
Avi Kivity 已提交
287

288 289 290 291 292 293
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

294 295 296 297 298 299 300 301 302 303 304 305 306
/*
 * fastop functions have a special calling convention:
 *
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 */
307
static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
308

309
#define __FOP_FUNC(name) \
310 311 312 313
	".align " __stringify(FASTOP_SIZE) " \n\t" \
	".type " name ", @function \n\t" \
	name ":\n\t"

314 315 316 317 318 319 320 321 322
#define FOP_FUNC(name) \
	__FOP_FUNC(#name)

#define __FOP_RET(name) \
	"ret \n\t" \
	".size " name ", .-" name "\n\t"

#define FOP_RET(name) \
	__FOP_RET(#name)
323 324 325 326 327

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
328 329
	    ".align " __stringify(FASTOP_SIZE) " \n\t" \
	    "em_" #op ":\n\t"
330 331 332 333

#define FOP_END \
	    ".popsection")

334 335 336 337
#define __FOPNOP(name) \
	__FOP_FUNC(name) \
	__FOP_RET(name)

338
#define FOPNOP() \
339
	__FOPNOP(__stringify(__UNIQUE_ID(nop)))
340

341
#define FOP1E(op,  dst) \
342 343 344
	__FOP_FUNC(#op "_" #dst) \
	"10: " #op " %" #dst " \n\t" \
	__FOP_RET(#op "_" #dst)
345 346 347

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
348 349 350 351 352 353 354 355 356

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

357 358 359 360 361 362 363 364 365
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

366 367 368 369 370 371 372 373 374
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

375
#define FOP2E(op,  dst, src)	   \
376 377 378
	__FOP_FUNC(#op "_" #dst "_" #src) \
	#op " %" #src ", %" #dst " \n\t" \
	__FOP_RET(#op "_" #dst "_" #src)
379 380 381

#define FASTOP2(op) \
	FOP_START(op) \
382 383 384 385
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
386 387
	FOP_END

388 389 390 391
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
392 393 394
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
395 396
	FOP_END

397 398 399 400 401 402 403 404 405
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

406 407 408 409 410 411 412 413 414
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

415
#define FOP3E(op,  dst, src, src2) \
416 417 418
	__FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
	#op " %" #src2 ", %" #src ", %" #dst " \n\t"\
	__FOP_RET(#op "_" #dst "_" #src "_" #src2)
419 420 421 422 423

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
424 425 426
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
427 428
	FOP_END

429
/* Special case for SETcc - 1 instruction per cc */
430 431 432 433 434
#define FOP_SETCC(op) \
	".align 4 \n\t" \
	".type " #op ", @function \n\t" \
	#op ": \n\t" \
	#op " %al \n\t" \
435
	__FOP_RET(#op)
436

437 438 439 440
asm(".pushsection .fixup, \"ax\"\n"
    ".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret\n"
    ".popsection");
441

442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

461 462 463 464
FOP_START(salc)
FOP_FUNC(salc)
"pushf; sbb %al, %al; popf \n\t"
FOP_RET(salc)
P
Paolo Bonzini 已提交
465 466
FOP_END;

R
Radim Krčmář 已提交
467 468
/*
 * XXX: inoutclob user must know where the argument is being expanded.
469
 *      Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
R
Radim Krčmář 已提交
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
 */
#define asm_safe(insn, inoutclob...) \
({ \
	int _fault = 0; \
 \
	asm volatile("1:" insn "\n" \
	             "2:\n" \
	             ".pushsection .fixup, \"ax\"\n" \
	             "3: movl $1, %[_fault]\n" \
	             "   jmp  2b\n" \
	             ".popsection\n" \
	             _ASM_EXTABLE(1b, 3b) \
	             : [_fault] "+qm"(_fault) inoutclob ); \
 \
	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
})

487 488 489 490 491 492
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
493 494 495 496 497
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
498
		.dst_val    = ctxt->dst.val64,
499 500 501
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
502 503 504
		.next_rip   = ctxt->eip,
	};

505
	return ctxt->ops->intercept(ctxt, &info, stage);
506 507
}

A
Avi Kivity 已提交
508 509 510 511 512
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
static void assign_register(unsigned long *reg, u64 val, int bytes)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (bytes) {
	case 1:
		*(u8 *)reg = (u8)val;
		break;
	case 2:
		*(u16 *)reg = (u16)val;
		break;
	case 4:
		*reg = (u32)val;
		break;	/* 64b: zero-extend */
	case 8:
		*reg = val;
		break;
	}
}

532
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
533
{
534
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
535 536
}

A
Avi Kivity 已提交
537 538 539 540 541 542 543 544 545 546 547
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
548 549 550 551 552
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
553
/* Access/update address held in a register, based on addressing mode. */
554
static inline unsigned long
555
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
556
{
557
	if (ctxt->ad_bytes == sizeof(unsigned long))
558 559
		return reg;
	else
560
		return reg & ad_mask(ctxt);
561 562 563
}

static inline unsigned long
564
register_address(struct x86_emulate_ctxt *ctxt, int reg)
565
{
566
	return address_mask(ctxt, reg_read(ctxt, reg));
567 568
}

569 570 571 572 573
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

574
static inline void
575
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
576
{
577
	ulong *preg = reg_rmw(ctxt, reg);
578

579
	assign_register(preg, *preg + inc, ctxt->ad_bytes);
580 581 582 583
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
584
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
585
}
A
Avi Kivity 已提交
586

587 588 589 590 591 592 593
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

594
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
595 596 597 598
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

599
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
600 601
}

602 603
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
604
{
605
	WARN_ON(vec > 0x1f);
606 607 608
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
609
	return X86EMUL_PROPAGATE_FAULT;
610 611
}

612 613 614 615 616
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

617
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
618
{
619
	return emulate_exception(ctxt, GP_VECTOR, err, true);
620 621
}

622 623 624 625 626
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

627
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
628
{
629
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
630 631
}

632
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
633
{
634
	return emulate_exception(ctxt, TS_VECTOR, err, true);
635 636
}

637 638
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
639
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
640 641
}

A
Avi Kivity 已提交
642 643 644 645 646
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

667 668 669 670 671 672 673 674 675 676 677
static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
{
	return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
}

static inline bool emul_is_noncanonical_address(u64 la,
						struct x86_emulate_ctxt *ctxt)
{
	return get_canonical(la, ctxt_virt_addr_bits(ctxt)) != la;
}

678 679 680 681 682 683
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
684 685
 * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
 * 512 bytes of data must be aligned to a 16 byte boundary.
686
 */
687
static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
688
{
689
	u64 alignment = ctxt->d & AlignMask;
690 691

	if (likely(size < 16))
692
		return 1;
693

694 695 696
	switch (alignment) {
	case Unaligned:
	case Avx:
697
		return 1;
698
	case Aligned16:
699
		return 16;
700 701
	case Aligned:
	default:
702
		return size;
703
	}
704 705
}

706 707 708 709
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
710
				       enum x86emul_mode mode, ulong *linear)
711
{
712 713
	struct desc_struct desc;
	bool usable;
714
	ulong la;
715
	u32 lim;
716
	u16 sel;
717
	u8  va_bits;
718

719
	la = seg_base(ctxt, addr.seg) + addr.ea;
720
	*max_size = 0;
721
	switch (mode) {
722
	case X86EMUL_MODE_PROT64:
723
		*linear = la;
724 725
		va_bits = ctxt_virt_addr_bits(ctxt);
		if (get_canonical(la, va_bits) != la)
726
			goto bad;
727

728
		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
729 730
		if (size > *max_size)
			goto bad;
731 732
		break;
	default:
733
		*linear = la = (u32)la;
734 735
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
736 737
		if (!usable)
			goto bad;
738 739 740
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
741 742
			goto bad;
		/* unreadable code segment */
743
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
744 745
			goto bad;
		lim = desc_limit_scaled(&desc);
746
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
747
			/* expand-down segment */
748
			if (addr.ea <= lim)
749 750 751
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
752 753
		if (addr.ea > lim)
			goto bad;
754 755 756 757 758 759 760
		if (lim == 0xffffffff)
			*max_size = ~0u;
		else {
			*max_size = (u64)lim + 1 - addr.ea;
			if (size > *max_size)
				goto bad;
		}
761 762
		break;
	}
763
	if (la & (insn_alignment(ctxt, size) - 1))
764
		return emulate_gp(ctxt, 0);
765
	return X86EMUL_CONTINUE;
766 767
bad:
	if (addr.seg == VCPU_SREG_SS)
768
		return emulate_ss(ctxt, 0);
769
	else
770
		return emulate_gp(ctxt, 0);
771 772
}

773 774 775 776 777
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
778
	unsigned max_size;
779 780
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
781 782
}

783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
803 804
}

805 806 807 808
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;
809
	int rc;
810 811

#ifdef CONFIG_X86_64
812 813 814
	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
		if (cs_desc->l) {
			u64 efer = 0;
815

816 817 818 819 820
			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				mode = X86EMUL_MODE_PROT64;
		} else
			mode = X86EMUL_MODE_PROT32; /* temporary value */
821 822 823 824
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
825 826 827 828
	rc = assign_eip(ctxt, dst, mode);
	if (rc == X86EMUL_CONTINUE)
		ctxt->mode = mode;
	return rc;
829 830 831 832 833 834
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
835

836 837 838
static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
			      void *data, unsigned size)
{
839
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
840 841 842 843 844 845
}

static int linear_write_system(struct x86_emulate_ctxt *ctxt,
			       ulong linear, void *data,
			       unsigned int size)
{
846
	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
847 848
}

849 850 851 852 853
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
854 855 856
	int rc;
	ulong linear;

857
	rc = linearize(ctxt, addr, size, false, &linear);
858 859
	if (rc != X86EMUL_CONTINUE)
		return rc;
860
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
861 862
}

863 864 865 866 867 868 869 870 871 872 873
static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
			       struct segmented_address addr,
			       void *data,
			       unsigned int size)
{
	int rc;
	ulong linear;

	rc = linearize(ctxt, addr, size, true, &linear);
	if (rc != X86EMUL_CONTINUE)
		return rc;
874
	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
875 876
}

877
/*
878
 * Prefetch the remaining bytes of the instruction without crossing page
879 880
 * boundary if they are not in fetch_cache yet.
 */
881
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
882 883
{
	int rc;
884
	unsigned size, max_size;
885
	unsigned long linear;
886
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
887
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
888 889
					   .ea = ctxt->eip + cur_size };

890 891 892 893 894 895 896 897 898 899
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
900 901
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
902 903 904
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

905
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
906
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
907 908 909 910 911 912 913 914

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
915 916
		return emulate_gp(ctxt, 0);

917
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
918 919 920
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
921
	ctxt->fetch.end += size;
922
	return X86EMUL_CONTINUE;
923 924
}

925 926
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
927
{
928 929 930 931
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
932 933
	else
		return X86EMUL_CONTINUE;
934 935
}

936
/* Fetch next part of the instruction being emulated. */
937
#define insn_fetch(_type, _ctxt)					\
938 939 940
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
941 942
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
943
	ctxt->_eip += sizeof(_type);					\
944
	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
945
	ctxt->fetch.ptr += sizeof(_type);				\
946
	_x;								\
947 948
})

949
#define insn_fetch_arr(_arr, _size, _ctxt)				\
950 951
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
952 953
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
954
	ctxt->_eip += (_size);						\
955 956
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
957 958
})

959 960 961 962 963
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
964
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
965
			     int byteop)
A
Avi Kivity 已提交
966 967
{
	void *p;
968
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
969 970

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
971 972 973
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
974 975 976 977
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
978
			   struct segmented_address addr,
A
Avi Kivity 已提交
979 980 981 982 983 984 985
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
986
	rc = segmented_read_std(ctxt, addr, size, 2);
987
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
988
		return rc;
989
	addr.ea += 2;
990
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
991 992 993
	return rc;
}

994 995 996 997 998 999 1000 1001 1002 1003
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

1004 1005
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
1006 1007
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
1008

1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1034 1035
FASTOP2(xadd);

1036 1037
FASTOP2R(cmp, cmp_r);

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsf);
}

static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsr);
}

1054
static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1055
{
1056 1057
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1058

1059
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1060 1061
	asm("push %[flags]; popf; " CALL_NOSPEC
	    : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
1062
	return rc;
1063 1064
}

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

1083 1084 1085 1086 1087
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1088
	kvm_fpu_get();
1089
	asm volatile("fninit");
1090
	kvm_fpu_put();
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1101
	kvm_fpu_get();
1102
	asm volatile("fnstcw %0": "+m"(fcw));
1103
	kvm_fpu_put();
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

1117
	kvm_fpu_get();
1118
	asm volatile("fnstsw %0": "+m"(fsw));
1119
	kvm_fpu_put();
1120 1121 1122 1123 1124 1125

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1126
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1127
				    struct operand *op)
1128
{
1129
	unsigned reg = ctxt->modrm_reg;
1130

1131 1132
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1133

1134
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1135 1136 1137
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
1138
		kvm_read_sse_reg(reg, &op->vec_val);
A
Avi Kivity 已提交
1139 1140
		return;
	}
A
Avi Kivity 已提交
1141 1142 1143 1144 1145 1146 1147
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1148

1149
	op->type = OP_REG;
1150 1151 1152
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1153
	fetch_register_operand(op);
1154 1155 1156
	op->orig_val = op->val;
}

1157 1158 1159 1160 1161 1162
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1163
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1164
			struct operand *op)
1165 1166
{
	u8 sib;
B
Bandan Das 已提交
1167
	int index_reg, base_reg, scale;
1168
	int rc = X86EMUL_CONTINUE;
1169
	ulong modrm_ea = 0;
1170

B
Bandan Das 已提交
1171 1172 1173
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1174

B
Bandan Das 已提交
1175
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1176
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1177
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1178
	ctxt->modrm_seg = VCPU_SREG_DS;
1179

1180
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1181
		op->type = OP_REG;
1182
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1183
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1184
				ctxt->d & ByteOp);
1185
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1186 1187
			op->type = OP_XMM;
			op->bytes = 16;
1188
			op->addr.xmm = ctxt->modrm_rm;
1189
			kvm_read_sse_reg(ctxt->modrm_rm, &op->vec_val);
A
Avi Kivity 已提交
1190 1191
			return rc;
		}
A
Avi Kivity 已提交
1192 1193 1194
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1195
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1196 1197
			return rc;
		}
1198
		fetch_register_operand(op);
1199 1200 1201
		return rc;
	}

1202 1203
	op->type = OP_MEM;

1204
	if (ctxt->ad_bytes == 2) {
1205 1206 1207 1208
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1209 1210

		/* 16-bit ModR/M decode. */
1211
		switch (ctxt->modrm_mod) {
1212
		case 0:
1213
			if (ctxt->modrm_rm == 6)
1214
				modrm_ea += insn_fetch(u16, ctxt);
1215 1216
			break;
		case 1:
1217
			modrm_ea += insn_fetch(s8, ctxt);
1218 1219
			break;
		case 2:
1220
			modrm_ea += insn_fetch(u16, ctxt);
1221 1222
			break;
		}
1223
		switch (ctxt->modrm_rm) {
1224
		case 0:
1225
			modrm_ea += bx + si;
1226 1227
			break;
		case 1:
1228
			modrm_ea += bx + di;
1229 1230
			break;
		case 2:
1231
			modrm_ea += bp + si;
1232 1233
			break;
		case 3:
1234
			modrm_ea += bp + di;
1235 1236
			break;
		case 4:
1237
			modrm_ea += si;
1238 1239
			break;
		case 5:
1240
			modrm_ea += di;
1241 1242
			break;
		case 6:
1243
			if (ctxt->modrm_mod != 0)
1244
				modrm_ea += bp;
1245 1246
			break;
		case 7:
1247
			modrm_ea += bx;
1248 1249
			break;
		}
1250 1251 1252
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1253
		modrm_ea = (u16)modrm_ea;
1254 1255
	} else {
		/* 32/64-bit ModR/M decode. */
1256
		if ((ctxt->modrm_rm & 7) == 4) {
1257
			sib = insn_fetch(u8, ctxt);
1258 1259 1260 1261
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1262
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1263
				modrm_ea += insn_fetch(s32, ctxt);
1264
			else {
1265
				modrm_ea += reg_read(ctxt, base_reg);
1266
				adjust_modrm_seg(ctxt, base_reg);
1267 1268 1269 1270
				/* Increment ESP on POP [ESP] */
				if ((ctxt->d & IncSP) &&
				    base_reg == VCPU_REGS_RSP)
					modrm_ea += ctxt->op_bytes;
1271
			}
1272
			if (index_reg != 4)
1273
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1274
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1275
			modrm_ea += insn_fetch(s32, ctxt);
1276
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1277
				ctxt->rip_relative = 1;
1278 1279
		} else {
			base_reg = ctxt->modrm_rm;
1280
			modrm_ea += reg_read(ctxt, base_reg);
1281 1282
			adjust_modrm_seg(ctxt, base_reg);
		}
1283
		switch (ctxt->modrm_mod) {
1284
		case 1:
1285
			modrm_ea += insn_fetch(s8, ctxt);
1286 1287
			break;
		case 2:
1288
			modrm_ea += insn_fetch(s32, ctxt);
1289 1290 1291
			break;
		}
	}
1292
	op->addr.mem.ea = modrm_ea;
1293 1294 1295
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1296 1297 1298 1299 1300
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1301
		      struct operand *op)
1302
{
1303
	int rc = X86EMUL_CONTINUE;
1304

1305
	op->type = OP_MEM;
1306
	switch (ctxt->ad_bytes) {
1307
	case 2:
1308
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1309 1310
		break;
	case 4:
1311
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1312 1313
		break;
	case 8:
1314
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1315 1316 1317 1318 1319 1320
		break;
	}
done:
	return rc;
}

1321
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1322
{
1323
	long sv = 0, mask;
1324

1325
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1326
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1327

1328 1329 1330 1331
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1332 1333
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1334

1335 1336
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1337
	}
1338 1339

	/* only subword offset */
1340
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1341 1342
}

1343 1344
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1345
{
1346
	int rc;
1347
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1348

1349 1350
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1351

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1364 1365
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1366

1367 1368 1369 1370 1371
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1372 1373 1374
	int rc;
	ulong linear;

1375
	rc = linearize(ctxt, addr, size, false, &linear);
1376 1377
	if (rc != X86EMUL_CONTINUE)
		return rc;
1378
	return read_emulated(ctxt, linear, data, size);
1379 1380 1381 1382 1383 1384 1385
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1386 1387 1388
	int rc;
	ulong linear;

1389
	rc = linearize(ctxt, addr, size, true, &linear);
1390 1391
	if (rc != X86EMUL_CONTINUE)
		return rc;
1392 1393
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1394 1395 1396 1397 1398 1399 1400
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1401 1402 1403
	int rc;
	ulong linear;

1404
	rc = linearize(ctxt, addr, size, true, &linear);
1405 1406
	if (rc != X86EMUL_CONTINUE)
		return rc;
1407 1408
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1409 1410
}

1411 1412 1413 1414
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1415
	struct read_cache *rc = &ctxt->io_read;
1416

1417 1418
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1419
		unsigned int count = ctxt->rep_prefix ?
1420
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1421
		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1422 1423
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1424
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1425 1426 1427
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1428
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1429 1430
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1431 1432
	}

1433
	if (ctxt->rep_prefix && (ctxt->d & String) &&
1434
	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1435 1436 1437 1438 1439 1440 1441 1442
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1443 1444
	return 1;
}
A
Avi Kivity 已提交
1445

1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
1458
	return linear_read_system(ctxt, addr, desc, sizeof(*desc));
1459 1460
}

1461 1462 1463
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1464
	const struct x86_emulate_ops *ops = ctxt->ops;
1465
	u32 base3 = 0;
1466

1467 1468
	if (selector & 1 << 2) {
		struct desc_struct desc;
1469 1470
		u16 sel;

1471
		memset(dt, 0, sizeof(*dt));
1472 1473
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1474
			return;
1475

1476
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1477
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1478
	} else
1479
		ops->get_gdt(ctxt, dt);
1480
}
1481

1482 1483
static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
			      u16 selector, ulong *desc_addr_p)
1484 1485 1486 1487
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1488

1489
	get_descriptor_table_ptr(ctxt, selector, &dt);
1490

1491 1492
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1493

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
	addr = dt.address + index * 8;

#ifdef CONFIG_X86_64
	if (addr >> 32 != 0) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (!(efer & EFER_LMA))
			addr &= (u32)-1;
	}
#endif

	*desc_addr_p = addr;
	return X86EMUL_CONTINUE;
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
{
	int rc;

	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
	if (rc != X86EMUL_CONTINUE)
		return rc;

1521
	return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1522
}
1523

1524 1525 1526 1527
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
1528
	int rc;
1529
	ulong addr;
A
Avi Kivity 已提交
1530

1531 1532 1533
	rc = get_descriptor_ptr(ctxt, selector, &addr);
	if (rc != X86EMUL_CONTINUE)
		return rc;
A
Avi Kivity 已提交
1534

1535
	return linear_write_system(ctxt, addr, desc, sizeof(*desc));
1536
}
1537

1538
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1539
				     u16 selector, int seg, u8 cpl,
1540
				     enum x86_transfer_type transfer,
1541
				     struct desc_struct *desc)
1542
{
1543
	struct desc_struct seg_desc, old_desc;
1544
	u8 dpl, rpl;
1545 1546 1547
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1548
	ulong desc_addr;
1549
	int ret;
1550
	u16 dummy;
1551
	u32 base3 = 0;
1552

1553
	memset(&seg_desc, 0, sizeof(seg_desc));
1554

1555 1556 1557
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1558
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1559 1560
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1561 1562 1563 1564 1565 1566 1567 1568 1569
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1570 1571
	}

1572 1573
	rpl = selector & 3;

1574 1575 1576 1577
	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
	if (null_selector) {
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
			goto exception;

		if (seg == VCPU_SREG_SS) {
			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
				goto exception;

			/*
			 * ctxt->ops->set_segment expects the CPL to be in
			 * SS.DPL, so fake an expand-up 32-bit data segment.
			 */
			seg_desc.type = 3;
			seg_desc.p = 1;
			seg_desc.s = 1;
			seg_desc.dpl = cpl;
			seg_desc.d = 1;
			seg_desc.g = 1;
		}

		/* Skip all following checks */
1600
		goto load;
1601
	}
1602

1603
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1604 1605 1606 1607
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1608 1609
	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
							   GP_VECTOR;
1610

G
Guo Chao 已提交
1611
	/* can't load system descriptor into segment selector */
1612 1613 1614
	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
		if (transfer == X86_TRANSFER_CALL_JMP)
			return X86EMUL_UNHANDLEABLE;
1615
		goto exception;
1616
	}
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1633
		break;
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1647 1648 1649 1650 1651 1652 1653 1654 1655
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1656 1657
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1658
		break;
1659 1660 1661
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1662 1663 1664 1665 1666 1667
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1668 1669 1670 1671 1672 1673
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1674
		/*
1675 1676 1677
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1678
		 */
1679 1680 1681 1682
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1683
		break;
1684 1685 1686 1687
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
1688 1689 1690 1691 1692 1693 1694
		if (!(seg_desc.type & 1)) {
			seg_desc.type |= 1;
			ret = write_segment_descriptor(ctxt, selector,
						       &seg_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;
		}
1695
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1696
		ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1697 1698
		if (ret != X86EMUL_CONTINUE)
			return ret;
1699 1700
		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
				((u64)base3 << 32), ctxt))
1701
			return emulate_gp(ctxt, 0);
1702 1703
	}
load:
1704
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1705 1706
	if (desc)
		*desc = seg_desc;
1707 1708
	return X86EMUL_CONTINUE;
exception:
1709
	return emulate_exception(ctxt, err_vec, err_code, true);
1710 1711
}

1712 1713 1714 1715
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730

	/*
	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
	 * they can load it at CPL<3 (Intel's manual says only LSS can,
	 * but it's wrong).
	 *
	 * However, the Intel manual says that putting IST=1/DPL=3 in
	 * an interrupt gate will result in SS=3 (the AMD manual instead
	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
	 * and only forbid it here.
	 */
	if (seg == VCPU_SREG_SS && selector == 3 &&
	    ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_exception(ctxt, GP_VECTOR, 0, true);

1731 1732
	return __load_segment_descriptor(ctxt, selector, seg, cpl,
					 X86_TRANSFER_NONE, NULL);
1733 1734
}

1735 1736
static void write_register_operand(struct operand *op)
{
1737
	return assign_register(op->addr.reg, op->val, op->bytes);
1738 1739
}

1740
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1741
{
1742
	switch (op->type) {
1743
	case OP_REG:
1744
		write_register_operand(op);
A
Avi Kivity 已提交
1745
		break;
1746
	case OP_MEM:
1747
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1748 1749 1750 1751 1752 1753 1754
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1755 1756 1757
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1758
		break;
1759
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1760 1761 1762 1763
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1764
		break;
A
Avi Kivity 已提交
1765
	case OP_XMM:
1766
		kvm_write_sse_reg(op->addr.xmm, &op->vec_val);
A
Avi Kivity 已提交
1767
		break;
A
Avi Kivity 已提交
1768
	case OP_MM:
1769
		kvm_write_mmx_reg(op->addr.mm, &op->mm_val);
A
Avi Kivity 已提交
1770
		break;
1771 1772
	case OP_NONE:
		/* no writeback */
1773
		break;
1774
	default:
1775
		break;
A
Avi Kivity 已提交
1776
	}
1777 1778
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1779

1780
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1781
{
1782
	struct segmented_address addr;
1783

1784
	rsp_increment(ctxt, -bytes);
1785
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1786 1787
	addr.seg = VCPU_SREG_SS;

1788 1789 1790 1791 1792
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1793
	/* Disable writeback. */
1794
	ctxt->dst.type = OP_NONE;
1795
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1796
}
1797

1798 1799 1800 1801
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1802
	struct segmented_address addr;
1803

1804
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1805
	addr.seg = VCPU_SREG_SS;
1806
	rc = segmented_read(ctxt, addr, dest, len);
1807 1808 1809
	if (rc != X86EMUL_CONTINUE)
		return rc;

1810
	rsp_increment(ctxt, len);
1811
	return rc;
1812 1813
}

1814 1815
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1816
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1817 1818
}

1819
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1820
			void *dest, int len)
1821 1822
{
	int rc;
1823
	unsigned long val, change_mask;
1824
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1825
	int cpl = ctxt->ops->cpl(ctxt);
1826

1827
	rc = emulate_pop(ctxt, &val, len);
1828 1829
	if (rc != X86EMUL_CONTINUE)
		return rc;
1830

1831 1832 1833 1834
	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1835

1836 1837 1838 1839 1840
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
1841
			change_mask |= X86_EFLAGS_IOPL;
1842
		if (cpl <= iopl)
1843
			change_mask |= X86_EFLAGS_IF;
1844 1845
		break;
	case X86EMUL_MODE_VM86:
1846 1847
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1848
		change_mask |= X86_EFLAGS_IF;
1849 1850
		break;
	default: /* real mode */
1851
		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1852
		break;
1853
	}
1854 1855 1856 1857 1858

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1859 1860
}

1861 1862
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1863 1864 1865 1866
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1867 1868
}

A
Avi Kivity 已提交
1869 1870 1871 1872 1873
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1874
	ulong rbp;
A
Avi Kivity 已提交
1875 1876 1877 1878

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1879 1880
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1881 1882
	if (rc != X86EMUL_CONTINUE)
		return rc;
1883
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1884
		      stack_mask(ctxt));
1885 1886
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1887 1888 1889 1890
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1891 1892
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1893
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1894
		      stack_mask(ctxt));
1895
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1896 1897
}

1898
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1899
{
1900 1901
	int seg = ctxt->src2.val;

1902
	ctxt->src.val = get_segment_selector(ctxt, seg);
1903 1904 1905 1906
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1907

1908
	return em_push(ctxt);
1909 1910
}

1911
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1912
{
1913
	int seg = ctxt->src2.val;
1914 1915
	unsigned long selector;
	int rc;
1916

1917
	rc = emulate_pop(ctxt, &selector, 2);
1918 1919 1920
	if (rc != X86EMUL_CONTINUE)
		return rc;

1921 1922
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1923 1924
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
1925

1926
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1927
	return rc;
1928 1929
}

1930
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1931
{
1932
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1933 1934
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1935

1936 1937
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1938
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1939

1940
		rc = em_push(ctxt);
1941 1942
		if (rc != X86EMUL_CONTINUE)
			return rc;
1943

1944
		++reg;
1945 1946
	}

1947
	return rc;
1948 1949
}

1950 1951
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1952
	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
1953 1954 1955
	return em_push(ctxt);
}

1956
static int em_popa(struct x86_emulate_ctxt *ctxt)
1957
{
1958 1959
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1960
	u32 val;
1961

1962 1963
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1964
			rsp_increment(ctxt, ctxt->op_bytes);
1965 1966
			--reg;
		}
1967

1968
		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
1969 1970
		if (rc != X86EMUL_CONTINUE)
			break;
1971
		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
1972
		--reg;
1973
	}
1974
	return rc;
1975 1976
}

1977
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1978
{
1979
	const struct x86_emulate_ops *ops = ctxt->ops;
1980
	int rc;
1981 1982 1983 1984 1985 1986
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1987
	ctxt->src.val = ctxt->eflags;
1988
	rc = em_push(ctxt);
1989 1990
	if (rc != X86EMUL_CONTINUE)
		return rc;
1991

1992
	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
1993

1994
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1995
	rc = em_push(ctxt);
1996 1997
	if (rc != X86EMUL_CONTINUE)
		return rc;
1998

1999
	ctxt->src.val = ctxt->_eip;
2000
	rc = em_push(ctxt);
2001 2002 2003
	if (rc != X86EMUL_CONTINUE)
		return rc;

2004
	ops->get_idt(ctxt, &dt);
2005 2006 2007 2008

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

2009
	rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2010 2011 2012
	if (rc != X86EMUL_CONTINUE)
		return rc;

2013
	rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2014 2015 2016
	if (rc != X86EMUL_CONTINUE)
		return rc;

2017
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2018 2019 2020
	if (rc != X86EMUL_CONTINUE)
		return rc;

2021
	ctxt->_eip = eip;
2022 2023 2024 2025

	return rc;
}

2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2037
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2038 2039 2040
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2041
		return __emulate_int_real(ctxt, irq);
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2052
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2053
{
2054 2055 2056 2057
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
2058 2059 2060 2061 2062
	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
			     X86_EFLAGS_AC | X86_EFLAGS_ID |
W
Wanpeng Li 已提交
2063
			     X86_EFLAGS_FIXED;
2064 2065
	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
				  X86_EFLAGS_VIP;
2066

2067
	/* TODO: Add stack limit check */
2068

2069
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2070

2071 2072
	if (rc != X86EMUL_CONTINUE)
		return rc;
2073

2074 2075
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2076

2077
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2078

2079 2080
	if (rc != X86EMUL_CONTINUE)
		return rc;
2081

2082
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2083

2084 2085
	if (rc != X86EMUL_CONTINUE)
		return rc;
2086

2087
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2088

2089 2090
	if (rc != X86EMUL_CONTINUE)
		return rc;
2091

2092
	ctxt->_eip = temp_eip;
2093

2094
	if (ctxt->op_bytes == 4)
2095
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2096
	else if (ctxt->op_bytes == 2) {
2097 2098
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2099
	}
2100 2101

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
W
Wanpeng Li 已提交
2102
	ctxt->eflags |= X86_EFLAGS_FIXED;
2103
	ctxt->ops->set_nmi_mask(ctxt, false);
2104 2105

	return rc;
2106 2107
}

2108
static int em_iret(struct x86_emulate_ctxt *ctxt)
2109
{
2110 2111
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2112
		return emulate_iret_real(ctxt);
2113 2114 2115 2116
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2117
	default:
2118 2119
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2120 2121 2122
	}
}

2123 2124 2125
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2126 2127
	unsigned short sel;
	struct desc_struct new_desc;
2128 2129
	u8 cpl = ctxt->ops->cpl(ctxt);

2130
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2131

2132 2133
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP,
2134
				       &new_desc);
2135 2136 2137
	if (rc != X86EMUL_CONTINUE)
		return rc;

2138
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2139 2140 2141 2142
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2143
	return rc;
2144 2145
}

2146
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2147
{
2148 2149
	return assign_eip_near(ctxt, ctxt->src.val);
}
2150

2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2162
	return rc;
2163 2164
}

2165
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2166
{
2167
	u64 old = ctxt->dst.orig_val64;
2168

2169 2170 2171
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2172 2173 2174 2175
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2176
		ctxt->eflags &= ~X86_EFLAGS_ZF;
2177
	} else {
2178 2179
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2180

2181
		ctxt->eflags |= X86_EFLAGS_ZF;
2182
	}
2183
	return X86EMUL_CONTINUE;
2184 2185
}

2186 2187
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2188 2189 2190 2191 2192 2193 2194 2195
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2196 2197
}

2198
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2199 2200
{
	int rc;
2201
	unsigned long eip, cs;
2202
	int cpl = ctxt->ops->cpl(ctxt);
2203
	struct desc_struct new_desc;
2204

2205
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2206
	if (rc != X86EMUL_CONTINUE)
2207
		return rc;
2208
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2209
	if (rc != X86EMUL_CONTINUE)
2210
		return rc;
2211 2212 2213
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2214 2215
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_RET,
2216 2217 2218
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2219
	rc = assign_eip_far(ctxt, eip, &new_desc);
2220 2221 2222 2223
	/* Error handling is not implemented. */
	if (rc != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2224 2225 2226
	return rc;
}

2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2238 2239 2240
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2241 2242
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2243
	ctxt->src.orig_val = ctxt->src.val;
2244
	ctxt->src.val = ctxt->dst.orig_val;
2245
	fastop(ctxt, em_cmp);
2246

2247
	if (ctxt->eflags & X86_EFLAGS_ZF) {
2248 2249
		/* Success: write back to memory; no update of EAX */
		ctxt->src.type = OP_NONE;
2250 2251 2252
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
2253 2254 2255 2256
		ctxt->src.type = OP_REG;
		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		ctxt->src.val = ctxt->dst.orig_val;
		/* Create write-cycle to dest by writing the same value */
2257
		ctxt->dst.val = ctxt->dst.orig_val;
2258 2259 2260 2261
	}
	return X86EMUL_CONTINUE;
}

2262
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2263
{
2264
	int seg = ctxt->src2.val;
2265 2266 2267
	unsigned short sel;
	int rc;

2268
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2269

2270
	rc = load_segment_descriptor(ctxt, sel, seg);
2271 2272 2273
	if (rc != X86EMUL_CONTINUE)
		return rc;

2274
	ctxt->dst.val = ctxt->src.val;
2275 2276 2277
	return rc;
}

2278 2279
static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
{
2280
#ifdef CONFIG_X86_64
2281
	return ctxt->ops->guest_has_long_mode(ctxt);
2282 2283 2284
#else
	return false;
#endif
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
}

static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
{
	desc->g    = (flags >> 23) & 1;
	desc->d    = (flags >> 22) & 1;
	desc->l    = (flags >> 21) & 1;
	desc->avl  = (flags >> 20) & 1;
	desc->p    = (flags >> 15) & 1;
	desc->dpl  = (flags >> 13) & 3;
	desc->s    = (flags >> 12) & 1;
	desc->type = (flags >>  8) & 15;
}

2299 2300
static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
			   int n)
2301 2302 2303 2304 2305
{
	struct desc_struct desc;
	int offset;
	u16 selector;

2306
	selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
2307 2308 2309 2310 2311 2312

	if (n < 3)
		offset = 0x7f84 + n * 12;
	else
		offset = 0x7f2c + (n - 3) * 12;

2313 2314 2315
	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
2316 2317 2318 2319
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
	return X86EMUL_CONTINUE;
}

2320
#ifdef CONFIG_X86_64
2321 2322
static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
			   int n)
2323 2324 2325 2326 2327 2328 2329 2330
{
	struct desc_struct desc;
	int offset;
	u16 selector;
	u32 base3;

	offset = 0x7e00 + n * 16;

2331 2332 2333 2334 2335
	selector =                GET_SMSTATE(u16, smstate, offset);
	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
	base3 =                   GET_SMSTATE(u32, smstate, offset + 12);
2336 2337 2338 2339

	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
	return X86EMUL_CONTINUE;
}
2340
#endif
2341 2342

static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
2343
				    u64 cr0, u64 cr3, u64 cr4)
2344 2345
{
	int bad;
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
	u64 pcid;

	/* In order to later set CR4.PCIDE, CR3[11:0] must be zero.  */
	pcid = 0;
	if (cr4 & X86_CR4_PCIDE) {
		pcid = cr3 & 0xfff;
		cr3 &= ~0xfff;
	}

	bad = ctxt->ops->set_cr(ctxt, 3, cr3);
	if (bad)
		return X86EMUL_UNHANDLEABLE;
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375

	/*
	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
	 * Then enable protected mode.	However, PCID cannot be enabled
	 * if EFER.LMA=0, so set it separately.
	 */
	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	if (cr4 & X86_CR4_PCIDE) {
		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
		if (bad)
			return X86EMUL_UNHANDLEABLE;
2376 2377 2378 2379 2380 2381
		if (pcid) {
			bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
			if (bad)
				return X86EMUL_UNHANDLEABLE;
		}

2382 2383 2384 2385 2386
	}

	return X86EMUL_CONTINUE;
}

2387 2388
static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
			     const char *smstate)
2389 2390 2391 2392
{
	struct desc_struct desc;
	struct desc_ptr dt;
	u16 selector;
2393
	u32 val, cr0, cr3, cr4;
2394 2395
	int i;

2396 2397 2398 2399
	cr0 =                      GET_SMSTATE(u32, smstate, 0x7ffc);
	cr3 =                      GET_SMSTATE(u32, smstate, 0x7ff8);
	ctxt->eflags =             GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
	ctxt->_eip =               GET_SMSTATE(u32, smstate, 0x7ff0);
2400 2401

	for (i = 0; i < 8; i++)
2402
		*reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
2403

2404
	val = GET_SMSTATE(u32, smstate, 0x7fcc);
2405

2406
	if (ctxt->ops->set_dr(ctxt, 6, val))
2407 2408
		return X86EMUL_UNHANDLEABLE;

2409
	val = GET_SMSTATE(u32, smstate, 0x7fc8);
2410

2411
	if (ctxt->ops->set_dr(ctxt, 7, val))
2412
		return X86EMUL_UNHANDLEABLE;
2413

2414 2415 2416 2417
	selector =                 GET_SMSTATE(u32, smstate, 0x7fc4);
	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f64));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f60));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f5c));
2418 2419
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);

2420 2421 2422 2423
	selector =                 GET_SMSTATE(u32, smstate, 0x7fc0);
	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f80));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f7c));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f78));
2424 2425
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);

2426 2427
	dt.address =               GET_SMSTATE(u32, smstate, 0x7f74);
	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f70);
2428 2429
	ctxt->ops->set_gdt(ctxt, &dt);

2430 2431
	dt.address =               GET_SMSTATE(u32, smstate, 0x7f58);
	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f54);
2432 2433 2434
	ctxt->ops->set_idt(ctxt, &dt);

	for (i = 0; i < 6; i++) {
2435
		int r = rsm_load_seg_32(ctxt, smstate, i);
2436 2437 2438 2439
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2440
	cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
2441

2442
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
2443

2444
	return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2445 2446
}

2447
#ifdef CONFIG_X86_64
2448 2449
static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
			     const char *smstate)
2450 2451 2452
{
	struct desc_struct desc;
	struct desc_ptr dt;
2453
	u64 val, cr0, cr3, cr4;
2454 2455
	u32 base3;
	u16 selector;
2456
	int i, r;
2457 2458

	for (i = 0; i < 16; i++)
2459
		*reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
2460

2461 2462
	ctxt->_eip   = GET_SMSTATE(u64, smstate, 0x7f78);
	ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
2463

2464
	val = GET_SMSTATE(u64, smstate, 0x7f68);
2465

2466
	if (ctxt->ops->set_dr(ctxt, 6, val))
2467 2468
		return X86EMUL_UNHANDLEABLE;

2469
	val = GET_SMSTATE(u64, smstate, 0x7f60);
2470

2471
	if (ctxt->ops->set_dr(ctxt, 7, val))
2472
		return X86EMUL_UNHANDLEABLE;
2473

2474 2475 2476 2477 2478
	cr0 =                       GET_SMSTATE(u64, smstate, 0x7f58);
	cr3 =                       GET_SMSTATE(u64, smstate, 0x7f50);
	cr4 =                       GET_SMSTATE(u64, smstate, 0x7f48);
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
	val =                       GET_SMSTATE(u64, smstate, 0x7ed0);
2479 2480 2481

	if (ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA))
		return X86EMUL_UNHANDLEABLE;
2482

2483 2484 2485 2486 2487
	selector =                  GET_SMSTATE(u32, smstate, 0x7e90);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e92) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e94));
	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e98));
	base3 =                     GET_SMSTATE(u32, smstate, 0x7e9c);
2488 2489
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);

2490 2491
	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e84);
	dt.address =                GET_SMSTATE(u64, smstate, 0x7e88);
2492 2493
	ctxt->ops->set_idt(ctxt, &dt);

2494 2495 2496 2497 2498
	selector =                  GET_SMSTATE(u32, smstate, 0x7e70);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e72) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e74));
	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e78));
	base3 =                     GET_SMSTATE(u32, smstate, 0x7e7c);
2499 2500
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);

2501 2502
	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e64);
	dt.address =                GET_SMSTATE(u64, smstate, 0x7e68);
2503 2504
	ctxt->ops->set_gdt(ctxt, &dt);

2505
	r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2506 2507 2508
	if (r != X86EMUL_CONTINUE)
		return r;

2509
	for (i = 0; i < 6; i++) {
2510
		r = rsm_load_seg_64(ctxt, smstate, i);
2511 2512 2513 2514
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2515
	return X86EMUL_CONTINUE;
2516
}
2517
#endif
2518

P
Paolo Bonzini 已提交
2519 2520
static int em_rsm(struct x86_emulate_ctxt *ctxt)
{
2521
	unsigned long cr0, cr4, efer;
2522
	char buf[512];
2523 2524 2525
	u64 smbase;
	int ret;

2526
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
P
Paolo Bonzini 已提交
2527 2528
		return emulate_ud(ctxt);

2529 2530 2531 2532 2533 2534
	smbase = ctxt->ops->get_smbase(ctxt);

	ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
	if (ret != X86EMUL_CONTINUE)
		return X86EMUL_UNHANDLEABLE;

2535 2536 2537
	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
		ctxt->ops->set_nmi_mask(ctxt, false);

2538
	ctxt->ops->exiting_smm(ctxt);
2539

2540 2541
	/*
	 * Get back to real mode, to prepare a safe state in which to load
2542 2543
	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
	 * supports long mode.
2544
	 */
2545 2546 2547 2548
	if (emulator_has_longmode(ctxt)) {
		struct desc_struct cs_desc;

		/* Zero CR4.PCIDE before CR0.PG.  */
2549 2550
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		if (cr4 & X86_CR4_PCIDE)
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);

		/* A 32-bit code segment is required to clear EFER.LMA.  */
		memset(&cs_desc, 0, sizeof(cs_desc));
		cs_desc.type = 0xb;
		cs_desc.s = cs_desc.g = cs_desc.p = 1;
		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
	}

	/* For the 64-bit case, this will clear EFER.LMA.  */
2561 2562 2563
	cr0 = ctxt->ops->get_cr(ctxt, 0);
	if (cr0 & X86_CR0_PE)
		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2564

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
	if (emulator_has_longmode(ctxt)) {
		/* Clear CR4.PAE before clearing EFER.LME. */
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		if (cr4 & X86_CR4_PAE)
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);

		/* And finally go back to 32-bit mode.  */
		efer = 0;
		ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
	}
2575

2576 2577 2578 2579 2580
	/*
	 * Give pre_leave_smm() a chance to make ISA-specific changes to the
	 * vCPU state (e.g. enter guest mode) before loading state from the SMM
	 * state-save area.
	 */
2581
	if (ctxt->ops->pre_leave_smm(ctxt, buf))
2582
		goto emulate_shutdown;
2583

2584
#ifdef CONFIG_X86_64
2585
	if (emulator_has_longmode(ctxt))
2586
		ret = rsm_load_state_64(ctxt, buf);
2587
	else
2588
#endif
2589
		ret = rsm_load_state_32(ctxt, buf);
2590

2591 2592
	if (ret != X86EMUL_CONTINUE)
		goto emulate_shutdown;
2593

2594 2595
	ctxt->ops->post_leave_smm(ctxt);

2596
	return X86EMUL_CONTINUE;
2597 2598 2599 2600

emulate_shutdown:
	ctxt->ops->triple_fault(ctxt);
	return X86EMUL_CONTINUE;
P
Paolo Bonzini 已提交
2601 2602
}

2603
static void
2604
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2605
			struct desc_struct *cs, struct desc_struct *ss)
2606 2607
{
	cs->l = 0;		/* will be adjusted later */
2608
	set_desc_base(cs, 0);	/* flat segment */
2609
	cs->g = 1;		/* 4kb granularity */
2610
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2611 2612 2613
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2614 2615
	cs->p = 1;
	cs->d = 1;
2616
	cs->avl = 0;
2617

2618 2619
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2620 2621 2622
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2623
	ss->d = 1;		/* 32bit stack segment */
2624
	ss->dpl = 0;
2625
	ss->p = 1;
2626 2627
	ss->l = 0;
	ss->avl = 0;
2628 2629
}

2630 2631 2632 2633 2634
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2635
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2636
	return is_guest_vendor_intel(ebx, ecx, edx);
2637 2638
}

2639 2640
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2641
	const struct x86_emulate_ops *ops = ctxt->ops;
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2653
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2654
	/*
2655 2656 2657 2658
	 * remark: Intel CPUs only support "syscall" in 64bit longmode. Also a
	 * 64bit guest with a 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD response - CPUs of
	 * AMD can't behave like Intel.
2659
	 */
2660
	if (is_guest_vendor_intel(ebx, ecx, edx))
2661 2662
		return false;

2663 2664
	if (is_guest_vendor_amd(ebx, ecx, edx) ||
	    is_guest_vendor_hygon(ebx, ecx, edx))
2665 2666 2667 2668 2669 2670
		return true;

	/*
	 * default: (not Intel, not AMD, not Hygon), apply Intel's
	 * stricter rules...
	 */
2671 2672 2673
	return false;
}

2674
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2675
{
2676
	const struct x86_emulate_ops *ops = ctxt->ops;
2677
	struct desc_struct cs, ss;
2678
	u64 msr_data;
2679
	u16 cs_sel, ss_sel;
2680
	u64 efer = 0;
2681 2682

	/* syscall is not available in real mode */
2683
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2684 2685
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2686

2687 2688 2689
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2690
	ops->get_msr(ctxt, MSR_EFER, &efer);
2691 2692 2693
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2694
	setup_syscalls_segments(ctxt, &cs, &ss);
2695
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2696
	msr_data >>= 32;
2697 2698
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2699

2700
	if (efer & EFER_LMA) {
2701
		cs.d = 0;
2702 2703
		cs.l = 1;
	}
2704 2705
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2706

2707
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2708
	if (efer & EFER_LMA) {
2709
#ifdef CONFIG_X86_64
2710
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2711

2712
		ops->get_msr(ctxt,
2713 2714
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2715
		ctxt->_eip = msr_data;
2716

2717
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2718
		ctxt->eflags &= ~msr_data;
W
Wanpeng Li 已提交
2719
		ctxt->eflags |= X86_EFLAGS_FIXED;
2720 2721 2722
#endif
	} else {
		/* legacy mode */
2723
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2724
		ctxt->_eip = (u32)msr_data;
2725

2726
		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2727 2728
	}

2729
	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2730
	return X86EMUL_CONTINUE;
2731 2732
}

2733
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2734
{
2735
	const struct x86_emulate_ops *ops = ctxt->ops;
2736
	struct desc_struct cs, ss;
2737
	u64 msr_data;
2738
	u16 cs_sel, ss_sel;
2739
	u64 efer = 0;
2740

2741
	ops->get_msr(ctxt, MSR_EFER, &efer);
2742
	/* inject #GP if in real mode */
2743 2744
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2745

2746 2747 2748 2749
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
2750
	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2751 2752 2753
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2754
	/* sysenter/sysexit have not been tested in 64bit mode. */
2755
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2756
		return X86EMUL_UNHANDLEABLE;
2757

2758
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2759 2760
	if ((msr_data & 0xfffc) == 0x0)
		return emulate_gp(ctxt, 0);
2761

2762
	setup_syscalls_segments(ctxt, &cs, &ss);
2763
	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2764
	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2765
	ss_sel = cs_sel + 8;
2766
	if (efer & EFER_LMA) {
2767
		cs.d = 0;
2768 2769 2770
		cs.l = 1;
	}

2771 2772
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2773

2774
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2775
	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2776

2777
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2778 2779
	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
							      (u32)msr_data;
2780 2781
	if (efer & EFER_LMA)
		ctxt->mode = X86EMUL_MODE_PROT64;
2782

2783
	return X86EMUL_CONTINUE;
2784 2785
}

2786
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2787
{
2788
	const struct x86_emulate_ops *ops = ctxt->ops;
2789
	struct desc_struct cs, ss;
2790
	u64 msr_data, rcx, rdx;
2791
	int usermode;
X
Xiao Guangrong 已提交
2792
	u16 cs_sel = 0, ss_sel = 0;
2793

2794 2795
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2796 2797
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2798

2799
	setup_syscalls_segments(ctxt, &cs, &ss);
2800

2801
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2802 2803 2804 2805
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2806 2807 2808
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2809 2810
	cs.dpl = 3;
	ss.dpl = 3;
2811
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2812 2813
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2814
		cs_sel = (u16)(msr_data + 16);
2815 2816
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2817
		ss_sel = (u16)(msr_data + 24);
2818 2819
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2820 2821
		break;
	case X86EMUL_MODE_PROT64:
2822
		cs_sel = (u16)(msr_data + 32);
2823 2824
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2825 2826
		ss_sel = cs_sel + 8;
		cs.d = 0;
2827
		cs.l = 1;
2828 2829
		if (emul_is_noncanonical_address(rcx, ctxt) ||
		    emul_is_noncanonical_address(rdx, ctxt))
2830
			return emulate_gp(ctxt, 0);
2831 2832
		break;
	}
2833 2834
	cs_sel |= SEGMENT_RPL_MASK;
	ss_sel |= SEGMENT_RPL_MASK;
2835

2836 2837
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2838

2839 2840
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2841

2842
	return X86EMUL_CONTINUE;
2843 2844
}

2845
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2846 2847 2848 2849 2850 2851
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
2852
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2853
	return ctxt->ops->cpl(ctxt) > iopl;
2854 2855
}

2856 2857 2858
#define VMWARE_PORT_VMPORT	(0x5658)
#define VMWARE_PORT_VMRPC	(0x5659)

2859 2860 2861
static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2862
	const struct x86_emulate_ops *ops = ctxt->ops;
2863
	struct desc_struct tr_seg;
2864
	u32 base3;
2865
	int r;
2866
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2867
	unsigned mask = (1 << len) - 1;
2868
	unsigned long base;
2869

2870 2871 2872 2873 2874 2875 2876 2877
	/*
	 * VMware allows access to these ports even if denied
	 * by TSS I/O permission bitmap. Mimic behavior.
	 */
	if (enable_vmware_backdoor &&
	    ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
		return true;

2878
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2879
	if (!tr_seg.p)
2880
		return false;
2881
	if (desc_limit_scaled(&tr_seg) < 103)
2882
		return false;
2883 2884 2885 2886
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2887
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
2888 2889
	if (r != X86EMUL_CONTINUE)
		return false;
2890
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2891
		return false;
2892
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2903 2904 2905
	if (ctxt->perm_ok)
		return true;

2906 2907
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2908
			return false;
2909 2910 2911

	ctxt->perm_ok = true;

2912 2913 2914
	return true;
}

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
{
	/*
	 * Intel CPUs mask the counter and pointers in quite strange
	 * manner when ECX is zero due to REP-string optimizations.
	 */
#ifdef CONFIG_X86_64
	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
		return;

	*reg_write(ctxt, VCPU_REGS_RCX) = 0;

	switch (ctxt->b) {
	case 0xa4:	/* movsb */
	case 0xa5:	/* movsd/w */
		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
2931
		fallthrough;
2932 2933 2934 2935 2936 2937 2938
	case 0xaa:	/* stosb */
	case 0xab:	/* stosd/w */
		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
	}
#endif
}

2939 2940 2941
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2942
	tss->ip = ctxt->_eip;
2943
	tss->flag = ctxt->eflags;
2944 2945 2946 2947 2948 2949 2950 2951
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2952

2953 2954 2955 2956 2957
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2958 2959 2960 2961 2962 2963
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2964
	u8 cpl;
2965

2966
	ctxt->_eip = tss->ip;
2967
	ctxt->eflags = tss->flag | 2;
2968 2969 2970 2971 2972 2973 2974 2975
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2976 2977 2978 2979 2980

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2981 2982 2983 2984 2985
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2986

2987 2988
	cpl = tss->cs & 3;

2989
	/*
G
Guo Chao 已提交
2990
	 * Now load segment descriptors. If fault happens at this stage
2991 2992
	 * it is handled in a context of new task
	 */
2993
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2994
					X86_TRANSFER_TASK_SWITCH, NULL);
2995 2996
	if (ret != X86EMUL_CONTINUE)
		return ret;
2997
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2998
					X86_TRANSFER_TASK_SWITCH, NULL);
2999 3000
	if (ret != X86EMUL_CONTINUE)
		return ret;
3001
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3002
					X86_TRANSFER_TASK_SWITCH, NULL);
3003 3004
	if (ret != X86EMUL_CONTINUE)
		return ret;
3005
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3006
					X86_TRANSFER_TASK_SWITCH, NULL);
3007 3008
	if (ret != X86EMUL_CONTINUE)
		return ret;
3009
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3010
					X86_TRANSFER_TASK_SWITCH, NULL);
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
3023
	u32 new_tss_base = get_desc_base(new_desc);
3024

3025
	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3026
	if (ret != X86EMUL_CONTINUE)
3027 3028
		return ret;

3029
	save_state_to_tss16(ctxt, &tss_seg);
3030

3031
	ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3032
	if (ret != X86EMUL_CONTINUE)
3033 3034
		return ret;

3035
	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3036
	if (ret != X86EMUL_CONTINUE)
3037 3038 3039 3040 3041
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3042 3043
		ret = linear_write_system(ctxt, new_tss_base,
					  &tss_seg.prev_task_link,
3044
					  sizeof(tss_seg.prev_task_link));
3045
		if (ret != X86EMUL_CONTINUE)
3046 3047 3048
			return ret;
	}

3049
	return load_state_from_tss16(ctxt, &tss_seg);
3050 3051 3052 3053 3054
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
3055
	/* CR3 and ldt selector are not saved intentionally */
3056
	tss->eip = ctxt->_eip;
3057
	tss->eflags = ctxt->eflags;
3058 3059 3060 3061 3062 3063 3064 3065
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3066

3067 3068 3069 3070 3071 3072
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3073 3074 3075 3076 3077 3078
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
3079
	u8 cpl;
3080

3081
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3082
		return emulate_gp(ctxt, 0);
3083
	ctxt->_eip = tss->eip;
3084
	ctxt->eflags = tss->eflags | 2;
3085 3086

	/* General purpose registers */
3087 3088 3089 3090 3091 3092 3093 3094
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3095 3096 3097

	/*
	 * SDM says that segment selectors are loaded before segment
3098 3099
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
3100
	 */
3101 3102 3103 3104 3105 3106 3107
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3108

3109 3110 3111 3112 3113
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
3114
	if (ctxt->eflags & X86_EFLAGS_VM) {
3115
		ctxt->mode = X86EMUL_MODE_VM86;
3116 3117
		cpl = 3;
	} else {
3118
		ctxt->mode = X86EMUL_MODE_PROT32;
3119 3120
		cpl = tss->cs & 3;
	}
3121

3122
	/*
I
Ingo Molnar 已提交
3123
	 * Now load segment descriptors. If fault happens at this stage
3124 3125
	 * it is handled in a context of new task
	 */
3126
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3127
					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3128 3129
	if (ret != X86EMUL_CONTINUE)
		return ret;
3130
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3131
					X86_TRANSFER_TASK_SWITCH, NULL);
3132 3133
	if (ret != X86EMUL_CONTINUE)
		return ret;
3134
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3135
					X86_TRANSFER_TASK_SWITCH, NULL);
3136 3137
	if (ret != X86EMUL_CONTINUE)
		return ret;
3138
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3139
					X86_TRANSFER_TASK_SWITCH, NULL);
3140 3141
	if (ret != X86EMUL_CONTINUE)
		return ret;
3142
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3143
					X86_TRANSFER_TASK_SWITCH, NULL);
3144 3145
	if (ret != X86EMUL_CONTINUE)
		return ret;
3146
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3147
					X86_TRANSFER_TASK_SWITCH, NULL);
3148 3149
	if (ret != X86EMUL_CONTINUE)
		return ret;
3150
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3151
					X86_TRANSFER_TASK_SWITCH, NULL);
3152

3153
	return ret;
3154 3155 3156 3157 3158 3159 3160 3161
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
3162
	u32 new_tss_base = get_desc_base(new_desc);
3163 3164
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3165

3166
	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3167
	if (ret != X86EMUL_CONTINUE)
3168 3169
		return ret;

3170
	save_state_to_tss32(ctxt, &tss_seg);
3171

3172
	/* Only GP registers and segment selectors are saved */
3173 3174
	ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
				  ldt_sel_offset - eip_offset);
3175
	if (ret != X86EMUL_CONTINUE)
3176 3177
		return ret;

3178
	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3179
	if (ret != X86EMUL_CONTINUE)
3180 3181 3182 3183 3184
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3185 3186
		ret = linear_write_system(ctxt, new_tss_base,
					  &tss_seg.prev_task_link,
3187
					  sizeof(tss_seg.prev_task_link));
3188
		if (ret != X86EMUL_CONTINUE)
3189 3190 3191
			return ret;
	}

3192
	return load_state_from_tss32(ctxt, &tss_seg);
3193 3194 3195
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3196
				   u16 tss_selector, int idt_index, int reason,
3197
				   bool has_error_code, u32 error_code)
3198
{
3199
	const struct x86_emulate_ops *ops = ctxt->ops;
3200 3201
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
3202
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3203
	ulong old_tss_base =
3204
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3205
	u32 desc_limit;
3206
	ulong desc_addr, dr7;
3207 3208 3209

	/* FIXME: old_tss_base == ~0 ? */

3210
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3211 3212
	if (ret != X86EMUL_CONTINUE)
		return ret;
3213
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3214 3215 3216 3217 3218
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

3219 3220 3221 3222 3223
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
3224 3225
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
3242 3243
	}

3244 3245 3246 3247
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
3248
		return emulate_ts(ctxt, tss_selector & 0xfffc);
3249 3250 3251 3252
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3253
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3254 3255 3256 3257 3258 3259
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
3260
	   note that old_tss_sel is not used after this point */
3261 3262 3263 3264
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
3265
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3266 3267
				     old_tss_base, &next_tss_desc);
	else
3268
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3269
				     old_tss_base, &next_tss_desc);
3270 3271
	if (ret != X86EMUL_CONTINUE)
		return ret;
3272 3273 3274 3275 3276 3277

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
3278
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3279 3280
	}

3281
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3282
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3283

3284
	if (has_error_code) {
3285 3286 3287
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
3288
		ret = em_push(ctxt);
3289 3290
	}

3291 3292 3293
	ops->get_dr(ctxt, 7, &dr7);
	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));

3294 3295 3296 3297
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3298
			 u16 tss_selector, int idt_index, int reason,
3299
			 bool has_error_code, u32 error_code)
3300 3301 3302
{
	int rc;

3303
	invalidate_registers(ctxt);
3304 3305
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
3306

3307
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3308
				     has_error_code, error_code);
3309

3310
	if (rc == X86EMUL_CONTINUE) {
3311
		ctxt->eip = ctxt->_eip;
3312 3313
		writeback_registers(ctxt);
	}
3314

3315
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3316 3317
}

3318 3319
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
3320
{
3321
	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3322

3323 3324
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
3325 3326
}

3327 3328 3329 3330 3331 3332
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
3333
	al = ctxt->dst.val;
3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

3351
	ctxt->dst.val = al;
3352
	/* Set PF, ZF, SF */
3353 3354 3355
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
3356
	fastop(ctxt, em_or);
3357 3358 3359 3360 3361 3362 3363 3364
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3387 3388 3389 3390 3391 3392 3393 3394 3395
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3396 3397 3398 3399 3400
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3401 3402 3403 3404

	return X86EMUL_CONTINUE;
}

3405 3406
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3407
	int rc;
3408 3409 3410
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3411 3412 3413
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3414 3415 3416
	return em_push(ctxt);
}

3417 3418 3419 3420 3421
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3422 3423 3424
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3425
	enum x86emul_mode prev_mode = ctxt->mode;
3426

3427
	old_eip = ctxt->_eip;
3428
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3429

3430
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3431 3432
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP, &new_desc);
3433
	if (rc != X86EMUL_CONTINUE)
3434
		return rc;
3435

3436
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3437 3438
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3439

3440
	ctxt->src.val = old_cs;
3441
	rc = em_push(ctxt);
3442
	if (rc != X86EMUL_CONTINUE)
3443
		goto fail;
3444

3445
	ctxt->src.val = old_eip;
3446 3447 3448
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
3449 3450
	if (rc != X86EMUL_CONTINUE) {
		pr_warn_once("faulting far call emulation tainted memory\n");
3451
		goto fail;
3452
	}
3453 3454 3455
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3456
	ctxt->mode = prev_mode;
3457 3458
	return rc;

3459 3460
}

3461 3462 3463
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3464
	unsigned long eip;
3465

3466 3467 3468 3469
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3470 3471
	if (rc != X86EMUL_CONTINUE)
		return rc;
3472
	rsp_increment(ctxt, ctxt->src.val);
3473 3474 3475
	return X86EMUL_CONTINUE;
}

3476 3477 3478
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3479 3480
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3481 3482

	/* Write back the memory destination with implicit LOCK prefix. */
3483 3484
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3485 3486 3487
	return X86EMUL_CONTINUE;
}

3488 3489
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3490
	ctxt->dst.val = ctxt->src2.val;
3491
	return fastop(ctxt, em_imul);
3492 3493
}

3494 3495
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3496 3497
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3498
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3499
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3500 3501 3502 3503

	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3504 3505 3506 3507 3508
static int em_rdpid(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc_aux = 0;

	if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
3509
		return emulate_ud(ctxt);
P
Paolo Bonzini 已提交
3510 3511 3512 3513
	ctxt->dst.val = tsc_aux;
	return X86EMUL_CONTINUE;
}

3514 3515 3516 3517
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3518
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3519 3520
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3521 3522 3523
	return X86EMUL_CONTINUE;
}

3524 3525 3526 3527
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3528
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3529
		return emulate_gp(ctxt, 0);
3530 3531
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3532 3533 3534
	return X86EMUL_CONTINUE;
}

3535 3536
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3537
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3538 3539 3540
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3541 3542 3543 3544
static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u16 tmp;

3545
	if (!ctxt->ops->guest_has_movbe(ctxt))
B
Borislav Petkov 已提交
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3569
		BUG();
B
Borislav Petkov 已提交
3570 3571 3572 3573
	}
	return X86EMUL_CONTINUE;
}

3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3602 3603
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
3604
	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3605
	u64 msr_data;
3606
	int r;
3607

3608 3609
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3610 3611 3612 3613 3614
	r = ctxt->ops->set_msr(ctxt, msr_index, msr_data);

	if (r == X86EMUL_IO_NEEDED)
		return r;

3615
	if (r > 0)
3616 3617
		return emulate_gp(ctxt, 0);

3618
	return r < 0 ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
3619 3620 3621 3622
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
3623
	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3624
	u64 msr_data;
3625 3626 3627 3628 3629 3630
	int r;

	r = ctxt->ops->get_msr(ctxt, msr_index, &msr_data);

	if (r == X86EMUL_IO_NEEDED)
		return r;
3631

3632
	if (r)
3633 3634
		return emulate_gp(ctxt, 0);

3635 3636
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3637 3638 3639
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3640
static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3641
{
P
Paolo Bonzini 已提交
3642 3643 3644 3645
	if (segment > VCPU_SREG_GS &&
	    (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);
3646

P
Paolo Bonzini 已提交
3647
	ctxt->dst.val = get_segment_selector(ctxt, segment);
3648 3649
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3650 3651 3652
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3653 3654 3655 3656 3657 3658 3659 3660
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->modrm_reg > VCPU_SREG_GS)
		return emulate_ud(ctxt);

	return em_store_sreg(ctxt, ctxt->modrm_reg);
}

3661 3662
static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3663
	u16 sel = ctxt->src.val;
3664

3665
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3666 3667
		return emulate_ud(ctxt);

3668
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3669 3670 3671
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3672 3673
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3674 3675
}

P
Paolo Bonzini 已提交
3676 3677 3678 3679 3680
static int em_sldt(struct x86_emulate_ctxt *ctxt)
{
	return em_store_sreg(ctxt, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3681 3682 3683 3684 3685 3686 3687 3688 3689
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

P
Paolo Bonzini 已提交
3690 3691 3692 3693 3694
static int em_str(struct x86_emulate_ctxt *ctxt)
{
	return em_store_sreg(ctxt, VCPU_SREG_TR);
}

A
Avi Kivity 已提交
3695 3696 3697 3698 3699 3700 3701 3702 3703
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3704 3705
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3706 3707 3708
	int rc;
	ulong linear;

3709
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3710
	if (rc == X86EMUL_CONTINUE)
3711
		ctxt->ops->invlpg(ctxt, linear);
3712
	/* Disable writeback. */
3713
	ctxt->dst.type = OP_NONE;
3714 3715 3716
	return X86EMUL_CONTINUE;
}

3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3727
static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3728
{
3729
	int rc = ctxt->ops->fix_hypercall(ctxt);
3730 3731 3732 3733 3734

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3735
	ctxt->_eip = ctxt->eip;
3736
	/* Disable writeback. */
3737
	ctxt->dst.type = OP_NONE;
3738 3739 3740
	return X86EMUL_CONTINUE;
}

3741 3742 3743 3744 3745 3746
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

P
Paolo Bonzini 已提交
3747 3748 3749 3750
	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);

3751 3752 3753 3754 3755 3756 3757 3758 3759
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
3760 3761
	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
				   &desc_ptr, 2 + ctxt->op_bytes);
3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3774
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3775 3776 3777 3778
{
	struct desc_ptr desc_ptr;
	int rc;

3779 3780
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3781
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3782
			     &desc_ptr.size, &desc_ptr.address,
3783
			     ctxt->op_bytes);
3784 3785
	if (rc != X86EMUL_CONTINUE)
		return rc;
3786
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3787
	    emul_is_noncanonical_address(desc_ptr.address, ctxt))
3788
		return emulate_gp(ctxt, 0);
3789 3790 3791 3792
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3793
	/* Disable writeback. */
3794
	ctxt->dst.type = OP_NONE;
3795 3796 3797
	return X86EMUL_CONTINUE;
}

3798 3799 3800 3801 3802
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3803 3804
static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3805
	return em_lgdt_lidt(ctxt, false);
3806 3807 3808 3809
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
P
Paolo Bonzini 已提交
3810 3811 3812 3813
	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
	    ctxt->ops->cpl(ctxt) > 0)
		return emulate_gp(ctxt, 0);

3814 3815
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3816
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3817 3818 3819 3820 3821 3822
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3823 3824
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3825 3826 3827
	return X86EMUL_CONTINUE;
}

3828 3829
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3830 3831
	int rc = X86EMUL_CONTINUE;

3832
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3833
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3834
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3835
		rc = jmp_rel(ctxt, ctxt->src.val);
3836

3837
	return rc;
3838 3839 3840 3841
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3842 3843
	int rc = X86EMUL_CONTINUE;

3844
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3845
		rc = jmp_rel(ctxt, ctxt->src.val);
3846

3847
	return rc;
3848 3849
}

3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3887 3888 3889
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;
K
Kyle Huey 已提交
3890 3891 3892 3893 3894 3895 3896
	u64 msr = 0;

	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
	    ctxt->ops->cpl(ctxt)) {
		return emulate_gp(ctxt, 0);
	}
A
Avi Kivity 已提交
3897

3898 3899
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
3900
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
3901 3902 3903 3904
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3905 3906 3907
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3908 3909 3910 3911
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

3912 3913
	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
		X86_EFLAGS_SF;
P
Paolo Bonzini 已提交
3914 3915 3916 3917 3918 3919 3920
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3921 3922
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3923 3924
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3925 3926 3927
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3943 3944 3945 3946 3947 3948
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3949 3950 3951 3952 3953 3954
static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflushopt regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3955 3956 3957 3958 3959 3960
static int em_movsxd(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = (s32) ctxt->src.val;
	return X86EMUL_CONTINUE;
}

3961 3962
static int check_fxsr(struct x86_emulate_ctxt *ctxt)
{
3963
	if (!ctxt->ops->guest_has_fxsr(ctxt))
3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
		return emulate_ud(ctxt);

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	/*
	 * Don't emulate a case that should never be hit, instead of working
	 * around a lack of fxsave64/fxrstor64 on old compilers.
	 */
	if (ctxt->mode >= X86EMUL_MODE_PROT64)
		return X86EMUL_UNHANDLEABLE;

	return X86EMUL_CONTINUE;
}

3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
/*
 * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
 * and restore MXCSR.
 */
static size_t __fxstate_size(int nregs)
{
	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
}

static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
{
	bool cr4_osfxsr;
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return __fxstate_size(16);

	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
	return __fxstate_size(cr4_osfxsr ? 8 : 0);
}

3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024
/*
 * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
 *  1) 16 bit mode
 *  2) 32 bit mode
 *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
 *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
 *       save and restore
 *  3) 64-bit mode with REX.W prefix
 *     - like (2), but XMM 8-15 are being saved and restored
 *  4) 64-bit mode without REX.W prefix
 *     - like (3), but FIP and FDP are 64 bit
 *
 * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
 * desired result.  (4) is not emulated.
 *
 * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
 * and FPU DS) should match.
 */
static int em_fxsave(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4025
	kvm_fpu_get();
4026

4027 4028
	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));

4029
	kvm_fpu_put();
4030

4031 4032 4033
	if (rc != X86EMUL_CONTINUE)
		return rc;

4034 4035
	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
		                   fxstate_size(ctxt));
4036 4037
}

4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057
/*
 * FXRSTOR might restore XMM registers not provided by the guest. Fill
 * in the host registers (via FXSAVE) instead, so they won't be modified.
 * (preemption has to stay disabled until FXRSTOR).
 *
 * Use noinline to keep the stack for other functions called by callers small.
 */
static noinline int fxregs_fixup(struct fxregs_state *fx_state,
				 const size_t used_size)
{
	struct fxregs_state fx_tmp;
	int rc;

	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
	memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
	       __fxstate_size(16) - used_size);

	return rc;
}

4058 4059 4060 4061
static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
{
	struct fxregs_state fx_state;
	int rc;
4062
	size_t size;
4063 4064 4065 4066 4067

	rc = check_fxsr(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4068 4069 4070 4071 4072
	size = fxstate_size(ctxt);
	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
	if (rc != X86EMUL_CONTINUE)
		return rc;

4073
	kvm_fpu_get();
4074

4075
	if (size < __fxstate_size(16)) {
4076
		rc = fxregs_fixup(&fx_state, size);
4077 4078 4079
		if (rc != X86EMUL_CONTINUE)
			goto out;
	}
4080

4081 4082 4083 4084
	if (fx_state.mxcsr >> 16) {
		rc = emulate_gp(ctxt, 0);
		goto out;
	}
4085 4086 4087 4088

	if (rc == X86EMUL_CONTINUE)
		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));

4089
out:
4090
	kvm_fpu_put();
4091

4092 4093 4094
	return rc;
}

4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ecx, edx;

	eax = reg_read(ctxt, VCPU_REGS_RAX);
	edx = reg_read(ctxt, VCPU_REGS_RDX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);

	if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

4121
static int check_cr_access(struct x86_emulate_ctxt *ctxt)
4122
{
4123
	if (!valid_cr(ctxt->modrm_reg))
4124 4125 4126 4127 4128
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

4129 4130 4131 4132
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

4133
	ctxt->ops->get_dr(ctxt, 7, &dr7);
4134 4135 4136 4137 4138 4139 4140

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
4141
	int dr = ctxt->modrm_reg;
4142 4143 4144 4145 4146
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

4147
	cr4 = ctxt->ops->get_cr(ctxt, 4);
4148 4149 4150
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

4151 4152 4153 4154
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
4155
		dr6 &= ~DR_TRAP_BITS;
4156
		dr6 |= DR6_BD | DR6_ACTIVE_LOW;
4157
		ctxt->ops->set_dr(ctxt, 6, dr6);
4158
		return emulate_db(ctxt);
4159
	}
4160 4161 4162 4163 4164 4165

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
4166 4167
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
4168 4169 4170 4171 4172 4173 4174

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

4175 4176
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
4177
	u64 efer = 0;
4178

4179
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4180 4181 4182 4183 4184 4185 4186 4187 4188

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
4189
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4190 4191

	/* Valid physical address? */
4192
	if (rax & 0xffff000000000000ULL)
4193 4194 4195 4196 4197
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

4198 4199
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
4200
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4201

4202
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4203 4204 4205 4206 4207
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

4208 4209
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
4210
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4211
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4212

4213 4214 4215 4216 4217 4218 4219
	/*
	 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
	 * in Ring3 when CR4.PCE=0.
	 */
	if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
		return X86EMUL_CONTINUE;

4220
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4221
	    ctxt->ops->check_pmc(ctxt, rcx))
4222 4223 4224 4225 4226
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4227 4228
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
4229 4230
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4231 4232 4233 4234 4235 4236 4237
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
4238 4239
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4240 4241 4242 4243 4244
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4245
#define D(_y) { .flags = (_y) }
4246 4247 4248
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4249
#define N    D(NotImpl)
4250
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4251 4252
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4253
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4254
#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4255
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4256
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4257
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4258
#define II(_f, _e, _i) \
4259
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4260
#define IIP(_f, _e, _i, _p) \
4261 4262
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4263
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4264

4265
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
4266
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4267
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4268
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4269 4270
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4271

4272 4273 4274
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4275

4276 4277
static const struct opcode group7_rm0[] = {
	N,
4278
	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4279 4280 4281
	N, N, N, N, N, N,
};

4282
static const struct opcode group7_rm1[] = {
4283 4284
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
4285 4286 4287
	N, N, N, N, N, N,
};

4288 4289 4290 4291 4292 4293
static const struct opcode group7_rm2[] = {
	N,
	II(ImplicitOps | Priv,			em_xsetbv,	xsetbv),
	N, N, N, N, N, N,
};

4294
static const struct opcode group7_rm3[] = {
4295
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4296
	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4297 4298 4299 4300 4301 4302
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4303
};
4304

4305
static const struct opcode group7_rm7[] = {
4306
	N,
4307
	DIP(SrcNone, rdtscp, check_rdtsc),
4308 4309
	N, N, N, N, N, N,
};
4310

4311
static const struct opcode group1[] = {
4312 4313 4314 4315 4316 4317 4318 4319
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
4320 4321
};

4322
static const struct opcode group1A[] = {
4323
	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4324 4325
};

4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

4337
static const struct opcode group3[] = {
4338 4339
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
4340 4341
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
4342 4343
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
4344 4345
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
4346 4347
};

4348
static const struct opcode group4[] = {
4349 4350
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4351 4352 4353
	N, N, N, N, N, N,
};

4354
static const struct opcode group5[] = {
4355 4356
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
4357
	I(SrcMem | NearBranch,			em_call_near_abs),
4358
	I(SrcMemFAddr | ImplicitOps,		em_call_far),
4359
	I(SrcMem | NearBranch,			em_jmp_abs),
4360
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
4361
	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4362 4363
};

4364
static const struct opcode group6[] = {
P
Paolo Bonzini 已提交
4365 4366
	II(Prot | DstMem,	   em_sldt, sldt),
	II(Prot | DstMem,	   em_str, str),
A
Avi Kivity 已提交
4367
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
4368
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4369 4370 4371
	N, N, N, N,
};

4372
static const struct group_dual group7 = { {
4373 4374
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
4375 4376 4377 4378 4379
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4380
}, {
4381
	EXT(0, group7_rm0),
4382
	EXT(0, group7_rm1),
4383 4384
	EXT(0, group7_rm2),
	EXT(0, group7_rm3),
4385 4386 4387
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
4388 4389
} };

4390
static const struct opcode group8[] = {
4391
	N, N, N, N,
4392 4393 4394 4395
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4396 4397
};

P
Paolo Bonzini 已提交
4398 4399 4400 4401 4402
/*
 * The "memory" destination is actually always a register, since we come
 * from the register case of group9.
 */
static const struct gprefix pfx_0f_c7_7 = {
4403
	N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
P
Paolo Bonzini 已提交
4404 4405 4406
};


4407
static const struct group_dual group9 = { {
4408
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4409
}, {
P
Paolo Bonzini 已提交
4410 4411
	N, N, N, N, N, N, N,
	GP(0, &pfx_0f_c7_7),
4412 4413
} };

4414
static const struct opcode group11[] = {
4415
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4416
	X7(D(Undefined)),
4417 4418
};

4419
static const struct gprefix pfx_0f_ae_7 = {
4420
	I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
4421 4422 4423
};

static const struct group_dual group15 = { {
4424 4425 4426
	I(ModRM | Aligned16, em_fxsave),
	I(ModRM | Aligned16, em_fxrstor),
	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4427 4428 4429 4430
}, {
	N, N, N, N, N, N, N, N,
} };

4431
static const struct gprefix pfx_0f_6f_0f_7f = {
4432
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4433 4434
};

4435 4436 4437 4438
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

4439
static const struct gprefix pfx_0f_2b = {
4440
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4441 4442
};

4443 4444 4445 4446
static const struct gprefix pfx_0f_10_0f_11 = {
	I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
};

4447
static const struct gprefix pfx_0f_28_0f_29 = {
4448
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4449 4450
};

4451 4452 4453 4454
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

4455
static const struct escape escape_d9 = { {
4456
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
4498
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

4518 4519 4520 4521
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

4522 4523 4524 4525
static const struct mode_dual mode_dual_63 = {
	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
};

4526
static const struct opcode opcode_table[256] = {
4527
	/* 0x00 - 0x07 */
4528
	F6ALU(Lock, em_add),
4529 4530
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4531
	/* 0x08 - 0x0F */
4532
	F6ALU(Lock | PageTable, em_or),
4533 4534
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
4535
	/* 0x10 - 0x17 */
4536
	F6ALU(Lock, em_adc),
4537 4538
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4539
	/* 0x18 - 0x1F */
4540
	F6ALU(Lock, em_sbb),
4541 4542
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4543
	/* 0x20 - 0x27 */
4544
	F6ALU(Lock | PageTable, em_and), N, N,
4545
	/* 0x28 - 0x2F */
4546
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4547
	/* 0x30 - 0x37 */
4548
	F6ALU(Lock, em_xor), N, N,
4549
	/* 0x38 - 0x3F */
4550
	F6ALU(NoWrite, em_cmp), N, N,
4551
	/* 0x40 - 0x4F */
4552
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4553
	/* 0x50 - 0x57 */
4554
	X8(I(SrcReg | Stack, em_push)),
4555
	/* 0x58 - 0x5F */
4556
	X8(I(DstReg | Stack, em_pop)),
4557
	/* 0x60 - 0x67 */
4558 4559
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
4560
	N, MD(ModRM, &mode_dual_63),
4561 4562
	N, N, N, N,
	/* 0x68 - 0x6F */
4563 4564
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4565 4566
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4567
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4568
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4569
	/* 0x70 - 0x7F */
4570
	X16(D(SrcImmByte | NearBranch)),
4571
	/* 0x80 - 0x87 */
4572 4573 4574 4575
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
4576
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4577
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4578
	/* 0x88 - 0x8F */
4579
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4580
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4581
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4582 4583 4584
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4585
	/* 0x90 - 0x97 */
4586
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4587
	/* 0x98 - 0x9F */
4588
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4589
	I(SrcImmFAddr | No64, em_call_far), N,
4590
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4591 4592
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4593
	/* 0xA0 - 0xA7 */
4594
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4595
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4596 4597
	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4598
	/* 0xA8 - 0xAF */
4599
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4600 4601
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4602
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4603
	/* 0xB0 - 0xB7 */
4604
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4605
	/* 0xB8 - 0xBF */
4606
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4607
	/* 0xC0 - 0xC7 */
4608
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4609 4610
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4611 4612
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4613
	G(ByteOp, group11), G(0, group11),
4614
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4615
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4616 4617
	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps, em_ret_far),
4618
	D(ImplicitOps), DI(SrcImmByte, intn),
4619
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4620
	/* 0xD0 - 0xD7 */
4621 4622
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4623
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4624 4625
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4626
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4627
	/* 0xD8 - 0xDF */
4628
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4629
	/* 0xE0 - 0xE7 */
4630 4631
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4632 4633
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4634
	/* 0xE8 - 0xEF */
4635 4636 4637
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4638 4639
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4640
	/* 0xF0 - 0xF7 */
4641
	N, DI(ImplicitOps, icebp), N, N,
4642 4643
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4644
	/* 0xF8 - 0xFF */
4645 4646
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4647 4648 4649
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4650
static const struct opcode twobyte_table[256] = {
4651
	/* 0x00 - 0x0F */
4652
	G(0, group6), GD(0, &group7), N, N,
4653
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4654
	II(ImplicitOps | Priv, em_clts, clts), N,
4655
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4656
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4657
	/* 0x10 - 0x1F */
4658 4659 4660
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
	N, N, N, N, N, N,
4661 4662 4663 4664 4665 4666
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
4667
	/* 0x20 - 0x2F */
4668
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
4669 4670
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4671
						check_cr_access),
4672 4673
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4674
	N, N, N, N,
4675 4676
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4677
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4678
	N, N, N, N,
4679
	/* 0x30 - 0x3F */
4680
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4681
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4682
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4683
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4684 4685
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4686
	N, N,
4687 4688
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4689
	X16(D(DstReg | SrcMem | ModRM)),
4690 4691 4692
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4693 4694 4695 4696
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4697
	/* 0x70 - 0x7F */
4698 4699 4700 4701
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4702
	/* 0x80 - 0x8F */
4703
	X16(D(SrcImm | NearBranch)),
4704
	/* 0x90 - 0x9F */
4705
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4706
	/* 0xA0 - 0xA7 */
4707
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4708 4709
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4710 4711
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4712
	/* 0xA8 - 0xAF */
4713
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4714
	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4715
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4716 4717
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4718
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4719
	/* 0xB0 - 0xB7 */
4720
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4721
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4722
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4723 4724
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4725
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4726 4727
	/* 0xB8 - 0xBF */
	N, N,
4728
	G(BitOp, group8),
4729
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4730 4731
	I(DstReg | SrcMem | ModRM, em_bsf_c),
	I(DstReg | SrcMem | ModRM, em_bsr_c),
4732
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4733
	/* 0xC0 - 0xC7 */
4734
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4735
	N, ID(0, &instr_dual_0f_c3),
4736
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4737 4738
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4739 4740 4741
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4742 4743
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4744 4745 4746 4747
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4748 4749 4750 4751 4752 4753 4754 4755
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4756
static const struct gprefix three_byte_0f_38_f0 = {
4757
	ID(0, &instr_dual_0f_38_f0), N, N, N
4758 4759 4760
};

static const struct gprefix three_byte_0f_38_f1 = {
4761
	ID(0, &instr_dual_0f_38_f1), N, N, N
4762 4763 4764 4765 4766 4767 4768 4769 4770
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4771 4772 4773
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4774 4775
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4776 4777
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4778 4779
};

4780 4781 4782 4783 4784
#undef D
#undef N
#undef G
#undef GD
#undef I
4785
#undef GP
4786
#undef EXT
4787
#undef MD
N
Nadav Amit 已提交
4788
#undef ID
4789

4790
#undef D2bv
4791
#undef D2bvIP
4792
#undef I2bv
4793
#undef I2bvIP
4794
#undef I6ALU
4795

4796
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4797 4798 4799
{
	unsigned size;

4800
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4813
	op->addr.mem.ea = ctxt->_eip;
4814 4815 4816
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4817
		op->val = insn_fetch(s8, ctxt);
4818 4819
		break;
	case 2:
4820
		op->val = insn_fetch(s16, ctxt);
4821 4822
		break;
	case 4:
4823
		op->val = insn_fetch(s32, ctxt);
4824
		break;
4825 4826 4827
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4846 4847 4848 4849 4850 4851 4852
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4853
		decode_register_operand(ctxt, op);
4854 4855
		break;
	case OpImmUByte:
4856
		rc = decode_imm(ctxt, op, 1, false);
4857 4858
		break;
	case OpMem:
4859
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4860 4861 4862
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4863
		if (ctxt->d & BitOp)
4864 4865 4866
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4867
	case OpMem64:
4868
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4869
		goto mem_common;
4870 4871 4872
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4873
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4874 4875 4876
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4895 4896 4897 4898
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4899
			register_address(ctxt, VCPU_REGS_RDI);
4900 4901
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4902
		op->count = 1;
4903 4904 4905 4906
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4907
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4908 4909
		fetch_register_operand(op);
		break;
4910
	case OpCL:
4911
		op->type = OP_IMM;
4912
		op->bytes = 1;
4913
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4914 4915 4916 4917 4918
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
4919
		op->type = OP_IMM;
4920 4921 4922 4923 4924 4925
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4926 4927 4928
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4929 4930
	case OpMem8:
		ctxt->memop.bytes = 1;
4931
		if (ctxt->memop.type == OP_REG) {
4932 4933
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4934 4935
			fetch_register_operand(&ctxt->memop);
		}
4936
		goto mem_common;
4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4953
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4954
		op->addr.mem.seg = ctxt->seg_override;
4955
		op->val = 0;
4956
		op->count = 1;
4957
		break;
P
Paolo Bonzini 已提交
4958 4959 4960 4961
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4962
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4963 4964
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4965
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4966 4967
		op->val = 0;
		break;
4968 4969 4970 4971 4972 4973 4974 4975 4976
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4977
	case OpES:
4978
		op->type = OP_IMM;
4979 4980 4981
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
4982
		op->type = OP_IMM;
4983 4984 4985
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
4986
		op->type = OP_IMM;
4987 4988 4989
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
4990
		op->type = OP_IMM;
4991 4992 4993
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
4994
		op->type = OP_IMM;
4995 4996 4997
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
4998
		op->type = OP_IMM;
4999 5000
		op->val = VCPU_SREG_GS;
		break;
5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

W
Wanpeng Li 已提交
5012
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len, int emulation_type)
5013 5014 5015
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
5016
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
5017
	bool op_prefix = false;
B
Bandan Das 已提交
5018
	bool has_seg_override = false;
5019
	struct opcode opcode;
5020 5021
	u16 dummy;
	struct desc_struct desc;
5022

5023 5024
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
5025
	ctxt->_eip = ctxt->eip;
5026 5027
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
5028
	ctxt->opcode_len = 1;
5029
	ctxt->intercept = x86_intercept_none;
5030
	if (insn_len > 0)
5031
		memcpy(ctxt->fetch.data, insn, insn_len);
5032
	else {
5033
		rc = __do_insn_fetch_bytes(ctxt, 1);
5034
		if (rc != X86EMUL_CONTINUE)
5035
			goto done;
5036
	}
5037 5038 5039 5040

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
5041 5042 5043 5044 5045
		def_op_bytes = def_ad_bytes = 2;
		ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
		if (desc.d)
			def_op_bytes = def_ad_bytes = 4;
		break;
5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
5059
		return EMULATION_FAILED;
5060 5061
	}

5062 5063
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
5064 5065 5066

	/* Legacy prefixes. */
	for (;;) {
5067
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
5068
		case 0x66:	/* operand-size override */
5069
			op_prefix = true;
5070
			/* switch between 2/4 bytes */
5071
			ctxt->op_bytes = def_op_bytes ^ 6;
5072 5073 5074 5075
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
5076
				ctxt->ad_bytes = def_ad_bytes ^ 12;
5077 5078
			else
				/* switch between 2/4 bytes */
5079
				ctxt->ad_bytes = def_ad_bytes ^ 6;
5080 5081
			break;
		case 0x26:	/* ES override */
5082 5083 5084
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_ES;
			break;
5085
		case 0x2e:	/* CS override */
5086 5087 5088
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_CS;
			break;
5089
		case 0x36:	/* SS override */
5090 5091 5092
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_SS;
			break;
5093
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
5094
			has_seg_override = true;
5095
			ctxt->seg_override = VCPU_SREG_DS;
5096 5097
			break;
		case 0x64:	/* FS override */
5098 5099 5100
			has_seg_override = true;
			ctxt->seg_override = VCPU_SREG_FS;
			break;
5101
		case 0x65:	/* GS override */
B
Bandan Das 已提交
5102
			has_seg_override = true;
5103
			ctxt->seg_override = VCPU_SREG_GS;
5104 5105 5106 5107
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
5108
			ctxt->rex_prefix = ctxt->b;
5109 5110
			continue;
		case 0xf0:	/* LOCK */
5111
			ctxt->lock_prefix = 1;
5112 5113 5114
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
5115
			ctxt->rep_prefix = ctxt->b;
5116 5117 5118 5119 5120 5121 5122
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

5123
		ctxt->rex_prefix = 0;
5124 5125 5126 5127 5128
	}

done_prefixes:

	/* REX prefix. */
5129 5130
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
5131 5132

	/* Opcode byte(s). */
5133
	opcode = opcode_table[ctxt->b];
5134
	/* Two-byte opcode? */
5135
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
5136
		ctxt->opcode_len = 2;
5137
		ctxt->b = insn_fetch(u8, ctxt);
5138
		opcode = twobyte_table[ctxt->b];
5139 5140 5141 5142 5143 5144 5145

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
5146
	}
5147
	ctxt->d = opcode.flags;
5148

5149 5150 5151
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

5152 5153
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5154
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5155 5156 5157
		ctxt->d = NotImpl;
	}

5158 5159
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
5160
		case Group:
5161
			goffset = (ctxt->modrm >> 3) & 7;
5162 5163 5164
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
5165 5166
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
5167 5168 5169 5170 5171
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
5172
			goffset = ctxt->modrm & 7;
5173
			opcode = opcode.u.group[goffset];
5174 5175
			break;
		case Prefix:
5176
			if (ctxt->rep_prefix && op_prefix)
5177
				return EMULATION_FAILED;
5178
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5179 5180 5181 5182 5183 5184 5185
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
5186
		case Escape:
5187 5188 5189 5190 5191 5192 5193
			if (ctxt->modrm > 0xbf) {
				size_t size = ARRAY_SIZE(opcode.u.esc->high);
				u32 index = array_index_nospec(
					ctxt->modrm - 0xc0, size);

				opcode = opcode.u.esc->high[index];
			} else {
5194
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
5195
			}
5196
			break;
5197 5198 5199 5200 5201 5202
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
5203 5204 5205 5206 5207 5208
		case ModeDual:
			if (ctxt->mode == X86EMUL_MODE_PROT64)
				opcode = opcode.u.mdual->mode64;
			else
				opcode = opcode.u.mdual->mode32;
			break;
5209
		default:
5210
			return EMULATION_FAILED;
5211
		}
5212

5213
		ctxt->d &= ~(u64)GroupMask;
5214
		ctxt->d |= opcode.flags;
5215 5216
	}

5217 5218 5219 5220
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

5221
	ctxt->execute = opcode.u.execute;
5222

W
Wanpeng Li 已提交
5223 5224
	if (unlikely(emulation_type & EMULTYPE_TRAP_UD) &&
	    likely(!(ctxt->d & EmulateOnUD)))
5225 5226
		return EMULATION_FAILED;

5227
	if (unlikely(ctxt->d &
5228 5229
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
5230 5231 5232 5233 5234 5235
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
5236

5237 5238
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
5239

5240 5241 5242 5243 5244 5245
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
5246

5247 5248 5249 5250 5251 5252 5253
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

5254 5255 5256
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

5257 5258 5259 5260 5261
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
5262

5263
	/* ModRM and SIB bytes. */
5264
	if (ctxt->d & ModRM) {
5265
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
5266 5267 5268 5269
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
5270
	} else if (ctxt->d & MemAbs)
5271
		rc = decode_abs(ctxt, &ctxt->memop);
5272 5273 5274
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
5275 5276
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
5277

B
Bandan Das 已提交
5278
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5279 5280 5281 5282 5283

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
5284
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5285 5286 5287
	if (rc != X86EMUL_CONTINUE)
		goto done;

5288 5289 5290 5291
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
5292
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5293 5294 5295
	if (rc != X86EMUL_CONTINUE)
		goto done;

5296
	/* Decode and fetch the destination operand: register or memory. */
5297
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5298

5299
	if (ctxt->rip_relative && likely(ctxt->memopp))
5300 5301
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5302

5303
done:
5304 5305
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
5306
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5307 5308
}

5309 5310 5311 5312 5313
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

5314 5315 5316 5317 5318 5319 5320 5321 5322
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
5323 5324 5325
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5326
		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5327
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5328
		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5329 5330 5331 5332 5333
		return true;

	return false;
}

A
Avi Kivity 已提交
5334 5335
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
R
Radim Krčmář 已提交
5336
	int rc;
A
Avi Kivity 已提交
5337

5338
	kvm_fpu_get();
R
Radim Krčmář 已提交
5339
	rc = asm_safe("fwait");
5340
	kvm_fpu_put();
A
Avi Kivity 已提交
5341

R
Radim Krčmář 已提交
5342
	if (unlikely(rc != X86EMUL_CONTINUE))
A
Avi Kivity 已提交
5343 5344 5345 5346 5347
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

5348
static void fetch_possible_mmx_operand(struct operand *op)
A
Avi Kivity 已提交
5349 5350
{
	if (op->type == OP_MM)
5351
		kvm_read_mmx_reg(op->addr.mm, &op->mm_val);
A
Avi Kivity 已提交
5352 5353
}

5354
static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
5355 5356
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5357

5358 5359
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5360

5361
	asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5362
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5363
	      [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5364
	    : "c"(ctxt->src2.val));
5365

5366
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5367 5368
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
5369 5370
	return X86EMUL_CONTINUE;
}
5371

5372 5373
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
5374 5375
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5376 5377 5378 5379 5380 5381

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

5382
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5383
{
5384
	const struct x86_emulate_ops *ops = ctxt->ops;
5385
	int rc = X86EMUL_CONTINUE;
5386
	int saved_dst_type = ctxt->dst.type;
5387
	unsigned emul_flags;
5388

5389
	ctxt->mem_read.pos = 0;
5390

5391 5392
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5393
		rc = emulate_ud(ctxt);
5394 5395 5396
		goto done;
	}

5397
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5398
		rc = emulate_ud(ctxt);
5399 5400 5401
		goto done;
	}

5402
	emul_flags = ctxt->ops->get_hflags(ctxt);
5403 5404 5405 5406 5407 5408 5409
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
5410

5411 5412 5413
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
5414
			goto done;
5415
		}
A
Avi Kivity 已提交
5416

5417 5418
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
5419
			goto done;
5420
		}
5421

5422 5423 5424 5425 5426 5427 5428 5429
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
5430 5431
			fetch_possible_mmx_operand(&ctxt->src);
			fetch_possible_mmx_operand(&ctxt->src2);
5432
			if (!(ctxt->d & Mov))
5433
				fetch_possible_mmx_operand(&ctxt->dst);
5434
		}
5435

5436
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5437 5438 5439 5440 5441
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
5442

5443 5444 5445 5446 5447 5448
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

5449 5450
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5451 5452 5453 5454
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
5455
			goto done;
5456
		}
5457

5458
		/* Do instruction specific permission checks */
5459
		if (ctxt->d & CheckPerm) {
5460 5461 5462 5463 5464
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

5465
		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5466 5467 5468 5469 5470 5471 5472 5473 5474
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5475
				string_registers_quirk(ctxt);
5476
				ctxt->eip = ctxt->_eip;
5477
				ctxt->eflags &= ~X86_EFLAGS_RF;
5478 5479
				goto done;
			}
5480 5481 5482
		}
	}

5483 5484 5485
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
5486
		if (rc != X86EMUL_CONTINUE)
5487
			goto done;
5488
		ctxt->src.orig_val64 = ctxt->src.val64;
5489 5490
	}

5491 5492 5493
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
5494 5495 5496 5497
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5498
	if ((ctxt->d & DstMask) == ImplicitOps)
5499 5500 5501
		goto special_insn;


5502
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5503
		/* optimisation - avoid slow emulated read if Mov */
5504 5505
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
5506
		if (rc != X86EMUL_CONTINUE) {
5507 5508
			if (!(ctxt->d & NoWrite) &&
			    rc == X86EMUL_PROPAGATE_FAULT &&
5509 5510
			    ctxt->exception.vector == PF_VECTOR)
				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5511
			goto done;
5512
		}
5513
	}
5514 5515
	/* Copy full 64-bit value for CMPXCHG8B.  */
	ctxt->dst.orig_val64 = ctxt->dst.val64;
5516

5517 5518
special_insn:

5519
	if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5520
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5521
					      X86_ICPT_POST_MEMACCESS);
5522 5523 5524 5525
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5526
	if (ctxt->rep_prefix && (ctxt->d & String))
5527
		ctxt->eflags |= X86_EFLAGS_RF;
5528
	else
5529
		ctxt->eflags &= ~X86_EFLAGS_RF;
5530

5531
	if (ctxt->execute) {
5532
		if (ctxt->d & Fastop)
5533
			rc = fastop(ctxt, ctxt->fop);
5534
		else
5535
			rc = ctxt->execute(ctxt);
5536 5537 5538 5539 5540
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
5541
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
5542
		goto twobyte_insn;
5543 5544
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
5545

5546
	switch (ctxt->b) {
5547
	case 0x70 ... 0x7f: /* jcc (short) */
5548
		if (test_cc(ctxt->b, ctxt->eflags))
5549
			rc = jmp_rel(ctxt, ctxt->src.val);
5550
		break;
N
Nitin A Kamble 已提交
5551
	case 0x8d: /* lea r16/r32, m */
5552
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
5553
		break;
5554
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5555
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5556 5557 5558
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
5559
		break;
5560
	case 0x98: /* cbw/cwde/cdqe */
5561 5562 5563 5564
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5565 5566
		}
		break;
5567
	case 0xcc:		/* int3 */
5568 5569
		rc = emulate_int(ctxt, 3);
		break;
5570
	case 0xcd:		/* int n */
5571
		rc = emulate_int(ctxt, ctxt->src.val);
5572 5573
		break;
	case 0xce:		/* into */
5574
		if (ctxt->eflags & X86_EFLAGS_OF)
5575
			rc = emulate_int(ctxt, 4);
5576
		break;
5577
	case 0xe9: /* jmp rel */
5578
	case 0xeb: /* jmp rel short */
5579
		rc = jmp_rel(ctxt, ctxt->src.val);
5580
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5581
		break;
5582
	case 0xf4:              /* hlt */
5583
		ctxt->ops->halt(ctxt);
5584
		break;
5585 5586
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
5587
		ctxt->eflags ^= X86_EFLAGS_CF;
5588 5589
		break;
	case 0xf8: /* clc */
5590
		ctxt->eflags &= ~X86_EFLAGS_CF;
5591
		break;
5592
	case 0xf9: /* stc */
5593
		ctxt->eflags |= X86_EFLAGS_CF;
5594
		break;
5595
	case 0xfc: /* cld */
5596
		ctxt->eflags &= ~X86_EFLAGS_DF;
5597 5598
		break;
	case 0xfd: /* std */
5599
		ctxt->eflags |= X86_EFLAGS_DF;
5600
		break;
5601 5602
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5603
	}
5604

5605 5606 5607
	if (rc != X86EMUL_CONTINUE)
		goto done;

5608
writeback:
5609 5610 5611 5612 5613 5614
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5615 5616 5617 5618 5619
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5620

5621 5622 5623 5624
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
5625
	ctxt->dst.type = saved_dst_type;
5626

5627
	if ((ctxt->d & SrcMask) == SrcSI)
5628
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5629

5630
	if ((ctxt->d & DstMask) == DstDI)
5631
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5632

5633
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5634
		unsigned int count;
5635
		struct read_cache *r = &ctxt->io_read;
5636 5637 5638 5639
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5640
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5641

5642 5643 5644 5645 5646
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5647
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5648 5649 5650 5651 5652 5653
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5654
				ctxt->mem_read.end = 0;
5655
				writeback_registers(ctxt);
5656 5657 5658
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5659
		}
5660
		ctxt->eflags &= ~X86_EFLAGS_RF;
5661
	}
5662

5663
	ctxt->eip = ctxt->_eip;
5664 5665
	if (ctxt->mode != X86EMUL_MODE_PROT64)
		ctxt->eip = (u32)ctxt->_eip;
5666 5667

done:
5668 5669
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5670
		ctxt->have_exception = true;
5671
	}
5672 5673 5674
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5675 5676 5677
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5678
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5679 5680

twobyte_insn:
5681
	switch (ctxt->b) {
5682
	case 0x09:		/* wbinvd */
5683
		(ctxt->ops->wbinvd)(ctxt);
5684 5685
		break;
	case 0x08:		/* invd */
5686 5687
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5688
	case 0x1f:		/* nop */
5689 5690
		break;
	case 0x20: /* mov cr, reg */
5691
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5692
		break;
A
Avi Kivity 已提交
5693
	case 0x21: /* mov from dr to reg */
5694
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5695 5696
		break;
	case 0x40 ... 0x4f:	/* cmov */
5697 5698
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
5699
		else if (ctxt->op_bytes != 4)
5700
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5701
		break;
5702
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5703
		if (test_cc(ctxt->b, ctxt->eflags))
5704
			rc = jmp_rel(ctxt, ctxt->src.val);
5705
		break;
5706
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5707
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5708
		break;
A
Avi Kivity 已提交
5709
	case 0xb6 ... 0xb7:	/* movzx */
5710
		ctxt->dst.bytes = ctxt->op_bytes;
5711
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5712
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5713 5714
		break;
	case 0xbe ... 0xbf:	/* movsx */
5715
		ctxt->dst.bytes = ctxt->op_bytes;
5716
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5717
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5718
		break;
5719 5720
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5721
	}
5722

5723 5724
threebyte_insn:

5725 5726 5727
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5728 5729 5730
	goto writeback;

cannot_emulate:
5731
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5732
}
5733 5734 5735 5736 5737 5738 5739 5740 5741 5742

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}
5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753

bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->rep_prefix && (ctxt->d & String))
		return false;

	if (ctxt->d & TwoMemOp)
		return false;

	return true;
}