amdgpu_ttm.c 60.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
32

33
#include <linux/dma-mapping.h>
34 35 36
#include <linux/iommu.h>
#include <linux/pagemap.h>
#include <linux/sched/task.h>
37
#include <linux/sched/mm.h>
38 39 40 41
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/swap.h>
#include <linux/swiotlb.h>
42
#include <linux/dma-buf.h>
43
#include <linux/sizes.h>
44

45 46 47
#include <drm/ttm/ttm_bo_api.h>
#include <drm/ttm/ttm_bo_driver.h>
#include <drm/ttm/ttm_placement.h>
48
#include <drm/ttm/ttm_range_manager.h>
49

A
Alex Deucher 已提交
50
#include <drm/amdgpu_drm.h>
51

A
Alex Deucher 已提交
52
#include "amdgpu.h"
53
#include "amdgpu_object.h"
54
#include "amdgpu_trace.h"
55
#include "amdgpu_amdkfd.h"
56
#include "amdgpu_sdma.h"
57
#include "amdgpu_ras.h"
58
#include "amdgpu_atomfirmware.h"
59
#include "amdgpu_res_cursor.h"
A
Alex Deucher 已提交
60 61
#include "bif/bif_4_1_d.h"

62 63
#define AMDGPU_TTM_VRAM_MAX_DW_READ	(size_t)128

64
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
65 66
				   struct ttm_tt *ttm,
				   struct ttm_resource *bo_mem);
67
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
68
				      struct ttm_tt *ttm);
69

70
static int amdgpu_ttm_init_on_chip(struct amdgpu_device *adev,
71
				    unsigned int type,
72
				    uint64_t size_in_page)
73
{
74
	return ttm_range_man_init(&adev->mman.bdev, type,
75
				  false, size_in_page);
A
Alex Deucher 已提交
76 77
}

78 79 80 81 82 83 84 85
/**
 * amdgpu_evict_flags - Compute placement flags
 *
 * @bo: The buffer object to evict
 * @placement: Possible destination(s) for evicted BO
 *
 * Fill in placement data when ttm_bo_evict() is called
 */
A
Alex Deucher 已提交
86 87 88
static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
				struct ttm_placement *placement)
{
89
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
90
	struct amdgpu_bo *abo;
91
	static const struct ttm_place placements = {
A
Alex Deucher 已提交
92 93
		.fpfn = 0,
		.lpfn = 0,
94
		.mem_type = TTM_PL_SYSTEM,
95
		.flags = 0
A
Alex Deucher 已提交
96 97
	};

98
	/* Don't handle scatter gather BOs */
99 100 101 102 103 104
	if (bo->type == ttm_bo_type_sg) {
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;
	}

105
	/* Object isn't an AMDGPU object so ignore */
106
	if (!amdgpu_bo_is_amdgpu_bo(bo)) {
A
Alex Deucher 已提交
107 108 109 110 111 112
		placement->placement = &placements;
		placement->busy_placement = &placements;
		placement->num_placement = 1;
		placement->num_busy_placement = 1;
		return;
	}
113

114
	abo = ttm_to_amdgpu_bo(bo);
115 116 117 118 119 120 121 122 123 124 125 126 127 128
	if (abo->flags & AMDGPU_AMDKFD_CREATE_SVM_BO) {
		struct dma_fence *fence;
		struct dma_resv *resv = &bo->base._resv;

		rcu_read_lock();
		fence = rcu_dereference(resv->fence_excl);
		if (fence && !fence->ops->signaled)
			dma_fence_enable_sw_signaling(fence);

		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		rcu_read_unlock();
		return;
	}
129 130

	switch (bo->resource->mem_type) {
131 132 133 134 135 136 137
	case AMDGPU_PL_GDS:
	case AMDGPU_PL_GWS:
	case AMDGPU_PL_OA:
		placement->num_placement = 0;
		placement->num_busy_placement = 0;
		return;

A
Alex Deucher 已提交
138
	case TTM_PL_VRAM:
139
		if (!adev->mman.buffer_funcs_enabled) {
140
			/* Move to system memory */
141
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
142
		} else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
143 144
			   !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
			   amdgpu_bo_in_cpu_visible_vram(abo)) {
145 146 147 148 149 150

			/* Try evicting to the CPU inaccessible part of VRAM
			 * first, but only set GTT as busy placement, so this
			 * BO will be evicted to GTT rather than causing other
			 * BOs to be evicted from VRAM
			 */
151
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
152 153
							AMDGPU_GEM_DOMAIN_GTT |
							AMDGPU_GEM_DOMAIN_CPU);
154
			abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
155 156 157
			abo->placements[0].lpfn = 0;
			abo->placement.busy_placement = &abo->placements[1];
			abo->placement.num_busy_placement = 1;
158
		} else {
159
			/* Move to GTT memory */
160 161
			amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT |
							AMDGPU_GEM_DOMAIN_CPU);
162
		}
A
Alex Deucher 已提交
163 164
		break;
	case TTM_PL_TT:
165
	case AMDGPU_PL_PREEMPT:
A
Alex Deucher 已提交
166
	default:
167
		amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
168
		break;
A
Alex Deucher 已提交
169
	}
170
	*placement = abo->placement;
A
Alex Deucher 已提交
171 172
}

173 174 175 176
/**
 * amdgpu_ttm_map_buffer - Map memory into the GART windows
 * @bo: buffer object to map
 * @mem: memory object to map
177
 * @mm_cur: range to map
178 179 180 181 182 183 184 185 186 187
 * @num_pages: number of pages to map
 * @window: which GART window to use
 * @ring: DMA ring to use for the copy
 * @tmz: if we should setup a TMZ enabled mapping
 * @addr: resulting address inside the MC address space
 *
 * Setup one of the GART windows to access a specific piece of memory or return
 * the physical address for local memory.
 */
static int amdgpu_ttm_map_buffer(struct ttm_buffer_object *bo,
188
				 struct ttm_resource *mem,
189 190 191 192
				 struct amdgpu_res_cursor *mm_cur,
				 unsigned num_pages, unsigned window,
				 struct amdgpu_ring *ring, bool tmz,
				 uint64_t *addr)
193 194 195 196 197 198
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	unsigned num_dw, num_bytes;
	struct dma_fence *fence;
	uint64_t src_addr, dst_addr;
199
	void *cpu_addr;
200
	uint64_t flags;
201
	unsigned int i;
202 203 204 205
	int r;

	BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
	       AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
206
	BUG_ON(mem->mem_type == AMDGPU_PL_PREEMPT);
207 208

	/* Map only what can't be accessed directly */
209
	if (!tmz && mem->start != AMDGPU_BO_INVALID_OFFSET) {
210 211
		*addr = amdgpu_ttm_domain_start(adev, mem->mem_type) +
			mm_cur->start;
212 213 214 215 216 217
		return 0;
	}

	*addr = adev->gmc.gart_start;
	*addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
		AMDGPU_GPU_PAGE_SIZE;
218
	*addr += mm_cur->start & ~PAGE_MASK;
219 220

	num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
221
	num_bytes = num_pages * 8 * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
222 223

	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes,
224
				     AMDGPU_IB_POOL_DELAYED, &job);
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
	if (r)
		return r;

	src_addr = num_dw * 4;
	src_addr += job->ibs[0].gpu_addr;

	dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
	dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
	amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
				dst_addr, num_bytes, false);

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);

	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, mem);
	if (tmz)
		flags |= AMDGPU_PTE_TMZ;

243 244 245
	cpu_addr = &job->ibs[0].ptr[num_dw];

	if (mem->mem_type == TTM_PL_TT) {
246
		dma_addr_t *dma_addr;
247

248 249
		dma_addr = &bo->ttm->dma_address[mm_cur->start >> PAGE_SHIFT];
		r = amdgpu_gart_map(adev, 0, num_pages, dma_addr, flags,
250 251 252 253 254 255
				    cpu_addr);
		if (r)
			goto error_free;
	} else {
		dma_addr_t dma_address;

256
		dma_address = mm_cur->start;
257 258 259 260 261 262 263 264 265 266 267
		dma_address += adev->vm_manager.vram_base_offset;

		for (i = 0; i < num_pages; ++i) {
			r = amdgpu_gart_map(adev, i << PAGE_SHIFT, 1,
					    &dma_address, flags, cpu_addr);
			if (r)
				goto error_free;

			dma_address += PAGE_SIZE;
		}
	}
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282

	r = amdgpu_job_submit(job, &adev->mman.entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	dma_fence_put(fence);

	return r;

error_free:
	amdgpu_job_free(job);
	return r;
}

283
/**
284
 * amdgpu_ttm_copy_mem_to_mem - Helper function for copy
285 286 287 288 289 290 291
 * @adev: amdgpu device
 * @src: buffer/address where to read from
 * @dst: buffer/address where to write to
 * @size: number of bytes to copy
 * @tmz: if a secure copy should be used
 * @resv: resv object to sync to
 * @f: Returns the last fence if multiple jobs are submitted.
292 293 294 295 296 297 298
 *
 * The function copies @size bytes from {src->mem + src->offset} to
 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
 * move and different for a BO to BO copy.
 *
 */
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
299 300
			       const struct amdgpu_copy_mem *src,
			       const struct amdgpu_copy_mem *dst,
301
			       uint64_t size, bool tmz,
302
			       struct dma_resv *resv,
303
			       struct dma_fence **f)
304
{
305 306 307
	const uint32_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
					AMDGPU_GPU_PAGE_SIZE);

308
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
309
	struct amdgpu_res_cursor src_mm, dst_mm;
310
	struct dma_fence *fence = NULL;
311
	int r = 0;
312

313
	if (!adev->mman.buffer_funcs_enabled) {
A
Alex Deucher 已提交
314 315 316 317
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

318 319
	amdgpu_res_first(src->mem, src->offset, size, &src_mm);
	amdgpu_res_first(dst->mem, dst->offset, size, &dst_mm);
320

321
	mutex_lock(&adev->mman.gtt_window_lock);
322 323 324
	while (src_mm.remaining) {
		uint32_t src_page_offset = src_mm.start & ~PAGE_MASK;
		uint32_t dst_page_offset = dst_mm.start & ~PAGE_MASK;
325
		struct dma_fence *next;
326 327
		uint32_t cur_size;
		uint64_t from, to;
328

329 330 331
		/* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
		 * begins at an offset, then adjust the size accordingly
		 */
332
		cur_size = max(src_page_offset, dst_page_offset);
333
		cur_size = min(min3(src_mm.size, dst_mm.size, size),
334
			       (uint64_t)(GTT_MAX_BYTES - cur_size));
335 336

		/* Map src to window 0 and dst to window 1. */
337
		r = amdgpu_ttm_map_buffer(src->bo, src->mem, &src_mm,
338
					  PFN_UP(cur_size + src_page_offset),
339
					  0, ring, tmz, &from);
340 341
		if (r)
			goto error;
342

343
		r = amdgpu_ttm_map_buffer(dst->bo, dst->mem, &dst_mm,
344
					  PFN_UP(cur_size + dst_page_offset),
345
					  1, ring, tmz, &to);
346 347
		if (r)
			goto error;
348

349
		r = amdgpu_copy_buffer(ring, from, to, cur_size,
350
				       resv, &next, false, true, tmz);
351 352 353
		if (r)
			goto error;

354
		dma_fence_put(fence);
355 356
		fence = next;

357 358
		amdgpu_res_next(&src_mm, cur_size);
		amdgpu_res_next(&dst_mm, cur_size);
359
	}
360
error:
361
	mutex_unlock(&adev->mman.gtt_window_lock);
362 363 364 365 366 367
	if (f)
		*f = dma_fence_get(fence);
	dma_fence_put(fence);
	return r;
}

368
/*
369 370
 * amdgpu_move_blit - Copy an entire buffer to another buffer
 *
371 372
 * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
 * help move buffers to and from VRAM.
373
 */
374
static int amdgpu_move_blit(struct ttm_buffer_object *bo,
375
			    bool evict,
376 377
			    struct ttm_resource *new_mem,
			    struct ttm_resource *old_mem)
378 379
{
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
380
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
381 382 383 384 385 386 387 388 389 390 391 392 393
	struct amdgpu_copy_mem src, dst;
	struct dma_fence *fence = NULL;
	int r;

	src.bo = bo;
	dst.bo = bo;
	src.mem = old_mem;
	dst.mem = new_mem;
	src.offset = 0;
	dst.offset = 0;

	r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
				       new_mem->num_pages << PAGE_SHIFT,
394
				       amdgpu_bo_encrypted(abo),
395
				       bo->base.resv, &fence);
396 397
	if (r)
		goto error;
398

399 400
	/* clear the space being freed */
	if (old_mem->mem_type == TTM_PL_VRAM &&
401
	    (abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
402 403 404 405 406 407 408 409 410 411 412 413
		struct dma_fence *wipe_fence = NULL;

		r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
				       NULL, &wipe_fence);
		if (r) {
			goto error;
		} else if (wipe_fence) {
			dma_fence_put(fence);
			fence = wipe_fence;
		}
	}

414 415
	/* Always block for VM page tables before committing the new location */
	if (bo->type == ttm_bo_type_kernel)
416
		r = ttm_bo_move_accel_cleanup(bo, fence, true, false, new_mem);
417
	else
418
		r = ttm_bo_move_accel_cleanup(bo, fence, evict, true, new_mem);
419
	dma_fence_put(fence);
A
Alex Deucher 已提交
420
	return r;
421 422 423

error:
	if (fence)
424 425
		dma_fence_wait(fence, false);
	dma_fence_put(fence);
426
	return r;
A
Alex Deucher 已提交
427 428
}

429
/*
430 431 432 433 434
 * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
 *
 * Called by amdgpu_bo_move()
 */
static bool amdgpu_mem_visible(struct amdgpu_device *adev,
435
			       struct ttm_resource *mem)
436
{
437 438
	uint64_t mem_size = (u64)mem->num_pages << PAGE_SHIFT;
	struct amdgpu_res_cursor cursor;
439 440 441 442 443 444 445

	if (mem->mem_type == TTM_PL_SYSTEM ||
	    mem->mem_type == TTM_PL_TT)
		return true;
	if (mem->mem_type != TTM_PL_VRAM)
		return false;

446 447
	amdgpu_res_first(mem, 0, mem_size, &cursor);

448
	/* ttm_resource_ioremap only supports contiguous memory */
449
	if (cursor.size != mem_size)
450 451
		return false;

452
	return cursor.start + cursor.size <= adev->gmc.visible_vram_size;
453 454
}

455
/*
456 457 458 459
 * amdgpu_bo_move - Move a buffer object to a new memory location
 *
 * Called by ttm_bo_handle_move_mem()
 */
460 461
static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
			  struct ttm_operation_ctx *ctx,
462 463
			  struct ttm_resource *new_mem,
			  struct ttm_place *hop)
A
Alex Deucher 已提交
464 465
{
	struct amdgpu_device *adev;
466
	struct amdgpu_bo *abo;
467
	struct ttm_resource *old_mem = bo->resource;
A
Alex Deucher 已提交
468 469
	int r;

470 471
	if (new_mem->mem_type == TTM_PL_TT ||
	    new_mem->mem_type == AMDGPU_PL_PREEMPT) {
472 473 474 475 476
		r = amdgpu_ttm_backend_bind(bo->bdev, bo->ttm, new_mem);
		if (r)
			return r;
	}

477
	/* Can't move a pinned BO */
478
	abo = ttm_to_amdgpu_bo(bo);
479
	if (WARN_ON_ONCE(abo->tbo.pin_count > 0))
480 481
		return -EINVAL;

482
	adev = amdgpu_ttm_adev(bo->bdev);
483

A
Alex Deucher 已提交
484
	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
485
		ttm_bo_move_null(bo, new_mem);
486
		goto out;
A
Alex Deucher 已提交
487
	}
488
	if (old_mem->mem_type == TTM_PL_SYSTEM &&
489 490
	    (new_mem->mem_type == TTM_PL_TT ||
	     new_mem->mem_type == AMDGPU_PL_PREEMPT)) {
491
		ttm_bo_move_null(bo, new_mem);
492
		goto out;
A
Alex Deucher 已提交
493
	}
494 495
	if ((old_mem->mem_type == TTM_PL_TT ||
	     old_mem->mem_type == AMDGPU_PL_PREEMPT) &&
496
	    new_mem->mem_type == TTM_PL_SYSTEM) {
497
		r = ttm_bo_wait_ctx(bo, ctx);
498
		if (r)
499
			return r;
500 501

		amdgpu_ttm_backend_unbind(bo->bdev, bo->ttm);
502
		ttm_resource_free(bo, &bo->resource);
503
		ttm_bo_assign_mem(bo, new_mem);
504
		goto out;
505
	}
506

507 508 509 510 511 512 513
	if (old_mem->mem_type == AMDGPU_PL_GDS ||
	    old_mem->mem_type == AMDGPU_PL_GWS ||
	    old_mem->mem_type == AMDGPU_PL_OA ||
	    new_mem->mem_type == AMDGPU_PL_GDS ||
	    new_mem->mem_type == AMDGPU_PL_GWS ||
	    new_mem->mem_type == AMDGPU_PL_OA) {
		/* Nothing to save here */
514
		ttm_bo_move_null(bo, new_mem);
515
		goto out;
516
	}
517

518 519 520 521 522 523 524 525
	if (adev->mman.buffer_funcs_enabled) {
		if (((old_mem->mem_type == TTM_PL_SYSTEM &&
		      new_mem->mem_type == TTM_PL_VRAM) ||
		     (old_mem->mem_type == TTM_PL_VRAM &&
		      new_mem->mem_type == TTM_PL_SYSTEM))) {
			hop->fpfn = 0;
			hop->lpfn = 0;
			hop->mem_type = TTM_PL_TT;
526
			hop->flags = TTM_PL_FLAG_TEMPORARY;
527 528 529 530 531
			return -EMULTIHOP;
		}

		r = amdgpu_move_blit(bo, evict, new_mem, old_mem);
	} else {
532 533
		r = -ENODEV;
	}
A
Alex Deucher 已提交
534 535

	if (r) {
536 537 538 539
		/* Check that all memory is CPU accessible */
		if (!amdgpu_mem_visible(adev, old_mem) ||
		    !amdgpu_mem_visible(adev, new_mem)) {
			pr_err("Move buffer fallback to memcpy unavailable\n");
540
			return r;
A
Alex Deucher 已提交
541
		}
542 543 544

		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
		if (r)
545
			return r;
A
Alex Deucher 已提交
546 547
	}

548 549 550 551 552 553 554 555 556
	if (bo->type == ttm_bo_type_device &&
	    new_mem->mem_type == TTM_PL_VRAM &&
	    old_mem->mem_type != TTM_PL_VRAM) {
		/* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
		 * accesses the BO after it's moved.
		 */
		abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	}

557
out:
A
Alex Deucher 已提交
558
	/* update statistics */
559
	atomic64_add(bo->base.size, &adev->num_bytes_moved);
560
	amdgpu_bo_move_notify(bo, evict, new_mem);
A
Alex Deucher 已提交
561 562 563
	return 0;
}

564
/*
565 566 567 568
 * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
 *
 * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
 */
569 570
static int amdgpu_ttm_io_mem_reserve(struct ttm_device *bdev,
				     struct ttm_resource *mem)
A
Alex Deucher 已提交
571
{
572
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
573
	size_t bus_size = (size_t)mem->num_pages << PAGE_SHIFT;
A
Alex Deucher 已提交
574 575 576 577 578 579

	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* system memory */
		return 0;
	case TTM_PL_TT:
580
	case AMDGPU_PL_PREEMPT:
A
Alex Deucher 已提交
581 582 583 584
		break;
	case TTM_PL_VRAM:
		mem->bus.offset = mem->start << PAGE_SHIFT;
		/* check if it's visible */
585
		if ((mem->bus.offset + bus_size) > adev->gmc.visible_vram_size)
A
Alex Deucher 已提交
586
			return -EINVAL;
587

588
		if (adev->mman.aper_base_kaddr &&
589
		    mem->placement & TTM_PL_FLAG_CONTIGUOUS)
590 591 592
			mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
					mem->bus.offset;

593
		mem->bus.offset += adev->gmc.aper_base;
A
Alex Deucher 已提交
594 595 596 597 598 599 600 601
		mem->bus.is_iomem = true;
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

602 603 604
static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
					   unsigned long page_offset)
{
605
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
606
	struct amdgpu_res_cursor cursor;
607

608 609
	amdgpu_res_first(bo->resource, (u64)page_offset << PAGE_SHIFT, 0,
			 &cursor);
610
	return (adev->gmc.aper_base + cursor.start) >> PAGE_SHIFT;
611 612
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
/**
 * amdgpu_ttm_domain_start - Returns GPU start address
 * @adev: amdgpu device object
 * @type: type of the memory
 *
 * Returns:
 * GPU start address of a memory domain
 */

uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type)
{
	switch (type) {
	case TTM_PL_TT:
		return adev->gmc.gart_start;
	case TTM_PL_VRAM:
		return adev->gmc.vram_start;
	}

	return 0;
}

A
Alex Deucher 已提交
634 635 636 637
/*
 * TTM backend functions.
 */
struct amdgpu_ttm_tt {
638
	struct ttm_tt	ttm;
639
	struct drm_gem_object	*gobj;
640 641
	u64			offset;
	uint64_t		userptr;
642
	struct task_struct	*usertask;
643
	uint32_t		userflags;
644
	bool			bound;
645
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
646
	struct hmm_range	*range;
647
#endif
A
Alex Deucher 已提交
648 649
};

650
#ifdef CONFIG_DRM_AMDGPU_USERPTR
651
/*
652 653
 * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
 * memory and start HMM tracking CPU page table update
654
 *
655 656
 * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
 * once afterwards to stop HMM tracking
657
 */
658
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
A
Alex Deucher 已提交
659
{
660
	struct ttm_tt *ttm = bo->tbo.ttm;
A
Alex Deucher 已提交
661
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
662
	unsigned long start = gtt->userptr;
663
	struct vm_area_struct *vma;
664
	struct mm_struct *mm;
665
	bool readonly;
666
	int r = 0;
A
Alex Deucher 已提交
667

668 669 670
	mm = bo->notifier.mm;
	if (unlikely(!mm)) {
		DRM_DEBUG_DRIVER("BO is not registered?\n");
671
		return -EFAULT;
672
	}
673

674 675 676 677
	/* Another get_user_pages is running at the same time?? */
	if (WARN_ON(gtt->range))
		return -EFAULT;

678
	if (!mmget_not_zero(mm)) /* Happens during process shutdown */
679 680
		return -ESRCH;

681
	mmap_read_lock(mm);
682 683
	vma = vma_lookup(mm, start);
	if (unlikely(!vma)) {
684
		r = -EFAULT;
685
		goto out_unlock;
686
	}
687
	if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
688
		vma->vm_file)) {
689
		r = -EPERM;
690
		goto out_unlock;
691
	}
692

693 694 695
	readonly = amdgpu_ttm_tt_is_readonly(ttm);
	r = amdgpu_hmm_range_get_pages(&bo->notifier, mm, pages, start,
				       ttm->num_pages, &gtt->range, readonly,
696
				       true, NULL);
697
out_unlock:
698
	mmap_read_unlock(mm);
699
	mmput(mm);
700

701 702 703
	return r;
}

704
/*
705 706
 * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
 * Check if the pages backing this ttm range have been invalidated
707
 *
708
 * Returns: true if pages are still valid
709
 */
710
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
711
{
712
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
713
	bool r = false;
714

715 716
	if (!gtt || !gtt->userptr)
		return false;
717

718
	DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%x\n",
719
		gtt->userptr, ttm->num_pages);
720

721
	WARN_ONCE(!gtt->range || !gtt->range->hmm_pfns,
722 723
		"No user pages to check\n");

724
	if (gtt->range) {
725 726 727 728
		/*
		 * FIXME: Must always hold notifier_lock for this, and must
		 * not ignore the return code.
		 */
729
		r = amdgpu_hmm_range_get_pages_done(gtt->range);
730
		gtt->range = NULL;
731
	}
732

733
	return !r;
734
}
735
#endif
736

737
/*
738
 * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
739
 *
740
 * Called by amdgpu_cs_list_validate(). This creates the page list
741 742
 * that backs user memory and will ultimately be mapped into the device
 * address space.
743
 */
744
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
745
{
746
	unsigned long i;
747

748
	for (i = 0; i < ttm->num_pages; ++i)
749
		ttm->pages[i] = pages ? pages[i] : NULL;
750 751
}

752
/*
753
 * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
754 755 756
 *
 * Called by amdgpu_ttm_backend_bind()
 **/
757
static int amdgpu_ttm_tt_pin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
758
				     struct ttm_tt *ttm)
759
{
D
Dave Airlie 已提交
760
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
761 762 763 764
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
765
	int r;
766

767
	/* Allocate an SG array and squash pages into it */
A
Alex Deucher 已提交
768
	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
X
xinhui pan 已提交
769
				      (u64)ttm->num_pages << PAGE_SHIFT,
A
Alex Deucher 已提交
770 771 772 773
				      GFP_KERNEL);
	if (r)
		goto release_sg;

774
	/* Map SG to device */
775 776
	r = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
	if (r)
A
Alex Deucher 已提交
777 778
		goto release_sg;

779
	/* convert SG to linear array of pages and dma addresses */
780 781
	drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
				       ttm->num_pages);
A
Alex Deucher 已提交
782 783 784 785 786

	return 0;

release_sg:
	kfree(ttm->sg);
787
	ttm->sg = NULL;
A
Alex Deucher 已提交
788 789 790
	return r;
}

791
/*
792 793
 * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
 */
794
static void amdgpu_ttm_tt_unpin_userptr(struct ttm_device *bdev,
D
Dave Airlie 已提交
795
					struct ttm_tt *ttm)
A
Alex Deucher 已提交
796
{
D
Dave Airlie 已提交
797
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
798 799 800 801 802 803
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
	enum dma_data_direction direction = write ?
		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;

	/* double check that we don't free the table twice */
804
	if (!ttm->sg || !ttm->sg->sgl)
A
Alex Deucher 已提交
805 806
		return;

807
	/* unmap the pages mapped to the device */
808
	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
809
	sg_free_table(ttm->sg);
810

811
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
812 813 814 815 816
	if (gtt->range) {
		unsigned long i;

		for (i = 0; i < ttm->num_pages; i++) {
			if (ttm->pages[i] !=
817
			    hmm_pfn_to_page(gtt->range->hmm_pfns[i]))
818 819 820 821 822
				break;
		}

		WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
	}
823
#endif
A
Alex Deucher 已提交
824 825
}

826
static int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
827 828 829 830 831 832 833 834
				struct ttm_buffer_object *tbo,
				uint64_t flags)
{
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
	struct ttm_tt *ttm = tbo->ttm;
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	int r;

835 836 837
	if (amdgpu_bo_encrypted(abo))
		flags |= AMDGPU_PTE_TMZ;

838
	if (abo->flags & AMDGPU_GEM_CREATE_CP_MQD_GFX9) {
839 840 841
		uint64_t page_idx = 1;

		r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
842
				gtt->ttm.dma_address, flags);
843 844 845
		if (r)
			goto gart_bind_fail;

846 847 848 849
		/* The memory type of the first page defaults to UC. Now
		 * modify the memory type to NC from the second page of
		 * the BO onward.
		 */
850 851
		flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
		flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
852 853 854 855 856 857 858

		r = amdgpu_gart_bind(adev,
				gtt->offset + (page_idx << PAGE_SHIFT),
				ttm->num_pages - page_idx,
				&(gtt->ttm.dma_address[page_idx]), flags);
	} else {
		r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
859
				     gtt->ttm.dma_address, flags);
860 861 862 863
	}

gart_bind_fail:
	if (r)
864
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
865 866 867 868 869
			  ttm->num_pages, gtt->offset);

	return r;
}

870
/*
871 872 873 874 875
 * amdgpu_ttm_backend_bind - Bind GTT memory
 *
 * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
 * This handles binding GTT memory to the device address space.
 */
876
static int amdgpu_ttm_backend_bind(struct ttm_device *bdev,
D
Dave Airlie 已提交
877
				   struct ttm_tt *ttm,
878
				   struct ttm_resource *bo_mem)
A
Alex Deucher 已提交
879
{
D
Dave Airlie 已提交
880
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
881
	struct amdgpu_ttm_tt *gtt = (void*)ttm;
882
	uint64_t flags;
883
	int r = 0;
A
Alex Deucher 已提交
884

885 886 887 888 889 890
	if (!bo_mem)
		return -EINVAL;

	if (gtt->bound)
		return 0;

891
	if (gtt->userptr) {
D
Dave Airlie 已提交
892
		r = amdgpu_ttm_tt_pin_userptr(bdev, ttm);
893 894 895 896
		if (r) {
			DRM_ERROR("failed to pin userptr\n");
			return r;
		}
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	} else if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
		if (!ttm->sg) {
			struct dma_buf_attachment *attach;
			struct sg_table *sgt;

			attach = gtt->gobj->import_attach;
			sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
			if (IS_ERR(sgt))
				return PTR_ERR(sgt);

			ttm->sg = sgt;
		}

		drm_prime_sg_to_dma_addr_array(ttm->sg, gtt->ttm.dma_address,
					       ttm->num_pages);
912
	}
913

A
Alex Deucher 已提交
914
	if (!ttm->num_pages) {
915
		WARN(1, "nothing to bind %u pages for mreg %p back %p!\n",
A
Alex Deucher 已提交
916 917 918 919 920 921 922 923
		     ttm->num_pages, bo_mem, ttm);
	}

	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
	    bo_mem->mem_type == AMDGPU_PL_GWS ||
	    bo_mem->mem_type == AMDGPU_PL_OA)
		return -EINVAL;

924 925
	if (bo_mem->mem_type != TTM_PL_TT ||
	    !amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
926
		gtt->offset = AMDGPU_BO_INVALID_OFFSET;
927
		return 0;
928
	}
929

930
	/* compute PTE flags relevant to this BO memory */
C
Christian König 已提交
931
	flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
932 933

	/* bind pages into GART page tables */
934
	gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
C
Christian König 已提交
935
	r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
936
		gtt->ttm.dma_address, flags);
937

938
	if (r)
939
		DRM_ERROR("failed to bind %u pages at 0x%08llX\n",
940
			  ttm->num_pages, gtt->offset);
941
	gtt->bound = true;
942
	return r;
943 944
}

945
/*
946 947 948 949 950 951
 * amdgpu_ttm_alloc_gart - Make sure buffer object is accessible either
 * through AGP or GART aperture.
 *
 * If bo is accessible through AGP aperture, then use AGP aperture
 * to access bo; otherwise allocate logical space in GART aperture
 * and map bo to GART aperture.
952
 */
953
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
954
{
955
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
956
	struct ttm_operation_ctx ctx = { false, false };
957
	struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
958 959
	struct ttm_placement placement;
	struct ttm_place placements;
960
	struct ttm_resource *tmp;
961
	uint64_t addr, flags;
962 963
	int r;

964
	if (bo->resource->start != AMDGPU_BO_INVALID_OFFSET)
965 966
		return 0;

967 968
	addr = amdgpu_gmc_agp_addr(bo);
	if (addr != AMDGPU_BO_INVALID_OFFSET) {
969
		bo->resource->start = addr >> PAGE_SHIFT;
970 971
		return 0;
	}
972

973 974 975 976 977 978 979 980 981
	/* allocate GART space */
	placement.num_placement = 1;
	placement.placement = &placements;
	placement.num_busy_placement = 1;
	placement.busy_placement = &placements;
	placements.fpfn = 0;
	placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
	placements.mem_type = TTM_PL_TT;
	placements.flags = bo->resource->placement;
982

983 984 985
	r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
	if (unlikely(r))
		return r;
986

987 988
	/* compute PTE flags for this buffer object */
	flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, tmp);
989

990 991 992 993 994 995
	/* Bind pages */
	gtt->offset = (u64)tmp->start << PAGE_SHIFT;
	r = amdgpu_ttm_gart_bind(adev, bo, flags);
	if (unlikely(r)) {
		ttm_resource_free(bo, &tmp);
		return r;
996
	}
997

998
	amdgpu_gart_invalidate_tlb(adev);
999 1000 1001
	ttm_resource_free(bo, &bo->resource);
	ttm_bo_assign_mem(bo, tmp);

1002
	return 0;
A
Alex Deucher 已提交
1003 1004
}

1005
/*
1006 1007 1008 1009 1010
 * amdgpu_ttm_recover_gart - Rebind GTT pages
 *
 * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
 * rebind GTT pages during a GPU reset.
 */
1011
int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
1012
{
1013
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
1014
	uint64_t flags;
1015 1016
	int r;

1017
	if (!tbo->ttm)
1018 1019
		return 0;

1020
	flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, tbo->resource);
1021 1022
	r = amdgpu_ttm_gart_bind(adev, tbo, flags);

1023
	return r;
1024 1025
}

1026
/*
1027 1028 1029 1030 1031
 * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
 *
 * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
 * ttm_tt_destroy().
 */
1032
static void amdgpu_ttm_backend_unbind(struct ttm_device *bdev,
D
Dave Airlie 已提交
1033
				      struct ttm_tt *ttm)
A
Alex Deucher 已提交
1034
{
D
Dave Airlie 已提交
1035
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1036
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1037
	int r;
A
Alex Deucher 已提交
1038

1039
	/* if the pages have userptr pinning then clear that first */
1040
	if (gtt->userptr) {
D
Dave Airlie 已提交
1041
		amdgpu_ttm_tt_unpin_userptr(bdev, ttm);
1042 1043 1044 1045 1046 1047 1048
	} else if (ttm->sg && gtt->gobj->import_attach) {
		struct dma_buf_attachment *attach;

		attach = gtt->gobj->import_attach;
		dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
		ttm->sg = NULL;
	}
1049

1050 1051 1052
	if (!gtt->bound)
		return;

1053
	if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1054
		return;
1055

A
Alex Deucher 已提交
1056
	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
C
Christian König 已提交
1057
	r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
1058
	if (r)
1059
		DRM_ERROR("failed to unbind %u pages at 0x%08llX\n",
1060
			  gtt->ttm.num_pages, gtt->offset);
1061
	gtt->bound = false;
A
Alex Deucher 已提交
1062 1063
}

1064
static void amdgpu_ttm_backend_destroy(struct ttm_device *bdev,
D
Dave Airlie 已提交
1065
				       struct ttm_tt *ttm)
A
Alex Deucher 已提交
1066 1067 1068
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1069
	amdgpu_ttm_backend_unbind(bdev, ttm);
D
Dave Airlie 已提交
1070
	ttm_tt_destroy_common(bdev, ttm);
1071 1072 1073
	if (gtt->usertask)
		put_task_struct(gtt->usertask);

1074
	ttm_tt_fini(&gtt->ttm);
A
Alex Deucher 已提交
1075 1076 1077
	kfree(gtt);
}

1078 1079 1080 1081
/**
 * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
 *
 * @bo: The buffer object to create a GTT ttm_tt object around
1082
 * @page_flags: Page flags to be added to the ttm_tt object
1083 1084 1085
 *
 * Called by ttm_tt_create().
 */
1086 1087
static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
					   uint32_t page_flags)
A
Alex Deucher 已提交
1088
{
1089
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
A
Alex Deucher 已提交
1090
	struct amdgpu_ttm_tt *gtt;
1091
	enum ttm_caching caching;
A
Alex Deucher 已提交
1092 1093 1094 1095 1096

	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
	if (gtt == NULL) {
		return NULL;
	}
1097
	gtt->gobj = &bo->base;
1098

1099 1100 1101 1102 1103
	if (abo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		caching = ttm_write_combined;
	else
		caching = ttm_cached;

1104
	/* allocate space for the uninitialized page entries */
1105
	if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags, caching)) {
A
Alex Deucher 已提交
1106 1107 1108
		kfree(gtt);
		return NULL;
	}
1109
	return &gtt->ttm;
A
Alex Deucher 已提交
1110 1111
}

1112
/*
1113 1114 1115 1116 1117
 * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
 *
 * Map the pages of a ttm_tt object to an address space visible
 * to the underlying device.
 */
1118
static int amdgpu_ttm_tt_populate(struct ttm_device *bdev,
D
Dave Airlie 已提交
1119 1120
				  struct ttm_tt *ttm,
				  struct ttm_operation_ctx *ctx)
A
Alex Deucher 已提交
1121
{
D
Dave Airlie 已提交
1122
	struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
A
Alex Deucher 已提交
1123 1124
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

1125
	/* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
A
Alex Deucher 已提交
1126
	if (gtt && gtt->userptr) {
1127
		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
A
Alex Deucher 已提交
1128 1129 1130 1131 1132
		if (!ttm->sg)
			return -ENOMEM;
		return 0;
	}

1133
	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1134
		return 0;
A
Alex Deucher 已提交
1135

1136
	return ttm_pool_alloc(&adev->mman.bdev.pool, ttm, ctx);
A
Alex Deucher 已提交
1137 1138
}

1139
/*
1140 1141 1142 1143 1144
 * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
 *
 * Unmaps pages of a ttm_tt object from the device address space and
 * unpopulates the page array backing it.
 */
1145
static void amdgpu_ttm_tt_unpopulate(struct ttm_device *bdev,
1146
				     struct ttm_tt *ttm)
A
Alex Deucher 已提交
1147 1148
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
1149
	struct amdgpu_device *adev;
A
Alex Deucher 已提交
1150 1151

	if (gtt && gtt->userptr) {
1152
		amdgpu_ttm_tt_set_user_pages(ttm, NULL);
A
Alex Deucher 已提交
1153
		kfree(ttm->sg);
X
xinhui pan 已提交
1154
		ttm->sg = NULL;
1155 1156 1157 1158
		return;
	}

	if (ttm->page_flags & TTM_PAGE_FLAG_SG)
A
Alex Deucher 已提交
1159 1160
		return;

D
Dave Airlie 已提交
1161
	adev = amdgpu_ttm_adev(bdev);
1162
	return ttm_pool_free(&adev->mman.bdev.pool, ttm);
A
Alex Deucher 已提交
1163 1164
}

1165
/**
1166 1167
 * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
 * task
1168
 *
1169
 * @bo: The ttm_buffer_object to bind this userptr to
1170 1171 1172 1173 1174 1175
 * @addr:  The address in the current tasks VM space to use
 * @flags: Requirements of userptr object.
 *
 * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
 * to current task
 */
1176 1177
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
			      uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
1178
{
1179
	struct amdgpu_ttm_tt *gtt;
A
Alex Deucher 已提交
1180

1181 1182 1183 1184 1185 1186
	if (!bo->ttm) {
		/* TODO: We want a separate TTM object type for userptrs */
		bo->ttm = amdgpu_ttm_tt_create(bo, 0);
		if (bo->ttm == NULL)
			return -ENOMEM;
	}
A
Alex Deucher 已提交
1187

1188 1189 1190
	/* Set TTM_PAGE_FLAG_SG before populate but after create. */
	bo->ttm->page_flags |= TTM_PAGE_FLAG_SG;

1191
	gtt = (void *)bo->ttm;
A
Alex Deucher 已提交
1192 1193
	gtt->userptr = addr;
	gtt->userflags = flags;
1194 1195 1196 1197 1198 1199

	if (gtt->usertask)
		put_task_struct(gtt->usertask);
	gtt->usertask = current->group_leader;
	get_task_struct(gtt->usertask);

A
Alex Deucher 已提交
1200 1201 1202
	return 0;
}

1203
/*
1204 1205
 * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
 */
1206
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
A
Alex Deucher 已提交
1207 1208 1209 1210
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
1211
		return NULL;
A
Alex Deucher 已提交
1212

1213 1214 1215 1216
	if (gtt->usertask == NULL)
		return NULL;

	return gtt->usertask->mm;
A
Alex Deucher 已提交
1217 1218
}

1219
/*
1220 1221
 * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
 * address range for the current task.
1222 1223
 *
 */
1224 1225 1226 1227 1228 1229
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
				  unsigned long end)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;
	unsigned long size;

1230
	if (gtt == NULL || !gtt->userptr)
1231 1232
		return false;

1233 1234 1235
	/* Return false if no part of the ttm_tt object lies within
	 * the range
	 */
1236
	size = (unsigned long)gtt->ttm.num_pages * PAGE_SIZE;
1237 1238 1239 1240 1241 1242
	if (gtt->userptr > end || gtt->userptr + size <= start)
		return false;

	return true;
}

1243
/*
1244
 * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
1245
 */
1246
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
1247 1248 1249 1250 1251 1252
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL || !gtt->userptr)
		return false;

1253
	return true;
1254 1255
}

1256
/*
1257 1258
 * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
 */
A
Alex Deucher 已提交
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
{
	struct amdgpu_ttm_tt *gtt = (void *)ttm;

	if (gtt == NULL)
		return false;

	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
}

1269
/**
1270
 * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
1271 1272 1273
 *
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1274 1275
 *
 * Figure out the flags to use for a VM PDE (Page Directory Entry).
1276
 */
1277
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem)
A
Alex Deucher 已提交
1278
{
1279
	uint64_t flags = 0;
A
Alex Deucher 已提交
1280 1281 1282 1283

	if (mem && mem->mem_type != TTM_PL_SYSTEM)
		flags |= AMDGPU_PTE_VALID;

1284 1285
	if (mem && (mem->mem_type == TTM_PL_TT ||
		    mem->mem_type == AMDGPU_PL_PREEMPT)) {
A
Alex Deucher 已提交
1286 1287
		flags |= AMDGPU_PTE_SYSTEM;

1288
		if (ttm->caching == ttm_cached)
1289 1290
			flags |= AMDGPU_PTE_SNOOPED;
	}
A
Alex Deucher 已提交
1291

1292 1293 1294 1295
	if (mem && mem->mem_type == TTM_PL_VRAM &&
			mem->bus.caching == ttm_cached)
		flags |= AMDGPU_PTE_SNOOPED;

1296 1297 1298 1299 1300 1301
	return flags;
}

/**
 * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
 *
1302
 * @adev: amdgpu_device pointer
1303 1304
 * @ttm: The ttm_tt object to compute the flags for
 * @mem: The memory registry backing this ttm_tt object
1305
 *
1306 1307 1308
 * Figure out the flags to use for a VM PTE (Page Table Entry).
 */
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1309
				 struct ttm_resource *mem)
1310 1311 1312
{
	uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);

1313
	flags |= adev->gart.gart_pte_flags;
A
Alex Deucher 已提交
1314 1315 1316 1317 1318 1319 1320 1321
	flags |= AMDGPU_PTE_READABLE;

	if (!amdgpu_ttm_tt_is_readonly(ttm))
		flags |= AMDGPU_PTE_WRITEABLE;

	return flags;
}

1322
/*
1323 1324
 * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
 * object.
1325
 *
1326 1327 1328
 * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
 * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
 * it can find space for a new object and by ttm_bo_force_list_clean() which is
1329 1330
 * used to clean out a memory space.
 */
1331 1332 1333
static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
					    const struct ttm_place *place)
{
1334
	unsigned long num_pages = bo->resource->num_pages;
1335
	struct amdgpu_res_cursor cursor;
1336
	struct dma_resv_list *flist;
1337 1338 1339
	struct dma_fence *f;
	int i;

1340 1341 1342 1343
	/* Swapout? */
	if (bo->resource->mem_type == TTM_PL_SYSTEM)
		return true;

1344
	if (bo->type == ttm_bo_type_kernel &&
1345
	    !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
1346 1347
		return false;

1348 1349 1350 1351
	/* If bo is a KFD BO, check if the bo belongs to the current process.
	 * If true, then return false as any KFD process needs all its BOs to
	 * be resident to run successfully
	 */
1352
	flist = dma_resv_shared_list(bo->base.resv);
1353 1354 1355
	if (flist) {
		for (i = 0; i < flist->shared_count; ++i) {
			f = rcu_dereference_protected(flist->shared[i],
1356
				dma_resv_held(bo->base.resv));
1357 1358 1359 1360
			if (amdkfd_fence_check_mm(f, current->mm))
				return false;
		}
	}
1361

1362
	switch (bo->resource->mem_type) {
1363 1364 1365 1366 1367 1368 1369 1370 1371
	case AMDGPU_PL_PREEMPT:
		/* Preemptible BOs don't own system resources managed by the
		 * driver (pages, VRAM, GART space). They point to resources
		 * owned by someone else (e.g. pageable memory in user mode
		 * or a DMABuf). They are used in a preemptible context so we
		 * can guarantee no deadlocks and good QoS in case of MMU
		 * notifiers or DMABuf move notifiers from the resource owner.
		 */
		return false;
1372
	case TTM_PL_TT:
1373 1374 1375
		if (amdgpu_bo_is_amdgpu_bo(bo) &&
		    amdgpu_bo_encrypted(ttm_to_amdgpu_bo(bo)))
			return false;
1376
		return true;
1377

1378
	case TTM_PL_VRAM:
1379
		/* Check each drm MM node individually */
1380
		amdgpu_res_first(bo->resource, 0, (u64)num_pages << PAGE_SHIFT,
1381 1382 1383 1384 1385
				 &cursor);
		while (cursor.remaining) {
			if (place->fpfn < PFN_DOWN(cursor.start + cursor.size)
			    && !(place->lpfn &&
				 place->lpfn <= PFN_DOWN(cursor.start)))
1386 1387
				return true;

1388
			amdgpu_res_next(&cursor, cursor.size);
1389
		}
1390
		return false;
1391

1392 1393
	default:
		break;
1394 1395 1396 1397 1398
	}

	return ttm_bo_eviction_valuable(bo, place);
}

1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
static void amdgpu_ttm_vram_mm_access(struct amdgpu_device *adev, loff_t pos,
				      void *buf, size_t size, bool write)
{
	while (size) {
		uint64_t aligned_pos = ALIGN_DOWN(pos, 4);
		uint64_t bytes = 4 - (pos & 0x3);
		uint32_t shift = (pos & 0x3) * 8;
		uint32_t mask = 0xffffffff << shift;
		uint32_t value = 0;

		if (size < bytes) {
			mask &= 0xffffffff >> (bytes - size) * 8;
			bytes = size;
		}

		if (mask != 0xffffffff) {
			amdgpu_device_mm_access(adev, aligned_pos, &value, 4, false);
			if (write) {
				value &= ~mask;
				value |= (*(uint32_t *)buf << shift) & mask;
				amdgpu_device_mm_access(adev, aligned_pos, &value, 4, true);
			} else {
				value = (value & mask) >> shift;
				memcpy(buf, &value, bytes);
			}
		} else {
			amdgpu_device_mm_access(adev, aligned_pos, buf, 4, write);
		}

		pos += bytes;
		buf += bytes;
		size -= bytes;
	}
}

1434
/**
1435
 * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445
 *
 * @bo:  The buffer object to read/write
 * @offset:  Offset into buffer object
 * @buf:  Secondary buffer to write/read from
 * @len: Length in bytes of access
 * @write:  true if writing
 *
 * This is used to access VRAM that backs a buffer object via MMIO
 * access for debugging purposes.
 */
1446
static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1447 1448
				    unsigned long offset, void *buf, int len,
				    int write)
1449
{
1450
	struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
1451
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
1452
	struct amdgpu_res_cursor cursor;
1453 1454
	int ret = 0;

1455
	if (bo->resource->mem_type != TTM_PL_VRAM)
1456 1457
		return -EIO;

1458
	amdgpu_res_first(bo->resource, offset, len, &cursor);
1459
	while (cursor.remaining) {
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
		size_t count, size = cursor.size;
		loff_t pos = cursor.start;

		count = amdgpu_device_aper_access(adev, pos, buf, size, write);
		size -= count;
		if (size) {
			/* using MM to access rest vram and handle un-aligned address */
			pos += count;
			buf += count;
			amdgpu_ttm_vram_mm_access(adev, pos, buf, size, write);
1470 1471
		}

1472 1473 1474
		ret += cursor.size;
		buf += cursor.size;
		amdgpu_res_next(&cursor, cursor.size);
1475 1476 1477 1478 1479
	}

	return ret;
}

1480 1481 1482 1483 1484 1485
static void
amdgpu_bo_delete_mem_notify(struct ttm_buffer_object *bo)
{
	amdgpu_bo_move_notify(bo, false, NULL);
}

1486
static struct ttm_device_funcs amdgpu_bo_driver = {
A
Alex Deucher 已提交
1487 1488 1489
	.ttm_tt_create = &amdgpu_ttm_tt_create,
	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1490
	.ttm_tt_destroy = &amdgpu_ttm_backend_destroy,
1491
	.eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
A
Alex Deucher 已提交
1492 1493
	.evict_flags = &amdgpu_evict_flags,
	.move = &amdgpu_bo_move,
1494
	.delete_mem_notify = &amdgpu_bo_delete_mem_notify,
1495
	.release_notify = &amdgpu_bo_release_notify,
A
Alex Deucher 已提交
1496
	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1497
	.io_mem_pfn = amdgpu_ttm_io_mem_pfn,
1498 1499
	.access_memory = &amdgpu_ttm_access_memory,
	.del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
A
Alex Deucher 已提交
1500 1501
};

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
/*
 * Firmware Reservation functions
 */
/**
 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free fw reserved vram if it has been reserved.
 */
static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
{
1514 1515
	amdgpu_bo_free_kernel(&adev->mman.fw_vram_usage_reserved_bo,
		NULL, &adev->mman.fw_vram_usage_va);
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
}

/**
 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
 *
 * @adev: amdgpu_device pointer
 *
 * create bo vram reservation from fw.
 */
static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
{
1527 1528
	uint64_t vram_size = adev->gmc.visible_vram_size;

1529 1530
	adev->mman.fw_vram_usage_va = NULL;
	adev->mman.fw_vram_usage_reserved_bo = NULL;
1531

1532 1533
	if (adev->mman.fw_vram_usage_size == 0 ||
	    adev->mman.fw_vram_usage_size > vram_size)
1534
		return 0;
1535

1536
	return amdgpu_bo_create_kernel_at(adev,
1537 1538
					  adev->mman.fw_vram_usage_start_offset,
					  adev->mman.fw_vram_usage_size,
1539
					  AMDGPU_GEM_DOMAIN_VRAM,
1540 1541
					  &adev->mman.fw_vram_usage_reserved_bo,
					  &adev->mman.fw_vram_usage_va);
1542
}
1543

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
/*
 * Memoy training reservation functions
 */

/**
 * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
 *
 * @adev: amdgpu_device pointer
 *
 * free memory training reserved vram if it has been reserved.
 */
static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
{
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;

	ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
	amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
	ctx->c2p_bo = NULL;

	return 0;
}

1566
static void amdgpu_ttm_training_data_block_init(struct amdgpu_device *adev)
1567
{
1568
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1569

1570
	memset(ctx, 0, sizeof(*ctx));
1571

1572
	ctx->c2p_train_data_offset =
1573
		ALIGN((adev->gmc.mc_vram_size - adev->mman.discovery_tmr_size - SZ_1M), SZ_1M);
1574 1575 1576 1577
	ctx->p2c_train_data_offset =
		(adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
	ctx->train_data_size =
		GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
1578

1579 1580 1581 1582
	DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
			ctx->train_data_size,
			ctx->p2c_train_data_offset,
			ctx->c2p_train_data_offset);
1583 1584
}

1585 1586 1587
/*
 * reserve TMR memory at the top of VRAM which holds
 * IP Discovery data and is protected by PSP.
1588
 */
1589
static int amdgpu_ttm_reserve_tmr(struct amdgpu_device *adev)
1590 1591 1592
{
	int ret;
	struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
1593
	bool mem_train_support = false;
1594

1595
	if (!amdgpu_sriov_vf(adev)) {
1596
		if (amdgpu_atomfirmware_mem_training_supported(adev))
1597
			mem_train_support = true;
1598
		else
1599
			DRM_DEBUG("memory training does not support!\n");
1600 1601
	}

1602 1603 1604 1605 1606 1607 1608
	/*
	 * Query reserved tmr size through atom firmwareinfo for Sienna_Cichlid and onwards for all
	 * the use cases (IP discovery/G6 memory training/profiling/diagnostic data.etc)
	 *
	 * Otherwise, fallback to legacy approach to check and reserve tmr block for ip
	 * discovery data and G6 memory training data respectively
	 */
1609
	adev->mman.discovery_tmr_size =
1610
		amdgpu_atomfirmware_get_fw_reserved_fb_size(adev);
1611 1612
	if (!adev->mman.discovery_tmr_size)
		adev->mman.discovery_tmr_size = DISCOVERY_TMR_OFFSET;
1613 1614 1615 1616 1617

	if (mem_train_support) {
		/* reserve vram for mem train according to TMR location */
		amdgpu_ttm_training_data_block_init(adev);
		ret = amdgpu_bo_create_kernel_at(adev,
1618 1619 1620 1621 1622
					 ctx->c2p_train_data_offset,
					 ctx->train_data_size,
					 AMDGPU_GEM_DOMAIN_VRAM,
					 &ctx->c2p_bo,
					 NULL);
1623 1624 1625 1626
		if (ret) {
			DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
			amdgpu_ttm_training_reserve_vram_fini(adev);
			return ret;
1627
		}
1628
		ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
1629
	}
1630 1631

	ret = amdgpu_bo_create_kernel_at(adev,
1632 1633
				adev->gmc.real_vram_size - adev->mman.discovery_tmr_size,
				adev->mman.discovery_tmr_size,
1634
				AMDGPU_GEM_DOMAIN_VRAM,
1635
				&adev->mman.discovery_memory,
1636
				NULL);
1637
	if (ret) {
1638
		DRM_ERROR("alloc tmr failed(%d)!\n", ret);
1639
		amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1640
		return ret;
1641 1642 1643 1644 1645
	}

	return 0;
}

1646
/*
1647 1648
 * amdgpu_ttm_init - Init the memory management (ttm) as well as various
 * gtt/vram related fields.
1649 1650 1651 1652 1653 1654
 *
 * This initializes all of the memory space pools that the TTM layer
 * will need such as the GTT space (system memory mapped to the device),
 * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
 * can be mapped per VMID.
 */
A
Alex Deucher 已提交
1655 1656
int amdgpu_ttm_init(struct amdgpu_device *adev)
{
1657
	uint64_t gtt_size;
A
Alex Deucher 已提交
1658
	int r;
1659
	u64 vis_vram_limit;
A
Alex Deucher 已提交
1660

1661 1662
	mutex_init(&adev->mman.gtt_window_lock);

A
Alex Deucher 已提交
1663
	/* No others user of address space so set it to 0 */
1664
	r = ttm_device_init(&adev->mman.bdev, &amdgpu_bo_driver, adev->dev,
1665 1666
			       adev_to_drm(adev)->anon_inode->i_mapping,
			       adev_to_drm(adev)->vma_offset_manager,
1667
			       adev->need_swiotlb,
1668
			       dma_addressing_limited(adev->dev));
A
Alex Deucher 已提交
1669 1670 1671 1672 1673
	if (r) {
		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
		return r;
	}
	adev->mman.initialized = true;
1674

1675
	/* Initialize VRAM pool with all of VRAM divided into pages */
1676
	r = amdgpu_vram_mgr_init(adev);
A
Alex Deucher 已提交
1677 1678 1679 1680
	if (r) {
		DRM_ERROR("Failed initializing VRAM heap.\n");
		return r;
	}
1681 1682 1683 1684

	/* Reduce size of CPU-visible VRAM if requested */
	vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
	if (amdgpu_vis_vram_limit > 0 &&
1685 1686
	    vis_vram_limit <= adev->gmc.visible_vram_size)
		adev->gmc.visible_vram_size = vis_vram_limit;
1687

A
Alex Deucher 已提交
1688
	/* Change the size here instead of the init above so only lpfn is affected */
1689
	amdgpu_ttm_set_buffer_funcs_status(adev, false);
1690
#ifdef CONFIG_64BIT
1691
#ifdef CONFIG_X86
1692 1693 1694 1695 1696
	if (adev->gmc.xgmi.connected_to_cpu)
		adev->mman.aper_base_kaddr = ioremap_cache(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);

	else
1697
#endif
1698 1699
		adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
				adev->gmc.visible_vram_size);
1700
#endif
A
Alex Deucher 已提交
1701

1702 1703 1704 1705
	/*
	 *The reserved vram for firmware must be pinned to the specified
	 *place on the VRAM, so reserve it early.
	 */
1706
	r = amdgpu_ttm_fw_reserve_vram_init(adev);
1707 1708 1709 1710
	if (r) {
		return r;
	}

1711
	/*
1712 1713 1714
	 * only NAVI10 and onwards ASIC support for IP discovery.
	 * If IP discovery enabled, a block of memory should be
	 * reserved for IP discovey.
1715
	 */
1716
	if (adev->mman.discovery_bin) {
1717
		r = amdgpu_ttm_reserve_tmr(adev);
1718 1719 1720
		if (r)
			return r;
	}
1721

1722 1723 1724 1725
	/* allocate memory as required for VGA
	 * This is used for VGA emulation and pre-OS scanout buffers to
	 * avoid display artifacts while transitioning between pre-OS
	 * and driver.  */
1726
	r = amdgpu_bo_create_kernel_at(adev, 0, adev->mman.stolen_vga_size,
1727
				       AMDGPU_GEM_DOMAIN_VRAM,
1728
				       &adev->mman.stolen_vga_memory,
1729
				       NULL);
C
Christian König 已提交
1730 1731
	if (r)
		return r;
1732 1733
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_vga_size,
				       adev->mman.stolen_extended_size,
1734
				       AMDGPU_GEM_DOMAIN_VRAM,
1735
				       &adev->mman.stolen_extended_memory,
1736
				       NULL);
C
Christian König 已提交
1737 1738
	if (r)
		return r;
1739 1740 1741 1742 1743 1744 1745
	r = amdgpu_bo_create_kernel_at(adev, adev->mman.stolen_reserved_offset,
				       adev->mman.stolen_reserved_size,
				       AMDGPU_GEM_DOMAIN_VRAM,
				       &adev->mman.stolen_reserved_memory,
				       NULL);
	if (r)
		return r;
1746

A
Alex Deucher 已提交
1747
	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1748
		 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
1749

1750 1751
	/* Compute GTT size, either bsaed on 3/4th the size of RAM size
	 * or whatever the user passed on module init */
1752 1753 1754 1755
	if (amdgpu_gtt_size == -1) {
		struct sysinfo si;

		si_meminfo(&si);
1756
		gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1757
			       adev->gmc.mc_vram_size),
1758 1759 1760
			       ((uint64_t)si.totalram * si.mem_unit * 3/4));
	}
	else
1761
		gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1762 1763

	/* Initialize GTT memory pool */
1764
	r = amdgpu_gtt_mgr_init(adev, gtt_size);
A
Alex Deucher 已提交
1765 1766 1767 1768 1769
	if (r) {
		DRM_ERROR("Failed initializing GTT heap.\n");
		return r;
	}
	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1770
		 (unsigned)(gtt_size / (1024 * 1024)));
A
Alex Deucher 已提交
1771

1772 1773 1774 1775 1776 1777 1778
	/* Initialize preemptible memory pool */
	r = amdgpu_preempt_mgr_init(adev);
	if (r) {
		DRM_ERROR("Failed initializing PREEMPT heap.\n");
		return r;
	}

1779
	/* Initialize various on-chip memory pools */
1780
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GDS, adev->gds.gds_size);
1781 1782 1783
	if (r) {
		DRM_ERROR("Failed initializing GDS heap.\n");
		return r;
A
Alex Deucher 已提交
1784 1785
	}

1786
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_GWS, adev->gds.gws_size);
1787 1788 1789
	if (r) {
		DRM_ERROR("Failed initializing gws heap.\n");
		return r;
A
Alex Deucher 已提交
1790 1791
	}

1792
	r = amdgpu_ttm_init_on_chip(adev, AMDGPU_PL_OA, adev->gds.oa_size);
1793 1794 1795
	if (r) {
		DRM_ERROR("Failed initializing oa heap.\n");
		return r;
A
Alex Deucher 已提交
1796 1797 1798 1799 1800
	}

	return 0;
}

1801
/*
1802 1803
 * amdgpu_ttm_fini - De-initialize the TTM memory pools
 */
A
Alex Deucher 已提交
1804 1805 1806 1807
void amdgpu_ttm_fini(struct amdgpu_device *adev)
{
	if (!adev->mman.initialized)
		return;
1808

1809
	amdgpu_ttm_training_reserve_vram_fini(adev);
1810
	/* return the stolen vga memory back to VRAM */
1811 1812
	amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
	amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
1813
	/* return the IP Discovery TMR memory back to VRAM */
1814
	amdgpu_bo_free_kernel(&adev->mman.discovery_memory, NULL, NULL);
1815 1816 1817
	if (adev->mman.stolen_reserved_size)
		amdgpu_bo_free_kernel(&adev->mman.stolen_reserved_memory,
				      NULL, NULL);
1818
	amdgpu_ttm_fw_reserve_vram_fini(adev);
1819

1820 1821
	amdgpu_vram_mgr_fini(adev);
	amdgpu_gtt_mgr_fini(adev);
1822
	amdgpu_preempt_mgr_fini(adev);
1823 1824 1825
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GDS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_GWS);
	ttm_range_man_fini(&adev->mman.bdev, AMDGPU_PL_OA);
1826
	ttm_device_fini(&adev->mman.bdev);
A
Alex Deucher 已提交
1827 1828 1829 1830
	adev->mman.initialized = false;
	DRM_INFO("amdgpu: ttm finalized\n");
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
/**
 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
 *
 * @adev: amdgpu_device pointer
 * @enable: true when we can use buffer functions.
 *
 * Enable/disable use of buffer functions during suspend/resume. This should
 * only be called at bootup or when userspace isn't running.
 */
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
A
Alex Deucher 已提交
1841
{
1842
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM);
1843
	uint64_t size;
1844
	int r;
A
Alex Deucher 已提交
1845

1846
	if (!adev->mman.initialized || amdgpu_in_reset(adev) ||
1847
	    adev->mman.buffer_funcs_enabled == enable)
A
Alex Deucher 已提交
1848 1849
		return;

1850 1851
	if (enable) {
		struct amdgpu_ring *ring;
N
Nirmoy Das 已提交
1852
		struct drm_gpu_scheduler *sched;
1853 1854

		ring = adev->mman.buffer_funcs_ring;
N
Nirmoy Das 已提交
1855 1856
		sched = &ring->sched;
		r = drm_sched_entity_init(&adev->mman.entity,
1857
					  DRM_SCHED_PRIORITY_KERNEL, &sched,
N
Nirmoy Das 已提交
1858
					  1, NULL);
1859 1860 1861 1862 1863 1864
		if (r) {
			DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
				  r);
			return;
		}
	} else {
1865
		drm_sched_entity_destroy(&adev->mman.entity);
1866 1867
		dma_fence_put(man->move);
		man->move = NULL;
1868 1869
	}

A
Alex Deucher 已提交
1870
	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
1871 1872 1873 1874
	if (enable)
		size = adev->gmc.real_vram_size;
	else
		size = adev->gmc.visible_vram_size;
A
Alex Deucher 已提交
1875
	man->size = size >> PAGE_SHIFT;
1876
	adev->mman.buffer_funcs_enabled = enable;
A
Alex Deucher 已提交
1877 1878
}

1879 1880
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
		       uint64_t dst_offset, uint32_t byte_count,
1881
		       struct dma_resv *resv,
1882
		       struct dma_fence **fence, bool direct_submit,
1883
		       bool vm_needs_flush, bool tmz)
A
Alex Deucher 已提交
1884
{
1885 1886
	enum amdgpu_ib_pool_type pool = direct_submit ? AMDGPU_IB_POOL_DIRECT :
		AMDGPU_IB_POOL_DELAYED;
A
Alex Deucher 已提交
1887
	struct amdgpu_device *adev = ring->adev;
1888 1889
	struct amdgpu_job *job;

A
Alex Deucher 已提交
1890 1891 1892 1893 1894
	uint32_t max_bytes;
	unsigned num_loops, num_dw;
	unsigned i;
	int r;

1895
	if (direct_submit && !ring->sched.ready) {
1896 1897 1898 1899
		DRM_ERROR("Trying to move memory with ring turned off.\n");
		return -EINVAL;
	}

A
Alex Deucher 已提交
1900 1901
	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
L
Luben Tuikov 已提交
1902
	num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
1903

1904
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, pool, &job);
1905
	if (r)
1906
		return r;
1907

1908
	if (vm_needs_flush) {
1909 1910
		job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gmc.pdb0_bo ?
					adev->gmc.pdb0_bo : adev->gart.bo);
1911 1912
		job->vm_needs_flush = true;
	}
1913
	if (resv) {
1914
		r = amdgpu_sync_resv(adev, &job->sync, resv,
1915 1916
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
1917 1918 1919 1920
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
A
Alex Deucher 已提交
1921 1922 1923 1924 1925
	}

	for (i = 0; i < num_loops; i++) {
		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);

1926
		amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1927
					dst_offset, cur_size_in_bytes, tmz);
A
Alex Deucher 已提交
1928 1929 1930 1931 1932 1933

		src_offset += cur_size_in_bytes;
		dst_offset += cur_size_in_bytes;
		byte_count -= cur_size_in_bytes;
	}

1934 1935
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
1936 1937 1938
	if (direct_submit)
		r = amdgpu_job_submit_direct(job, ring, fence);
	else
1939
		r = amdgpu_job_submit(job, &adev->mman.entity,
1940
				      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1941 1942
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1943

1944
	return r;
1945

1946
error_free:
1947
	amdgpu_job_free(job);
1948
	DRM_ERROR("Error scheduling IBs (%d)\n", r);
1949
	return r;
A
Alex Deucher 已提交
1950 1951
}

1952
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1953
		       uint32_t src_data,
1954
		       struct dma_resv *resv,
1955
		       struct dma_fence **fence)
1956
{
1957
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1958
	uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1959 1960
	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;

1961
	struct amdgpu_res_cursor cursor;
1962
	unsigned int num_loops, num_dw;
1963
	uint64_t num_bytes;
1964 1965

	struct amdgpu_job *job;
1966 1967
	int r;

1968
	if (!adev->mman.buffer_funcs_enabled) {
1969 1970 1971 1972
		DRM_ERROR("Trying to clear memory with ring turned off.\n");
		return -EINVAL;
	}

1973
	if (bo->tbo.resource->mem_type == AMDGPU_PL_PREEMPT) {
1974 1975 1976 1977
		DRM_ERROR("Trying to clear preemptible memory.\n");
		return -EINVAL;
	}

1978
	if (bo->tbo.resource->mem_type == TTM_PL_TT) {
1979
		r = amdgpu_ttm_alloc_gart(&bo->tbo);
1980 1981 1982 1983
		if (r)
			return r;
	}

1984
	num_bytes = bo->tbo.resource->num_pages << PAGE_SHIFT;
1985 1986
	num_loops = 0;

1987
	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
1988 1989 1990
	while (cursor.remaining) {
		num_loops += DIV_ROUND_UP_ULL(cursor.size, max_bytes);
		amdgpu_res_next(&cursor, cursor.size);
1991
	}
1992
	num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1993 1994

	/* for IB padding */
1995
	num_dw += 64;
1996

1997 1998
	r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, AMDGPU_IB_POOL_DELAYED,
				     &job);
1999 2000 2001 2002 2003
	if (r)
		return r;

	if (resv) {
		r = amdgpu_sync_resv(adev, &job->sync, resv,
2004 2005
				     AMDGPU_SYNC_ALWAYS,
				     AMDGPU_FENCE_OWNER_UNDEFINED);
2006 2007 2008 2009 2010 2011
		if (r) {
			DRM_ERROR("sync failed (%d).\n", r);
			goto error_free;
		}
	}

2012
	amdgpu_res_first(bo->tbo.resource, 0, num_bytes, &cursor);
2013 2014 2015
	while (cursor.remaining) {
		uint32_t cur_size = min_t(uint64_t, cursor.size, max_bytes);
		uint64_t dst_addr = cursor.start;
2016

2017 2018
		dst_addr += amdgpu_ttm_domain_start(adev,
						    bo->tbo.resource->mem_type);
2019 2020
		amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data, dst_addr,
					cur_size);
2021

2022
		amdgpu_res_next(&cursor, cur_size);
2023 2024 2025 2026
	}

	amdgpu_ring_pad_ib(ring, &job->ibs[0]);
	WARN_ON(job->ibs[0].length_dw > num_dw);
2027
	r = amdgpu_job_submit(job, &adev->mman.entity,
2028
			      AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	if (r)
		goto error_free;

	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

A
Alex Deucher 已提交
2039 2040
#if defined(CONFIG_DEBUG_FS)

2041
static int amdgpu_mm_vram_table_show(struct seq_file *m, void *unused)
A
Alex Deucher 已提交
2042
{
2043 2044 2045
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_VRAM);
D
Daniel Vetter 已提交
2046
	struct drm_printer p = drm_seq_file_printer(m);
A
Alex Deucher 已提交
2047

2048
	man->func->debug(man, &p);
D
Daniel Vetter 已提交
2049
	return 0;
A
Alex Deucher 已提交
2050 2051
}

2052
static int amdgpu_ttm_page_pool_show(struct seq_file *m, void *unused)
2053
{
2054
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
2055 2056 2057 2058

	return ttm_pool_debugfs(&adev->mman.bdev.pool, m);
}

2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
static int amdgpu_mm_tt_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    TTM_PL_TT);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gds_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GDS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_gws_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_GWS);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

static int amdgpu_mm_oa_table_show(struct seq_file *m, void *unused)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
	struct ttm_resource_manager *man = ttm_manager_type(&adev->mman.bdev,
							    AMDGPU_PL_OA);
	struct drm_printer p = drm_seq_file_printer(m);

	man->func->debug(man, &p);
	return 0;
}

DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_vram_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_tt_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gds_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_gws_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_mm_oa_table);
DEFINE_SHOW_ATTRIBUTE(amdgpu_ttm_page_pool);
A
Alex Deucher 已提交
2109

2110
/*
2111 2112 2113 2114
 * amdgpu_ttm_vram_read - Linear read access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
A
Alex Deucher 已提交
2115 2116 2117
static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
				    size_t size, loff_t *pos)
{
A
Al Viro 已提交
2118
	struct amdgpu_device *adev = file_inode(f)->i_private;
A
Alex Deucher 已提交
2119 2120 2121 2122 2123
	ssize_t result = 0;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2124
	if (*pos >= adev->gmc.mc_vram_size)
2125 2126
		return -ENXIO;

2127
	size = min(size, (size_t)(adev->gmc.mc_vram_size - *pos));
A
Alex Deucher 已提交
2128
	while (size) {
2129 2130
		size_t bytes = min(size, AMDGPU_TTM_VRAM_MAX_DW_READ * 4);
		uint32_t value[AMDGPU_TTM_VRAM_MAX_DW_READ];
A
Alex Deucher 已提交
2131

2132
		amdgpu_device_vram_access(adev, *pos, value, bytes, false);
2133 2134
		if (copy_to_user(buf, value, bytes))
			return -EFAULT;
A
Alex Deucher 已提交
2135

2136 2137 2138 2139
		result += bytes;
		buf += bytes;
		*pos += bytes;
		size -= bytes;
A
Alex Deucher 已提交
2140 2141 2142 2143 2144
	}

	return result;
}

2145
/*
2146 2147 2148 2149
 * amdgpu_ttm_vram_write - Linear write access to VRAM
 *
 * Accesses VRAM via MMIO for debugging purposes.
 */
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
				    size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	ssize_t result = 0;
	int r;

	if (size & 0x3 || *pos & 0x3)
		return -EINVAL;

2160
	if (*pos >= adev->gmc.mc_vram_size)
2161 2162 2163 2164 2165
		return -ENXIO;

	while (size) {
		uint32_t value;

2166
		if (*pos >= adev->gmc.mc_vram_size)
2167 2168 2169 2170 2171 2172
			return result;

		r = get_user(value, (uint32_t *)buf);
		if (r)
			return r;

2173
		amdgpu_device_mm_access(adev, *pos, &value, 4, true);
2174 2175 2176 2177 2178 2179 2180 2181 2182 2183

		result += 4;
		buf += 4;
		*pos += 4;
		size -= 4;
	}

	return result;
}

A
Alex Deucher 已提交
2184 2185 2186
static const struct file_operations amdgpu_ttm_vram_fops = {
	.owner = THIS_MODULE,
	.read = amdgpu_ttm_vram_read,
2187 2188
	.write = amdgpu_ttm_vram_write,
	.llseek = default_llseek,
A
Alex Deucher 已提交
2189 2190
};

2191
/*
2192 2193 2194 2195 2196 2197
 * amdgpu_iomem_read - Virtual read access to GPU mapped memory
 *
 * This function is used to read memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2198 2199
static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
				 size_t size, loff_t *pos)
2200 2201 2202
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
2203 2204
	ssize_t result = 0;
	int r;
2205

2206
	/* retrieve the IOMMU domain if any for this device */
2207
	dom = iommu_get_domain_for_dev(adev->dev);
2208

2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;

2219 2220 2221 2222
		/* Translate the bus address to a physical address.  If
		 * the domain is NULL it means there is no IOMMU active
		 * and the address translation is the identity
		 */
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2234
		r = copy_to_user(buf, ptr + off, bytes);
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
}

2247
/*
2248 2249 2250 2251 2252 2253
 * amdgpu_iomem_write - Virtual write access to GPU mapped memory
 *
 * This function is used to write memory that has been mapped to the
 * GPU and the known addresses are not physical addresses but instead
 * bus addresses (e.g., what you'd put in an IB or ring buffer).
 */
2254 2255 2256 2257 2258 2259 2260
static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
				 size_t size, loff_t *pos)
{
	struct amdgpu_device *adev = file_inode(f)->i_private;
	struct iommu_domain *dom;
	ssize_t result = 0;
	int r;
2261 2262

	dom = iommu_get_domain_for_dev(adev->dev);
2263

2264 2265 2266 2267 2268 2269 2270 2271 2272
	while (size) {
		phys_addr_t addr = *pos & PAGE_MASK;
		loff_t off = *pos & ~PAGE_MASK;
		size_t bytes = PAGE_SIZE - off;
		unsigned long pfn;
		struct page *p;
		void *ptr;

		bytes = bytes < size ? bytes : size;
2273

2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
		addr = dom ? iommu_iova_to_phys(dom, addr) : addr;

		pfn = addr >> PAGE_SHIFT;
		if (!pfn_valid(pfn))
			return -EPERM;

		p = pfn_to_page(pfn);
		if (p->mapping != adev->mman.bdev.dev_mapping)
			return -EPERM;

		ptr = kmap(p);
2285
		r = copy_from_user(ptr + off, buf, bytes);
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
		kunmap(p);
		if (r)
			return -EFAULT;

		size -= bytes;
		*pos += bytes;
		result += bytes;
	}

	return result;
2296 2297
}

2298
static const struct file_operations amdgpu_ttm_iomem_fops = {
2299
	.owner = THIS_MODULE,
2300 2301
	.read = amdgpu_iomem_read,
	.write = amdgpu_iomem_write,
2302 2303
	.llseek = default_llseek
};
2304

2305 2306
#endif

2307
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
A
Alex Deucher 已提交
2308 2309
{
#if defined(CONFIG_DEBUG_FS)
2310
	struct drm_minor *minor = adev_to_drm(adev)->primary;
2311 2312
	struct dentry *root = minor->debugfs_root;

2313
	debugfs_create_file_size("amdgpu_vram", 0444, root, adev,
2314
				 &amdgpu_ttm_vram_fops, adev->gmc.mc_vram_size);
2315
	debugfs_create_file("amdgpu_iomem", 0444, root, adev,
2316
			    &amdgpu_ttm_iomem_fops);
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
	debugfs_create_file("amdgpu_vram_mm", 0444, root, adev,
			    &amdgpu_mm_vram_table_fops);
	debugfs_create_file("amdgpu_gtt_mm", 0444, root, adev,
			    &amdgpu_mm_tt_table_fops);
	debugfs_create_file("amdgpu_gds_mm", 0444, root, adev,
			    &amdgpu_mm_gds_table_fops);
	debugfs_create_file("amdgpu_gws_mm", 0444, root, adev,
			    &amdgpu_mm_gws_table_fops);
	debugfs_create_file("amdgpu_oa_mm", 0444, root, adev,
			    &amdgpu_mm_oa_table_fops);
	debugfs_create_file("ttm_page_pool", 0444, root, adev,
			    &amdgpu_ttm_page_pool_fops);
A
Alex Deucher 已提交
2329 2330
#endif
}