mce.c 56.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
19
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
20 21 22
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
23
#include <linux/string.h>
24
#include <linux/device.h>
25
#include <linux/syscore_ops.h>
26
#include <linux/delay.h>
27
#include <linux/ctype.h>
I
Ingo Molnar 已提交
28
#include <linux/sched.h>
29
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
30
#include <linux/types.h>
31
#include <linux/slab.h>
I
Ingo Molnar 已提交
32 33 34
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
35
#include <linux/nmi.h>
I
Ingo Molnar 已提交
36
#include <linux/cpu.h>
37
#include <linux/ras.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
45
#include <linux/set_memory.h>
I
Ingo Molnar 已提交
46

47
#include <asm/intel-family.h>
48
#include <asm/processor.h>
49
#include <asm/traps.h>
A
Andy Lutomirski 已提交
50
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
51 52
#include <asm/mce.h>
#include <asm/msr.h>
53
#include <asm/reboot.h>
L
Linus Torvalds 已提交
54

55
#include "mce-internal.h"
56

57
static DEFINE_MUTEX(mce_log_mutex);
58

S
Seunghun Han 已提交
59 60 61
/* sysfs synchronization */
static DEFINE_MUTEX(mce_sysfs_mutex);

62 63 64
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

65
#define SPINUNIT		100	/* 100ns */
66

67 68
DEFINE_PER_CPU(unsigned, mce_exception_count);

69
struct mce_bank *mce_banks __read_mostly;
70
struct mce_vendor_flags mce_flags __read_mostly;
71

72
struct mca_config mca_cfg __read_mostly = {
73
	.bootlog  = -1,
74 75 76 77 78 79 80
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
81 82
	.tolerant = 1,
	.monarch_timeout = -1
83 84
};

85
static DEFINE_PER_CPU(struct mce, mces_seen);
86 87
static unsigned long mce_need_notify;
static int cpu_missing;
88

89 90 91 92
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
93 94 95 96
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

97 98 99 100 101 102 103 104 105
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

106 107
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
108

109 110
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

111 112 113 114
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
115
BLOCKING_NOTIFIER_HEAD(x86_mce_decoder_chain);
116

117 118 119 120
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
121
	m->cpu = m->extcpu = smp_processor_id();
122 123
	/* need the internal __ version to avoid deadlocks */
	m->time = __ktime_get_real_seconds();
124 125 126 127 128
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
129 130 131

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
132 133

	m->microcode = boot_cpu_data.microcode;
134 135
}

136 137 138
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

139
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
140
{
141
	if (!mce_gen_pool_add(m))
142
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
143 144
}

145
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
146
{
147
	mutex_lock(&mce_log_mutex);
148
	mce_log(m);
149
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
150
}
151
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
152

153
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
154

155 156 157 158 159 160
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
161 162
static atomic_t num_notifiers;

163 164
void mce_register_decode_chain(struct notifier_block *nb)
{
165
	if (WARN_ON(nb->priority > MCE_PRIO_MCELOG && nb->priority < MCE_PRIO_EDAC))
166
		return;
167

168
	atomic_inc(&num_notifiers);
169

170
	blocking_notifier_chain_register(&x86_mce_decoder_chain, nb);
171 172 173 174 175
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
176 177
	atomic_dec(&num_notifiers);

178
	blocking_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
179 180 181
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

229
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
230
{
231 232 233 234
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
235

236
	if (m->ip) {
H
Huang Ying 已提交
237
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
238
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
239
			m->cs, m->ip);
240

L
Linus Torvalds 已提交
241
		if (m->cs == __KERNEL_CS)
242
			pr_cont("{%pS}", (void *)(unsigned long)m->ip);
243
		pr_cont("\n");
L
Linus Torvalds 已提交
244
	}
245

H
Huang Ying 已提交
246
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
247
	if (m->addr)
248
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
249
	if (m->misc)
250
		pr_cont("MISC %llx ", m->misc);
251

252 253 254 255 256 257 258
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

259
	pr_cont("\n");
260 261 262 263
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
264
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
265
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
266
		m->microcode);
267 268 269 270 271
}

static void print_mce(struct mce *m)
{
	__print_mce(m);
272 273 274

	if (m->cpuvendor != X86_VENDOR_AMD)
		pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
275 276
}

277 278
#define PANIC_TIMEOUT 5 /* 5 seconds */

279
static atomic_t mce_panicked;
280

281
static int fake_panic;
282
static atomic_t mce_fake_panicked;
283

284 285 286 287
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
288

289 290 291 292
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
293
	if (panic_timeout == 0)
294
		panic_timeout = mca_cfg.panic_timeout;
295 296 297
	panic("Panicing machine check CPU died");
}

298
static void mce_panic(const char *msg, struct mce *final, char *exp)
299
{
300 301 302
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
303

304 305 306 307
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
308
		if (atomic_inc_return(&mce_panicked) > 1)
309 310
			wait_for_panic();
		barrier();
311

312 313 314 315
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
316
		if (atomic_inc_return(&mce_fake_panicked) > 1)
317 318
			return;
	}
319
	pending = mce_gen_pool_prepare_records();
320
	/* First print corrected ones that are still unlogged */
321 322
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
323
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
324
			print_mce(m);
325 326 327
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
328 329
	}
	/* Now print uncorrected but with the final one last */
330 331
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
332 333
		if (!(m->status & MCI_STATUS_UC))
			continue;
334
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
335
			print_mce(m);
336 337 338
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
339
	}
340
	if (final) {
H
Hidetoshi Seto 已提交
341
		print_mce(final);
342 343 344
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
345
	if (cpu_missing)
H
Huang Ying 已提交
346
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
347
	if (exp)
H
Huang Ying 已提交
348
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
349 350
	if (!fake_panic) {
		if (panic_timeout == 0)
351
			panic_timeout = mca_cfg.panic_timeout;
352 353
		panic(msg);
	} else
H
Huang Ying 已提交
354
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
355
}
L
Linus Torvalds 已提交
356

357 358 359 360
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
361
	unsigned bank = __this_cpu_read(injectm.bank);
362

363
	if (msr == mca_cfg.rip_msr)
364
		return offsetof(struct mce, ip);
365
	if (msr == msr_ops.status(bank))
366
		return offsetof(struct mce, status);
367
	if (msr == msr_ops.addr(bank))
368
		return offsetof(struct mce, addr);
369
	if (msr == msr_ops.misc(bank))
370 371 372 373 374 375
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

376 377 378 379
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
380

T
Tejun Heo 已提交
381
	if (__this_cpu_read(injectm.finished)) {
382
		int offset = msr_to_offset(msr);
383

384 385
		if (offset < 0)
			return 0;
386
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
387
	}
388 389

	if (rdmsrl_safe(msr, &v)) {
390
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
391 392 393 394 395 396 397 398
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

399 400 401 402 403
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
404
	if (__this_cpu_read(injectm.finished)) {
405
		int offset = msr_to_offset(msr);
406

407
		if (offset >= 0)
408
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
409 410
		return;
	}
411 412 413
	wrmsrl(msr, v);
}

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
432 433 434 435 436 437 438 439

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
440 441
		}
		/* Use accurate RIP reporting if available. */
442 443
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
444 445 446
	}
}

A
Andi Kleen 已提交
447
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
448
{
449
	if (mca_cfg.disabled)
450
		return 0;
451
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
452 453
}

454 455
static void mce_schedule_work(void)
{
456
	if (!mce_gen_pool_empty())
457
		schedule_work(&mce_work);
458 459
}

460
static void mce_irq_work_cb(struct irq_work *entry)
461
{
462
	mce_schedule_work();
463 464 465 466 467
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
468
		mce_notify_irq();
469 470 471 472 473 474 475
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
476 477 478
		return;
	}

479
	irq_work_queue(&mce_irq_work);
480 481
}

482 483 484 485 486 487
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
488
int mce_usable_address(struct mce *m)
489
{
490
	if (!(m->status & MCI_STATUS_ADDRV))
491 492 493 494 495 496
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

497 498 499
	if (!(m->status & MCI_STATUS_MISCV))
		return 0;

500 501
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
502

503 504
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
505

506 507
	return 1;
}
508
EXPORT_SYMBOL_GPL(mce_usable_address);
509

B
Borislav Petkov 已提交
510
bool mce_is_memory_error(struct mce *m)
511
{
B
Borislav Petkov 已提交
512
	if (m->cpuvendor == X86_VENDOR_AMD) {
513
		return amd_mce_is_memory_error(m);
514

B
Borislav Petkov 已提交
515
	} else if (m->cpuvendor == X86_VENDOR_INTEL) {
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}
B
Borislav Petkov 已提交
536
EXPORT_SYMBOL_GPL(mce_is_memory_error);
537

538
bool mce_is_correctable(struct mce *m)
539 540 541 542 543 544 545 546 547
{
	if (m->cpuvendor == X86_VENDOR_AMD && m->status & MCI_STATUS_DEFERRED)
		return false;

	if (m->status & MCI_STATUS_UC)
		return false;

	return true;
}
548
EXPORT_SYMBOL_GPL(mce_is_correctable);
549

550 551 552 553 554 555
static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
B
Borislav Petkov 已提交
556
	if (mce_is_memory_error(m) &&
557
	    mce_is_correctable(m)  &&
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
	    mce_usable_address(m))
		if (!cec_add_elem(m->addr >> PAGE_SHIFT))
			return true;

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

591 592 593 594 595 596 597 598 599
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
600
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
601
		pfn = mce->addr >> PAGE_SHIFT;
602
		if (!memory_failure(pfn, 0))
603
			set_mce_nospec(pfn);
604 605 606
	}

	return NOTIFY_OK;
607
}
608 609
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
610
	.priority	= MCE_PRIO_SRAO,
611
};
612

613 614 615 616 617 618 619 620
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

621
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
622 623
		return NOTIFY_DONE;

624 625 626 627 628 629 630 631
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
632
	.priority	= MCE_PRIO_LOWEST,
633 634
};

635 636 637 638 639 640
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
641
		m->misc = mce_rdmsrl(msr_ops.misc(i));
642

643
	if (m->status & MCI_STATUS_ADDRV) {
644
		m->addr = mce_rdmsrl(msr_ops.addr(i));
645 646 647 648

		/*
		 * Mask the reported address by the reported granularity.
		 */
649
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
650 651 652 653
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
654 655 656 657 658 659 660 661 662 663

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
664
	}
665

666 667 668 669 670 671
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
672 673
}

674 675
DEFINE_PER_CPU(unsigned, mce_poll_count);

676
/*
677 678 679 680
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
681 682 683 684 685 686 687 688 689
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
690
 */
691
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
692
{
693
	bool error_seen = false;
694 695 696
	struct mce m;
	int i;

697
	this_cpu_inc(mce_poll_count);
698

699
	mce_gather_info(&m, NULL);
700

701 702
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
703

704
	for (i = 0; i < mca_cfg.banks; i++) {
705
		if (!mce_banks[i].ctl || !test_bit(i, *b))
706 707 708 709 710 711 712
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
713
		m.status = mce_rdmsrl(msr_ops.status(i));
714 715 716 717
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
718 719
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
720 721 722
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
723
		if (!(flags & MCP_UC) &&
724
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
725 726
			continue;

727 728
		error_seen = true;

729
		mce_read_aux(&m, i);
730

731
		m.severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);
732

733 734 735 736
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
737
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
738
			mce_log(&m);
B
Borislav Petkov 已提交
739
		else if (mce_usable_address(&m)) {
740 741 742 743 744 745 746
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
747
		}
748 749 750 751

		/*
		 * Clear state for this bank.
		 */
752
		mce_wrmsrl(msr_ops.status(i), 0);
753 754 755 756 757 758
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
759 760

	sync_core();
761

762
	return error_seen;
763
}
764
EXPORT_SYMBOL_GPL(machine_check_poll);
765

766 767 768 769
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
770 771
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
772
{
773
	char *tmp;
774
	int i;
775

776
	for (i = 0; i < mca_cfg.banks; i++) {
777
		m->status = mce_rdmsrl(msr_ops.status(i));
778 779 780 781 782 783
		if (!(m->status & MCI_STATUS_VAL))
			continue;

		__set_bit(i, validp);
		if (quirk_no_way_out)
			quirk_no_way_out(i, m, regs);
784 785

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
786
			mce_read_aux(m, i);
787
			*msg = tmp;
788
			return 1;
789
		}
790
	}
791
	return 0;
792 793
}

794 795 796 797 798 799 800 801 802 803 804 805 806 807
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
808
static int mce_timed_out(u64 *t, const char *msg)
809 810 811 812 813 814 815 816
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
817
	if (atomic_read(&mce_panicked))
818
		wait_for_panic();
819
	if (!mca_cfg.monarch_timeout)
820 821
		goto out;
	if ((s64)*t < SPINUNIT) {
822
		if (mca_cfg.tolerant <= 1)
823
			mce_panic(msg, NULL, NULL);
824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
845
 * Also this detects the case of a machine check event coming from outer
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
871 872
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
873
					    &nmsg, true);
874 875 876 877 878 879 880 881 882 883 884 885
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
886
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
887
		mce_panic("Fatal machine check", m, msg);
888 889 890 891 892 893 894 895 896 897 898

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
899
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
900
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
919
static int mce_start(int *no_way_out)
920
{
H
Hidetoshi Seto 已提交
921
	int order;
922
	int cpus = num_online_cpus();
923
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
924

H
Hidetoshi Seto 已提交
925 926
	if (!timeout)
		return -1;
927

H
Hidetoshi Seto 已提交
928
	atomic_add(*no_way_out, &global_nwo);
929
	/*
930 931
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
932
	 */
933
	order = atomic_inc_return(&mce_callin);
934 935 936 937 938

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
939 940
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
941
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
942
			return -1;
943 944 945 946
		}
		ndelay(SPINUNIT);
	}

947 948 949 950
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
951

H
Hidetoshi Seto 已提交
952 953 954 955
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
956
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
957 958 959 960 961 962 963 964
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
965 966
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
967 968 969 970 971
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
972 973 974
	}

	/*
H
Hidetoshi Seto 已提交
975
	 * Cache the global no_way_out state.
976
	 */
H
Hidetoshi Seto 已提交
977 978 979
	*no_way_out = atomic_read(&global_nwo);

	return order;
980 981 982 983 984 985 986 987 988
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
989
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1010 1011
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1024 1025
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1055
	for (i = 0; i < mca_cfg.banks; i++) {
1056
		if (test_bit(i, toclear))
1057
			mce_wrmsrl(msr_ops.status(i), 0);
1058 1059 1060
	}
}

1061 1062 1063 1064 1065 1066 1067 1068
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
1069
	ret = memory_failure(m->addr >> PAGE_SHIFT, flags);
1070 1071
	if (ret)
		pr_err("Memory error not recovered");
1072
	else
1073
		set_mce_nospec(m->addr >> PAGE_SHIFT);
1074 1075 1076
	return ret;
}

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

/*
 * Cases where we avoid rendezvous handler timeout:
 * 1) If this CPU is offline.
 *
 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
 *  skip those CPUs which remain looping in the 1st kernel - see
 *  crash_nmi_callback().
 *
 * Note: there still is a small window between kexec-ing and the new,
 * kdump kernel establishing a new #MC handler where a broadcasted MCE
 * might not get handled properly.
 */
static bool __mc_check_crashing_cpu(int cpu)
{
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return true;
		}
	}
	return false;
}

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
static void __mc_scan_banks(struct mce *m, struct mce *final,
			    unsigned long *toclear, unsigned long *valid_banks,
			    int no_way_out, int *worst)
{
	struct mca_config *cfg = &mca_cfg;
	int severity, i;

	for (i = 0; i < cfg->banks; i++) {
		__clear_bit(i, toclear);
		if (!test_bit(i, valid_banks))
			continue;
1116

1117 1118 1119 1120 1121 1122 1123 1124
		if (!mce_banks[i].ctl)
			continue;

		m->misc = 0;
		m->addr = 0;
		m->bank = i;

		m->status = mce_rdmsrl(msr_ops.status(i));
1125
		if (!(m->status & MCI_STATUS_VAL))
1126 1127 1128
			continue;

		/*
1129 1130
		 * Corrected or non-signaled errors are handled by
		 * machine_check_poll(). Leave them alone, unless this panics.
1131 1132 1133 1134 1135
		 */
		if (!(m->status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
			!no_way_out)
			continue;

1136
		/* Set taint even when machine check was not enabled. */
1137 1138 1139 1140 1141 1142
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);

		severity = mce_severity(m, cfg->tolerant, NULL, true);

		/*
		 * When machine check was for corrected/deferred handler don't
1143
		 * touch, unless we're panicking.
1144 1145 1146 1147
		 */
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
			continue;
1148

1149
		__set_bit(i, toclear);
1150 1151 1152

		/* Machine check event was not enabled. Clear, but ignore. */
		if (severity == MCE_NO_SEVERITY)
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
			continue;

		mce_read_aux(m, i);

		/* assuming valid severity level != 0 */
		m->severity = severity;

		mce_log(m);

		if (severity > *worst) {
			*final = *m;
			*worst = severity;
		}
	}

	/* mce_clear_state will clear *final, save locally for use later */
	*m = *final;
}

1172 1173 1174 1175 1176 1177 1178
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1179 1180 1181 1182
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1183
 */
I
Ingo Molnar 已提交
1184
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1185
{
1186 1187
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1188
	struct mca_config *cfg = &mca_cfg;
1189 1190
	int cpu = smp_processor_id();
	char *msg = "Unknown";
1191 1192
	struct mce m, *final;
	int worst = 0;
1193

1194 1195 1196 1197
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1198
	int order = -1;
1199

1200 1201
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1202
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1203 1204
	 */
	int no_way_out = 0;
1205

1206 1207 1208 1209 1210
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1211 1212 1213 1214 1215 1216

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
L
Linus Torvalds 已提交
1217

1218 1219
	if (__mc_check_crashing_cpu(cpu))
		return;
1220

1221
	ist_enter(regs);
1222

1223
	this_cpu_inc(mce_exception_count);
1224

1225
	mce_gather_info(&m, regs);
1226
	m.tsc = rdtsc();
1227

1228
	final = this_cpu_ptr(&mces_seen);
1229 1230
	*final = m;

1231
	memset(valid_banks, 0, sizeof(valid_banks));
1232
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1233

L
Linus Torvalds 已提交
1234 1235
	barrier();

A
Andi Kleen 已提交
1236
	/*
1237 1238 1239
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1240 1241 1242 1243
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1244
	/*
1245 1246
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1247
	 */
1248 1249 1250 1251
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
1252 1253
	 * Local machine check may already know that we have to panic.
	 * Broadcast machine check begins rendezvous in mce_start()
1254 1255
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
1256
	 * to see it will clear it.
1257
	 */
1258 1259 1260 1261
	if (lmce) {
		if (no_way_out)
			mce_panic("Fatal local machine check", &m, msg);
	} else {
A
Ashok Raj 已提交
1262
		order = mce_start(&no_way_out);
1263
	}
A
Ashok Raj 已提交
1264

1265
	__mc_scan_banks(&m, final, toclear, valid_banks, no_way_out, &worst);
1266

1267 1268 1269
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1270
	/*
1271 1272
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1273
	 */
A
Ashok Raj 已提交
1274 1275 1276 1277 1278
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
1279 1280 1281 1282 1283 1284
		 * If there was a fatal machine check we should have
		 * already called mce_panic earlier in this function.
		 * Since we re-read the banks, we might have found
		 * something new. Check again to see if we found a
		 * fatal error. We call "mce_severity()" again to
		 * make sure we have the right "msg".
A
Ashok Raj 已提交
1285
		 */
1286 1287 1288 1289
		if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3) {
			mce_severity(&m, cfg->tolerant, &msg, true);
			mce_panic("Local fatal machine check!", &m, msg);
		}
A
Ashok Raj 已提交
1290
	}
1291 1292

	/*
1293 1294
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1295
	 */
1296 1297 1298 1299
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1300

1301 1302
	if (worst > 0)
		mce_report_event(regs);
1303
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
B
Borislav Petkov 已提交
1304

1305
	sync_core();
1306

1307 1308
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1309

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1322
	}
1323 1324

out_ist:
1325
	ist_exit(regs);
L
Linus Torvalds 已提交
1326
}
1327
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1328

1329
#ifndef CONFIG_MEMORY_FAILURE
1330
int memory_failure(unsigned long pfn, int flags)
1331
{
1332 1333
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1334 1335 1336
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1337 1338

	return 0;
1339
}
1340
#endif
1341

L
Linus Torvalds 已提交
1342
/*
1343 1344 1345
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1346
 */
1347
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1348

T
Thomas Gleixner 已提交
1349
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1350
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1351

C
Chen Gong 已提交
1352 1353 1354 1355 1356
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1357
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1358

1359
static void __start_timer(struct timer_list *t, unsigned long interval)
1360
{
1361 1362
	unsigned long when = jiffies + interval;
	unsigned long flags;
1363

1364
	local_irq_save(flags);
1365

1366 1367
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1368 1369

	local_irq_restore(flags);
1370 1371
}

1372
static void mce_timer_fn(struct timer_list *t)
L
Linus Torvalds 已提交
1373
{
1374
	struct timer_list *cpu_t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1375
	unsigned long iv;
1376

1377
	WARN_ON(cpu_t != t);
1378 1379

	iv = __this_cpu_read(mce_next_interval);
1380

1381
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1382
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1383 1384 1385 1386 1387

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1388
	}
L
Linus Torvalds 已提交
1389 1390

	/*
1391 1392
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1393
	 */
1394
	if (mce_notify_irq())
1395
		iv = max(iv / 2, (unsigned long) HZ/100);
1396
	else
T
Thomas Gleixner 已提交
1397
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1398 1399

done:
T
Thomas Gleixner 已提交
1400
	__this_cpu_write(mce_next_interval, iv);
1401
	__start_timer(t, iv);
C
Chen Gong 已提交
1402
}
1403

C
Chen Gong 已提交
1404 1405 1406 1407 1408
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1409
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1410 1411
	unsigned long iv = __this_cpu_read(mce_next_interval);

1412
	__start_timer(t, interval);
1413

C
Chen Gong 已提交
1414 1415
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1416 1417
}

1418 1419 1420 1421 1422 1423 1424 1425 1426
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1427
/*
1428 1429 1430
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1431
 */
1432
int mce_notify_irq(void)
1433
{
1434 1435 1436
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1437
	if (test_and_clear_bit(0, &mce_need_notify)) {
1438
		mce_work_trigger();
1439

1440
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1441
			pr_info(HW_ERR "Machine check events logged\n");
1442 1443

		return 1;
L
Linus Torvalds 已提交
1444
	}
1445 1446
	return 0;
}
1447
EXPORT_SYMBOL_GPL(mce_notify_irq);
1448

1449
static int __mcheck_cpu_mce_banks_init(void)
1450 1451
{
	int i;
1452
	u8 num_banks = mca_cfg.banks;
1453

K
Kees Cook 已提交
1454
	mce_banks = kcalloc(num_banks, sizeof(struct mce_bank), GFP_KERNEL);
1455 1456
	if (!mce_banks)
		return -ENOMEM;
1457 1458

	for (i = 0; i < num_banks; i++) {
1459
		struct mce_bank *b = &mce_banks[i];
1460

1461 1462 1463 1464 1465 1466
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1467
/*
L
Linus Torvalds 已提交
1468 1469
 * Initialize Machine Checks for a CPU.
 */
1470
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1471
{
1472
	unsigned b;
I
Ingo Molnar 已提交
1473
	u64 cap;
L
Linus Torvalds 已提交
1474 1475

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1476 1477

	b = cap & MCG_BANKCNT_MASK;
1478
	if (!mca_cfg.banks)
1479
		pr_info("CPU supports %d MCE banks\n", b);
1480

1481
	if (b > MAX_NR_BANKS) {
1482
		pr_warn("Using only %u machine check banks out of %u\n",
1483 1484 1485 1486 1487
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1488 1489 1490
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1491
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1492
		int err = __mcheck_cpu_mce_banks_init();
1493

1494 1495
		if (err)
			return err;
L
Linus Torvalds 已提交
1496
	}
1497

1498
	/* Use accurate RIP reporting if available. */
1499
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1500
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1501

A
Andi Kleen 已提交
1502
	if (cap & MCG_SER_P)
1503
		mca_cfg.ser = 1;
A
Andi Kleen 已提交
1504

1505 1506 1507
	return 0;
}

1508
static void __mcheck_cpu_init_generic(void)
1509
{
1510
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1511
	mce_banks_t all_banks;
1512 1513
	u64 cap;

1514 1515 1516
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1517 1518 1519
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1520
	bitmap_fill(all_banks, MAX_NR_BANKS);
1521
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1522

A
Andy Lutomirski 已提交
1523
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1524

1525
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1526 1527
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1528 1529 1530 1531 1532
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1533

1534
	for (i = 0; i < mca_cfg.banks; i++) {
1535
		struct mce_bank *b = &mce_banks[i];
1536

1537
		if (!b->init)
1538
			continue;
1539 1540
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1541
	}
L
Linus Torvalds 已提交
1542 1543
}

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1572
/* Add per CPU specific workarounds here */
1573
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1574
{
1575 1576
	struct mca_config *cfg = &mca_cfg;

1577
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1578
		pr_info("unknown CPU type - not enabling MCE support\n");
1579 1580 1581
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1582
	/* This should be disabled by the BIOS, but isn't always */
1583
	if (c->x86_vendor == X86_VENDOR_AMD) {
1584
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1585 1586 1587 1588 1589
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1590
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1591
		}
1592
		if (c->x86 < 0x11 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1593 1594 1595 1596
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1597
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1598
		}
1599 1600 1601 1602
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1603
		if (c->x86 == 6 && cfg->banks > 0)
1604
			mce_banks[0].ctl = 0;
1605

1606 1607 1608 1609 1610 1611 1612
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1623 1624
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1625
			};
1626

1627
			rdmsrl(MSR_K7_HWCR, hwcr);
1628

1629 1630
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1631

1632 1633
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1634

1635 1636 1637
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1638

1639 1640 1641 1642
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1643
	}
1644

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1655
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1656
			mce_banks[0].init = 0;
1657 1658 1659 1660 1661 1662

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1663 1664
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1665

1666 1667 1668 1669
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1670 1671
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1672 1673 1674

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1675
	}
1676 1677 1678
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1679
		cfg->panic_timeout = 30;
1680 1681

	return 0;
1682
}
L
Linus Torvalds 已提交
1683

1684
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1685 1686
{
	if (c->x86 != 5)
1687 1688
		return 0;

1689 1690
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1691
		intel_p5_mcheck_init(c);
1692
		return 1;
1693 1694 1695
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1696
		return 1;
1697
		break;
1698 1699
	default:
		return 0;
1700
	}
1701 1702

	return 0;
1703 1704
}

1705 1706 1707 1708
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1709
{
1710
	if (c->x86_vendor == X86_VENDOR_AMD) {
1711 1712 1713
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1714 1715 1716 1717 1718 1719 1720

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1721 1722
	}
}
1723

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
static void mce_centaur_feature_init(struct cpuinfo_x86 *c)
{
	struct mca_config *cfg = &mca_cfg;

	 /*
	  * All newer Centaur CPUs support MCE broadcasting. Enable
	  * synchronization with a one second timeout.
	  */
	if ((c->x86 == 6 && c->x86_model == 0xf && c->x86_stepping >= 0xe) ||
	     c->x86 > 6) {
		if (cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
	}
}

1739 1740 1741 1742 1743 1744 1745
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;
1746

1747 1748
	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1749
		break;
1750
		}
1751 1752 1753
	case X86_VENDOR_CENTAUR:
		mce_centaur_feature_init(c);
		break;
1754

L
Linus Torvalds 已提交
1755 1756 1757 1758 1759
	default:
		break;
	}
}

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1771
static void mce_start_timer(struct timer_list *t)
1772
{
1773
	unsigned long iv = check_interval * HZ;
1774

1775
	if (mca_cfg.ignore_ce || !iv)
1776 1777
		return;

1778 1779
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1780 1781
}

1782 1783 1784 1785
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);

1786
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1787 1788
}

T
Thomas Gleixner 已提交
1789 1790
static void __mcheck_cpu_init_timer(void)
{
1791
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1792

1793
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1794
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1795 1796
}

A
Andi Kleen 已提交
1797 1798 1799
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1800
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1801 1802 1803 1804 1805 1806 1807
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1808 1809 1810 1811 1812
dotraplinkage void do_mce(struct pt_regs *regs, long error_code)
{
	machine_check_vector(regs, error_code);
}

1813
/*
L
Linus Torvalds 已提交
1814
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1815
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1816
 */
1817
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1818
{
1819
	if (mca_cfg.disabled)
1820 1821
		return;

1822 1823
	if (__mcheck_cpu_ancient_init(c))
		return;
1824

1825
	if (!mce_available(c))
L
Linus Torvalds 已提交
1826 1827
		return;

1828
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1829
		mca_cfg.disabled = 1;
1830 1831 1832
		return;
	}

1833
	if (mce_gen_pool_init()) {
1834
		mca_cfg.disabled = 1;
1835 1836 1837 1838
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1839 1840
	machine_check_vector = do_machine_check;

1841
	__mcheck_cpu_init_early(c);
1842 1843
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1844
	__mcheck_cpu_init_clear_banks();
1845
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1846 1847
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1865 1866
}

1867 1868 1869
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1870
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1886
/*
1887 1888
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1889
 * mce=no_lmce Disables LMCE
1890 1891
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1892 1893 1894
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
1895 1896
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD Fam10h
	and older.
H
Hidetoshi Seto 已提交
1897
 * mce=nobootlog Don't log MCEs from before booting.
1898
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1899
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1900
 */
L
Linus Torvalds 已提交
1901 1902
static int __init mcheck_enable(char *str)
{
1903 1904
	struct mca_config *cfg = &mca_cfg;

1905
	if (*str == 0) {
1906
		enable_p5_mce();
1907 1908
		return 1;
	}
1909 1910
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1911
	if (!strcmp(str, "off"))
1912
		cfg->disabled = 1;
1913
	else if (!strcmp(str, "no_cmci"))
1914
		cfg->cmci_disabled = true;
1915
	else if (!strcmp(str, "no_lmce"))
1916
		cfg->lmce_disabled = 1;
1917
	else if (!strcmp(str, "dont_log_ce"))
1918
		cfg->dont_log_ce = true;
1919
	else if (!strcmp(str, "ignore_ce"))
1920
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1921
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1922
		cfg->bootlog = (str[0] == 'b');
1923
	else if (!strcmp(str, "bios_cmci_threshold"))
1924
		cfg->bios_cmci_threshold = 1;
1925
	else if (!strcmp(str, "recovery"))
1926
		cfg->recovery = 1;
1927
	else if (isdigit(str[0])) {
1928
		if (get_option(&str, &cfg->tolerant) == 2)
1929
			get_option(&str, &(cfg->monarch_timeout));
1930
	} else {
1931
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1932 1933
		return 0;
	}
1934
	return 1;
L
Linus Torvalds 已提交
1935
}
1936
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1937

1938
int __init mcheck_init(void)
1939
{
1940
	mcheck_intel_therm_init();
1941
	mce_register_decode_chain(&first_nb);
1942
	mce_register_decode_chain(&mce_srao_nb);
1943
	mce_register_decode_chain(&mce_default_nb);
1944
	mcheck_vendor_init_severity();
1945

1946
	INIT_WORK(&mce_work, mce_gen_pool_process);
1947 1948
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1949 1950 1951
	return 0;
}

1952
/*
1953
 * mce_syscore: PM support
1954
 */
L
Linus Torvalds 已提交
1955

1956 1957 1958 1959
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1960
static void mce_disable_error_reporting(void)
1961 1962 1963
{
	int i;

1964
	for (i = 0; i < mca_cfg.banks; i++) {
1965
		struct mce_bank *b = &mce_banks[i];
1966

1967
		if (b->init)
1968
			wrmsrl(msr_ops.ctl(i), 0);
1969
	}
1970 1971 1972 1973 1974 1975
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
1976
	 * Don't clear on Intel or AMD CPUs. Some of these MSRs are socket-wide.
1977 1978 1979 1980
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
1981 1982
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL ||
	    boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1983 1984 1985
		return;

	mce_disable_error_reporting();
1986 1987
}

1988
static int mce_syscore_suspend(void)
1989
{
1990 1991
	vendor_disable_error_reporting();
	return 0;
1992 1993
}

1994
static void mce_syscore_shutdown(void)
1995
{
1996
	vendor_disable_error_reporting();
1997 1998
}

I
Ingo Molnar 已提交
1999 2000 2001 2002 2003
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2004
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2005
{
2006
	__mcheck_cpu_init_generic();
2007
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2008
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2009 2010
}

2011
static struct syscore_ops mce_syscore_ops = {
2012 2013 2014
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2015 2016
};

2017
/*
2018
 * mce_device: Sysfs support
2019 2020
 */

2021 2022
static void mce_cpu_restart(void *data)
{
2023
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2024
		return;
2025
	__mcheck_cpu_init_generic();
2026
	__mcheck_cpu_init_clear_banks();
2027
	__mcheck_cpu_init_timer();
2028 2029
}

L
Linus Torvalds 已提交
2030
/* Reinit MCEs after user configuration changes */
2031 2032
static void mce_restart(void)
{
2033
	mce_timer_delete_all();
2034
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2035 2036
}

2037
/* Toggle features for corrected errors */
2038
static void mce_disable_cmci(void *data)
2039
{
2040
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2041 2042 2043 2044 2045 2046
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2047
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2048 2049 2050 2051
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2052
		__mcheck_cpu_init_timer();
2053 2054
}

2055
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2056
	.name		= "machinecheck",
2057
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2058 2059
};

2060
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2061

2062
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2063 2064 2065
{
	return container_of(attr, struct mce_bank, attr);
}
2066

2067
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2068 2069
			 char *buf)
{
2070
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2071 2072
}

2073
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2074
			const char *buf, size_t size)
2075
{
H
Hidetoshi Seto 已提交
2076
	u64 new;
I
Ingo Molnar 已提交
2077

2078
	if (kstrtou64(buf, 0, &new) < 0)
2079
		return -EINVAL;
I
Ingo Molnar 已提交
2080

2081
	attr_to_bank(attr)->ctl = new;
2082
	mce_restart();
I
Ingo Molnar 已提交
2083

H
Hidetoshi Seto 已提交
2084
	return size;
2085
}
2086

2087 2088
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2089 2090 2091 2092
			     const char *buf, size_t size)
{
	u64 new;

2093
	if (kstrtou64(buf, 0, &new) < 0)
2094 2095
		return -EINVAL;

S
Seunghun Han 已提交
2096
	mutex_lock(&mce_sysfs_mutex);
2097
	if (mca_cfg.ignore_ce ^ !!new) {
2098 2099
		if (new) {
			/* disable ce features */
2100 2101
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2102
			mca_cfg.ignore_ce = true;
2103 2104
		} else {
			/* enable ce features */
2105
			mca_cfg.ignore_ce = false;
2106 2107 2108
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
S
Seunghun Han 已提交
2109 2110
	mutex_unlock(&mce_sysfs_mutex);

2111 2112 2113
	return size;
}

2114 2115
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2116 2117 2118 2119
				 const char *buf, size_t size)
{
	u64 new;

2120
	if (kstrtou64(buf, 0, &new) < 0)
2121 2122
		return -EINVAL;

S
Seunghun Han 已提交
2123
	mutex_lock(&mce_sysfs_mutex);
2124
	if (mca_cfg.cmci_disabled ^ !!new) {
2125 2126
		if (new) {
			/* disable cmci */
2127
			on_each_cpu(mce_disable_cmci, NULL, 1);
2128
			mca_cfg.cmci_disabled = true;
2129 2130
		} else {
			/* enable cmci */
2131
			mca_cfg.cmci_disabled = false;
2132 2133 2134
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
S
Seunghun Han 已提交
2135 2136
	mutex_unlock(&mce_sysfs_mutex);

2137 2138 2139
	return size;
}

2140 2141
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2142 2143
				      const char *buf, size_t size)
{
S
Seunghun Han 已提交
2144 2145 2146 2147 2148 2149 2150
	unsigned long old_check_interval = check_interval;
	ssize_t ret = device_store_ulong(s, attr, buf, size);

	if (check_interval == old_check_interval)
		return ret;

	mutex_lock(&mce_sysfs_mutex);
2151
	mce_restart();
S
Seunghun Han 已提交
2152 2153
	mutex_unlock(&mce_sysfs_mutex);

2154 2155 2156
	return ret;
}

2157
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2158
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2159
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2160

2161 2162
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2163 2164
	&check_interval
};
I
Ingo Molnar 已提交
2165

2166
static struct dev_ext_attribute dev_attr_ignore_ce = {
2167 2168
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2169 2170
};

2171
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2172 2173
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2174 2175
};

2176 2177 2178
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2179
#ifdef CONFIG_X86_MCELOG_LEGACY
2180
	&dev_attr_trigger,
2181
#endif
2182 2183 2184 2185
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2186 2187
	NULL
};
L
Linus Torvalds 已提交
2188

2189
static cpumask_var_t mce_device_initialized;
2190

2191 2192 2193 2194 2195
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2196
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2197
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2198
{
2199
	struct device *dev;
L
Linus Torvalds 已提交
2200
	int err;
2201
	int i, j;
2202

A
Andreas Herrmann 已提交
2203
	if (!mce_available(&boot_cpu_data))
2204 2205
		return -EIO;

2206 2207 2208 2209
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2210 2211 2212
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2213 2214
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2215
	dev->release = &mce_device_release;
2216

2217
	err = device_register(dev);
2218 2219
	if (err) {
		put_device(dev);
2220
		return err;
2221
	}
2222

2223 2224
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2225 2226 2227
		if (err)
			goto error;
	}
2228
	for (j = 0; j < mca_cfg.banks; j++) {
2229
		err = device_create_file(dev, &mce_banks[j].attr);
2230 2231 2232
		if (err)
			goto error2;
	}
2233
	cpumask_set_cpu(cpu, mce_device_initialized);
2234
	per_cpu(mce_device, cpu) = dev;
2235

2236
	return 0;
2237
error2:
2238
	while (--j >= 0)
2239
		device_remove_file(dev, &mce_banks[j].attr);
2240
error:
I
Ingo Molnar 已提交
2241
	while (--i >= 0)
2242
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2243

2244
	device_unregister(dev);
2245

2246 2247 2248
	return err;
}

2249
static void mce_device_remove(unsigned int cpu)
2250
{
2251
	struct device *dev = per_cpu(mce_device, cpu);
2252 2253
	int i;

2254
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2255 2256
		return;

2257 2258
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2259

2260
	for (i = 0; i < mca_cfg.banks; i++)
2261
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2262

2263 2264
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2265
	per_cpu(mce_device, cpu) = NULL;
2266 2267
}

2268
/* Make sure there are no machine checks on offlined CPUs. */
2269
static void mce_disable_cpu(void)
2270
{
2271
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2272
		return;
2273

2274
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2275
		cmci_clear();
2276

2277
	vendor_disable_error_reporting();
2278 2279
}

2280
static void mce_reenable_cpu(void)
2281
{
I
Ingo Molnar 已提交
2282
	int i;
2283

2284
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2285
		return;
I
Ingo Molnar 已提交
2286

2287
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2288
		cmci_reenable();
2289
	for (i = 0; i < mca_cfg.banks; i++) {
2290
		struct mce_bank *b = &mce_banks[i];
2291

2292
		if (b->init)
2293
			wrmsrl(msr_ops.ctl(i), b->ctl);
2294
	}
2295 2296
}

2297
static int mce_cpu_dead(unsigned int cpu)
2298
{
2299
	mce_intel_hcpu_update(cpu);
2300

2301 2302 2303 2304
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2305 2306
}

2307
static int mce_cpu_online(unsigned int cpu)
2308
{
2309
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2310
	int ret;
2311

2312
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2313

2314 2315 2316 2317
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2318
	}
2319
	mce_reenable_cpu();
2320
	mce_start_timer(t);
2321
	return 0;
2322 2323
}

2324 2325
static int mce_cpu_pre_down(unsigned int cpu)
{
2326
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2327 2328 2329 2330 2331 2332 2333

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2334

2335
static __init void mce_init_banks(void)
2336 2337 2338
{
	int i;

2339
	for (i = 0; i < mca_cfg.banks; i++) {
2340
		struct mce_bank *b = &mce_banks[i];
2341
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2342

2343
		sysfs_attr_init(&a->attr);
2344 2345
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2346 2347 2348 2349

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2350 2351 2352
	}
}

2353
static __init int mcheck_init_device(void)
2354 2355 2356
{
	int err;

2357 2358 2359 2360 2361 2362
	/*
	 * Check if we have a spare virtual bit. This will only become
	 * a problem if/when we move beyond 5-level page tables.
	 */
	MAYBE_BUILD_BUG_ON(__VIRTUAL_MASK_SHIFT >= 63);

2363 2364 2365 2366
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2367

2368 2369 2370 2371
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2372

2373
	mce_init_banks();
2374

2375
	err = subsys_system_register(&mce_subsys, NULL);
2376
	if (err)
2377
		goto err_out_mem;
2378

2379 2380 2381 2382
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2383

2384 2385 2386
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2387
		goto err_out_online;
2388

2389 2390 2391 2392
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2393 2394
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2395 2396 2397 2398 2399

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2400
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2401

L
Linus Torvalds 已提交
2402 2403
	return err;
}
2404
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2405

2406 2407 2408 2409 2410
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2411
	mca_cfg.disabled = 1;
2412 2413 2414
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2415

2416 2417
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2418
{
2419
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2420

2421 2422
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2423

2424 2425
	return dmce;
}
I
Ingo Molnar 已提交
2426

2427 2428 2429
static void mce_reset(void)
{
	cpu_missing = 0;
2430
	atomic_set(&mce_fake_panicked, 0);
2431 2432 2433 2434
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2435

2436 2437 2438 2439
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2440 2441
}

2442
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2443
{
2444 2445 2446
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2447 2448
}

2449 2450
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2451

2452
static int __init mcheck_debugfs_init(void)
2453
{
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2465
}
2466 2467
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2468
#endif
2469

2470 2471 2472
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2473 2474
static int __init mcheck_late_init(void)
{
2475 2476 2477
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2478
	mcheck_debugfs_init();
2479
	cec_init();
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);