perf_event.c 44.9 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/highmem.h>
26
#include <linux/cpu.h>
27
#include <linux/bitops.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
33
#include <asm/smp.h>
34
#include <asm/alternative.h>
I
Ingo Molnar 已提交
35

36 37 38 39 40 41 42 43 44 45 46
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/*
 *          |   NHM/WSM    |      SNB     |
 * register -------------------------------
 *          |  HT  | no HT |  HT  | no HT |
 *-----------------------------------------
 * offcore  | core | core  | cpu  | core  |
 * lbr_sel  | core | core  | cpu  | core  |
 * ld_lat   | cpu  | core  | cpu  | core  |
 *-----------------------------------------
 *
 * Given that there is a small number of shared regs,
 * we can pre-allocate their slot in the per-cpu
 * per-core reg tables.
 */
enum extra_reg_type {
	EXTRA_REG_NONE  = -1,	/* not used */

	EXTRA_REG_RSP_0 = 0,	/* offcore_response_0 */
	EXTRA_REG_RSP_1 = 1,	/* offcore_response_1 */

	EXTRA_REG_MAX		/* number of entries needed */
};

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

90
		map = kmap_atomic(page);
91
		memcpy(to, map+offset, size);
92
		kunmap_atomic(map);
93 94 95 96 97 98 99 100 101 102 103
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

104
struct event_constraint {
105 106
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
107
		u64		idxmsk64;
108
	};
109 110
	u64	code;
	u64	cmask;
111
	int	weight;
112 113
};

114 115 116 117 118 119 120
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

121 122
struct intel_percore;

123 124
#define MAX_LBR_ENTRIES		16

125
struct cpu_hw_events {
126 127 128
	/*
	 * Generic x86 PMC bits
	 */
129
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
130
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
131
	unsigned long		running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
132
	int			enabled;
I
Ingo Molnar 已提交
133

134 135
	int			n_events;
	int			n_added;
136
	int			n_txn;
137
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
138
	u64			tags[X86_PMC_IDX_MAX];
139
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
140

141 142
	unsigned int		group_flag;

143 144 145 146 147 148
	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

149 150 151 152 153 154 155 156
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

157
	/*
158 159
	 * manage shared (per-core, per-cpu) registers
	 * used on Intel NHM/WSM/SNB
160
	 */
161
	struct intel_shared_regs	*shared_regs;
162

163 164 165
	/*
	 * AMD specific bits
	 */
166
	struct amd_nb		*amd_nb;
167 168
};

169
#define __EVENT_CONSTRAINT(c, n, m, w) {\
170
	{ .idxmsk64 = (n) },		\
171 172
	.code = (c),			\
	.cmask = (m),			\
173
	.weight = (w),			\
174
}
175

176 177 178
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

179 180 181
/*
 * Constraint on the Event code.
 */
182
#define INTEL_EVENT_CONSTRAINT(c, n)	\
183
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
184

185 186
/*
 * Constraint on the Event code + UMask + fixed-mask
187 188 189 190 191 192 193 194
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
195
 */
196
#define FIXED_EVENT_CONSTRAINT(c, n)	\
197
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
198

199 200 201
/*
 * Constraint on the Event code + UMask
 */
202
#define INTEL_UEVENT_CONSTRAINT(c, n)	\
203 204
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

205 206 207 208
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
209
	for ((e) = (c); (e)->weight; (e)++)
210

211 212 213 214 215 216 217 218 219 220
/*
 * Per register state.
 */
struct er_account {
	raw_spinlock_t		lock;	/* per-core: protect structure */
	u64			config;	/* extra MSR config */
	u64			reg;	/* extra MSR number */
	atomic_t		ref;	/* reference count */
};

221 222
/*
 * Extra registers for specific events.
223
 *
224
 * Some events need large masks and require external MSRs.
225 226 227 228 229
 * Those extra MSRs end up being shared for all events on
 * a PMU and sometimes between PMU of sibling HT threads.
 * In either case, the kernel needs to handle conflicting
 * accesses to those extra, shared, regs. The data structure
 * to manage those registers is stored in cpu_hw_event.
230 231 232 233 234 235
 */
struct extra_reg {
	unsigned int		event;
	unsigned int		msr;
	u64			config_mask;
	u64			valid_mask;
236
	int			idx;  /* per_xxx->regs[] reg index */
237 238
};

239
#define EVENT_EXTRA_REG(e, ms, m, vm, i) {	\
240 241 242 243
	.event = (e),		\
	.msr = (ms),		\
	.config_mask = (m),	\
	.valid_mask = (vm),	\
244
	.idx = EXTRA_REG_##i	\
245
	}
246 247 248 249 250

#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx)	\
	EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)

#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
251

252 253 254 255 256 257 258 259 260 261 262
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
263
/*
264
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
265
 */
266
struct x86_pmu {
267 268 269
	/*
	 * Generic x86 PMC bits
	 */
270 271
	const char	*name;
	int		version;
272
	int		(*handle_irq)(struct pt_regs *);
273
	void		(*disable_all)(void);
274
	void		(*enable_all)(int added);
275 276
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
277
	void		(*hw_watchdog_set_attr)(struct perf_event_attr *attr);
278
	int		(*hw_config)(struct perf_event *event);
279
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
280 281
	unsigned	eventsel;
	unsigned	perfctr;
282
	u64		(*event_map)(int);
283
	int		max_events;
284 285 286 287
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
288
	int		apic;
289
	u64		max_period;
290 291 292 293
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

294 295
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
296
	struct event_constraint *event_constraints;
297
	void		(*quirks)(void);
298
	int		perfctr_second_write;
299

300
	int		(*cpu_prepare)(int cpu);
301 302 303
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
304 305 306 307

	/*
	 * Intel Arch Perfmon v2+
	 */
308 309
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
310 311 312 313 314

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
315
	int		bts_active, pebs_active;
316 317 318
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
319 320 321 322 323 324

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
325 326 327 328 329

	/*
	 * Extra registers for events
	 */
	struct extra_reg *extra_regs;
330
	bool regs_no_ht_sharing;
331 332
};

333
static struct x86_pmu x86_pmu __read_mostly;
334

335
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
336 337
	.enabled = 1,
};
I
Ingo Molnar 已提交
338

339
static int x86_perf_event_set_period(struct perf_event *event);
340

341
/*
342
 * Generalized hw caching related hw_event table, filled
343
 * in on a per model basis. A value of 0 means
344 345
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
346 347 348 349 350 351 352 353 354
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
355 356 357 358
static u64 __read_mostly hw_cache_extra_regs
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
359

360 361 362 363 364 365
void hw_nmi_watchdog_set_attr(struct perf_event_attr *wd_attr)
{
	if (x86_pmu.hw_watchdog_set_attr)
		x86_pmu.hw_watchdog_set_attr(wd_attr);
}

366
/*
367 368
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
369 370
 * Returns the delta events processed.
 */
371
static u64
372
x86_perf_event_update(struct perf_event *event)
373
{
374
	struct hw_perf_event *hwc = &event->hw;
375
	int shift = 64 - x86_pmu.cntval_bits;
376
	u64 prev_raw_count, new_raw_count;
377
	int idx = hwc->idx;
378
	s64 delta;
379

380 381 382
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

383
	/*
384
	 * Careful: an NMI might modify the previous event value.
385 386 387
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
388
	 * count to the generic event atomically:
389 390
	 */
again:
391
	prev_raw_count = local64_read(&hwc->prev_count);
392
	rdmsrl(hwc->event_base, new_raw_count);
393

394
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
395 396 397 398 399 400
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
401
	 * (event-)time and add that to the generic event.
402 403
	 *
	 * Careful, not all hw sign-extends above the physical width
404
	 * of the count.
405
	 */
406 407
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
408

409 410
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
411 412

	return new_raw_count;
413 414
}

415 416
static inline int x86_pmu_addr_offset(int index)
{
417 418 419 420 421 422 423 424 425 426
	int offset;

	/* offset = X86_FEATURE_PERFCTR_CORE ? index << 1 : index */
	alternative_io(ASM_NOP2,
		       "shll $1, %%eax",
		       X86_FEATURE_PERFCTR_CORE,
		       "=a" (offset),
		       "a"  (index));

	return offset;
427 428
}

429 430
static inline unsigned int x86_pmu_config_addr(int index)
{
431
	return x86_pmu.eventsel + x86_pmu_addr_offset(index);
432 433 434 435
}

static inline unsigned int x86_pmu_event_addr(int index)
{
436
	return x86_pmu.perfctr + x86_pmu_addr_offset(index);
437 438
}

439 440 441 442 443
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
444
	struct hw_perf_event_extra *reg;
445 446
	struct extra_reg *er;

447
	reg = &event->hw.extra_reg;
448 449 450 451 452 453 454 455 456

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
457 458 459 460

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
461 462 463 464 465
		break;
	}
	return 0;
}

466
static atomic_t active_events;
P
Peter Zijlstra 已提交
467 468
static DEFINE_MUTEX(pmc_reserve_mutex);

469 470
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
471 472 473 474
static bool reserve_pmc_hardware(void)
{
	int i;

475
	for (i = 0; i < x86_pmu.num_counters; i++) {
476
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
477 478 479
			goto perfctr_fail;
	}

480
	for (i = 0; i < x86_pmu.num_counters; i++) {
481
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
482 483 484 485 486 487 488
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
489
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
490

491
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
492 493 494

perfctr_fail:
	for (i--; i >= 0; i--)
495
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
496 497 498 499 500 501 502 503

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

504
	for (i = 0; i < x86_pmu.num_counters; i++) {
505 506
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
507 508 509
	}
}

510 511 512 513 514 515 516
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

517 518 519
static bool check_hw_exists(void)
{
	u64 val, val_new = 0;
520
	int i, reg, ret = 0;
521

522 523 524 525 526
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
527
		reg = x86_pmu_config_addr(i);
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
			goto bios_fail;
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
			if (val & (0x03 << i*4))
				goto bios_fail;
		}
	}

	/*
	 * Now write a value and read it back to see if it matches,
	 * this is needed to detect certain hardware emulators (qemu/kvm)
	 * that don't trap on the MSR access and always return 0s.
	 */
551
	val = 0xabcdUL;
552 553
	ret = checking_wrmsrl(x86_pmu_event_addr(0), val);
	ret |= rdmsrl_safe(x86_pmu_event_addr(0), &val_new);
554
	if (ret || val != val_new)
555
		goto msr_fail;
556 557

	return true;
558 559

bios_fail:
560 561 562 563
	/*
	 * We still allow the PMU driver to operate:
	 */
	printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
564
	printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg, val);
565 566

	return true;
567 568 569

msr_fail:
	printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
570

571
	return false;
572 573
}

574
static void reserve_ds_buffers(void);
575
static void release_ds_buffers(void);
576

577
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
578
{
579
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
580
		release_pmc_hardware();
581
		release_ds_buffers();
P
Peter Zijlstra 已提交
582 583 584 585
		mutex_unlock(&pmc_reserve_mutex);
	}
}

586 587 588 589 590
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

591
static inline int
592
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
593
{
594
	struct perf_event_attr *attr = &event->attr;
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
621 622
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
623 624
}

625 626 627 628 629 630
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

631
	if (!is_sampling_event(event)) {
632 633
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
634
		local64_set(&hwc->period_left, hwc->sample_period);
635 636 637 638 639 640 641 642 643 644 645
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

646 647 648 649
	/*
	 * Do not allow config1 (extended registers) to propagate,
	 * there's no sane user-space generalization yet:
	 */
650
	if (attr->type == PERF_TYPE_RAW)
651
		return 0;
652 653

	if (attr->type == PERF_TYPE_HW_CACHE)
654
		return set_ext_hw_attr(hwc, event);
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
P
Peter Zijlstra 已提交
673 674
	if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
	    !attr->freq && hwc->sample_period == 1) {
675
		/* BTS is not supported by this architecture. */
676
		if (!x86_pmu.bts_active)
677 678 679 680 681 682 683 684 685 686 687
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
688

689
static int x86_pmu_hw_config(struct perf_event *event)
690
{
P
Peter Zijlstra 已提交
691 692 693 694
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
695
		if (x86_pmu.pebs_active) {
P
Peter Zijlstra 已提交
696 697
			precise++;

698 699 700 701
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
702 703 704 705 706

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

707 708 709 710
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
711
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
712 713 714 715

	/*
	 * Count user and OS events unless requested not to
	 */
716 717 718 719
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
720

721 722
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
723

724
	return x86_setup_perfctr(event);
725 726
}

I
Ingo Molnar 已提交
727
/*
728
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
729
 */
730
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
731
{
P
Peter Zijlstra 已提交
732
	int err;
I
Ingo Molnar 已提交
733

734 735
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
736

P
Peter Zijlstra 已提交
737
	err = 0;
738
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
739
		mutex_lock(&pmc_reserve_mutex);
740
		if (atomic_read(&active_events) == 0) {
741 742
			if (!reserve_pmc_hardware())
				err = -EBUSY;
743 744
			else
				reserve_ds_buffers();
745 746
		}
		if (!err)
747
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
748 749 750 751 752
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

753
	event->destroy = hw_perf_event_destroy;
754

755 756 757
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
758

759 760 761
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;

762
	return x86_pmu.hw_config(event);
763 764
}

765
static void x86_pmu_disable_all(void)
766
{
767
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
768 769
	int idx;

770
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
771 772
		u64 val;

773
		if (!test_bit(idx, cpuc->active_mask))
774
			continue;
775
		rdmsrl(x86_pmu_config_addr(idx), val);
776
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
777
			continue;
778
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
779
		wrmsrl(x86_pmu_config_addr(idx), val);
780 781 782
	}
}

P
Peter Zijlstra 已提交
783
static void x86_pmu_disable(struct pmu *pmu)
784
{
785 786
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

787
	if (!x86_pmu_initialized())
788
		return;
789

790 791 792 793 794 795
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
796 797

	x86_pmu.disable_all();
798
}
I
Ingo Molnar 已提交
799

800 801 802
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
					  u64 enable_mask)
{
803 804
	if (hwc->extra_reg.reg)
		wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
805
	wrmsrl(hwc->config_base, hwc->config | enable_mask);
806 807
}

808
static void x86_pmu_enable_all(int added)
809
{
810
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
811 812
	int idx;

813
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
814
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
815

816
		if (!test_bit(idx, cpuc->active_mask))
817
			continue;
818

819
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
820 821 822
	}
}

P
Peter Zijlstra 已提交
823
static struct pmu pmu;
824 825 826 827 828 829 830 831

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
832
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
833
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
834
	int i, j, w, wmax, num = 0;
835 836 837 838 839
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
840 841
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
842 843
	}

844 845 846
	/*
	 * fastpath, try to reuse previous register
	 */
847
	for (i = 0; i < n; i++) {
848
		hwc = &cpuc->event_list[i]->hw;
849
		c = constraints[i];
850 851 852 853 854 855

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
856
		if (!test_bit(hwc->idx, c->idxmsk))
857 858 859 860 861 862
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
863
		__set_bit(hwc->idx, used_mask);
864 865 866
		if (assign)
			assign[i] = hwc->idx;
	}
867
	if (i == n)
868 869 870 871 872 873 874 875
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

876 877 878 879 880 881 882 883 884
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
885
	wmax = x86_pmu.num_counters;
886 887 888 889 890 891

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
892
	if (x86_pmu.num_counters_fixed)
893 894
		wmax++;

895
	for (w = 1, num = n; num && w <= wmax; w++) {
896
		/* for each event */
897
		for (i = 0; num && i < n; i++) {
898
			c = constraints[i];
899 900
			hwc = &cpuc->event_list[i]->hw;

901
			if (c->weight != w)
902 903
				continue;

904
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
905 906 907 908 909 910 911
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
912
			__set_bit(j, used_mask);
913

914 915 916 917 918
			if (assign)
				assign[i] = j;
			num--;
		}
	}
919
done:
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

942
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
958
		    event->state <= PERF_EVENT_STATE_OFF)
959 960 961 962 963 964 965 966 967 968 969 970
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
971
				struct cpu_hw_events *cpuc, int i)
972
{
973 974 975 976 977
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
978 979 980 981 982 983

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
984
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - X86_PMC_IDX_FIXED);
985
	} else {
986 987
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
988 989 990
	}
}

991 992 993 994 995 996 997 998 999
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
1000 1001
static void x86_pmu_start(struct perf_event *event, int flags);
static void x86_pmu_stop(struct perf_event *event, int flags);
1002

P
Peter Zijlstra 已提交
1003
static void x86_pmu_enable(struct pmu *pmu)
1004
{
1005 1006 1007
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
1008
	int i, added = cpuc->n_added;
1009

1010
	if (!x86_pmu_initialized())
1011
		return;
1012 1013 1014 1015

	if (cpuc->enabled)
		return;

1016
	if (cpuc->n_added) {
1017
		int n_running = cpuc->n_events - cpuc->n_added;
1018 1019 1020 1021 1022 1023 1024
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
1025
		for (i = 0; i < n_running; i++) {
1026 1027 1028
			event = cpuc->event_list[i];
			hwc = &event->hw;

1029 1030 1031 1032 1033 1034 1035 1036
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
1037 1038
				continue;

P
Peter Zijlstra 已提交
1039 1040 1041 1042 1043 1044 1045 1046
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
1047 1048 1049 1050 1051 1052
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

1053
			if (!match_prev_assignment(hwc, cpuc, i))
1054
				x86_assign_hw_event(event, cpuc, i);
1055 1056
			else if (i < n_running)
				continue;
1057

P
Peter Zijlstra 已提交
1058 1059 1060 1061
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
1062 1063 1064 1065
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1066 1067 1068 1069

	cpuc->enabled = 1;
	barrier();

1070
	x86_pmu.enable_all(added);
1071 1072
}

1073
static inline void x86_pmu_disable_event(struct perf_event *event)
1074
{
1075
	struct hw_perf_event *hwc = &event->hw;
1076

1077
	wrmsrl(hwc->config_base, hwc->config);
1078 1079
}

1080
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1081

1082 1083
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1084
 * To be called with the event disabled in hw:
1085
 */
1086
static int
1087
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
1088
{
1089
	struct hw_perf_event *hwc = &event->hw;
1090
	s64 left = local64_read(&hwc->period_left);
1091
	s64 period = hwc->sample_period;
1092
	int ret = 0, idx = hwc->idx;
1093

1094 1095 1096
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1097
	/*
1098
	 * If we are way outside a reasonable range then just skip forward:
1099 1100 1101
	 */
	if (unlikely(left <= -period)) {
		left = period;
1102
		local64_set(&hwc->period_left, left);
1103
		hwc->last_period = period;
1104
		ret = 1;
1105 1106 1107 1108
	}

	if (unlikely(left <= 0)) {
		left += period;
1109
		local64_set(&hwc->period_left, left);
1110
		hwc->last_period = period;
1111
		ret = 1;
1112
	}
1113
	/*
1114
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1115 1116 1117
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1118

1119 1120 1121
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1122
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1123 1124

	/*
1125
	 * The hw event starts counting from this event offset,
1126 1127
	 * mark it to be able to extra future deltas:
	 */
1128
	local64_set(&hwc->prev_count, (u64)-left);
1129

1130
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1131 1132 1133 1134 1135 1136 1137

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
1138
		wrmsrl(hwc->event_base,
1139
			(u64)(-left) & x86_pmu.cntval_mask);
1140
	}
1141

1142
	perf_event_update_userpage(event);
1143

1144
	return ret;
1145 1146
}

1147
static void x86_pmu_enable_event(struct perf_event *event)
1148
{
T
Tejun Heo 已提交
1149
	if (__this_cpu_read(cpu_hw_events.enabled))
1150 1151
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
1152 1153
}

1154
/*
P
Peter Zijlstra 已提交
1155
 * Add a single event to the PMU.
1156 1157 1158
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
1159
 */
P
Peter Zijlstra 已提交
1160
static int x86_pmu_add(struct perf_event *event, int flags)
1161 1162
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1163 1164 1165
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1166

1167
	hwc = &event->hw;
1168

P
Peter Zijlstra 已提交
1169
	perf_pmu_disable(event->pmu);
1170
	n0 = cpuc->n_events;
1171 1172 1173
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1174

P
Peter Zijlstra 已提交
1175 1176 1177 1178
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1179 1180
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
1181
	 * skip the schedulability test here, it will be performed
P
Peter Zijlstra 已提交
1182
	 * at commit time (->commit_txn) as a whole
1183
	 */
1184
	if (cpuc->group_flag & PERF_EVENT_TXN)
1185
		goto done_collect;
1186

1187
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1188
	if (ret)
1189
		goto out;
1190 1191 1192 1193 1194
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1195

1196
done_collect:
1197
	cpuc->n_events = n;
1198
	cpuc->n_added += n - n0;
1199
	cpuc->n_txn += n - n0;
1200

1201 1202
	ret = 0;
out:
P
Peter Zijlstra 已提交
1203
	perf_pmu_enable(event->pmu);
1204
	return ret;
I
Ingo Molnar 已提交
1205 1206
}

P
Peter Zijlstra 已提交
1207
static void x86_pmu_start(struct perf_event *event, int flags)
1208
{
P
Peter Zijlstra 已提交
1209 1210 1211
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1224

P
Peter Zijlstra 已提交
1225 1226
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1227
	__set_bit(idx, cpuc->running);
1228
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1229
	perf_event_update_userpage(event);
1230 1231
}

1232
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1233
{
1234
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1235
	u64 pebs;
1236
	struct cpu_hw_events *cpuc;
1237
	unsigned long flags;
1238 1239
	int cpu, idx;

1240
	if (!x86_pmu.num_counters)
1241
		return;
I
Ingo Molnar 已提交
1242

1243
	local_irq_save(flags);
I
Ingo Molnar 已提交
1244 1245

	cpu = smp_processor_id();
1246
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1247

1248
	if (x86_pmu.version >= 2) {
1249 1250 1251 1252
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1253
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1254 1255 1256 1257 1258 1259

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1260
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1261
	}
1262
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1263

1264
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1265 1266
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1267

1268
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1269

1270
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1271
			cpu, idx, pmc_ctrl);
1272
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1273
			cpu, idx, pmc_count);
1274
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1275
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1276
	}
1277
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1278 1279
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1280
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1281 1282
			cpu, idx, pmc_count);
	}
1283
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1284 1285
}

P
Peter Zijlstra 已提交
1286
static void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1287
{
1288
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1289
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1290

P
Peter Zijlstra 已提交
1291 1292 1293 1294 1295 1296
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1297

P
Peter Zijlstra 已提交
1298 1299 1300 1301 1302 1303 1304 1305
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1306 1307
}

P
Peter Zijlstra 已提交
1308
static void x86_pmu_del(struct perf_event *event, int flags)
1309 1310 1311 1312
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1313 1314 1315 1316 1317
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1318
	if (cpuc->group_flag & PERF_EVENT_TXN)
1319 1320
		return;

P
Peter Zijlstra 已提交
1321
	x86_pmu_stop(event, PERF_EF_UPDATE);
1322

1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1333
			break;
1334 1335
		}
	}
1336
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1337 1338
}

1339
static int x86_pmu_handle_irq(struct pt_regs *regs)
1340
{
1341
	struct perf_sample_data data;
1342 1343
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1344
	int idx, handled = 0;
1345 1346
	u64 val;

1347
	perf_sample_data_init(&data, 0);
1348

1349
	cpuc = &__get_cpu_var(cpu_hw_events);
1350

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1361
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1362 1363 1364 1365 1366 1367 1368 1369
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1370
			continue;
1371
		}
1372

1373
		event = cpuc->events[idx];
1374

1375
		val = x86_perf_event_update(event);
1376
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1377
			continue;
1378

1379
		/*
1380
		 * event overflow
1381
		 */
1382
		handled++;
1383
		data.period	= event->hw.last_period;
1384

1385
		if (!x86_perf_event_set_period(event))
1386 1387
			continue;

1388
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1389
			x86_pmu_stop(event, 0);
1390
	}
1391

1392 1393 1394
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1395 1396
	return handled;
}
1397

1398
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1399
{
1400
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1401
		return;
1402

I
Ingo Molnar 已提交
1403
	/*
1404
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1405
	 */
1406
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1407 1408
}

1409 1410 1411 1412 1413 1414 1415
struct pmu_nmi_state {
	unsigned int	marked;
	int		handled;
};

static DEFINE_PER_CPU(struct pmu_nmi_state, pmu_nmi);

I
Ingo Molnar 已提交
1416
static int __kprobes
1417
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1418 1419 1420
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
1421 1422
	unsigned int this_nmi;
	int handled;
1423

1424
	if (!atomic_read(&active_events))
1425 1426
		return NOTIFY_DONE;

1427 1428 1429
	switch (cmd) {
	case DIE_NMI:
		break;
1430 1431
	case DIE_NMIUNKNOWN:
		this_nmi = percpu_read(irq_stat.__nmi_count);
T
Tejun Heo 已提交
1432
		if (this_nmi != __this_cpu_read(pmu_nmi.marked))
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
			/* let the kernel handle the unknown nmi */
			return NOTIFY_DONE;
		/*
		 * This one is a PMU back-to-back nmi. Two events
		 * trigger 'simultaneously' raising two back-to-back
		 * NMIs. If the first NMI handles both, the latter
		 * will be empty and daze the CPU. So, we drop it to
		 * avoid false-positive 'unknown nmi' messages.
		 */
		return NOTIFY_STOP;
1443
	default:
I
Ingo Molnar 已提交
1444
		return NOTIFY_DONE;
1445
	}
I
Ingo Molnar 已提交
1446

1447 1448 1449 1450 1451 1452 1453
	handled = x86_pmu.handle_irq(args->regs);
	if (!handled)
		return NOTIFY_DONE;

	this_nmi = percpu_read(irq_stat.__nmi_count);
	if ((handled > 1) ||
		/* the next nmi could be a back-to-back nmi */
T
Tejun Heo 已提交
1454 1455
	    ((__this_cpu_read(pmu_nmi.marked) == this_nmi) &&
	     (__this_cpu_read(pmu_nmi.handled) > 1))) {
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
		/*
		 * We could have two subsequent back-to-back nmis: The
		 * first handles more than one counter, the 2nd
		 * handles only one counter and the 3rd handles no
		 * counter.
		 *
		 * This is the 2nd nmi because the previous was
		 * handling more than one counter. We will mark the
		 * next (3rd) and then drop it if unhandled.
		 */
T
Tejun Heo 已提交
1466 1467
		__this_cpu_write(pmu_nmi.marked, this_nmi + 1);
		__this_cpu_write(pmu_nmi.handled, handled);
1468
	}
I
Ingo Molnar 已提交
1469

1470
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1471 1472
}

1473 1474 1475
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
1476
	.priority		= NMI_LOCAL_LOW_PRIOR,
1477 1478
};

1479
static struct event_constraint unconstrained;
1480
static struct event_constraint emptyconstraint;
1481 1482

static struct event_constraint *
1483
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1484
{
1485
	struct event_constraint *c;
1486 1487 1488

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1489 1490
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1491 1492
		}
	}
1493 1494

	return &unconstrained;
1495 1496
}

1497 1498
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1499
#include "perf_event_p4.c"
1500
#include "perf_event_intel_lbr.c"
1501
#include "perf_event_intel_ds.c"
1502
#include "perf_event_intel.c"
1503

1504 1505 1506 1507
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1508
	int ret = NOTIFY_OK;
1509 1510 1511 1512

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1513
			ret = x86_pmu.cpu_prepare(cpu);
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1526
	case CPU_UP_CANCELED:
1527 1528 1529 1530 1531 1532 1533 1534 1535
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1536
	return ret;
1537 1538
}

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1549
static int __init init_hw_perf_events(void)
1550
{
1551
	struct event_constraint *c;
1552 1553
	int err;

1554
	pr_info("Performance Events: ");
1555

1556 1557
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1558
		err = intel_pmu_init();
1559
		break;
1560
	case X86_VENDOR_AMD:
1561
		err = amd_pmu_init();
1562
		break;
1563
	default:
1564
		return 0;
1565
	}
1566
	if (err != 0) {
1567
		pr_cont("no PMU driver, software events only.\n");
1568
		return 0;
1569
	}
1570

1571 1572
	pmu_check_apic();

1573
	/* sanity check that the hardware exists or is emulated */
1574
	if (!check_hw_exists())
1575
		return 0;
1576

1577
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1578

1579 1580 1581
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1582
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1583
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1584 1585
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1586
	}
1587
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1588

1589
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1590
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1591 1592
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1593
	}
1594

1595
	x86_pmu.intel_ctrl |=
1596
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1597

1598 1599
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1600

1601
	unconstrained = (struct event_constraint)
1602 1603
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1604

1605 1606
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1607
			if (c->cmask != X86_RAW_EVENT_MASK)
1608 1609
				continue;

1610 1611
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1612 1613 1614
		}
	}

I
Ingo Molnar 已提交
1615
	pr_info("... version:                %d\n",     x86_pmu.version);
1616 1617 1618
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1619
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1620
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1621
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1622

P
Peter Zijlstra 已提交
1623
	perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
1624
	perf_cpu_notifier(x86_pmu_notifier);
1625 1626

	return 0;
I
Ingo Molnar 已提交
1627
}
1628
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1629

1630
static inline void x86_pmu_read(struct perf_event *event)
1631
{
1632
	x86_perf_event_update(event);
1633 1634
}

1635 1636 1637 1638 1639
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1640
static void x86_pmu_start_txn(struct pmu *pmu)
1641
{
P
Peter Zijlstra 已提交
1642
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1643 1644
	__this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1645 1646 1647 1648 1649 1650 1651
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1652
static void x86_pmu_cancel_txn(struct pmu *pmu)
1653
{
T
Tejun Heo 已提交
1654
	__this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
1655 1656 1657
	/*
	 * Truncate the collected events.
	 */
T
Tejun Heo 已提交
1658 1659
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1660
	perf_pmu_enable(pmu);
1661 1662 1663 1664 1665 1666 1667
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1668
static int x86_pmu_commit_txn(struct pmu *pmu)
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1689
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1690
	perf_pmu_enable(pmu);
1691 1692
	return 0;
}
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
	kfree(cpuc->shared_regs);
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);

	/* only needed, if we have extra_regs */
	if (x86_pmu.extra_regs) {
		cpuc->shared_regs = allocate_shared_regs(cpu);
		if (!cpuc->shared_regs)
			goto error;
	}
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
1727

1728 1729 1730 1731 1732 1733 1734 1735 1736
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

1737 1738 1739
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1740 1741 1742 1743 1744 1745 1746 1747 1748

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

1749
	free_fake_cpuc(fake_cpuc);
1750 1751 1752 1753

	return ret;
}

1754 1755 1756 1757
/*
 * validate a single event group
 *
 * validation include:
1758 1759 1760
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1761 1762 1763 1764
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1765 1766
static int validate_group(struct perf_event *event)
{
1767
	struct perf_event *leader = event->group_leader;
1768
	struct cpu_hw_events *fake_cpuc;
1769
	int ret = -ENOSPC, n;
1770

1771 1772 1773
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
1774 1775 1776 1777 1778 1779
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1780
	n = collect_events(fake_cpuc, leader, true);
1781
	if (n < 0)
1782
		goto out;
1783

1784 1785
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1786
	if (n < 0)
1787
		goto out;
1788

1789
	fake_cpuc->n_events = n;
1790

1791
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1792 1793

out:
1794
	free_fake_cpuc(fake_cpuc);
1795
	return ret;
1796 1797
}

1798
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1799
{
P
Peter Zijlstra 已提交
1800
	struct pmu *tmp;
I
Ingo Molnar 已提交
1801 1802
	int err;

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1814
	if (!err) {
1815 1816 1817 1818 1819 1820 1821 1822
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1823 1824
		if (event->group_leader != event)
			err = validate_group(event);
1825 1826
		else
			err = validate_event(event);
1827 1828

		event->pmu = tmp;
1829
	}
1830
	if (err) {
1831 1832
		if (event->destroy)
			event->destroy(event);
1833
	}
I
Ingo Molnar 已提交
1834

1835
	return err;
I
Ingo Molnar 已提交
1836
}
1837

1838
static struct pmu pmu = {
P
Peter Zijlstra 已提交
1839 1840 1841
	.pmu_enable	= x86_pmu_enable,
	.pmu_disable	= x86_pmu_disable,

1842
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1843 1844 1845

	.add		= x86_pmu_add,
	.del		= x86_pmu_del,
1846 1847 1848
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
P
Peter Zijlstra 已提交
1849

1850 1851 1852 1853 1854
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
};

1855 1856 1857 1858 1859 1860
/*
 * callchain support
 */

static int backtrace_stack(void *data, char *name)
{
1861
	return 0;
1862 1863 1864 1865 1866 1867
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1868
	perf_callchain_store(entry, addr);
1869 1870 1871 1872 1873
}

static const struct stacktrace_ops backtrace_ops = {
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1874
	.walk_stack		= print_context_stack_bp,
1875 1876
};

1877 1878
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1879
{
1880 1881
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1882
		return;
1883 1884
	}

1885
	perf_callchain_store(entry, regs->ip);
1886

1887
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
1888 1889
}

1890 1891 1892
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1893
{
1894 1895 1896
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1897

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1910

1911 1912
		if (fp < compat_ptr(regs->sp))
			break;
1913

1914
		perf_callchain_store(entry, frame.return_address);
1915 1916 1917
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1918
}
1919 1920 1921 1922 1923 1924 1925
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1926

1927 1928
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1929 1930 1931 1932
{
	struct stack_frame frame;
	const void __user *fp;

1933 1934
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1935
		return;
1936
	}
1937

1938
	fp = (void __user *)regs->bp;
1939

1940
	perf_callchain_store(entry, regs->ip);
1941

1942 1943 1944
	if (perf_callchain_user32(regs, entry))
		return;

1945
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1946
		unsigned long bytes;
1947
		frame.next_frame	     = NULL;
1948 1949
		frame.return_address = 0;

1950 1951
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1952 1953
			break;

1954
		if ((unsigned long)fp < regs->sp)
1955 1956
			break;

1957
		perf_callchain_store(entry, frame.return_address);
1958
		fp = frame.next_frame;
1959 1960 1961
	}
}

1962 1963 1964
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1965

1966 1967 1968 1969
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1970

1971 1972 1973 1974 1975 1976
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1977

1978
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1990
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1991
		misc |= PERF_RECORD_MISC_EXACT_IP;
1992 1993 1994

	return misc;
}