perf_event.c 38.6 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/highmem.h>
26
#include <linux/cpu.h>
27
#include <linux/bitops.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
I
Ingo Molnar 已提交
33

34 35 36 37 38 39 40 41 42 43 44
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

80
struct event_constraint {
81 82
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
83
		u64		idxmsk64;
84
	};
85 86
	u64	code;
	u64	cmask;
87
	int	weight;
88 89
};

90 91 92 93 94 95 96
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

97 98
#define MAX_LBR_ENTRIES		16

99
struct cpu_hw_events {
100 101 102
	/*
	 * Generic x86 PMC bits
	 */
103
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
104
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
105
	int			enabled;
I
Ingo Molnar 已提交
106

107 108
	int			n_events;
	int			n_added;
109
	int			n_txn;
110
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
111
	u64			tags[X86_PMC_IDX_MAX];
112
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
113

114 115
	unsigned int		group_flag;

116 117 118 119 120 121
	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

122 123 124 125 126 127 128 129
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

130 131 132
	/*
	 * AMD specific bits
	 */
133
	struct amd_nb		*amd_nb;
134 135
};

136
#define __EVENT_CONSTRAINT(c, n, m, w) {\
137
	{ .idxmsk64 = (n) },		\
138 139
	.code = (c),			\
	.cmask = (m),			\
140
	.weight = (w),			\
141
}
142

143 144 145
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

146 147 148
/*
 * Constraint on the Event code.
 */
149
#define INTEL_EVENT_CONSTRAINT(c, n)	\
150
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
151

152 153
/*
 * Constraint on the Event code + UMask + fixed-mask
154 155 156 157 158 159 160 161
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
162
 */
163
#define FIXED_EVENT_CONSTRAINT(c, n)	\
164
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
165

166 167 168 169 170 171
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

172 173 174 175
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
176
	for ((e) = (c); (e)->weight; (e)++)
177

178 179 180 181 182 183 184 185 186 187 188
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
189
/*
190
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
191
 */
192
struct x86_pmu {
193 194 195
	/*
	 * Generic x86 PMC bits
	 */
196 197
	const char	*name;
	int		version;
198
	int		(*handle_irq)(struct pt_regs *);
199
	void		(*disable_all)(void);
200
	void		(*enable_all)(int added);
201 202
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
203
	int		(*hw_config)(struct perf_event *event);
204
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
205 206
	unsigned	eventsel;
	unsigned	perfctr;
207
	u64		(*event_map)(int);
208
	int		max_events;
209 210 211 212
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
213
	int		apic;
214
	u64		max_period;
215 216 217 218
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

219 220
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
221
	struct event_constraint *event_constraints;
222
	void		(*quirks)(void);
223
	int		perfctr_second_write;
224

225
	int		(*cpu_prepare)(int cpu);
226 227 228
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
229 230 231 232

	/*
	 * Intel Arch Perfmon v2+
	 */
233 234
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
235 236 237 238 239 240 241 242

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
243 244 245 246 247 248

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
249 250
};

251
static struct x86_pmu x86_pmu __read_mostly;
252

253
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
254 255
	.enabled = 1,
};
I
Ingo Molnar 已提交
256

257
static int x86_perf_event_set_period(struct perf_event *event);
258

259
/*
260
 * Generalized hw caching related hw_event table, filled
261
 * in on a per model basis. A value of 0 means
262 263
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
264 265 266 267 268 269 270 271 272 273
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

274
/*
275 276
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
277 278
 * Returns the delta events processed.
 */
279
static u64
280
x86_perf_event_update(struct perf_event *event)
281
{
282
	struct hw_perf_event *hwc = &event->hw;
283
	int shift = 64 - x86_pmu.cntval_bits;
284
	u64 prev_raw_count, new_raw_count;
285
	int idx = hwc->idx;
286
	s64 delta;
287

288 289 290
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

291
	/*
292
	 * Careful: an NMI might modify the previous event value.
293 294 295
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
296
	 * count to the generic event atomically:
297 298
	 */
again:
299
	prev_raw_count = local64_read(&hwc->prev_count);
300
	rdmsrl(hwc->event_base + idx, new_raw_count);
301

302
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
303 304 305 306 307 308
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
309
	 * (event-)time and add that to the generic event.
310 311
	 *
	 * Careful, not all hw sign-extends above the physical width
312
	 * of the count.
313
	 */
314 315
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
316

317 318
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
319 320

	return new_raw_count;
321 322
}

323
static atomic_t active_events;
P
Peter Zijlstra 已提交
324 325
static DEFINE_MUTEX(pmc_reserve_mutex);

326 327
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
328 329 330 331 332 333 334
static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

335
	for (i = 0; i < x86_pmu.num_counters; i++) {
336
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
337 338 339
			goto perfctr_fail;
	}

340
	for (i = 0; i < x86_pmu.num_counters; i++) {
341
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
342 343 344 345 346 347 348
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
349
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
350

351
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
352 353 354

perfctr_fail:
	for (i--; i >= 0; i--)
355
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
356 357 358 359 360 361 362 363 364 365 366

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

367
	for (i = 0; i < x86_pmu.num_counters; i++) {
368 369
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
370 371 372 373 374 375
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

376 377 378 379 380 381 382
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

383 384
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
385

386
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
387
{
388
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
389
		release_pmc_hardware();
390
		release_ds_buffers();
P
Peter Zijlstra 已提交
391 392 393 394
		mutex_unlock(&pmc_reserve_mutex);
	}
}

395 396 397 398 399
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

400
static inline int
401
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

433 434 435 436 437 438 439 440 441
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

	if (!hwc->sample_period) {
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
442
		local64_set(&hwc->period_left, hwc->sample_period);
443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

	if (attr->type == PERF_TYPE_RAW)
		return 0;

	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
		if (!x86_pmu.bts)
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
492

493
static int x86_pmu_hw_config(struct perf_event *event)
494
{
P
Peter Zijlstra 已提交
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
		if (x86_pmu.pebs)
			precise++;

		/* Support for IP fixup */
		if (x86_pmu.lbr_nr)
			precise++;

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

510 511 512 513
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
514
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
515 516 517 518

	/*
	 * Count user and OS events unless requested not to
	 */
519 520 521 522
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
523

524 525
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
526

527
	return x86_setup_perfctr(event);
528 529
}

I
Ingo Molnar 已提交
530
/*
531
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
532
 */
533
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
534
{
P
Peter Zijlstra 已提交
535
	int err;
I
Ingo Molnar 已提交
536

537 538
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
539

P
Peter Zijlstra 已提交
540
	err = 0;
541
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
542
		mutex_lock(&pmc_reserve_mutex);
543
		if (atomic_read(&active_events) == 0) {
544 545
			if (!reserve_pmc_hardware())
				err = -EBUSY;
546
			else {
547
				err = reserve_ds_buffers();
548 549 550
				if (err)
					release_pmc_hardware();
			}
551 552
		}
		if (!err)
553
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
554 555 556 557 558
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

559
	event->destroy = hw_perf_event_destroy;
560

561 562 563
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
564

565
	return x86_pmu.hw_config(event);
566 567
}

568
static void x86_pmu_disable_all(void)
569
{
570
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
571 572
	int idx;

573
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
574 575
		u64 val;

576
		if (!test_bit(idx, cpuc->active_mask))
577
			continue;
578
		rdmsrl(x86_pmu.eventsel + idx, val);
579
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
580
			continue;
581
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
582
		wrmsrl(x86_pmu.eventsel + idx, val);
583 584 585
	}
}

586
void hw_perf_disable(void)
587
{
588 589
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

590
	if (!x86_pmu_initialized())
591
		return;
592

593 594 595 596 597 598
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
599 600

	x86_pmu.disable_all();
601
}
I
Ingo Molnar 已提交
602

603
static void x86_pmu_enable_all(int added)
604
{
605
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
606 607
	int idx;

608
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
609
		struct perf_event *event = cpuc->events[idx];
610
		u64 val;
611

612
		if (!test_bit(idx, cpuc->active_mask))
613
			continue;
614

615
		val = event->hw.config;
616
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
617
		wrmsrl(x86_pmu.eventsel + idx, val);
618 619 620
	}
}

P
Peter Zijlstra 已提交
621
static struct pmu pmu;
622 623 624 625 626 627 628 629

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
630
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
631
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
632
	int i, j, w, wmax, num = 0;
633 634 635 636 637
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
638 639
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
640 641
	}

642 643 644
	/*
	 * fastpath, try to reuse previous register
	 */
645
	for (i = 0; i < n; i++) {
646
		hwc = &cpuc->event_list[i]->hw;
647
		c = constraints[i];
648 649 650 651 652 653

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
654
		if (!test_bit(hwc->idx, c->idxmsk))
655 656 657 658 659 660
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
661
		__set_bit(hwc->idx, used_mask);
662 663 664
		if (assign)
			assign[i] = hwc->idx;
	}
665
	if (i == n)
666 667 668 669 670 671 672 673
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

674 675 676 677 678 679 680 681 682
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
683
	wmax = x86_pmu.num_counters;
684 685 686 687 688 689

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
690
	if (x86_pmu.num_counters_fixed)
691 692
		wmax++;

693
	for (w = 1, num = n; num && w <= wmax; w++) {
694
		/* for each event */
695
		for (i = 0; num && i < n; i++) {
696
			c = constraints[i];
697 698
			hwc = &cpuc->event_list[i]->hw;

699
			if (c->weight != w)
700 701
				continue;

702
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
703 704 705 706 707 708 709
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
710
			__set_bit(j, used_mask);
711

712 713 714 715 716
			if (assign)
				assign[i] = j;
			num--;
		}
	}
717
done:
718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

740
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
756
		    event->state <= PERF_EVENT_STATE_OFF)
757 758 759 760 761 762 763 764 765 766 767 768
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
769
				struct cpu_hw_events *cpuc, int i)
770
{
771 772 773 774 775
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

794 795 796 797 798 799 800 801 802
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
803
static int x86_pmu_start(struct perf_event *event);
804
static void x86_pmu_stop(struct perf_event *event);
805

806
void hw_perf_enable(void)
807
{
808 809 810
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
811
	int i, added = cpuc->n_added;
812

813
	if (!x86_pmu_initialized())
814
		return;
815 816 817 818

	if (cpuc->enabled)
		return;

819
	if (cpuc->n_added) {
820
		int n_running = cpuc->n_events - cpuc->n_added;
821 822 823 824 825 826 827
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
828
		for (i = 0; i < n_running; i++) {
829 830 831
			event = cpuc->event_list[i];
			hwc = &event->hw;

832 833 834 835 836 837 838 839
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
840 841
				continue;

842
			x86_pmu_stop(event);
843 844 845 846 847 848
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

849
			if (!match_prev_assignment(hwc, cpuc, i))
850
				x86_assign_hw_event(event, cpuc, i);
851 852
			else if (i < n_running)
				continue;
853

P
Peter Zijlstra 已提交
854
			x86_pmu_start(event);
855 856 857 858
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
859 860 861 862

	cpuc->enabled = 1;
	barrier();

863
	x86_pmu.enable_all(added);
864 865
}

866 867
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
					  u64 enable_mask)
868
{
869
	wrmsrl(hwc->config_base + hwc->idx, hwc->config | enable_mask);
870 871
}

872
static inline void x86_pmu_disable_event(struct perf_event *event)
873
{
874
	struct hw_perf_event *hwc = &event->hw;
875 876

	wrmsrl(hwc->config_base + hwc->idx, hwc->config);
877 878
}

879
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
880

881 882
/*
 * Set the next IRQ period, based on the hwc->period_left value.
883
 * To be called with the event disabled in hw:
884
 */
885
static int
886
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
887
{
888
	struct hw_perf_event *hwc = &event->hw;
889
	s64 left = local64_read(&hwc->period_left);
890
	s64 period = hwc->sample_period;
891
	int ret = 0, idx = hwc->idx;
892

893 894 895
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

896
	/*
897
	 * If we are way outside a reasonable range then just skip forward:
898 899 900
	 */
	if (unlikely(left <= -period)) {
		left = period;
901
		local64_set(&hwc->period_left, left);
902
		hwc->last_period = period;
903
		ret = 1;
904 905 906 907
	}

	if (unlikely(left <= 0)) {
		left += period;
908
		local64_set(&hwc->period_left, left);
909
		hwc->last_period = period;
910
		ret = 1;
911
	}
912
	/*
913
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
914 915 916
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
917

918 919 920
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

921
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
922 923

	/*
924
	 * The hw event starts counting from this event offset,
925 926
	 * mark it to be able to extra future deltas:
	 */
927
	local64_set(&hwc->prev_count, (u64)-left);
928

929 930 931 932 933 934 935 936 937
	wrmsrl(hwc->event_base + idx, (u64)(-left) & x86_pmu.cntval_mask);

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
		wrmsrl(hwc->event_base + idx,
938
			(u64)(-left) & x86_pmu.cntval_mask);
939
	}
940

941
	perf_event_update_userpage(event);
942

943
	return ret;
944 945
}

946
static void x86_pmu_enable_event(struct perf_event *event)
947
{
948
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
949
	if (cpuc->enabled)
950 951
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
952 953
}

954
/*
955 956 957 958 959 960 961
 * activate a single event
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
 *
 * Called with PMU disabled. If successful and return value 1,
 * then guaranteed to call perf_enable() and hw_perf_enable()
962 963 964 965
 */
static int x86_pmu_enable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
966 967 968
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
969

970
	hwc = &event->hw;
971

972
	perf_disable();
973
	n0 = cpuc->n_events;
974 975 976
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
977

978 979 980 981 982
	/*
	 * If group events scheduling transaction was started,
	 * skip the schedulability test here, it will be peformed
	 * at commit time(->commit_txn) as a whole
	 */
983
	if (cpuc->group_flag & PERF_EVENT_TXN)
984
		goto done_collect;
985

986
	ret = x86_pmu.schedule_events(cpuc, n, assign);
987
	if (ret)
988
		goto out;
989 990 991 992 993
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
994

995
done_collect:
996
	cpuc->n_events = n;
997
	cpuc->n_added += n - n0;
998
	cpuc->n_txn += n - n0;
999

1000 1001 1002 1003
	ret = 0;
out:
	perf_enable();
	return ret;
I
Ingo Molnar 已提交
1004 1005
}

1006 1007
static int x86_pmu_start(struct perf_event *event)
{
P
Peter Zijlstra 已提交
1008 1009 1010 1011
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

	if (idx == -1)
1012 1013
		return -EAGAIN;

1014
	x86_perf_event_set_period(event);
P
Peter Zijlstra 已提交
1015 1016
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1017
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1018
	perf_event_update_userpage(event);
1019 1020 1021 1022

	return 0;
}

1023
static void x86_pmu_unthrottle(struct perf_event *event)
1024
{
1025 1026
	int ret = x86_pmu_start(event);
	WARN_ON_ONCE(ret);
1027 1028
}

1029
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1030
{
1031
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1032
	u64 pebs;
1033
	struct cpu_hw_events *cpuc;
1034
	unsigned long flags;
1035 1036
	int cpu, idx;

1037
	if (!x86_pmu.num_counters)
1038
		return;
I
Ingo Molnar 已提交
1039

1040
	local_irq_save(flags);
I
Ingo Molnar 已提交
1041 1042

	cpu = smp_processor_id();
1043
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1044

1045
	if (x86_pmu.version >= 2) {
1046 1047 1048 1049
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1050
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1051 1052 1053 1054 1055 1056

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1057
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1058
	}
1059
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1060

1061
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1062 1063
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1064

1065
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1066

1067
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1068
			cpu, idx, pmc_ctrl);
1069
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1070
			cpu, idx, pmc_count);
1071
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1072
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1073
	}
1074
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1075 1076
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1077
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1078 1079
			cpu, idx, pmc_count);
	}
1080
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1081 1082
}

1083
static void x86_pmu_stop(struct perf_event *event)
I
Ingo Molnar 已提交
1084
{
1085
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1086
	struct hw_perf_event *hwc = &event->hw;
1087
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1088

1089 1090 1091
	if (!__test_and_clear_bit(idx, cpuc->active_mask))
		return;

1092
	x86_pmu.disable(event);
I
Ingo Molnar 已提交
1093

1094
	/*
1095
	 * Drain the remaining delta count out of a event
1096 1097
	 * that we are disabling:
	 */
1098
	x86_perf_event_update(event);
1099

1100
	cpuc->events[idx] = NULL;
1101 1102 1103 1104 1105 1106 1107
}

static void x86_pmu_disable(struct perf_event *event)
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1108 1109 1110 1111 1112
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1113
	if (cpuc->group_flag & PERF_EVENT_TXN)
1114 1115
		return;

1116
	x86_pmu_stop(event);
1117

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1128
			break;
1129 1130
		}
	}
1131
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1132 1133
}

1134
static int x86_pmu_handle_irq(struct pt_regs *regs)
1135
{
1136
	struct perf_sample_data data;
1137 1138 1139
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
	struct hw_perf_event *hwc;
V
Vince Weaver 已提交
1140
	int idx, handled = 0;
1141 1142
	u64 val;

1143
	perf_sample_data_init(&data, 0);
1144

1145
	cpuc = &__get_cpu_var(cpu_hw_events);
1146

1147
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1148
		if (!test_bit(idx, cpuc->active_mask))
1149
			continue;
1150

1151 1152
		event = cpuc->events[idx];
		hwc = &event->hw;
1153

1154
		val = x86_perf_event_update(event);
1155
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1156
			continue;
1157

1158
		/*
1159
		 * event overflow
1160
		 */
1161
		handled++;
1162
		data.period	= event->hw.last_period;
1163

1164
		if (!x86_perf_event_set_period(event))
1165 1166
			continue;

1167
		if (perf_event_overflow(event, 1, &data, regs))
1168
			x86_pmu_stop(event);
1169
	}
1170

1171 1172 1173
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1174 1175
	return handled;
}
1176

1177 1178 1179 1180 1181
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
1182
	perf_event_do_pending();
1183 1184 1185
	irq_exit();
}

1186
void set_perf_event_pending(void)
1187
{
1188
#ifdef CONFIG_X86_LOCAL_APIC
1189 1190 1191
	if (!x86_pmu.apic || !x86_pmu_initialized())
		return;

1192
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
1193
#endif
1194 1195
}

1196
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1197
{
1198
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1199
		return;
1200

I
Ingo Molnar 已提交
1201
	/*
1202
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1203
	 */
1204
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1205 1206
}

1207 1208 1209 1210 1211 1212 1213
struct pmu_nmi_state {
	unsigned int	marked;
	int		handled;
};

static DEFINE_PER_CPU(struct pmu_nmi_state, pmu_nmi);

I
Ingo Molnar 已提交
1214
static int __kprobes
1215
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1216 1217 1218
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
1219 1220
	unsigned int this_nmi;
	int handled;
1221

1222
	if (!atomic_read(&active_events))
1223 1224
		return NOTIFY_DONE;

1225 1226 1227 1228
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
	case DIE_NMIUNKNOWN:
		this_nmi = percpu_read(irq_stat.__nmi_count);
		if (this_nmi != __get_cpu_var(pmu_nmi).marked)
			/* let the kernel handle the unknown nmi */
			return NOTIFY_DONE;
		/*
		 * This one is a PMU back-to-back nmi. Two events
		 * trigger 'simultaneously' raising two back-to-back
		 * NMIs. If the first NMI handles both, the latter
		 * will be empty and daze the CPU. So, we drop it to
		 * avoid false-positive 'unknown nmi' messages.
		 */
		return NOTIFY_STOP;
1242
	default:
I
Ingo Molnar 已提交
1243
		return NOTIFY_DONE;
1244
	}
I
Ingo Molnar 已提交
1245 1246

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269

	handled = x86_pmu.handle_irq(args->regs);
	if (!handled)
		return NOTIFY_DONE;

	this_nmi = percpu_read(irq_stat.__nmi_count);
	if ((handled > 1) ||
		/* the next nmi could be a back-to-back nmi */
	    ((__get_cpu_var(pmu_nmi).marked == this_nmi) &&
	     (__get_cpu_var(pmu_nmi).handled > 1))) {
		/*
		 * We could have two subsequent back-to-back nmis: The
		 * first handles more than one counter, the 2nd
		 * handles only one counter and the 3rd handles no
		 * counter.
		 *
		 * This is the 2nd nmi because the previous was
		 * handling more than one counter. We will mark the
		 * next (3rd) and then drop it if unhandled.
		 */
		__get_cpu_var(pmu_nmi).marked	= this_nmi + 1;
		__get_cpu_var(pmu_nmi).handled	= handled;
	}
I
Ingo Molnar 已提交
1270

1271
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1272 1273
}

1274 1275 1276 1277 1278 1279
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1280
static struct event_constraint unconstrained;
1281
static struct event_constraint emptyconstraint;
1282 1283

static struct event_constraint *
1284
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1285
{
1286
	struct event_constraint *c;
1287 1288 1289

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1290 1291
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1292 1293
		}
	}
1294 1295

	return &unconstrained;
1296 1297
}

1298 1299
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1300
#include "perf_event_p4.c"
1301
#include "perf_event_intel_lbr.c"
1302
#include "perf_event_intel_ds.c"
1303
#include "perf_event_intel.c"
1304

1305 1306 1307 1308
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1309
	int ret = NOTIFY_OK;
1310 1311 1312 1313

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1314
			ret = x86_pmu.cpu_prepare(cpu);
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1327
	case CPU_UP_CANCELED:
1328 1329 1330 1331 1332 1333 1334 1335 1336
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1337
	return ret;
1338 1339
}

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1350
void __init init_hw_perf_events(void)
1351
{
1352
	struct event_constraint *c;
1353 1354
	int err;

1355
	pr_info("Performance Events: ");
1356

1357 1358
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1359
		err = intel_pmu_init();
1360
		break;
1361
	case X86_VENDOR_AMD:
1362
		err = amd_pmu_init();
1363
		break;
1364 1365
	default:
		return;
1366
	}
1367
	if (err != 0) {
1368
		pr_cont("no PMU driver, software events only.\n");
1369
		return;
1370
	}
1371

1372 1373
	pmu_check_apic();

1374
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1375

1376 1377 1378
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1379
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1380
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1381 1382
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1383
	}
1384 1385
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
	perf_max_events = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1386

1387
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1388
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1389 1390
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1391
	}
1392

1393
	x86_pmu.intel_ctrl |=
1394
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1395

1396 1397
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1398

1399
	unconstrained = (struct event_constraint)
1400 1401
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1402

1403 1404
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1405
			if (c->cmask != X86_RAW_EVENT_MASK)
1406 1407
				continue;

1408 1409
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1410 1411 1412
		}
	}

I
Ingo Molnar 已提交
1413
	pr_info("... version:                %d\n",     x86_pmu.version);
1414 1415 1416
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1417
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1418
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1419
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1420

1421
	perf_pmu_register(&pmu);
1422
	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1423
}
I
Ingo Molnar 已提交
1424

1425
static inline void x86_pmu_read(struct perf_event *event)
1426
{
1427
	x86_perf_event_update(event);
1428 1429
}

1430 1431 1432 1433 1434
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1435
static void x86_pmu_start_txn(struct pmu *pmu)
1436 1437 1438
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

1439
	perf_disable();
1440
	cpuc->group_flag |= PERF_EVENT_TXN;
1441
	cpuc->n_txn = 0;
1442 1443 1444 1445 1446 1447 1448
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1449
static void x86_pmu_cancel_txn(struct pmu *pmu)
1450 1451 1452
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

1453
	cpuc->group_flag &= ~PERF_EVENT_TXN;
1454 1455 1456 1457 1458
	/*
	 * Truncate the collected events.
	 */
	cpuc->n_added -= cpuc->n_txn;
	cpuc->n_events -= cpuc->n_txn;
1459
	perf_enable();
1460 1461 1462 1463 1464 1465 1466
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1467
static int x86_pmu_commit_txn(struct pmu *pmu)
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1488
	cpuc->group_flag &= ~PERF_EVENT_TXN;
1489
	perf_enable();
1490 1491 1492
	return 0;
}

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1519 1520 1521 1522
/*
 * validate a single event group
 *
 * validation include:
1523 1524 1525
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1526 1527 1528 1529
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1530 1531
static int validate_group(struct perf_event *event)
{
1532
	struct perf_event *leader = event->group_leader;
1533 1534
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1535

1536 1537 1538 1539
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1540

1541 1542 1543 1544 1545 1546
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1547 1548
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1549
	if (n < 0)
1550
		goto out_free;
1551

1552 1553
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1554
	if (n < 0)
1555
		goto out_free;
1556

1557
	fake_cpuc->n_events = n;
1558

1559
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1560 1561 1562 1563 1564

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1565 1566
}

1567
int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1568
{
P
Peter Zijlstra 已提交
1569
	struct pmu *tmp;
I
Ingo Molnar 已提交
1570 1571
	int err;

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1583
	if (!err) {
1584 1585 1586 1587 1588 1589 1590 1591
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1592 1593
		if (event->group_leader != event)
			err = validate_group(event);
1594 1595
		else
			err = validate_event(event);
1596 1597

		event->pmu = tmp;
1598
	}
1599
	if (err) {
1600 1601
		if (event->destroy)
			event->destroy(event);
1602
	}
I
Ingo Molnar 已提交
1603

1604
	return err;
I
Ingo Molnar 已提交
1605
}
1606

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
static struct pmu pmu = {
	.event_init	= x86_pmu_event_init,
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
	.unthrottle	= x86_pmu_unthrottle,
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
};

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
/*
 * callchain support
 */

static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1637
	return 0;
1638 1639 1640 1641 1642 1643
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1644
	perf_callchain_store(entry, addr);
1645 1646 1647 1648 1649 1650 1651
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1652
	.walk_stack		= print_context_stack_bp,
1653 1654
};

1655 1656
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1657
{
1658 1659
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1660
		return;
1661 1662
	}

1663
	perf_callchain_store(entry, regs->ip);
1664

1665
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1666 1667
}

1668 1669 1670
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1671
{
1672 1673 1674
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1675

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1688

1689 1690
		if (fp < compat_ptr(regs->sp))
			break;
1691

1692
		perf_callchain_store(entry, frame.return_address);
1693 1694 1695
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1696
}
1697 1698 1699 1700 1701 1702 1703
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1704

1705 1706
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1707 1708 1709 1710
{
	struct stack_frame frame;
	const void __user *fp;

1711 1712
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1713
		return;
1714
	}
1715

1716
	fp = (void __user *)regs->bp;
1717

1718
	perf_callchain_store(entry, regs->ip);
1719

1720 1721 1722
	if (perf_callchain_user32(regs, entry))
		return;

1723
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1724
		unsigned long bytes;
1725
		frame.next_frame	     = NULL;
1726 1727
		frame.return_address = 0;

1728 1729
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1730 1731
			break;

1732
		if ((unsigned long)fp < regs->sp)
1733 1734
			break;

1735
		perf_callchain_store(entry, frame.return_address);
1736
		fp = frame.next_frame;
1737 1738 1739
	}
}

1740 1741 1742
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1743

1744 1745 1746 1747
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1748

1749 1750 1751 1752 1753 1754
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1755

1756
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1768
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1769
		misc |= PERF_RECORD_MISC_EXACT_IP;
1770 1771 1772

	return misc;
}