perf_event.c 39.2 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20
#include <linux/module.h>
I
Ingo Molnar 已提交
21 22
#include <linux/kdebug.h>
#include <linux/sched.h>
23
#include <linux/uaccess.h>
24
#include <linux/slab.h>
25
#include <linux/highmem.h>
26
#include <linux/cpu.h>
27
#include <linux/bitops.h>
I
Ingo Molnar 已提交
28 29

#include <asm/apic.h>
30
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
31
#include <asm/nmi.h>
32
#include <asm/compat.h>
I
Ingo Molnar 已提交
33

34 35 36 37 38 39 40 41 42 43 44
#if 0
#undef wrmsrl
#define wrmsrl(msr, val) 					\
do {								\
	trace_printk("wrmsrl(%lx, %lx)\n", (unsigned long)(msr),\
			(unsigned long)(val));			\
	native_write_msr((msr), (u32)((u64)(val)), 		\
			(u32)((u64)(val) >> 32));		\
} while (0)
#endif

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
{
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
	int ret;

	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;

		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);

		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

80
struct event_constraint {
81 82
	union {
		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
83
		u64		idxmsk64;
84
	};
85 86
	u64	code;
	u64	cmask;
87
	int	weight;
88 89
};

90 91 92 93 94 95 96
struct amd_nb {
	int nb_id;  /* NorthBridge id */
	int refcnt; /* reference count */
	struct perf_event *owners[X86_PMC_IDX_MAX];
	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
};

97 98
#define MAX_LBR_ENTRIES		16

99
struct cpu_hw_events {
100 101 102
	/*
	 * Generic x86 PMC bits
	 */
103
	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
104
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
105
	unsigned long		running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
106
	int			enabled;
I
Ingo Molnar 已提交
107

108 109
	int			n_events;
	int			n_added;
110
	int			n_txn;
111
	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
112
	u64			tags[X86_PMC_IDX_MAX];
113
	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
114

115 116
	unsigned int		group_flag;

117 118 119 120 121 122
	/*
	 * Intel DebugStore bits
	 */
	struct debug_store	*ds;
	u64			pebs_enabled;

123 124 125 126 127 128 129 130
	/*
	 * Intel LBR bits
	 */
	int				lbr_users;
	void				*lbr_context;
	struct perf_branch_stack	lbr_stack;
	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];

131 132 133
	/*
	 * AMD specific bits
	 */
134
	struct amd_nb		*amd_nb;
135 136
};

137
#define __EVENT_CONSTRAINT(c, n, m, w) {\
138
	{ .idxmsk64 = (n) },		\
139 140
	.code = (c),			\
	.cmask = (m),			\
141
	.weight = (w),			\
142
}
143

144 145 146
#define EVENT_CONSTRAINT(c, n, m)	\
	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))

147 148 149
/*
 * Constraint on the Event code.
 */
150
#define INTEL_EVENT_CONSTRAINT(c, n)	\
151
	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
152

153 154
/*
 * Constraint on the Event code + UMask + fixed-mask
155 156 157 158 159 160 161 162
 *
 * filter mask to validate fixed counter events.
 * the following filters disqualify for fixed counters:
 *  - inv
 *  - edge
 *  - cnt-mask
 *  The other filters are supported by fixed counters.
 *  The any-thread option is supported starting with v3.
163
 */
164
#define FIXED_EVENT_CONSTRAINT(c, n)	\
165
	EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
166

167 168 169 170 171 172
/*
 * Constraint on the Event code + UMask
 */
#define PEBS_EVENT_CONSTRAINT(c, n)	\
	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)

173 174 175 176
#define EVENT_CONSTRAINT_END		\
	EVENT_CONSTRAINT(0, 0, 0)

#define for_each_event_constraint(e, c)	\
177
	for ((e) = (c); (e)->weight; (e)++)
178

179 180 181 182 183 184 185 186 187 188 189
union perf_capabilities {
	struct {
		u64	lbr_format    : 6;
		u64	pebs_trap     : 1;
		u64	pebs_arch_reg : 1;
		u64	pebs_format   : 4;
		u64	smm_freeze    : 1;
	};
	u64	capabilities;
};

I
Ingo Molnar 已提交
190
/*
191
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
192
 */
193
struct x86_pmu {
194 195 196
	/*
	 * Generic x86 PMC bits
	 */
197 198
	const char	*name;
	int		version;
199
	int		(*handle_irq)(struct pt_regs *);
200
	void		(*disable_all)(void);
201
	void		(*enable_all)(int added);
202 203
	void		(*enable)(struct perf_event *);
	void		(*disable)(struct perf_event *);
204
	int		(*hw_config)(struct perf_event *event);
205
	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
206 207
	unsigned	eventsel;
	unsigned	perfctr;
208
	u64		(*event_map)(int);
209
	int		max_events;
210 211 212 213
	int		num_counters;
	int		num_counters_fixed;
	int		cntval_bits;
	u64		cntval_mask;
214
	int		apic;
215
	u64		max_period;
216 217 218 219
	struct event_constraint *
			(*get_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);

220 221
	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
						 struct perf_event *event);
222
	struct event_constraint *event_constraints;
223
	void		(*quirks)(void);
224
	int		perfctr_second_write;
225

226
	int		(*cpu_prepare)(int cpu);
227 228 229
	void		(*cpu_starting)(int cpu);
	void		(*cpu_dying)(int cpu);
	void		(*cpu_dead)(int cpu);
230 231 232 233

	/*
	 * Intel Arch Perfmon v2+
	 */
234 235
	u64			intel_ctrl;
	union perf_capabilities intel_cap;
236 237 238 239 240

	/*
	 * Intel DebugStore bits
	 */
	int		bts, pebs;
241
	int		bts_active, pebs_active;
242 243 244
	int		pebs_record_size;
	void		(*drain_pebs)(struct pt_regs *regs);
	struct event_constraint *pebs_constraints;
245 246 247 248 249 250

	/*
	 * Intel LBR
	 */
	unsigned long	lbr_tos, lbr_from, lbr_to; /* MSR base regs       */
	int		lbr_nr;			   /* hardware stack size */
251 252
};

253
static struct x86_pmu x86_pmu __read_mostly;
254

255
static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
256 257
	.enabled = 1,
};
I
Ingo Molnar 已提交
258

259
static int x86_perf_event_set_period(struct perf_event *event);
260

261
/*
262
 * Generalized hw caching related hw_event table, filled
263
 * in on a per model basis. A value of 0 means
264 265
 * 'not supported', -1 means 'hw_event makes no sense on
 * this CPU', any other value means the raw hw_event
266 267 268 269 270 271 272 273 274 275
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

276
/*
277 278
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
279 280
 * Returns the delta events processed.
 */
281
static u64
282
x86_perf_event_update(struct perf_event *event)
283
{
284
	struct hw_perf_event *hwc = &event->hw;
285
	int shift = 64 - x86_pmu.cntval_bits;
286
	u64 prev_raw_count, new_raw_count;
287
	int idx = hwc->idx;
288
	s64 delta;
289

290 291 292
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

293
	/*
294
	 * Careful: an NMI might modify the previous event value.
295 296 297
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
298
	 * count to the generic event atomically:
299 300
	 */
again:
301
	prev_raw_count = local64_read(&hwc->prev_count);
302
	rdmsrl(hwc->event_base + idx, new_raw_count);
303

304
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
305 306 307 308 309 310
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
311
	 * (event-)time and add that to the generic event.
312 313
	 *
	 * Careful, not all hw sign-extends above the physical width
314
	 * of the count.
315
	 */
316 317
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
318

319 320
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
321 322

	return new_raw_count;
323 324
}

325
static atomic_t active_events;
P
Peter Zijlstra 已提交
326 327
static DEFINE_MUTEX(pmc_reserve_mutex);

328 329
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
330 331 332 333 334 335 336
static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

337
	for (i = 0; i < x86_pmu.num_counters; i++) {
338
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
339 340 341
			goto perfctr_fail;
	}

342
	for (i = 0; i < x86_pmu.num_counters; i++) {
343
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
344 345 346 347 348 349 350
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
351
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
352

353
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
354 355 356

perfctr_fail:
	for (i--; i >= 0; i--)
357
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
358 359 360 361 362 363 364 365 366 367 368

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

369
	for (i = 0; i < x86_pmu.num_counters; i++) {
370 371
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
372 373 374 375 376 377
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

378 379 380 381 382 383 384
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

385 386
static int reserve_ds_buffers(void);
static void release_ds_buffers(void);
387

388
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
389
{
390
	if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
391
		release_pmc_hardware();
392
		release_ds_buffers();
P
Peter Zijlstra 已提交
393 394 395 396
		mutex_unlock(&pmc_reserve_mutex);
	}
}

397 398 399 400 401
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

402
static inline int
403
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event_attr *attr)
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

435 436 437 438 439 440 441 442 443
static int x86_setup_perfctr(struct perf_event *event)
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

	if (!hwc->sample_period) {
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
444
		local64_set(&hwc->period_left, hwc->sample_period);
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * events (user-space has to fall back and
		 * sample via a hrtimer based software event):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
	}

	if (attr->type == PERF_TYPE_RAW)
		return 0;

	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
482
		if (!x86_pmu.bts_active)
483 484 485 486 487 488 489 490 491 492 493
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
	}

	hwc->config |= config;

	return 0;
}
494

495
static int x86_pmu_hw_config(struct perf_event *event)
496
{
P
Peter Zijlstra 已提交
497 498 499 500
	if (event->attr.precise_ip) {
		int precise = 0;

		/* Support for constant skid */
501
		if (x86_pmu.pebs_active) {
P
Peter Zijlstra 已提交
502 503
			precise++;

504 505 506 507
			/* Support for IP fixup */
			if (x86_pmu.lbr_nr)
				precise++;
		}
P
Peter Zijlstra 已提交
508 509 510 511 512

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
	}

513 514 515 516
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
517
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
518 519 520 521

	/*
	 * Count user and OS events unless requested not to
	 */
522 523 524 525
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
526

527 528
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
529

530
	return x86_setup_perfctr(event);
531 532
}

I
Ingo Molnar 已提交
533
/*
534
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
535
 */
536
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
537
{
P
Peter Zijlstra 已提交
538
	int err;
I
Ingo Molnar 已提交
539

540 541
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
542

P
Peter Zijlstra 已提交
543
	err = 0;
544
	if (!atomic_inc_not_zero(&active_events)) {
P
Peter Zijlstra 已提交
545
		mutex_lock(&pmc_reserve_mutex);
546
		if (atomic_read(&active_events) == 0) {
547 548
			if (!reserve_pmc_hardware())
				err = -EBUSY;
549
			else {
550
				err = reserve_ds_buffers();
551 552 553
				if (err)
					release_pmc_hardware();
			}
554 555
		}
		if (!err)
556
			atomic_inc(&active_events);
P
Peter Zijlstra 已提交
557 558 559 560 561
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

562
	event->destroy = hw_perf_event_destroy;
563

564 565 566
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
567

568
	return x86_pmu.hw_config(event);
569 570
}

571
static void x86_pmu_disable_all(void)
572
{
573
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
574 575
	int idx;

576
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
577 578
		u64 val;

579
		if (!test_bit(idx, cpuc->active_mask))
580
			continue;
581
		rdmsrl(x86_pmu.eventsel + idx, val);
582
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
583
			continue;
584
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
585
		wrmsrl(x86_pmu.eventsel + idx, val);
586 587 588
	}
}

P
Peter Zijlstra 已提交
589
static void x86_pmu_disable(struct pmu *pmu)
590
{
591 592
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

593
	if (!x86_pmu_initialized())
594
		return;
595

596 597 598 599 600 601
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
602 603

	x86_pmu.disable_all();
604
}
I
Ingo Molnar 已提交
605

606
static void x86_pmu_enable_all(int added)
607
{
608
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
609 610
	int idx;

611
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
612
		struct perf_event *event = cpuc->events[idx];
613
		u64 val;
614

615
		if (!test_bit(idx, cpuc->active_mask))
616
			continue;
617

618
		val = event->hw.config;
619
		val |= ARCH_PERFMON_EVENTSEL_ENABLE;
620
		wrmsrl(x86_pmu.eventsel + idx, val);
621 622 623
	}
}

P
Peter Zijlstra 已提交
624
static struct pmu pmu;
625 626 627 628 629 630 631 632

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

static int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
{
633
	struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
634
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
635
	int i, j, w, wmax, num = 0;
636 637 638 639 640
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

	for (i = 0; i < n; i++) {
641 642
		c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
		constraints[i] = c;
643 644
	}

645 646 647
	/*
	 * fastpath, try to reuse previous register
	 */
648
	for (i = 0; i < n; i++) {
649
		hwc = &cpuc->event_list[i]->hw;
650
		c = constraints[i];
651 652 653 654 655 656

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
657
		if (!test_bit(hwc->idx, c->idxmsk))
658 659 660 661 662 663
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
664
		__set_bit(hwc->idx, used_mask);
665 666 667
		if (assign)
			assign[i] = hwc->idx;
	}
668
	if (i == n)
669 670 671 672 673 674 675 676
		goto done;

	/*
	 * begin slow path
	 */

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

677 678 679 680 681 682 683 684 685
	/*
	 * weight = number of possible counters
	 *
	 * 1    = most constrained, only works on one counter
	 * wmax = least constrained, works on any counter
	 *
	 * assign events to counters starting with most
	 * constrained events.
	 */
686
	wmax = x86_pmu.num_counters;
687 688 689 690 691 692

	/*
	 * when fixed event counters are present,
	 * wmax is incremented by 1 to account
	 * for one more choice
	 */
693
	if (x86_pmu.num_counters_fixed)
694 695
		wmax++;

696
	for (w = 1, num = n; num && w <= wmax; w++) {
697
		/* for each event */
698
		for (i = 0; num && i < n; i++) {
699
			c = constraints[i];
700 701
			hwc = &cpuc->event_list[i]->hw;

702
			if (c->weight != w)
703 704
				continue;

705
			for_each_set_bit(j, c->idxmsk, X86_PMC_IDX_MAX) {
706 707 708 709 710 711 712
				if (!test_bit(j, used_mask))
					break;
			}

			if (j == X86_PMC_IDX_MAX)
				break;

P
Peter Zijlstra 已提交
713
			__set_bit(j, used_mask);
714

715 716 717 718 719
			if (assign)
				assign[i] = j;
			num--;
		}
	}
720
done:
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
	/*
	 * scheduling failed or is just a simulation,
	 * free resources if necessary
	 */
	if (!assign || num) {
		for (i = 0; i < n; i++) {
			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
		}
	}
	return num ? -ENOSPC : 0;
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

743
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
			return -ENOSPC;
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

	list_for_each_entry(event, &leader->sibling_list, group_entry) {
		if (!is_x86_event(event) ||
759
		    event->state <= PERF_EVENT_STATE_OFF)
760 761 762 763 764 765 766 767 768 769 770 771
			continue;

		if (n >= max_count)
			return -ENOSPC;

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
772
				struct cpu_hw_events *cpuc, int i)
773
{
774 775 776 777 778
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796

	if (hwc->idx == X86_PMC_IDX_FIXED_BTS) {
		hwc->config_base = 0;
		hwc->event_base	= 0;
	} else if (hwc->idx >= X86_PMC_IDX_FIXED) {
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that event_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->event_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
	} else {
		hwc->config_base = x86_pmu.eventsel;
		hwc->event_base  = x86_pmu.perfctr;
	}
}

797 798 799 800 801 802 803 804 805
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
806 807
static void x86_pmu_start(struct perf_event *event, int flags);
static void x86_pmu_stop(struct perf_event *event, int flags);
808

P
Peter Zijlstra 已提交
809
static void x86_pmu_enable(struct pmu *pmu)
810
{
811 812 813
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	struct perf_event *event;
	struct hw_perf_event *hwc;
814
	int i, added = cpuc->n_added;
815

816
	if (!x86_pmu_initialized())
817
		return;
818 819 820 821

	if (cpuc->enabled)
		return;

822
	if (cpuc->n_added) {
823
		int n_running = cpuc->n_events - cpuc->n_added;
824 825 826 827 828 829 830
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 * step2: reprogram moved events into new counters
		 */
831
		for (i = 0; i < n_running; i++) {
832 833 834
			event = cpuc->event_list[i];
			hwc = &event->hw;

835 836 837 838 839 840 841 842
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
843 844
				continue;

P
Peter Zijlstra 已提交
845 846 847 848 849 850 851 852
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
853 854 855 856 857 858
		}

		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

859
			if (!match_prev_assignment(hwc, cpuc, i))
860
				x86_assign_hw_event(event, cpuc, i);
861 862
			else if (i < n_running)
				continue;
863

P
Peter Zijlstra 已提交
864 865 866 867
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
868 869 870 871
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
872 873 874 875

	cpuc->enabled = 1;
	barrier();

876
	x86_pmu.enable_all(added);
877 878
}

879 880
static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
					  u64 enable_mask)
881
{
882
	wrmsrl(hwc->config_base + hwc->idx, hwc->config | enable_mask);
883 884
}

885
static inline void x86_pmu_disable_event(struct perf_event *event)
886
{
887
	struct hw_perf_event *hwc = &event->hw;
888 889

	wrmsrl(hwc->config_base + hwc->idx, hwc->config);
890 891
}

892
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
893

894 895
/*
 * Set the next IRQ period, based on the hwc->period_left value.
896
 * To be called with the event disabled in hw:
897
 */
898
static int
899
x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
900
{
901
	struct hw_perf_event *hwc = &event->hw;
902
	s64 left = local64_read(&hwc->period_left);
903
	s64 period = hwc->sample_period;
904
	int ret = 0, idx = hwc->idx;
905

906 907 908
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

909
	/*
910
	 * If we are way outside a reasonable range then just skip forward:
911 912 913
	 */
	if (unlikely(left <= -period)) {
		left = period;
914
		local64_set(&hwc->period_left, left);
915
		hwc->last_period = period;
916
		ret = 1;
917 918 919 920
	}

	if (unlikely(left <= 0)) {
		left += period;
921
		local64_set(&hwc->period_left, left);
922
		hwc->last_period = period;
923
		ret = 1;
924
	}
925
	/*
926
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
927 928 929
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
930

931 932 933
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

934
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
935 936

	/*
937
	 * The hw event starts counting from this event offset,
938 939
	 * mark it to be able to extra future deltas:
	 */
940
	local64_set(&hwc->prev_count, (u64)-left);
941

942 943 944 945 946 947 948 949 950
	wrmsrl(hwc->event_base + idx, (u64)(-left) & x86_pmu.cntval_mask);

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
		wrmsrl(hwc->event_base + idx,
951
			(u64)(-left) & x86_pmu.cntval_mask);
952
	}
953

954
	perf_event_update_userpage(event);
955

956
	return ret;
957 958
}

959
static void x86_pmu_enable_event(struct perf_event *event)
960
{
961
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
962
	if (cpuc->enabled)
963 964
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
965 966
}

967
/*
P
Peter Zijlstra 已提交
968
 * Add a single event to the PMU.
969 970 971
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
972
 */
P
Peter Zijlstra 已提交
973
static int x86_pmu_add(struct perf_event *event, int flags)
974 975
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
976 977 978
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
979

980
	hwc = &event->hw;
981

P
Peter Zijlstra 已提交
982
	perf_pmu_disable(event->pmu);
983
	n0 = cpuc->n_events;
984 985 986
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
987

P
Peter Zijlstra 已提交
988 989 990 991
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

992 993 994
	/*
	 * If group events scheduling transaction was started,
	 * skip the schedulability test here, it will be peformed
P
Peter Zijlstra 已提交
995
	 * at commit time (->commit_txn) as a whole
996
	 */
997
	if (cpuc->group_flag & PERF_EVENT_TXN)
998
		goto done_collect;
999

1000
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1001
	if (ret)
1002
		goto out;
1003 1004 1005 1006 1007
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1008

1009
done_collect:
1010
	cpuc->n_events = n;
1011
	cpuc->n_added += n - n0;
1012
	cpuc->n_txn += n - n0;
1013

1014 1015
	ret = 0;
out:
P
Peter Zijlstra 已提交
1016
	perf_pmu_enable(event->pmu);
1017
	return ret;
I
Ingo Molnar 已提交
1018 1019
}

P
Peter Zijlstra 已提交
1020
static void x86_pmu_start(struct perf_event *event, int flags)
1021
{
P
Peter Zijlstra 已提交
1022 1023 1024
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1037

P
Peter Zijlstra 已提交
1038 1039
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1040
	__set_bit(idx, cpuc->running);
1041
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1042
	perf_event_update_userpage(event);
1043 1044
}

1045
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1046
{
1047
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1048
	u64 pebs;
1049
	struct cpu_hw_events *cpuc;
1050
	unsigned long flags;
1051 1052
	int cpu, idx;

1053
	if (!x86_pmu.num_counters)
1054
		return;
I
Ingo Molnar 已提交
1055

1056
	local_irq_save(flags);
I
Ingo Molnar 已提交
1057 1058

	cpu = smp_processor_id();
1059
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1060

1061
	if (x86_pmu.version >= 2) {
1062 1063 1064 1065
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
1066
		rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
1067 1068 1069 1070 1071 1072

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1073
		pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
1074
	}
1075
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1076

1077
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1078 1079
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1080

1081
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1082

1083
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1084
			cpu, idx, pmc_ctrl);
1085
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1086
			cpu, idx, pmc_count);
1087
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1088
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1089
	}
1090
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1091 1092
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1093
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1094 1095
			cpu, idx, pmc_count);
	}
1096
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1097 1098
}

P
Peter Zijlstra 已提交
1099
static void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1100
{
1101
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1102
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1103

P
Peter Zijlstra 已提交
1104 1105 1106 1107 1108 1109
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1110

P
Peter Zijlstra 已提交
1111 1112 1113 1114 1115 1116 1117 1118
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1119 1120
}

P
Peter Zijlstra 已提交
1121
static void x86_pmu_del(struct perf_event *event, int flags)
1122 1123 1124 1125
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int i;

1126 1127 1128 1129 1130
	/*
	 * If we're called during a txn, we don't need to do anything.
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
	 */
1131
	if (cpuc->group_flag & PERF_EVENT_TXN)
1132 1133
		return;

P
Peter Zijlstra 已提交
1134
	x86_pmu_stop(event, PERF_EF_UPDATE);
1135

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	for (i = 0; i < cpuc->n_events; i++) {
		if (event == cpuc->event_list[i]) {

			if (x86_pmu.put_event_constraints)
				x86_pmu.put_event_constraints(cpuc, event);

			while (++i < cpuc->n_events)
				cpuc->event_list[i-1] = cpuc->event_list[i];

			--cpuc->n_events;
1146
			break;
1147 1148
		}
	}
1149
	perf_event_update_userpage(event);
I
Ingo Molnar 已提交
1150 1151
}

1152
static int x86_pmu_handle_irq(struct pt_regs *regs)
1153
{
1154
	struct perf_sample_data data;
1155 1156
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1157
	int idx, handled = 0;
1158 1159
	u64 val;

1160
	perf_sample_data_init(&data, 0);
1161

1162
	cpuc = &__get_cpu_var(cpu_hw_events);
1163

1164
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1165 1166 1167 1168 1169 1170 1171 1172
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1173
			continue;
1174
		}
1175

1176
		event = cpuc->events[idx];
1177

1178
		val = x86_perf_event_update(event);
1179
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1180
			continue;
1181

1182
		/*
1183
		 * event overflow
1184
		 */
1185
		handled++;
1186
		data.period	= event->hw.last_period;
1187

1188
		if (!x86_perf_event_set_period(event))
1189 1190
			continue;

1191
		if (perf_event_overflow(event, 1, &data, regs))
P
Peter Zijlstra 已提交
1192
			x86_pmu_stop(event, 0);
1193
	}
1194

1195 1196 1197
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1198 1199
	return handled;
}
1200

1201
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1202
{
1203
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1204
		return;
1205

I
Ingo Molnar 已提交
1206
	/*
1207
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1208
	 */
1209
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1210 1211
}

1212 1213 1214 1215 1216 1217 1218
struct pmu_nmi_state {
	unsigned int	marked;
	int		handled;
};

static DEFINE_PER_CPU(struct pmu_nmi_state, pmu_nmi);

I
Ingo Molnar 已提交
1219
static int __kprobes
1220
perf_event_nmi_handler(struct notifier_block *self,
I
Ingo Molnar 已提交
1221 1222 1223
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
1224 1225
	unsigned int this_nmi;
	int handled;
1226

1227
	if (!atomic_read(&active_events))
1228 1229
		return NOTIFY_DONE;

1230 1231 1232 1233
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	case DIE_NMIUNKNOWN:
		this_nmi = percpu_read(irq_stat.__nmi_count);
		if (this_nmi != __get_cpu_var(pmu_nmi).marked)
			/* let the kernel handle the unknown nmi */
			return NOTIFY_DONE;
		/*
		 * This one is a PMU back-to-back nmi. Two events
		 * trigger 'simultaneously' raising two back-to-back
		 * NMIs. If the first NMI handles both, the latter
		 * will be empty and daze the CPU. So, we drop it to
		 * avoid false-positive 'unknown nmi' messages.
		 */
		return NOTIFY_STOP;
1247
	default:
I
Ingo Molnar 已提交
1248
		return NOTIFY_DONE;
1249
	}
I
Ingo Molnar 已提交
1250 1251

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274

	handled = x86_pmu.handle_irq(args->regs);
	if (!handled)
		return NOTIFY_DONE;

	this_nmi = percpu_read(irq_stat.__nmi_count);
	if ((handled > 1) ||
		/* the next nmi could be a back-to-back nmi */
	    ((__get_cpu_var(pmu_nmi).marked == this_nmi) &&
	     (__get_cpu_var(pmu_nmi).handled > 1))) {
		/*
		 * We could have two subsequent back-to-back nmis: The
		 * first handles more than one counter, the 2nd
		 * handles only one counter and the 3rd handles no
		 * counter.
		 *
		 * This is the 2nd nmi because the previous was
		 * handling more than one counter. We will mark the
		 * next (3rd) and then drop it if unhandled.
		 */
		__get_cpu_var(pmu_nmi).marked	= this_nmi + 1;
		__get_cpu_var(pmu_nmi).handled	= handled;
	}
I
Ingo Molnar 已提交
1275

1276
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1277 1278
}

1279 1280 1281 1282 1283 1284
static __read_mostly struct notifier_block perf_event_nmi_notifier = {
	.notifier_call		= perf_event_nmi_handler,
	.next			= NULL,
	.priority		= 1
};

1285
static struct event_constraint unconstrained;
1286
static struct event_constraint emptyconstraint;
1287 1288

static struct event_constraint *
1289
x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event)
1290
{
1291
	struct event_constraint *c;
1292 1293 1294

	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1295 1296
			if ((event->hw.config & c->cmask) == c->code)
				return c;
1297 1298
		}
	}
1299 1300

	return &unconstrained;
1301 1302
}

1303 1304
#include "perf_event_amd.c"
#include "perf_event_p6.c"
1305
#include "perf_event_p4.c"
1306
#include "perf_event_intel_lbr.c"
1307
#include "perf_event_intel_ds.c"
1308
#include "perf_event_intel.c"
1309

1310 1311 1312 1313
static int __cpuinit
x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
{
	unsigned int cpu = (long)hcpu;
1314
	int ret = NOTIFY_OK;
1315 1316 1317 1318

	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_UP_PREPARE:
		if (x86_pmu.cpu_prepare)
1319
			ret = x86_pmu.cpu_prepare(cpu);
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
		break;

	case CPU_STARTING:
		if (x86_pmu.cpu_starting)
			x86_pmu.cpu_starting(cpu);
		break;

	case CPU_DYING:
		if (x86_pmu.cpu_dying)
			x86_pmu.cpu_dying(cpu);
		break;

1332
	case CPU_UP_CANCELED:
1333 1334 1335 1336 1337 1338 1339 1340 1341
	case CPU_DEAD:
		if (x86_pmu.cpu_dead)
			x86_pmu.cpu_dead(cpu);
		break;

	default:
		break;
	}

1342
	return ret;
1343 1344
}

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
static void __init pmu_check_apic(void)
{
	if (cpu_has_apic)
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
}

1355
void __init init_hw_perf_events(void)
1356
{
1357
	struct event_constraint *c;
1358 1359
	int err;

1360
	pr_info("Performance Events: ");
1361

1362 1363
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1364
		err = intel_pmu_init();
1365
		break;
1366
	case X86_VENDOR_AMD:
1367
		err = amd_pmu_init();
1368
		break;
1369 1370
	default:
		return;
1371
	}
1372
	if (err != 0) {
1373
		pr_cont("no PMU driver, software events only.\n");
1374
		return;
1375
	}
1376

1377 1378
	pmu_check_apic();

1379
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1380

1381 1382 1383
	if (x86_pmu.quirks)
		x86_pmu.quirks();

1384
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
1385
		WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
1386 1387
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1388
	}
1389
	x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1390

1391
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1392
		WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
1393 1394
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1395
	}
1396

1397
	x86_pmu.intel_ctrl |=
1398
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1399

1400 1401
	perf_events_lapic_init();
	register_die_notifier(&perf_event_nmi_notifier);
1402

1403
	unconstrained = (struct event_constraint)
1404 1405
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
				   0, x86_pmu.num_counters);
1406

1407 1408
	if (x86_pmu.event_constraints) {
		for_each_event_constraint(c, x86_pmu.event_constraints) {
1409
			if (c->cmask != X86_RAW_EVENT_MASK)
1410 1411
				continue;

1412 1413
			c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
			c->weight += x86_pmu.num_counters;
1414 1415 1416
		}
	}

I
Ingo Molnar 已提交
1417
	pr_info("... version:                %d\n",     x86_pmu.version);
1418 1419 1420
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1421
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1422
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1423
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1424

1425
	perf_pmu_register(&pmu);
1426
	perf_cpu_notifier(x86_pmu_notifier);
I
Ingo Molnar 已提交
1427
}
I
Ingo Molnar 已提交
1428

1429
static inline void x86_pmu_read(struct perf_event *event)
1430
{
1431
	x86_perf_event_update(event);
1432 1433
}

1434 1435 1436 1437 1438
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
 */
P
Peter Zijlstra 已提交
1439
static void x86_pmu_start_txn(struct pmu *pmu)
1440 1441 1442
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

P
Peter Zijlstra 已提交
1443
	perf_pmu_disable(pmu);
1444
	cpuc->group_flag |= PERF_EVENT_TXN;
1445
	cpuc->n_txn = 0;
1446 1447 1448 1449 1450 1451 1452
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1453
static void x86_pmu_cancel_txn(struct pmu *pmu)
1454 1455 1456
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);

1457
	cpuc->group_flag &= ~PERF_EVENT_TXN;
1458 1459 1460 1461 1462
	/*
	 * Truncate the collected events.
	 */
	cpuc->n_added -= cpuc->n_txn;
	cpuc->n_events -= cpuc->n_txn;
P
Peter Zijlstra 已提交
1463
	perf_pmu_enable(pmu);
1464 1465 1466 1467 1468 1469 1470
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
 */
P
Peter Zijlstra 已提交
1471
static int x86_pmu_commit_txn(struct pmu *pmu)
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
{
	struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1492
	cpuc->group_flag &= ~PERF_EVENT_TXN;
P
Peter Zijlstra 已提交
1493
	perf_pmu_enable(pmu);
1494 1495 1496
	return 0;
}

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		return -ENOMEM;

	c = x86_pmu.get_event_constraints(fake_cpuc, event);

	if (!c || !c->weight)
		ret = -ENOSPC;

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

	kfree(fake_cpuc);

	return ret;
}

1523 1524 1525 1526
/*
 * validate a single event group
 *
 * validation include:
1527 1528 1529
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
1530 1531 1532 1533
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
1534 1535
static int validate_group(struct perf_event *event)
{
1536
	struct perf_event *leader = event->group_leader;
1537 1538
	struct cpu_hw_events *fake_cpuc;
	int ret, n;
1539

1540 1541 1542 1543
	ret = -ENOMEM;
	fake_cpuc = kmalloc(sizeof(*fake_cpuc), GFP_KERNEL | __GFP_ZERO);
	if (!fake_cpuc)
		goto out;
1544

1545 1546 1547 1548 1549 1550
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
1551 1552
	ret = -ENOSPC;
	n = collect_events(fake_cpuc, leader, true);
1553
	if (n < 0)
1554
		goto out_free;
1555

1556 1557
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
1558
	if (n < 0)
1559
		goto out_free;
1560

1561
	fake_cpuc->n_events = n;
1562

1563
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
1564 1565 1566 1567 1568

out_free:
	kfree(fake_cpuc);
out:
	return ret;
1569 1570
}

1571
int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
1572
{
P
Peter Zijlstra 已提交
1573
	struct pmu *tmp;
I
Ingo Molnar 已提交
1574 1575
	int err;

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
1587
	if (!err) {
1588 1589 1590 1591 1592 1593 1594 1595
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

1596 1597
		if (event->group_leader != event)
			err = validate_group(event);
1598 1599
		else
			err = validate_event(event);
1600 1601

		event->pmu = tmp;
1602
	}
1603
	if (err) {
1604 1605
		if (event->destroy)
			event->destroy(event);
1606
	}
I
Ingo Molnar 已提交
1607

1608
	return err;
I
Ingo Molnar 已提交
1609
}
1610

1611
static struct pmu pmu = {
P
Peter Zijlstra 已提交
1612 1613 1614
	.pmu_enable	= x86_pmu_enable,
	.pmu_disable	= x86_pmu_disable,

1615
	.event_init	= x86_pmu_event_init,
P
Peter Zijlstra 已提交
1616 1617 1618

	.add		= x86_pmu_add,
	.del		= x86_pmu_del,
1619 1620 1621
	.start		= x86_pmu_start,
	.stop		= x86_pmu_stop,
	.read		= x86_pmu_read,
P
Peter Zijlstra 已提交
1622

1623 1624 1625 1626 1627
	.start_txn	= x86_pmu_start_txn,
	.cancel_txn	= x86_pmu_cancel_txn,
	.commit_txn	= x86_pmu_commit_txn,
};

1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
/*
 * callchain support
 */

static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1645
	return 0;
1646 1647 1648 1649 1650 1651
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1652
	perf_callchain_store(entry, addr);
1653 1654 1655 1656 1657 1658 1659
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
1660
	.walk_stack		= print_context_stack_bp,
1661 1662
};

1663 1664
void
perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
1665
{
1666 1667
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1668
		return;
1669 1670
	}

1671
	perf_callchain_store(entry, regs->ip);
1672

1673
	dump_trace(NULL, regs, NULL, regs->bp, &backtrace_ops, entry);
1674 1675
}

1676 1677 1678
#ifdef CONFIG_COMPAT
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
1679
{
1680 1681 1682
	/* 32-bit process in 64-bit kernel. */
	struct stack_frame_ia32 frame;
	const void __user *fp;
1683

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	if (!test_thread_flag(TIF_IA32))
		return 0;

	fp = compat_ptr(regs->bp);
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
			break;
1696

1697 1698
		if (fp < compat_ptr(regs->sp))
			break;
1699

1700
		perf_callchain_store(entry, frame.return_address);
1701 1702 1703
		fp = compat_ptr(frame.next_frame);
	}
	return 1;
1704
}
1705 1706 1707 1708 1709 1710 1711
#else
static inline int
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
    return 0;
}
#endif
1712

1713 1714
void
perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
1715 1716 1717 1718
{
	struct stack_frame frame;
	const void __user *fp;

1719 1720
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
1721
		return;
1722
	}
1723

1724
	fp = (void __user *)regs->bp;
1725

1726
	perf_callchain_store(entry, regs->ip);
1727

1728 1729 1730
	if (perf_callchain_user32(regs, entry))
		return;

1731
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1732
		unsigned long bytes;
1733
		frame.next_frame	     = NULL;
1734 1735
		frame.return_address = 0;

1736 1737
		bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
		if (bytes != sizeof(frame))
1738 1739
			break;

1740
		if ((unsigned long)fp < regs->sp)
1741 1742
			break;

1743
		perf_callchain_store(entry, frame.return_address);
1744
		fp = frame.next_frame;
1745 1746 1747
	}
}

1748 1749 1750
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
	unsigned long ip;
1751

1752 1753 1754 1755
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
		ip = perf_guest_cbs->get_guest_ip();
	else
		ip = instruction_pointer(regs);
1756

1757 1758 1759 1760 1761 1762
	return ip;
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
1763

1764
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
		if (user_mode(regs))
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

1776
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
1777
		misc |= PERF_RECORD_MISC_EXACT_IP;
1778 1779 1780

	return misc;
}